12731b9a8SJean-Christophe PLAGNIOL-VILLARD /*- 22731b9a8SJean-Christophe PLAGNIOL-VILLARD * Copyright (c) 2007-2008, Juniper Networks, Inc. 32731b9a8SJean-Christophe PLAGNIOL-VILLARD * Copyright (c) 2008, Michael Trimarchi <trimarchimichael@yahoo.it> 42731b9a8SJean-Christophe PLAGNIOL-VILLARD * All rights reserved. 52731b9a8SJean-Christophe PLAGNIOL-VILLARD * 62731b9a8SJean-Christophe PLAGNIOL-VILLARD * This program is free software; you can redistribute it and/or 72731b9a8SJean-Christophe PLAGNIOL-VILLARD * modify it under the terms of the GNU General Public License as 82731b9a8SJean-Christophe PLAGNIOL-VILLARD * published by the Free Software Foundation version 2 of 92731b9a8SJean-Christophe PLAGNIOL-VILLARD * the License. 102731b9a8SJean-Christophe PLAGNIOL-VILLARD * 112731b9a8SJean-Christophe PLAGNIOL-VILLARD * This program is distributed in the hope that it will be useful, 122731b9a8SJean-Christophe PLAGNIOL-VILLARD * but WITHOUT ANY WARRANTY; without even the implied warranty of 132731b9a8SJean-Christophe PLAGNIOL-VILLARD * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 142731b9a8SJean-Christophe PLAGNIOL-VILLARD * GNU General Public License for more details. 152731b9a8SJean-Christophe PLAGNIOL-VILLARD * 162731b9a8SJean-Christophe PLAGNIOL-VILLARD * You should have received a copy of the GNU General Public License 172731b9a8SJean-Christophe PLAGNIOL-VILLARD * along with this program; if not, write to the Free Software 182731b9a8SJean-Christophe PLAGNIOL-VILLARD * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 192731b9a8SJean-Christophe PLAGNIOL-VILLARD * MA 02111-1307 USA 202731b9a8SJean-Christophe PLAGNIOL-VILLARD */ 212731b9a8SJean-Christophe PLAGNIOL-VILLARD 222731b9a8SJean-Christophe PLAGNIOL-VILLARD #ifndef USB_EHCI_H 232731b9a8SJean-Christophe PLAGNIOL-VILLARD #define USB_EHCI_H 242731b9a8SJean-Christophe PLAGNIOL-VILLARD 252731b9a8SJean-Christophe PLAGNIOL-VILLARD #if !defined(CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS) 262731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 2 272731b9a8SJean-Christophe PLAGNIOL-VILLARD #endif 282731b9a8SJean-Christophe PLAGNIOL-VILLARD 292731b9a8SJean-Christophe PLAGNIOL-VILLARD /* (shifted) direction/type/recipient from the USB 2.0 spec, table 9.2 */ 302731b9a8SJean-Christophe PLAGNIOL-VILLARD #define DeviceRequest \ 312731b9a8SJean-Christophe PLAGNIOL-VILLARD ((USB_DIR_IN | USB_TYPE_STANDARD | USB_RECIP_DEVICE) << 8) 322731b9a8SJean-Christophe PLAGNIOL-VILLARD 332731b9a8SJean-Christophe PLAGNIOL-VILLARD #define DeviceOutRequest \ 342731b9a8SJean-Christophe PLAGNIOL-VILLARD ((USB_DIR_OUT | USB_TYPE_STANDARD | USB_RECIP_DEVICE) << 8) 352731b9a8SJean-Christophe PLAGNIOL-VILLARD 362731b9a8SJean-Christophe PLAGNIOL-VILLARD #define InterfaceRequest \ 372731b9a8SJean-Christophe PLAGNIOL-VILLARD ((USB_DIR_IN | USB_TYPE_STANDARD | USB_RECIP_INTERFACE) << 8) 382731b9a8SJean-Christophe PLAGNIOL-VILLARD 392731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EndpointRequest \ 402731b9a8SJean-Christophe PLAGNIOL-VILLARD ((USB_DIR_IN | USB_TYPE_STANDARD | USB_RECIP_INTERFACE) << 8) 412731b9a8SJean-Christophe PLAGNIOL-VILLARD 422731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EndpointOutRequest \ 432731b9a8SJean-Christophe PLAGNIOL-VILLARD ((USB_DIR_OUT | USB_TYPE_STANDARD | USB_RECIP_INTERFACE) << 8) 442731b9a8SJean-Christophe PLAGNIOL-VILLARD 452731b9a8SJean-Christophe PLAGNIOL-VILLARD /* 462731b9a8SJean-Christophe PLAGNIOL-VILLARD * Register Space. 472731b9a8SJean-Christophe PLAGNIOL-VILLARD */ 482731b9a8SJean-Christophe PLAGNIOL-VILLARD struct ehci_hccr { 492731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t cr_capbase; 502731b9a8SJean-Christophe PLAGNIOL-VILLARD #define HC_LENGTH(p) (((p) >> 0) & 0x00ff) 512731b9a8SJean-Christophe PLAGNIOL-VILLARD #define HC_VERSION(p) (((p) >> 16) & 0xffff) 522731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t cr_hcsparams; 532731b9a8SJean-Christophe PLAGNIOL-VILLARD #define HCS_PPC(p) ((p) & (1 << 4)) 542731b9a8SJean-Christophe PLAGNIOL-VILLARD #define HCS_INDICATOR(p) ((p) & (1 << 16)) /* Port indicators */ 552731b9a8SJean-Christophe PLAGNIOL-VILLARD #define HCS_N_PORTS(p) (((p) >> 0) & 0xf) 562731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t cr_hccparams; 572731b9a8SJean-Christophe PLAGNIOL-VILLARD uint8_t cr_hcsp_portrt[8]; 582731b9a8SJean-Christophe PLAGNIOL-VILLARD } __attribute__ ((packed)); 592731b9a8SJean-Christophe PLAGNIOL-VILLARD 602731b9a8SJean-Christophe PLAGNIOL-VILLARD struct ehci_hcor { 612731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t or_usbcmd; 622731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CMD_PARK (1 << 11) /* enable "park" */ 632731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CMD_PARK_CNT(c) (((c) >> 8) & 3) /* how many transfers to park */ 642731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CMD_ASE (1 << 5) /* async schedule enable */ 652731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CMD_LRESET (1 << 7) /* partial reset */ 662731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CMD_IAAD (1 << 5) /* "doorbell" interrupt */ 672731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CMD_PSE (1 << 4) /* periodic schedule enable */ 682731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CMD_RESET (1 << 1) /* reset HC not bus */ 692731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CMD_RUN (1 << 0) /* start/stop HC */ 702731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t or_usbsts; 712731b9a8SJean-Christophe PLAGNIOL-VILLARD #define STD_ASS (1 << 15) 722731b9a8SJean-Christophe PLAGNIOL-VILLARD #define STS_HALT (1 << 12) 732731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t or_usbintr; 74*29c6fbe0SDamien Dusha #define INTR_UE (1 << 0) /* USB interrupt enable */ 75*29c6fbe0SDamien Dusha #define INTR_UEE (1 << 1) /* USB error interrupt enable */ 76*29c6fbe0SDamien Dusha #define INTR_PCE (1 << 2) /* Port change detect enable */ 77*29c6fbe0SDamien Dusha #define INTR_SEE (1 << 4) /* system error enable */ 78*29c6fbe0SDamien Dusha #define INTR_AAE (1 << 5) /* Interrupt on async adavance enable */ 792731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t or_frindex; 802731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t or_ctrldssegment; 812731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t or_periodiclistbase; 822731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t or_asynclistaddr; 832731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t _reserved_[9]; 842731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t or_configflag; 852731b9a8SJean-Christophe PLAGNIOL-VILLARD #define FLAG_CF (1 << 0) /* true: we'll support "high speed" */ 862731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t or_portsc[CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS]; 872731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t or_systune; 882731b9a8SJean-Christophe PLAGNIOL-VILLARD } __attribute__ ((packed)); 892731b9a8SJean-Christophe PLAGNIOL-VILLARD 902731b9a8SJean-Christophe PLAGNIOL-VILLARD #define USBMODE 0x68 /* USB Device mode */ 912731b9a8SJean-Christophe PLAGNIOL-VILLARD #define USBMODE_SDIS (1 << 3) /* Stream disable */ 922731b9a8SJean-Christophe PLAGNIOL-VILLARD #define USBMODE_BE (1 << 2) /* BE/LE endiannes select */ 932731b9a8SJean-Christophe PLAGNIOL-VILLARD #define USBMODE_CM_HC (3 << 0) /* host controller mode */ 942731b9a8SJean-Christophe PLAGNIOL-VILLARD #define USBMODE_CM_IDLE (0 << 0) /* idle state */ 952731b9a8SJean-Christophe PLAGNIOL-VILLARD 962731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Interface descriptor */ 972731b9a8SJean-Christophe PLAGNIOL-VILLARD struct usb_linux_interface_descriptor { 982731b9a8SJean-Christophe PLAGNIOL-VILLARD unsigned char bLength; 992731b9a8SJean-Christophe PLAGNIOL-VILLARD unsigned char bDescriptorType; 1002731b9a8SJean-Christophe PLAGNIOL-VILLARD unsigned char bInterfaceNumber; 1012731b9a8SJean-Christophe PLAGNIOL-VILLARD unsigned char bAlternateSetting; 1022731b9a8SJean-Christophe PLAGNIOL-VILLARD unsigned char bNumEndpoints; 1032731b9a8SJean-Christophe PLAGNIOL-VILLARD unsigned char bInterfaceClass; 1042731b9a8SJean-Christophe PLAGNIOL-VILLARD unsigned char bInterfaceSubClass; 1052731b9a8SJean-Christophe PLAGNIOL-VILLARD unsigned char bInterfaceProtocol; 1062731b9a8SJean-Christophe PLAGNIOL-VILLARD unsigned char iInterface; 1072731b9a8SJean-Christophe PLAGNIOL-VILLARD } __attribute__ ((packed)); 1082731b9a8SJean-Christophe PLAGNIOL-VILLARD 1092731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Configuration descriptor information.. */ 1102731b9a8SJean-Christophe PLAGNIOL-VILLARD struct usb_linux_config_descriptor { 1112731b9a8SJean-Christophe PLAGNIOL-VILLARD unsigned char bLength; 1122731b9a8SJean-Christophe PLAGNIOL-VILLARD unsigned char bDescriptorType; 1132731b9a8SJean-Christophe PLAGNIOL-VILLARD unsigned short wTotalLength; 1142731b9a8SJean-Christophe PLAGNIOL-VILLARD unsigned char bNumInterfaces; 1152731b9a8SJean-Christophe PLAGNIOL-VILLARD unsigned char bConfigurationValue; 1162731b9a8SJean-Christophe PLAGNIOL-VILLARD unsigned char iConfiguration; 1172731b9a8SJean-Christophe PLAGNIOL-VILLARD unsigned char bmAttributes; 1182731b9a8SJean-Christophe PLAGNIOL-VILLARD unsigned char MaxPower; 1192731b9a8SJean-Christophe PLAGNIOL-VILLARD } __attribute__ ((packed)); 1202731b9a8SJean-Christophe PLAGNIOL-VILLARD 1212731b9a8SJean-Christophe PLAGNIOL-VILLARD #if defined CONFIG_EHCI_DESC_BIG_ENDIAN 1222731b9a8SJean-Christophe PLAGNIOL-VILLARD #define ehci_readl(x) (*((volatile u32 *)(x))) 1232731b9a8SJean-Christophe PLAGNIOL-VILLARD #define ehci_writel(a, b) (*((volatile u32 *)(a)) = ((volatile u32)b)) 1242731b9a8SJean-Christophe PLAGNIOL-VILLARD #else 1252731b9a8SJean-Christophe PLAGNIOL-VILLARD #define ehci_readl(x) cpu_to_le32((*((volatile u32 *)(x)))) 1262731b9a8SJean-Christophe PLAGNIOL-VILLARD #define ehci_writel(a, b) (*((volatile u32 *)(a)) = \ 1272731b9a8SJean-Christophe PLAGNIOL-VILLARD cpu_to_le32(((volatile u32)b))) 1282731b9a8SJean-Christophe PLAGNIOL-VILLARD #endif 1292731b9a8SJean-Christophe PLAGNIOL-VILLARD 1302731b9a8SJean-Christophe PLAGNIOL-VILLARD #if defined CONFIG_EHCI_MMIO_BIG_ENDIAN 1312731b9a8SJean-Christophe PLAGNIOL-VILLARD #define hc32_to_cpu(x) be32_to_cpu((x)) 1322731b9a8SJean-Christophe PLAGNIOL-VILLARD #define cpu_to_hc32(x) cpu_to_be32((x)) 1332731b9a8SJean-Christophe PLAGNIOL-VILLARD #else 1342731b9a8SJean-Christophe PLAGNIOL-VILLARD #define hc32_to_cpu(x) le32_to_cpu((x)) 1352731b9a8SJean-Christophe PLAGNIOL-VILLARD #define cpu_to_hc32(x) cpu_to_le32((x)) 1362731b9a8SJean-Christophe PLAGNIOL-VILLARD #endif 1372731b9a8SJean-Christophe PLAGNIOL-VILLARD 1382731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_WKOC_E (1 << 22) /* RW wake on over current */ 1392731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_WKDSCNNT_E (1 << 21) /* RW wake on disconnect */ 1402731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_WKCNNT_E (1 << 20) /* RW wake on connect */ 1412731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_PO (1 << 13) /* RW port owner */ 1422731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_PP (1 << 12) /* RW,RO port power */ 1432731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_LS (3 << 10) /* RO line status */ 1442731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_PR (1 << 8) /* RW port reset */ 1452731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_SUSP (1 << 7) /* RW suspend */ 1462731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_FPR (1 << 6) /* RW force port resume */ 1472731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_OCC (1 << 5) /* RWC over current change */ 1482731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_OCA (1 << 4) /* RO over current active */ 1492731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_PEC (1 << 3) /* RWC port enable change */ 1502731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_PE (1 << 2) /* RW port enable */ 1512731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_CSC (1 << 1) /* RWC connect status change */ 1522731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_CS (1 << 0) /* RO connect status */ 1532731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_CLEAR (EHCI_PS_OCC | EHCI_PS_PEC | EHCI_PS_CSC) 1542731b9a8SJean-Christophe PLAGNIOL-VILLARD 1552731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_IS_LOWSPEED(x) (((x) & EHCI_PS_LS) == (1 << 10)) 1562731b9a8SJean-Christophe PLAGNIOL-VILLARD 1572731b9a8SJean-Christophe PLAGNIOL-VILLARD /* 1582731b9a8SJean-Christophe PLAGNIOL-VILLARD * Schedule Interface Space. 1592731b9a8SJean-Christophe PLAGNIOL-VILLARD * 1602731b9a8SJean-Christophe PLAGNIOL-VILLARD * IMPORTANT: Software must ensure that no interface data structure 1612731b9a8SJean-Christophe PLAGNIOL-VILLARD * reachable by the EHCI host controller spans a 4K page boundary! 1622731b9a8SJean-Christophe PLAGNIOL-VILLARD * 1632731b9a8SJean-Christophe PLAGNIOL-VILLARD * Periodic transfers (i.e. isochronous and interrupt transfers) are 1642731b9a8SJean-Christophe PLAGNIOL-VILLARD * not supported. 1652731b9a8SJean-Christophe PLAGNIOL-VILLARD */ 1662731b9a8SJean-Christophe PLAGNIOL-VILLARD 1672731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Queue Element Transfer Descriptor (qTD). */ 1682731b9a8SJean-Christophe PLAGNIOL-VILLARD struct qTD { 1692731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t qt_next; 1702731b9a8SJean-Christophe PLAGNIOL-VILLARD #define QT_NEXT_TERMINATE 1 1712731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t qt_altnext; 1722731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t qt_token; 1732731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t qt_buffer[5]; 1742731b9a8SJean-Christophe PLAGNIOL-VILLARD }; 1752731b9a8SJean-Christophe PLAGNIOL-VILLARD 1762731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Queue Head (QH). */ 1772731b9a8SJean-Christophe PLAGNIOL-VILLARD struct QH { 1782731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t qh_link; 1792731b9a8SJean-Christophe PLAGNIOL-VILLARD #define QH_LINK_TERMINATE 1 1802731b9a8SJean-Christophe PLAGNIOL-VILLARD #define QH_LINK_TYPE_ITD 0 1812731b9a8SJean-Christophe PLAGNIOL-VILLARD #define QH_LINK_TYPE_QH 2 1822731b9a8SJean-Christophe PLAGNIOL-VILLARD #define QH_LINK_TYPE_SITD 4 1832731b9a8SJean-Christophe PLAGNIOL-VILLARD #define QH_LINK_TYPE_FSTN 6 1842731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t qh_endpt1; 1852731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t qh_endpt2; 1862731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t qh_curtd; 1872731b9a8SJean-Christophe PLAGNIOL-VILLARD struct qTD qh_overlay; 1882731b9a8SJean-Christophe PLAGNIOL-VILLARD /* 1892731b9a8SJean-Christophe PLAGNIOL-VILLARD * Add dummy fill value to make the size of this struct 1902731b9a8SJean-Christophe PLAGNIOL-VILLARD * aligned to 32 bytes 1912731b9a8SJean-Christophe PLAGNIOL-VILLARD */ 1922731b9a8SJean-Christophe PLAGNIOL-VILLARD uint8_t fill[16]; 1932731b9a8SJean-Christophe PLAGNIOL-VILLARD }; 1942731b9a8SJean-Christophe PLAGNIOL-VILLARD 1952731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Low level init functions */ 1962731b9a8SJean-Christophe PLAGNIOL-VILLARD int ehci_hcd_init(void); 1972731b9a8SJean-Christophe PLAGNIOL-VILLARD int ehci_hcd_stop(void); 1982731b9a8SJean-Christophe PLAGNIOL-VILLARD 1992731b9a8SJean-Christophe PLAGNIOL-VILLARD #endif /* USB_EHCI_H */ 200