xref: /rk3399_rockchip-uboot/drivers/usb/host/ehci.h (revision 14eb79b7a0861b299c6811e779ece7acf1cf320b)
12731b9a8SJean-Christophe PLAGNIOL-VILLARD /*-
22731b9a8SJean-Christophe PLAGNIOL-VILLARD  * Copyright (c) 2007-2008, Juniper Networks, Inc.
32731b9a8SJean-Christophe PLAGNIOL-VILLARD  * Copyright (c) 2008, Michael Trimarchi <trimarchimichael@yahoo.it>
42731b9a8SJean-Christophe PLAGNIOL-VILLARD  * All rights reserved.
52731b9a8SJean-Christophe PLAGNIOL-VILLARD  *
62731b9a8SJean-Christophe PLAGNIOL-VILLARD  * This program is free software; you can redistribute it and/or
72731b9a8SJean-Christophe PLAGNIOL-VILLARD  * modify it under the terms of the GNU General Public License as
82731b9a8SJean-Christophe PLAGNIOL-VILLARD  * published by the Free Software Foundation version 2 of
92731b9a8SJean-Christophe PLAGNIOL-VILLARD  * the License.
102731b9a8SJean-Christophe PLAGNIOL-VILLARD  *
112731b9a8SJean-Christophe PLAGNIOL-VILLARD  * This program is distributed in the hope that it will be useful,
122731b9a8SJean-Christophe PLAGNIOL-VILLARD  * but WITHOUT ANY WARRANTY; without even the implied warranty of
132731b9a8SJean-Christophe PLAGNIOL-VILLARD  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
142731b9a8SJean-Christophe PLAGNIOL-VILLARD  * GNU General Public License for more details.
152731b9a8SJean-Christophe PLAGNIOL-VILLARD  *
162731b9a8SJean-Christophe PLAGNIOL-VILLARD  * You should have received a copy of the GNU General Public License
172731b9a8SJean-Christophe PLAGNIOL-VILLARD  * along with this program; if not, write to the Free Software
182731b9a8SJean-Christophe PLAGNIOL-VILLARD  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
192731b9a8SJean-Christophe PLAGNIOL-VILLARD  * MA 02111-1307 USA
202731b9a8SJean-Christophe PLAGNIOL-VILLARD  */
212731b9a8SJean-Christophe PLAGNIOL-VILLARD 
222731b9a8SJean-Christophe PLAGNIOL-VILLARD #ifndef USB_EHCI_H
232731b9a8SJean-Christophe PLAGNIOL-VILLARD #define USB_EHCI_H
242731b9a8SJean-Christophe PLAGNIOL-VILLARD 
252731b9a8SJean-Christophe PLAGNIOL-VILLARD #if !defined(CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS)
262731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS	2
272731b9a8SJean-Christophe PLAGNIOL-VILLARD #endif
282731b9a8SJean-Christophe PLAGNIOL-VILLARD 
292731b9a8SJean-Christophe PLAGNIOL-VILLARD /* (shifted) direction/type/recipient from the USB 2.0 spec, table 9.2 */
302731b9a8SJean-Christophe PLAGNIOL-VILLARD #define DeviceRequest \
312731b9a8SJean-Christophe PLAGNIOL-VILLARD 	((USB_DIR_IN | USB_TYPE_STANDARD | USB_RECIP_DEVICE) << 8)
322731b9a8SJean-Christophe PLAGNIOL-VILLARD 
332731b9a8SJean-Christophe PLAGNIOL-VILLARD #define DeviceOutRequest \
342731b9a8SJean-Christophe PLAGNIOL-VILLARD 	((USB_DIR_OUT | USB_TYPE_STANDARD | USB_RECIP_DEVICE) << 8)
352731b9a8SJean-Christophe PLAGNIOL-VILLARD 
362731b9a8SJean-Christophe PLAGNIOL-VILLARD #define InterfaceRequest \
372731b9a8SJean-Christophe PLAGNIOL-VILLARD 	((USB_DIR_IN | USB_TYPE_STANDARD | USB_RECIP_INTERFACE) << 8)
382731b9a8SJean-Christophe PLAGNIOL-VILLARD 
392731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EndpointRequest \
402731b9a8SJean-Christophe PLAGNIOL-VILLARD 	((USB_DIR_IN | USB_TYPE_STANDARD | USB_RECIP_INTERFACE) << 8)
412731b9a8SJean-Christophe PLAGNIOL-VILLARD 
422731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EndpointOutRequest \
432731b9a8SJean-Christophe PLAGNIOL-VILLARD 	((USB_DIR_OUT | USB_TYPE_STANDARD | USB_RECIP_INTERFACE) << 8)
442731b9a8SJean-Christophe PLAGNIOL-VILLARD 
452731b9a8SJean-Christophe PLAGNIOL-VILLARD /*
462731b9a8SJean-Christophe PLAGNIOL-VILLARD  * Register Space.
472731b9a8SJean-Christophe PLAGNIOL-VILLARD  */
482731b9a8SJean-Christophe PLAGNIOL-VILLARD struct ehci_hccr {
492731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t cr_capbase;
502731b9a8SJean-Christophe PLAGNIOL-VILLARD #define HC_LENGTH(p)		(((p) >> 0) & 0x00ff)
512731b9a8SJean-Christophe PLAGNIOL-VILLARD #define HC_VERSION(p)		(((p) >> 16) & 0xffff)
522731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t cr_hcsparams;
532731b9a8SJean-Christophe PLAGNIOL-VILLARD #define HCS_PPC(p)		((p) & (1 << 4))
542731b9a8SJean-Christophe PLAGNIOL-VILLARD #define HCS_INDICATOR(p)	((p) & (1 << 16)) /* Port indicators */
552731b9a8SJean-Christophe PLAGNIOL-VILLARD #define HCS_N_PORTS(p)		(((p) >> 0) & 0xf)
562731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t cr_hccparams;
572731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint8_t cr_hcsp_portrt[8];
5869716c19SJason Kridner } __attribute__ ((packed, aligned(4)));
592731b9a8SJean-Christophe PLAGNIOL-VILLARD 
602731b9a8SJean-Christophe PLAGNIOL-VILLARD struct ehci_hcor {
612731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t or_usbcmd;
622731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CMD_PARK	(1 << 11)		/* enable "park" */
632731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CMD_PARK_CNT(c)	(((c) >> 8) & 3)	/* how many transfers to park */
642731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CMD_ASE		(1 << 5)		/* async schedule enable */
652731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CMD_LRESET	(1 << 7)		/* partial reset */
662731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CMD_IAAD	(1 << 5)		/* "doorbell" interrupt */
672731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CMD_PSE		(1 << 4)		/* periodic schedule enable */
682731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CMD_RESET	(1 << 1)		/* reset HC not bus */
692731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CMD_RUN		(1 << 0)		/* start/stop HC */
702731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t or_usbsts;
71*14eb79b7SBenoît Thébaudeau #define STS_ASS		(1 << 15)
722731b9a8SJean-Christophe PLAGNIOL-VILLARD #define STS_HALT	(1 << 12)
732731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t or_usbintr;
7429c6fbe0SDamien Dusha #define INTR_UE         (1 << 0)                /* USB interrupt enable */
7529c6fbe0SDamien Dusha #define INTR_UEE        (1 << 1)                /* USB error interrupt enable */
7629c6fbe0SDamien Dusha #define INTR_PCE        (1 << 2)                /* Port change detect enable */
7729c6fbe0SDamien Dusha #define INTR_SEE        (1 << 4)                /* system error enable */
7829c6fbe0SDamien Dusha #define INTR_AAE        (1 << 5)                /* Interrupt on async adavance enable */
792731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t or_frindex;
802731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t or_ctrldssegment;
812731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t or_periodiclistbase;
822731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t or_asynclistaddr;
839ab4ce22SSimon Glass 	uint32_t _reserved_0_;
849ab4ce22SSimon Glass 	uint32_t or_burstsize;
859ab4ce22SSimon Glass 	uint32_t or_txfilltuning;
86*14eb79b7SBenoît Thébaudeau #define TXFIFO_THRESH_MASK		(0x3f << 16)
879ab4ce22SSimon Glass #define TXFIFO_THRESH(p)		((p & 0x3f) << 16)
889ab4ce22SSimon Glass 	uint32_t _reserved_1_[6];
892731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t or_configflag;
902731b9a8SJean-Christophe PLAGNIOL-VILLARD #define FLAG_CF		(1 << 0)	/* true:  we'll support "high speed" */
912731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t or_portsc[CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS];
92*14eb79b7SBenoît Thébaudeau #define PORTSC_PSPD(x)		(((x) >> 26) & 0x3)
93*14eb79b7SBenoît Thébaudeau #define PORTSC_PSPD_FS			0x0
94*14eb79b7SBenoît Thébaudeau #define PORTSC_PSPD_LS			0x1
95*14eb79b7SBenoît Thébaudeau #define PORTSC_PSPD_HS			0x2
962731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t or_systune;
9769716c19SJason Kridner } __attribute__ ((packed, aligned(4)));
982731b9a8SJean-Christophe PLAGNIOL-VILLARD 
992731b9a8SJean-Christophe PLAGNIOL-VILLARD #define USBMODE		0x68		/* USB Device mode */
1002731b9a8SJean-Christophe PLAGNIOL-VILLARD #define USBMODE_SDIS	(1 << 3)	/* Stream disable */
1012731b9a8SJean-Christophe PLAGNIOL-VILLARD #define USBMODE_BE	(1 << 2)	/* BE/LE endiannes select */
1022731b9a8SJean-Christophe PLAGNIOL-VILLARD #define USBMODE_CM_HC	(3 << 0)	/* host controller mode */
1032731b9a8SJean-Christophe PLAGNIOL-VILLARD #define USBMODE_CM_IDLE	(0 << 0)	/* idle state */
1042731b9a8SJean-Christophe PLAGNIOL-VILLARD 
1052731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Interface descriptor */
1062731b9a8SJean-Christophe PLAGNIOL-VILLARD struct usb_linux_interface_descriptor {
1072731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bLength;
1082731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bDescriptorType;
1092731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bInterfaceNumber;
1102731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bAlternateSetting;
1112731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bNumEndpoints;
1122731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bInterfaceClass;
1132731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bInterfaceSubClass;
1142731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bInterfaceProtocol;
1152731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	iInterface;
1162731b9a8SJean-Christophe PLAGNIOL-VILLARD } __attribute__ ((packed));
1172731b9a8SJean-Christophe PLAGNIOL-VILLARD 
1182731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Configuration descriptor information.. */
1192731b9a8SJean-Christophe PLAGNIOL-VILLARD struct usb_linux_config_descriptor {
1202731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bLength;
1212731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bDescriptorType;
1222731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned short	wTotalLength;
1232731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bNumInterfaces;
1242731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bConfigurationValue;
1252731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	iConfiguration;
1262731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bmAttributes;
1272731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	MaxPower;
1282731b9a8SJean-Christophe PLAGNIOL-VILLARD } __attribute__ ((packed));
1292731b9a8SJean-Christophe PLAGNIOL-VILLARD 
1302731b9a8SJean-Christophe PLAGNIOL-VILLARD #if defined CONFIG_EHCI_DESC_BIG_ENDIAN
1312731b9a8SJean-Christophe PLAGNIOL-VILLARD #define	ehci_readl(x)		(*((volatile u32 *)(x)))
1322731b9a8SJean-Christophe PLAGNIOL-VILLARD #define ehci_writel(a, b)	(*((volatile u32 *)(a)) = ((volatile u32)b))
1332731b9a8SJean-Christophe PLAGNIOL-VILLARD #else
1342731b9a8SJean-Christophe PLAGNIOL-VILLARD #define ehci_readl(x)		cpu_to_le32((*((volatile u32 *)(x))))
1352731b9a8SJean-Christophe PLAGNIOL-VILLARD #define ehci_writel(a, b)	(*((volatile u32 *)(a)) = \
1362731b9a8SJean-Christophe PLAGNIOL-VILLARD 					cpu_to_le32(((volatile u32)b)))
1372731b9a8SJean-Christophe PLAGNIOL-VILLARD #endif
1382731b9a8SJean-Christophe PLAGNIOL-VILLARD 
1392731b9a8SJean-Christophe PLAGNIOL-VILLARD #if defined CONFIG_EHCI_MMIO_BIG_ENDIAN
1402731b9a8SJean-Christophe PLAGNIOL-VILLARD #define hc32_to_cpu(x)		be32_to_cpu((x))
1412731b9a8SJean-Christophe PLAGNIOL-VILLARD #define cpu_to_hc32(x)		cpu_to_be32((x))
1422731b9a8SJean-Christophe PLAGNIOL-VILLARD #else
1432731b9a8SJean-Christophe PLAGNIOL-VILLARD #define hc32_to_cpu(x)		le32_to_cpu((x))
1442731b9a8SJean-Christophe PLAGNIOL-VILLARD #define cpu_to_hc32(x)		cpu_to_le32((x))
1452731b9a8SJean-Christophe PLAGNIOL-VILLARD #endif
1462731b9a8SJean-Christophe PLAGNIOL-VILLARD 
1472731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_WKOC_E		(1 << 22)	/* RW wake on over current */
1482731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_WKDSCNNT_E	(1 << 21)	/* RW wake on disconnect */
1492731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_WKCNNT_E	(1 << 20)	/* RW wake on connect */
1502731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_PO		(1 << 13)	/* RW port owner */
1512731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_PP		(1 << 12)	/* RW,RO port power */
1522731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_LS		(3 << 10)	/* RO line status */
1532731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_PR		(1 << 8)	/* RW port reset */
1542731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_SUSP		(1 << 7)	/* RW suspend */
1552731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_FPR		(1 << 6)	/* RW force port resume */
1562731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_OCC		(1 << 5)	/* RWC over current change */
1572731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_OCA		(1 << 4)	/* RO over current active */
1582731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_PEC		(1 << 3)	/* RWC port enable change */
1592731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_PE		(1 << 2)	/* RW port enable */
1602731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_CSC		(1 << 1)	/* RWC connect status change */
1612731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_CS		(1 << 0)	/* RO connect status */
1622731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_CLEAR		(EHCI_PS_OCC | EHCI_PS_PEC | EHCI_PS_CSC)
1632731b9a8SJean-Christophe PLAGNIOL-VILLARD 
1642731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_IS_LOWSPEED(x)	(((x) & EHCI_PS_LS) == (1 << 10))
1652731b9a8SJean-Christophe PLAGNIOL-VILLARD 
1662731b9a8SJean-Christophe PLAGNIOL-VILLARD /*
1672731b9a8SJean-Christophe PLAGNIOL-VILLARD  * Schedule Interface Space.
1682731b9a8SJean-Christophe PLAGNIOL-VILLARD  *
1692731b9a8SJean-Christophe PLAGNIOL-VILLARD  * IMPORTANT: Software must ensure that no interface data structure
1702731b9a8SJean-Christophe PLAGNIOL-VILLARD  * reachable by the EHCI host controller spans a 4K page boundary!
1712731b9a8SJean-Christophe PLAGNIOL-VILLARD  *
1722731b9a8SJean-Christophe PLAGNIOL-VILLARD  * Periodic transfers (i.e. isochronous and interrupt transfers) are
1732731b9a8SJean-Christophe PLAGNIOL-VILLARD  * not supported.
1742731b9a8SJean-Christophe PLAGNIOL-VILLARD  */
1752731b9a8SJean-Christophe PLAGNIOL-VILLARD 
1762731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Queue Element Transfer Descriptor (qTD). */
1772731b9a8SJean-Christophe PLAGNIOL-VILLARD struct qTD {
1783ed16071SWolfgang Denk 	/* this part defined by EHCI spec */
1793ed16071SWolfgang Denk 	uint32_t qt_next;			/* see EHCI 3.5.1 */
1802731b9a8SJean-Christophe PLAGNIOL-VILLARD #define	QT_NEXT_TERMINATE	1
1813ed16071SWolfgang Denk 	uint32_t qt_altnext;			/* see EHCI 3.5.2 */
1823ed16071SWolfgang Denk 	uint32_t qt_token;			/* see EHCI 3.5.3 */
183*14eb79b7SBenoît Thébaudeau #define QT_TOKEN_DT(x)		(((x) & 0x1) << 31)	/* Data Toggle */
184*14eb79b7SBenoît Thébaudeau #define QT_TOKEN_GET_DT(x)		(((x) >> 31) & 0x1)
185*14eb79b7SBenoît Thébaudeau #define QT_TOKEN_TOTALBYTES(x)	(((x) & 0x7fff) << 16)	/* Total Bytes to Transfer */
186*14eb79b7SBenoît Thébaudeau #define QT_TOKEN_GET_TOTALBYTES(x)	(((x) >> 16) & 0x7fff)
187*14eb79b7SBenoît Thébaudeau #define QT_TOKEN_IOC(x)		(((x) & 0x1) << 15)	/* Interrupt On Complete */
188*14eb79b7SBenoît Thébaudeau #define QT_TOKEN_CPAGE(x)	(((x) & 0x7) << 12)	/* Current Page */
189*14eb79b7SBenoît Thébaudeau #define QT_TOKEN_CERR(x)	(((x) & 0x3) << 10)	/* Error Counter */
190*14eb79b7SBenoît Thébaudeau #define QT_TOKEN_PID(x)		(((x) & 0x3) << 8)	/* PID Code */
191*14eb79b7SBenoît Thébaudeau #define QT_TOKEN_PID_OUT		0x0
192*14eb79b7SBenoît Thébaudeau #define QT_TOKEN_PID_IN			0x1
193*14eb79b7SBenoît Thébaudeau #define QT_TOKEN_PID_SETUP		0x2
194*14eb79b7SBenoît Thébaudeau #define QT_TOKEN_STATUS(x)	(((x) & 0xff) << 0)	/* Status */
195*14eb79b7SBenoît Thébaudeau #define QT_TOKEN_GET_STATUS(x)		(((x) >> 0) & 0xff)
196*14eb79b7SBenoît Thébaudeau #define QT_TOKEN_STATUS_ACTIVE		0x80
197*14eb79b7SBenoît Thébaudeau #define QT_TOKEN_STATUS_HALTED		0x40
198*14eb79b7SBenoît Thébaudeau #define QT_TOKEN_STATUS_DATBUFERR	0x20
199*14eb79b7SBenoît Thébaudeau #define QT_TOKEN_STATUS_BABBLEDET	0x10
200*14eb79b7SBenoît Thébaudeau #define QT_TOKEN_STATUS_XACTERR		0x08
201*14eb79b7SBenoît Thébaudeau #define QT_TOKEN_STATUS_MISSEDUFRAME	0x04
202*14eb79b7SBenoît Thébaudeau #define QT_TOKEN_STATUS_SPLITXSTATE	0x02
203*14eb79b7SBenoît Thébaudeau #define QT_TOKEN_STATUS_PERR		0x01
204cdeb9161SBenoît Thébaudeau #define QT_BUFFER_CNT		5
205cdeb9161SBenoît Thébaudeau 	uint32_t qt_buffer[QT_BUFFER_CNT];	/* see EHCI 3.5.4 */
206cdeb9161SBenoît Thébaudeau 	uint32_t qt_buffer_hi[QT_BUFFER_CNT];	/* Appendix B */
2073ed16071SWolfgang Denk 	/* pad struct for 32 byte alignment */
2083ed16071SWolfgang Denk 	uint32_t unused[3];
2098b675fe1SWolfgang Denk };
2102731b9a8SJean-Christophe PLAGNIOL-VILLARD 
211*14eb79b7SBenoît Thébaudeau #define EHCI_PAGE_SIZE		4096
212*14eb79b7SBenoît Thébaudeau 
2132731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Queue Head (QH). */
2142731b9a8SJean-Christophe PLAGNIOL-VILLARD struct QH {
2152731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t qh_link;
2162731b9a8SJean-Christophe PLAGNIOL-VILLARD #define	QH_LINK_TERMINATE	1
2172731b9a8SJean-Christophe PLAGNIOL-VILLARD #define	QH_LINK_TYPE_ITD	0
2182731b9a8SJean-Christophe PLAGNIOL-VILLARD #define	QH_LINK_TYPE_QH		2
2192731b9a8SJean-Christophe PLAGNIOL-VILLARD #define	QH_LINK_TYPE_SITD	4
2202731b9a8SJean-Christophe PLAGNIOL-VILLARD #define	QH_LINK_TYPE_FSTN	6
2212731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t qh_endpt1;
222*14eb79b7SBenoît Thébaudeau #define QH_ENDPT1_RL(x)		(((x) & 0xf) << 28)	/* NAK Count Reload */
223*14eb79b7SBenoît Thébaudeau #define QH_ENDPT1_C(x)		(((x) & 0x1) << 27)	/* Control Endpoint Flag */
224*14eb79b7SBenoît Thébaudeau #define QH_ENDPT1_MAXPKTLEN(x)	(((x) & 0x7ff) << 16)	/* Maximum Packet Length */
225*14eb79b7SBenoît Thébaudeau #define QH_ENDPT1_H(x)		(((x) & 0x1) << 15)	/* Head of Reclamation List Flag */
226*14eb79b7SBenoît Thébaudeau #define QH_ENDPT1_DTC(x)	(((x) & 0x1) << 14)	/* Data Toggle Control */
227*14eb79b7SBenoît Thébaudeau #define QH_ENDPT1_DTC_IGNORE_QTD_TD	0x0
228*14eb79b7SBenoît Thébaudeau #define QH_ENDPT1_DTC_DT_FROM_QTD	0x1
229*14eb79b7SBenoît Thébaudeau #define QH_ENDPT1_EPS(x)	(((x) & 0x3) << 12)	/* Endpoint Speed */
230*14eb79b7SBenoît Thébaudeau #define QH_ENDPT1_EPS_FS		0x0
231*14eb79b7SBenoît Thébaudeau #define QH_ENDPT1_EPS_LS		0x1
232*14eb79b7SBenoît Thébaudeau #define QH_ENDPT1_EPS_HS		0x2
233*14eb79b7SBenoît Thébaudeau #define QH_ENDPT1_ENDPT(x)	(((x) & 0xf) << 8)	/* Endpoint Number */
234*14eb79b7SBenoît Thébaudeau #define QH_ENDPT1_I(x)		(((x) & 0x1) << 7)	/* Inactivate on Next Transaction */
235*14eb79b7SBenoît Thébaudeau #define QH_ENDPT1_DEVADDR(x)	(((x) & 0x7f) << 0)	/* Device Address */
2362731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t qh_endpt2;
237*14eb79b7SBenoît Thébaudeau #define QH_ENDPT2_MULT(x)	(((x) & 0x3) << 30)	/* High-Bandwidth Pipe Multiplier */
238*14eb79b7SBenoît Thébaudeau #define QH_ENDPT2_PORTNUM(x)	(((x) & 0x7f) << 23)	/* Port Number */
239*14eb79b7SBenoît Thébaudeau #define QH_ENDPT2_HUBADDR(x)	(((x) & 0x7f) << 16)	/* Hub Address */
240*14eb79b7SBenoît Thébaudeau #define QH_ENDPT2_UFCMASK(x)	(((x) & 0xff) << 8)	/* Split Completion Mask */
241*14eb79b7SBenoît Thébaudeau #define QH_ENDPT2_UFSMASK(x)	(((x) & 0xff) << 0)	/* Interrupt Schedule Mask */
2422731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t qh_curtd;
2432731b9a8SJean-Christophe PLAGNIOL-VILLARD 	struct qTD qh_overlay;
2442731b9a8SJean-Christophe PLAGNIOL-VILLARD 	/*
2452731b9a8SJean-Christophe PLAGNIOL-VILLARD 	 * Add dummy fill value to make the size of this struct
2462731b9a8SJean-Christophe PLAGNIOL-VILLARD 	 * aligned to 32 bytes
2472731b9a8SJean-Christophe PLAGNIOL-VILLARD 	 */
2482731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint8_t fill[16];
2492731b9a8SJean-Christophe PLAGNIOL-VILLARD };
2502731b9a8SJean-Christophe PLAGNIOL-VILLARD 
2512731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Low level init functions */
2522731b9a8SJean-Christophe PLAGNIOL-VILLARD int ehci_hcd_init(void);
2532731b9a8SJean-Christophe PLAGNIOL-VILLARD int ehci_hcd_stop(void);
2542731b9a8SJean-Christophe PLAGNIOL-VILLARD 
2552731b9a8SJean-Christophe PLAGNIOL-VILLARD #endif /* USB_EHCI_H */
256