xref: /rk3399_rockchip-uboot/drivers/usb/host/ehci.h (revision ce2f4ca450d24acfd55dc508ed8ed09de98a44c8)
12731b9a8SJean-Christophe PLAGNIOL-VILLARD /*-
22731b9a8SJean-Christophe PLAGNIOL-VILLARD  * Copyright (c) 2007-2008, Juniper Networks, Inc.
32731b9a8SJean-Christophe PLAGNIOL-VILLARD  * Copyright (c) 2008, Michael Trimarchi <trimarchimichael@yahoo.it>
42731b9a8SJean-Christophe PLAGNIOL-VILLARD  * All rights reserved.
52731b9a8SJean-Christophe PLAGNIOL-VILLARD  *
6e62b5266SSimon Glass  * SPDX-License-Identifier:	GPL-2.0
72731b9a8SJean-Christophe PLAGNIOL-VILLARD  */
82731b9a8SJean-Christophe PLAGNIOL-VILLARD 
92731b9a8SJean-Christophe PLAGNIOL-VILLARD #ifndef USB_EHCI_H
102731b9a8SJean-Christophe PLAGNIOL-VILLARD #define USB_EHCI_H
112731b9a8SJean-Christophe PLAGNIOL-VILLARD 
12b959655fSMarek Vasut #include <usb.h>
13f5439a16SMarek Vasut #include <generic-phy.h>
14b959655fSMarek Vasut 
1599c22556SBin Meng /* Section 2.2.3 - N_PORTS */
1699c22556SBin Meng #define MAX_HC_PORTS		15
172731b9a8SJean-Christophe PLAGNIOL-VILLARD 
182731b9a8SJean-Christophe PLAGNIOL-VILLARD /*
192731b9a8SJean-Christophe PLAGNIOL-VILLARD  * Register Space.
202731b9a8SJean-Christophe PLAGNIOL-VILLARD  */
212731b9a8SJean-Christophe PLAGNIOL-VILLARD struct ehci_hccr {
222731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t cr_capbase;
232731b9a8SJean-Christophe PLAGNIOL-VILLARD #define HC_LENGTH(p)		(((p) >> 0) & 0x00ff)
242731b9a8SJean-Christophe PLAGNIOL-VILLARD #define HC_VERSION(p)		(((p) >> 16) & 0xffff)
252731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t cr_hcsparams;
262731b9a8SJean-Christophe PLAGNIOL-VILLARD #define HCS_PPC(p)		((p) & (1 << 4))
272731b9a8SJean-Christophe PLAGNIOL-VILLARD #define HCS_INDICATOR(p)	((p) & (1 << 16)) /* Port indicators */
282731b9a8SJean-Christophe PLAGNIOL-VILLARD #define HCS_N_PORTS(p)		(((p) >> 0) & 0xf)
292731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t cr_hccparams;
302731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint8_t cr_hcsp_portrt[8];
3169716c19SJason Kridner } __attribute__ ((packed, aligned(4)));
322731b9a8SJean-Christophe PLAGNIOL-VILLARD 
332731b9a8SJean-Christophe PLAGNIOL-VILLARD struct ehci_hcor {
342731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t or_usbcmd;
352731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CMD_PARK	(1 << 11)		/* enable "park" */
362731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CMD_PARK_CNT(c)	(((c) >> 8) & 3)	/* how many transfers to park */
372731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CMD_LRESET	(1 << 7)		/* partial reset */
38c02bf458SMasahiro Yamada #define CMD_IAAD	(1 << 6)		/* "doorbell" interrupt */
39c02bf458SMasahiro Yamada #define CMD_ASE		(1 << 5)		/* async schedule enable */
402731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CMD_PSE		(1 << 4)		/* periodic schedule enable */
412731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CMD_RESET	(1 << 1)		/* reset HC not bus */
422731b9a8SJean-Christophe PLAGNIOL-VILLARD #define CMD_RUN		(1 << 0)		/* start/stop HC */
432731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t or_usbsts;
4414eb79b7SBenoît Thébaudeau #define STS_ASS		(1 << 15)
458f62ca64SPatrick Georgi #define	STS_PSS		(1 << 14)
462731b9a8SJean-Christophe PLAGNIOL-VILLARD #define STS_HALT	(1 << 12)
472731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t or_usbintr;
4829c6fbe0SDamien Dusha #define INTR_UE         (1 << 0)                /* USB interrupt enable */
4929c6fbe0SDamien Dusha #define INTR_UEE        (1 << 1)                /* USB error interrupt enable */
5029c6fbe0SDamien Dusha #define INTR_PCE        (1 << 2)                /* Port change detect enable */
5129c6fbe0SDamien Dusha #define INTR_SEE        (1 << 4)                /* system error enable */
5229c6fbe0SDamien Dusha #define INTR_AAE        (1 << 5)                /* Interrupt on async adavance enable */
532731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t or_frindex;
542731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t or_ctrldssegment;
552731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t or_periodiclistbase;
562731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t or_asynclistaddr;
579ab4ce22SSimon Glass 	uint32_t _reserved_0_;
589ab4ce22SSimon Glass 	uint32_t or_burstsize;
599ab4ce22SSimon Glass 	uint32_t or_txfilltuning;
6014eb79b7SBenoît Thébaudeau #define TXFIFO_THRESH_MASK		(0x3f << 16)
619ab4ce22SSimon Glass #define TXFIFO_THRESH(p)		((p & 0x3f) << 16)
629ab4ce22SSimon Glass 	uint32_t _reserved_1_[6];
632731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t or_configflag;
642731b9a8SJean-Christophe PLAGNIOL-VILLARD #define FLAG_CF		(1 << 0)	/* true:  we'll support "high speed" */
6599c22556SBin Meng 	uint32_t or_portsc[MAX_HC_PORTS];
6614eb79b7SBenoît Thébaudeau #define PORTSC_PSPD(x)		(((x) >> 26) & 0x3)
6714eb79b7SBenoît Thébaudeau #define PORTSC_PSPD_FS			0x0
6814eb79b7SBenoît Thébaudeau #define PORTSC_PSPD_LS			0x1
6914eb79b7SBenoît Thébaudeau #define PORTSC_PSPD_HS			0x2
702731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t or_systune;
7169716c19SJason Kridner } __attribute__ ((packed, aligned(4)));
722731b9a8SJean-Christophe PLAGNIOL-VILLARD 
732731b9a8SJean-Christophe PLAGNIOL-VILLARD #define USBMODE		0x68		/* USB Device mode */
742731b9a8SJean-Christophe PLAGNIOL-VILLARD #define USBMODE_SDIS	(1 << 3)	/* Stream disable */
752731b9a8SJean-Christophe PLAGNIOL-VILLARD #define USBMODE_BE	(1 << 2)	/* BE/LE endiannes select */
762731b9a8SJean-Christophe PLAGNIOL-VILLARD #define USBMODE_CM_HC	(3 << 0)	/* host controller mode */
772731b9a8SJean-Christophe PLAGNIOL-VILLARD #define USBMODE_CM_IDLE	(0 << 0)	/* idle state */
782731b9a8SJean-Christophe PLAGNIOL-VILLARD 
792731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Interface descriptor */
802731b9a8SJean-Christophe PLAGNIOL-VILLARD struct usb_linux_interface_descriptor {
812731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bLength;
822731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bDescriptorType;
832731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bInterfaceNumber;
842731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bAlternateSetting;
852731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bNumEndpoints;
862731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bInterfaceClass;
872731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bInterfaceSubClass;
882731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bInterfaceProtocol;
892731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	iInterface;
902731b9a8SJean-Christophe PLAGNIOL-VILLARD } __attribute__ ((packed));
912731b9a8SJean-Christophe PLAGNIOL-VILLARD 
922731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Configuration descriptor information.. */
932731b9a8SJean-Christophe PLAGNIOL-VILLARD struct usb_linux_config_descriptor {
942731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bLength;
952731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bDescriptorType;
962731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned short	wTotalLength;
972731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bNumInterfaces;
982731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bConfigurationValue;
992731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	iConfiguration;
1002731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	bmAttributes;
1012731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned char	MaxPower;
1022731b9a8SJean-Christophe PLAGNIOL-VILLARD } __attribute__ ((packed));
1032731b9a8SJean-Christophe PLAGNIOL-VILLARD 
1042731b9a8SJean-Christophe PLAGNIOL-VILLARD #if defined CONFIG_EHCI_DESC_BIG_ENDIAN
10502b25dcdSAlexey Brodkin #define ehci_readl(x)		be32_to_cpu(__raw_readl(x))
10602b25dcdSAlexey Brodkin #define ehci_writel(a, b)	__raw_writel(cpu_to_be32(b), a)
1072731b9a8SJean-Christophe PLAGNIOL-VILLARD #else
10802b25dcdSAlexey Brodkin #define ehci_readl(x)		readl(x)
10902b25dcdSAlexey Brodkin #define ehci_writel(a, b)	writel(b, a)
1102731b9a8SJean-Christophe PLAGNIOL-VILLARD #endif
1112731b9a8SJean-Christophe PLAGNIOL-VILLARD 
1122731b9a8SJean-Christophe PLAGNIOL-VILLARD #if defined CONFIG_EHCI_MMIO_BIG_ENDIAN
1132731b9a8SJean-Christophe PLAGNIOL-VILLARD #define hc32_to_cpu(x)		be32_to_cpu((x))
1142731b9a8SJean-Christophe PLAGNIOL-VILLARD #define cpu_to_hc32(x)		cpu_to_be32((x))
1152731b9a8SJean-Christophe PLAGNIOL-VILLARD #else
1162731b9a8SJean-Christophe PLAGNIOL-VILLARD #define hc32_to_cpu(x)		le32_to_cpu((x))
1172731b9a8SJean-Christophe PLAGNIOL-VILLARD #define cpu_to_hc32(x)		cpu_to_le32((x))
1182731b9a8SJean-Christophe PLAGNIOL-VILLARD #endif
1192731b9a8SJean-Christophe PLAGNIOL-VILLARD 
1202731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_WKOC_E		(1 << 22)	/* RW wake on over current */
1212731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_WKDSCNNT_E	(1 << 21)	/* RW wake on disconnect */
1222731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_WKCNNT_E	(1 << 20)	/* RW wake on connect */
1232731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_PO		(1 << 13)	/* RW port owner */
1242731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_PP		(1 << 12)	/* RW,RO port power */
1252731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_LS		(3 << 10)	/* RO line status */
1262731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_PR		(1 << 8)	/* RW port reset */
1272731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_SUSP		(1 << 7)	/* RW suspend */
1282731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_FPR		(1 << 6)	/* RW force port resume */
1292731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_OCC		(1 << 5)	/* RWC over current change */
1302731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_OCA		(1 << 4)	/* RO over current active */
1312731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_PEC		(1 << 3)	/* RWC port enable change */
1322731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_PE		(1 << 2)	/* RW port enable */
1332731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_CSC		(1 << 1)	/* RWC connect status change */
1342731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_CS		(1 << 0)	/* RO connect status */
1352731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_CLEAR		(EHCI_PS_OCC | EHCI_PS_PEC | EHCI_PS_CSC)
1362731b9a8SJean-Christophe PLAGNIOL-VILLARD 
1372731b9a8SJean-Christophe PLAGNIOL-VILLARD #define EHCI_PS_IS_LOWSPEED(x)	(((x) & EHCI_PS_LS) == (1 << 10))
1382731b9a8SJean-Christophe PLAGNIOL-VILLARD 
1392731b9a8SJean-Christophe PLAGNIOL-VILLARD /*
1402731b9a8SJean-Christophe PLAGNIOL-VILLARD  * Schedule Interface Space.
1412731b9a8SJean-Christophe PLAGNIOL-VILLARD  *
1422731b9a8SJean-Christophe PLAGNIOL-VILLARD  * IMPORTANT: Software must ensure that no interface data structure
1432731b9a8SJean-Christophe PLAGNIOL-VILLARD  * reachable by the EHCI host controller spans a 4K page boundary!
1442731b9a8SJean-Christophe PLAGNIOL-VILLARD  *
1452731b9a8SJean-Christophe PLAGNIOL-VILLARD  * Periodic transfers (i.e. isochronous and interrupt transfers) are
1462731b9a8SJean-Christophe PLAGNIOL-VILLARD  * not supported.
1472731b9a8SJean-Christophe PLAGNIOL-VILLARD  */
1482731b9a8SJean-Christophe PLAGNIOL-VILLARD 
1492731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Queue Element Transfer Descriptor (qTD). */
1502731b9a8SJean-Christophe PLAGNIOL-VILLARD struct qTD {
1513ed16071SWolfgang Denk 	/* this part defined by EHCI spec */
1523ed16071SWolfgang Denk 	uint32_t qt_next;			/* see EHCI 3.5.1 */
1532731b9a8SJean-Christophe PLAGNIOL-VILLARD #define	QT_NEXT_TERMINATE	1
1543ed16071SWolfgang Denk 	uint32_t qt_altnext;			/* see EHCI 3.5.2 */
1553ed16071SWolfgang Denk 	uint32_t qt_token;			/* see EHCI 3.5.3 */
15614eb79b7SBenoît Thébaudeau #define QT_TOKEN_DT(x)		(((x) & 0x1) << 31)	/* Data Toggle */
15714eb79b7SBenoît Thébaudeau #define QT_TOKEN_GET_DT(x)		(((x) >> 31) & 0x1)
15814eb79b7SBenoît Thébaudeau #define QT_TOKEN_TOTALBYTES(x)	(((x) & 0x7fff) << 16)	/* Total Bytes to Transfer */
15914eb79b7SBenoît Thébaudeau #define QT_TOKEN_GET_TOTALBYTES(x)	(((x) >> 16) & 0x7fff)
16014eb79b7SBenoît Thébaudeau #define QT_TOKEN_IOC(x)		(((x) & 0x1) << 15)	/* Interrupt On Complete */
16114eb79b7SBenoît Thébaudeau #define QT_TOKEN_CPAGE(x)	(((x) & 0x7) << 12)	/* Current Page */
16214eb79b7SBenoît Thébaudeau #define QT_TOKEN_CERR(x)	(((x) & 0x3) << 10)	/* Error Counter */
16314eb79b7SBenoît Thébaudeau #define QT_TOKEN_PID(x)		(((x) & 0x3) << 8)	/* PID Code */
16414eb79b7SBenoît Thébaudeau #define QT_TOKEN_PID_OUT		0x0
16514eb79b7SBenoît Thébaudeau #define QT_TOKEN_PID_IN			0x1
16614eb79b7SBenoît Thébaudeau #define QT_TOKEN_PID_SETUP		0x2
16714eb79b7SBenoît Thébaudeau #define QT_TOKEN_STATUS(x)	(((x) & 0xff) << 0)	/* Status */
16814eb79b7SBenoît Thébaudeau #define QT_TOKEN_GET_STATUS(x)		(((x) >> 0) & 0xff)
16914eb79b7SBenoît Thébaudeau #define QT_TOKEN_STATUS_ACTIVE		0x80
17014eb79b7SBenoît Thébaudeau #define QT_TOKEN_STATUS_HALTED		0x40
17114eb79b7SBenoît Thébaudeau #define QT_TOKEN_STATUS_DATBUFERR	0x20
17214eb79b7SBenoît Thébaudeau #define QT_TOKEN_STATUS_BABBLEDET	0x10
17314eb79b7SBenoît Thébaudeau #define QT_TOKEN_STATUS_XACTERR		0x08
17414eb79b7SBenoît Thébaudeau #define QT_TOKEN_STATUS_MISSEDUFRAME	0x04
17514eb79b7SBenoît Thébaudeau #define QT_TOKEN_STATUS_SPLITXSTATE	0x02
17614eb79b7SBenoît Thébaudeau #define QT_TOKEN_STATUS_PERR		0x01
177cdeb9161SBenoît Thébaudeau #define QT_BUFFER_CNT		5
178cdeb9161SBenoît Thébaudeau 	uint32_t qt_buffer[QT_BUFFER_CNT];	/* see EHCI 3.5.4 */
179cdeb9161SBenoît Thébaudeau 	uint32_t qt_buffer_hi[QT_BUFFER_CNT];	/* Appendix B */
1803ed16071SWolfgang Denk 	/* pad struct for 32 byte alignment */
1813ed16071SWolfgang Denk 	uint32_t unused[3];
1828b675fe1SWolfgang Denk };
1832731b9a8SJean-Christophe PLAGNIOL-VILLARD 
18414eb79b7SBenoît Thébaudeau #define EHCI_PAGE_SIZE		4096
18514eb79b7SBenoît Thébaudeau 
1862731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Queue Head (QH). */
1872731b9a8SJean-Christophe PLAGNIOL-VILLARD struct QH {
1882731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t qh_link;
1892731b9a8SJean-Christophe PLAGNIOL-VILLARD #define	QH_LINK_TERMINATE	1
1902731b9a8SJean-Christophe PLAGNIOL-VILLARD #define	QH_LINK_TYPE_ITD	0
1912731b9a8SJean-Christophe PLAGNIOL-VILLARD #define	QH_LINK_TYPE_QH		2
1922731b9a8SJean-Christophe PLAGNIOL-VILLARD #define	QH_LINK_TYPE_SITD	4
1932731b9a8SJean-Christophe PLAGNIOL-VILLARD #define	QH_LINK_TYPE_FSTN	6
1942731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t qh_endpt1;
19514eb79b7SBenoît Thébaudeau #define QH_ENDPT1_RL(x)		(((x) & 0xf) << 28)	/* NAK Count Reload */
19614eb79b7SBenoît Thébaudeau #define QH_ENDPT1_C(x)		(((x) & 0x1) << 27)	/* Control Endpoint Flag */
19714eb79b7SBenoît Thébaudeau #define QH_ENDPT1_MAXPKTLEN(x)	(((x) & 0x7ff) << 16)	/* Maximum Packet Length */
19814eb79b7SBenoît Thébaudeau #define QH_ENDPT1_H(x)		(((x) & 0x1) << 15)	/* Head of Reclamation List Flag */
19914eb79b7SBenoît Thébaudeau #define QH_ENDPT1_DTC(x)	(((x) & 0x1) << 14)	/* Data Toggle Control */
20014eb79b7SBenoît Thébaudeau #define QH_ENDPT1_DTC_IGNORE_QTD_TD	0x0
20114eb79b7SBenoît Thébaudeau #define QH_ENDPT1_DTC_DT_FROM_QTD	0x1
20214eb79b7SBenoît Thébaudeau #define QH_ENDPT1_EPS(x)	(((x) & 0x3) << 12)	/* Endpoint Speed */
20314eb79b7SBenoît Thébaudeau #define QH_ENDPT1_EPS_FS		0x0
20414eb79b7SBenoît Thébaudeau #define QH_ENDPT1_EPS_LS		0x1
20514eb79b7SBenoît Thébaudeau #define QH_ENDPT1_EPS_HS		0x2
20614eb79b7SBenoît Thébaudeau #define QH_ENDPT1_ENDPT(x)	(((x) & 0xf) << 8)	/* Endpoint Number */
20714eb79b7SBenoît Thébaudeau #define QH_ENDPT1_I(x)		(((x) & 0x1) << 7)	/* Inactivate on Next Transaction */
20814eb79b7SBenoît Thébaudeau #define QH_ENDPT1_DEVADDR(x)	(((x) & 0x7f) << 0)	/* Device Address */
2092731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t qh_endpt2;
21014eb79b7SBenoît Thébaudeau #define QH_ENDPT2_MULT(x)	(((x) & 0x3) << 30)	/* High-Bandwidth Pipe Multiplier */
21114eb79b7SBenoît Thébaudeau #define QH_ENDPT2_PORTNUM(x)	(((x) & 0x7f) << 23)	/* Port Number */
21214eb79b7SBenoît Thébaudeau #define QH_ENDPT2_HUBADDR(x)	(((x) & 0x7f) << 16)	/* Hub Address */
21314eb79b7SBenoît Thébaudeau #define QH_ENDPT2_UFCMASK(x)	(((x) & 0xff) << 8)	/* Split Completion Mask */
21414eb79b7SBenoît Thébaudeau #define QH_ENDPT2_UFSMASK(x)	(((x) & 0xff) << 0)	/* Interrupt Schedule Mask */
2152731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t qh_curtd;
2162731b9a8SJean-Christophe PLAGNIOL-VILLARD 	struct qTD qh_overlay;
2172731b9a8SJean-Christophe PLAGNIOL-VILLARD 	/*
2182731b9a8SJean-Christophe PLAGNIOL-VILLARD 	 * Add dummy fill value to make the size of this struct
2192731b9a8SJean-Christophe PLAGNIOL-VILLARD 	 * aligned to 32 bytes
2202731b9a8SJean-Christophe PLAGNIOL-VILLARD 	 */
2218f62ca64SPatrick Georgi 	union {
22261755c79SVincent Palatin 		uint32_t fill[4];
2238f62ca64SPatrick Georgi 		void *buffer;
2248f62ca64SPatrick Georgi 	};
2252731b9a8SJean-Christophe PLAGNIOL-VILLARD };
2262731b9a8SJean-Christophe PLAGNIOL-VILLARD 
2277372b5bdSSimon Glass /* Tweak flags for EHCI, used to control operation */
2287372b5bdSSimon Glass enum {
2297372b5bdSSimon Glass 	/* don't use or_configflag in init */
2307372b5bdSSimon Glass 	EHCI_TWEAK_NO_INIT_CF		= 1 << 0,
2317372b5bdSSimon Glass };
2327372b5bdSSimon Glass 
233deb8508cSSimon Glass struct ehci_ctrl;
234deb8508cSSimon Glass 
235deb8508cSSimon Glass struct ehci_ops {
236deb8508cSSimon Glass 	void (*set_usb_mode)(struct ehci_ctrl *ctrl);
237deb8508cSSimon Glass 	int (*get_port_speed)(struct ehci_ctrl *ctrl, uint32_t reg);
238deb8508cSSimon Glass 	void (*powerup_fixup)(struct ehci_ctrl *ctrl, uint32_t *status_reg,
239deb8508cSSimon Glass 			      uint32_t *reg);
240deb8508cSSimon Glass 	uint32_t *(*get_portsc_register)(struct ehci_ctrl *ctrl, int port);
2413f9f8a5bSMateusz Kulikowski 	int (*init_after_reset)(struct ehci_ctrl *ctrl);
242deb8508cSSimon Glass };
243deb8508cSSimon Glass 
244b959655fSMarek Vasut struct ehci_ctrl {
24549b4c5c7SStephen Warren 	enum usb_init_type init;
246b959655fSMarek Vasut 	struct ehci_hccr *hccr;	/* R/O registers, not need for volatile */
247b959655fSMarek Vasut 	struct ehci_hcor *hcor;
248b959655fSMarek Vasut 	int rootdev;
249b959655fSMarek Vasut 	uint16_t portreset;
250b959655fSMarek Vasut 	struct QH qh_list __aligned(USB_DMA_MINALIGN);
251b959655fSMarek Vasut 	struct QH periodic_queue __aligned(USB_DMA_MINALIGN);
252b959655fSMarek Vasut 	uint32_t *periodic_list;
25336b73109SHans de Goede 	int periodic_schedules;
254b959655fSMarek Vasut 	int ntds;
255deb8508cSSimon Glass 	struct ehci_ops ops;
256*ce2f4ca4SFrank Wang 	struct usb_hub_descriptor hub;
257c4a3141dSSimon Glass 	void *priv;	/* client's private data */
258b959655fSMarek Vasut };
259b959655fSMarek Vasut 
260c4a3141dSSimon Glass /**
261deb8508cSSimon Glass  * ehci_set_controller_info() - Set up private data for the controller
262c4a3141dSSimon Glass  *
263c4a3141dSSimon Glass  * This function can be called in ehci_hcd_init() to tell the EHCI layer
264c4a3141dSSimon Glass  * about the controller's private data pointer. Then in the above functions
265deb8508cSSimon Glass  * this can be accessed given the struct ehci_ctrl pointer. Also special
266deb8508cSSimon Glass  * EHCI operation methods can be provided if required
267c4a3141dSSimon Glass  *
268c4a3141dSSimon Glass  * @index:	Controller number to set
269c4a3141dSSimon Glass  * @priv:	Controller pointer
270deb8508cSSimon Glass  * @ops:	Controller operations, or NULL to use default
271c4a3141dSSimon Glass  */
272deb8508cSSimon Glass void ehci_set_controller_priv(int index, void *priv,
273deb8508cSSimon Glass 			      const struct ehci_ops *ops);
274c4a3141dSSimon Glass 
275c4a3141dSSimon Glass /**
276c4a3141dSSimon Glass  * ehci_get_controller_priv() - Get controller private data
277c4a3141dSSimon Glass  *
278c4a3141dSSimon Glass  * @index	Controller number to get
279c4a3141dSSimon Glass  * @return controller pointer for this index
280c4a3141dSSimon Glass  */
281c4a3141dSSimon Glass void *ehci_get_controller_priv(int index);
282c4a3141dSSimon Glass 
2832731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Low level init functions */
284127efc4fSTroy Kisky int ehci_hcd_init(int index, enum usb_init_type init,
285127efc4fSTroy Kisky 		struct ehci_hccr **hccr, struct ehci_hcor **hcor);
286676ae068SLucas Stach int ehci_hcd_stop(int index);
2872731b9a8SJean-Christophe PLAGNIOL-VILLARD 
28846b01797SSimon Glass int ehci_register(struct udevice *dev, struct ehci_hccr *hccr,
28946b01797SSimon Glass 		  struct ehci_hcor *hcor, const struct ehci_ops *ops,
29046b01797SSimon Glass 		  uint tweaks, enum usb_init_type init);
29146b01797SSimon Glass int ehci_deregister(struct udevice *dev);
29246b01797SSimon Glass extern struct dm_usb_ops ehci_usb_ops;
29346b01797SSimon Glass 
294f5439a16SMarek Vasut /* EHCI PHY functions */
295f5439a16SMarek Vasut int ehci_setup_phy(struct udevice *dev, struct phy *phy, int index);
296f5439a16SMarek Vasut int ehci_shutdown_phy(struct udevice *dev, struct phy *phy);
297f5439a16SMarek Vasut 
2982731b9a8SJean-Christophe PLAGNIOL-VILLARD #endif /* USB_EHCI_H */
299