xref: /rk3399_rockchip-uboot/drivers/usb/host/ehci-tegra.c (revision b1d615f3f10294c016cc424ef05e938f49af8117)
1 /*
2  * Copyright (c) 2011 The Chromium OS Authors.
3  * Copyright (c) 2009-2013 NVIDIA Corporation
4  * Copyright (c) 2013 Lucas Stach
5  *
6  * SPDX-License-Identifier:	GPL-2.0+
7  */
8 
9 #include <common.h>
10 #include <asm/errno.h>
11 #include <asm/io.h>
12 #include <asm-generic/gpio.h>
13 #include <asm/arch/clock.h>
14 #include <asm/arch-tegra/usb.h>
15 #include <asm/arch-tegra/clk_rst.h>
16 #include <asm/arch/usb.h>
17 #include <usb.h>
18 #include <usb/ulpi.h>
19 #include <libfdt.h>
20 #include <fdtdec.h>
21 
22 #include "ehci.h"
23 
24 #define USB1_ADDR_MASK	0xFFFF0000
25 
26 #define HOSTPC1_DEVLC	0x84
27 #define HOSTPC1_PSPD(x)		(((x) >> 25) & 0x3)
28 
29 #ifdef CONFIG_USB_ULPI
30 	#ifndef CONFIG_USB_ULPI_VIEWPORT
31 	#error	"To use CONFIG_USB_ULPI on Tegra Boards you have to also \
32 		define CONFIG_USB_ULPI_VIEWPORT"
33 	#endif
34 #endif
35 
36 enum {
37 	USB_PORTS_MAX	= 3,		/* Maximum ports we allow */
38 };
39 
40 /* Parameters we need for USB */
41 enum {
42 	PARAM_DIVN,                     /* PLL FEEDBACK DIVIDer */
43 	PARAM_DIVM,                     /* PLL INPUT DIVIDER */
44 	PARAM_DIVP,                     /* POST DIVIDER (2^N) */
45 	PARAM_CPCON,                    /* BASE PLLC CHARGE Pump setup ctrl */
46 	PARAM_LFCON,                    /* BASE PLLC LOOP FILter setup ctrl */
47 	PARAM_ENABLE_DELAY_COUNT,       /* PLL-U Enable Delay Count */
48 	PARAM_STABLE_COUNT,             /* PLL-U STABLE count */
49 	PARAM_ACTIVE_DELAY_COUNT,       /* PLL-U Active delay count */
50 	PARAM_XTAL_FREQ_COUNT,          /* PLL-U XTAL frequency count */
51 	PARAM_DEBOUNCE_A_TIME,          /* 10MS DELAY for BIAS_DEBOUNCE_A */
52 	PARAM_BIAS_TIME,                /* 20US DELAY AFter bias cell op */
53 
54 	PARAM_COUNT
55 };
56 
57 /* Possible port types (dual role mode) */
58 enum dr_mode {
59 	DR_MODE_NONE = 0,
60 	DR_MODE_HOST,		/* supports host operation */
61 	DR_MODE_DEVICE,		/* supports device operation */
62 	DR_MODE_OTG,		/* supports both */
63 };
64 
65 /* Information about a USB port */
66 struct fdt_usb {
67 	struct usb_ctlr *reg;	/* address of registers in physical memory */
68 	unsigned utmi:1;	/* 1 if port has external tranceiver, else 0 */
69 	unsigned ulpi:1;	/* 1 if port has external ULPI transceiver */
70 	unsigned enabled:1;	/* 1 to enable, 0 to disable */
71 	unsigned has_legacy_mode:1; /* 1 if this port has legacy mode */
72 	unsigned initialized:1; /* has this port already been initialized? */
73 	enum dr_mode dr_mode;	/* dual role mode */
74 	enum periph_id periph_id;/* peripheral id */
75 	struct fdt_gpio_state vbus_gpio;	/* GPIO for vbus enable */
76 	struct fdt_gpio_state phy_reset_gpio; /* GPIO to reset ULPI phy */
77 };
78 
79 static struct fdt_usb port[USB_PORTS_MAX];	/* List of valid USB ports */
80 static unsigned port_count;			/* Number of available ports */
81 /* Port that needs to clear CSC after Port Reset */
82 static u32 port_addr_clear_csc;
83 
84 /*
85  * This table has USB timing parameters for each Oscillator frequency we
86  * support. There are four sets of values:
87  *
88  * 1. PLLU configuration information (reference clock is osc/clk_m and
89  * PLLU-FOs are fixed at 12MHz/60MHz/480MHz).
90  *
91  *  Reference frequency     13.0MHz      19.2MHz      12.0MHz      26.0MHz
92  *  ----------------------------------------------------------------------
93  *      DIVN                960 (0x3c0)  200 (0c8)    960 (3c0h)   960 (3c0)
94  *      DIVM                13 (0d)      4 (04)       12 (0c)      26 (1a)
95  * Filter frequency (MHz)   1            4.8          6            2
96  * CPCON                    1100b        0011b        1100b        1100b
97  * LFCON0                   0            0            0            0
98  *
99  * 2. PLL CONFIGURATION & PARAMETERS for different clock generators:
100  *
101  * Reference frequency     13.0MHz         19.2MHz         12.0MHz     26.0MHz
102  * ---------------------------------------------------------------------------
103  * PLLU_ENABLE_DLY_COUNT   02 (0x02)       03 (03)         02 (02)     04 (04)
104  * PLLU_STABLE_COUNT       51 (33)         75 (4B)         47 (2F)    102 (66)
105  * PLL_ACTIVE_DLY_COUNT    05 (05)         06 (06)         04 (04)     09 (09)
106  * XTAL_FREQ_COUNT        127 (7F)        187 (BB)        118 (76)    254 (FE)
107  *
108  * 3. Debounce values IdDig, Avalid, Bvalid, VbusValid, VbusWakeUp, and
109  * SessEnd. Each of these signals have their own debouncer and for each of
110  * those one out of two debouncing times can be chosen (BIAS_DEBOUNCE_A or
111  * BIAS_DEBOUNCE_B).
112  *
113  * The values of DEBOUNCE_A and DEBOUNCE_B are calculated as follows:
114  *    0xffff -> No debouncing at all
115  *    <n> ms = <n> *1000 / (1/19.2MHz) / 4
116  *
117  * So to program a 1 ms debounce for BIAS_DEBOUNCE_A, we have:
118  * BIAS_DEBOUNCE_A[15:0] = 1000 * 19.2 / 4  = 4800 = 0x12c0
119  *
120  * We need to use only DebounceA for BOOTROM. We don't need the DebounceB
121  * values, so we can keep those to default.
122  *
123  * 4. The 20 microsecond delay after bias cell operation.
124  */
125 static const unsigned T20_usb_pll[CLOCK_OSC_FREQ_COUNT][PARAM_COUNT] = {
126 	/* DivN, DivM, DivP, CPCON, LFCON, Delays             Debounce, Bias */
127 	{ 0x3C0, 0x0D, 0x00, 0xC,   0,  0x02, 0x33, 0x05, 0x7F, 0x7EF4, 5 },
128 	{ 0x0C8, 0x04, 0x00, 0x3,   0,  0x03, 0x4B, 0x06, 0xBB, 0xBB80, 7 },
129 	{ 0x3C0, 0x0C, 0x00, 0xC,   0,  0x02, 0x2F, 0x04, 0x76, 0x7530, 5 },
130 	{ 0x3C0, 0x1A, 0x00, 0xC,   0,  0x04, 0x66, 0x09, 0xFE, 0xFDE8, 9 }
131 };
132 
133 static const unsigned T30_usb_pll[CLOCK_OSC_FREQ_COUNT][PARAM_COUNT] = {
134 	/* DivN, DivM, DivP, CPCON, LFCON, Delays             Debounce, Bias */
135 	{ 0x3C0, 0x0D, 0x00, 0xC,   1,  0x02, 0x33, 0x09, 0x7F, 0x7EF4, 5 },
136 	{ 0x0C8, 0x04, 0x00, 0x3,   0,  0x03, 0x4B, 0x0C, 0xBB, 0xBB80, 7 },
137 	{ 0x3C0, 0x0C, 0x00, 0xC,   1,  0x02, 0x2F, 0x08, 0x76, 0x7530, 5 },
138 	{ 0x3C0, 0x1A, 0x00, 0xC,   1,  0x04, 0x66, 0x09, 0xFE, 0xFDE8, 9 }
139 };
140 
141 static const unsigned T114_usb_pll[CLOCK_OSC_FREQ_COUNT][PARAM_COUNT] = {
142 	/* DivN, DivM, DivP, CPCON, LFCON, Delays             Debounce, Bias */
143 	{ 0x3C0, 0x0D, 0x00, 0xC,   2,  0x02, 0x33, 0x09, 0x7F, 0x7EF4, 6 },
144 	{ 0x0C8, 0x04, 0x00, 0x3,   2,  0x03, 0x4B, 0x0C, 0xBB, 0xBB80, 8 },
145 	{ 0x3C0, 0x0C, 0x00, 0xC,   2,  0x02, 0x2F, 0x08, 0x76, 0x7530, 5 },
146 	{ 0x3C0, 0x1A, 0x00, 0xC,   2,  0x04, 0x66, 0x09, 0xFE, 0xFDE8, 0xB }
147 };
148 
149 /* UTMIP Idle Wait Delay */
150 static const u8 utmip_idle_wait_delay = 17;
151 
152 /* UTMIP Elastic limit */
153 static const u8 utmip_elastic_limit = 16;
154 
155 /* UTMIP High Speed Sync Start Delay */
156 static const u8 utmip_hs_sync_start_delay = 9;
157 
158 struct fdt_usb_controller {
159 	int compat;
160 	/* flag to determine whether controller supports hostpc register */
161 	u32 has_hostpc:1;
162 	const unsigned *pll_parameter;
163 };
164 
165 static struct fdt_usb_controller fdt_usb_controllers[] = {
166 	{
167 		.compat		= COMPAT_NVIDIA_TEGRA20_USB,
168 		.has_hostpc	= 0,
169 		.pll_parameter	= (const unsigned *)T20_usb_pll,
170 	},
171 	{
172 		.compat		= COMPAT_NVIDIA_TEGRA30_USB,
173 		.has_hostpc	= 1,
174 		.pll_parameter	= (const unsigned *)T30_usb_pll,
175 	},
176 	{
177 		.compat		= COMPAT_NVIDIA_TEGRA114_USB,
178 		.has_hostpc	= 1,
179 		.pll_parameter	= (const unsigned *)T114_usb_pll,
180 	},
181 };
182 
183 static struct fdt_usb_controller *controller;
184 
185 /*
186  * A known hardware issue where Connect Status Change bit of PORTSC register
187  * of USB1 controller will be set after Port Reset.
188  * We have to clear it in order for later device enumeration to proceed.
189  * This ehci_powerup_fixup overrides the weak function ehci_powerup_fixup
190  * in "ehci-hcd.c".
191  */
192 void ehci_powerup_fixup(uint32_t *status_reg, uint32_t *reg)
193 {
194 	mdelay(50);
195 	/* This is to avoid PORT_ENABLE bit to be cleared in "ehci-hcd.c". */
196 	if (controller->has_hostpc)
197 		*reg |= EHCI_PS_PE;
198 
199 	if (((u32)status_reg & TEGRA_USB_ADDR_MASK) != port_addr_clear_csc)
200 		return;
201 	/* For EHCI_PS_CSC to be cleared in ehci_hcd.c */
202 	if (ehci_readl(status_reg) & EHCI_PS_CSC)
203 		*reg |= EHCI_PS_CSC;
204 }
205 
206 /*
207  * This ehci_set_usbmode overrides the weak function ehci_set_usbmode
208  * in "ehci-hcd.c".
209  */
210 void ehci_set_usbmode(int index)
211 {
212 	struct fdt_usb *config;
213 	struct usb_ctlr *usbctlr;
214 	uint32_t tmp;
215 
216 	config = &port[index];
217 	usbctlr = config->reg;
218 
219 	tmp = ehci_readl(&usbctlr->usb_mode);
220 	tmp |= USBMODE_CM_HC;
221 	ehci_writel(&usbctlr->usb_mode, tmp);
222 }
223 
224 /*
225  * This ehci_get_port_speed overrides the weak function ehci_get_port_speed
226  * in "ehci-hcd.c".
227  */
228 int ehci_get_port_speed(struct ehci_hcor *hcor, uint32_t reg)
229 {
230 	uint32_t tmp;
231 	uint32_t *reg_ptr;
232 
233 	if (controller->has_hostpc) {
234 		reg_ptr = (uint32_t *)((u8 *)&hcor->or_usbcmd + HOSTPC1_DEVLC);
235 		tmp = ehci_readl(reg_ptr);
236 		return HOSTPC1_PSPD(tmp);
237 	} else
238 		return PORTSC_PSPD(reg);
239 }
240 
241 /* Put the port into host mode */
242 static void set_host_mode(struct fdt_usb *config)
243 {
244 	/*
245 	 * If we are an OTG port, check if remote host is driving VBus and
246 	 * bail out in this case.
247 	 */
248 	if (config->dr_mode == DR_MODE_OTG &&
249 		(readl(&config->reg->phy_vbus_sensors) & VBUS_VLD_STS))
250 		return;
251 
252 	/*
253 	 * If not driving, we set the GPIO to enable VBUS. We assume
254 	 * that the pinmux is set up correctly for this.
255 	 */
256 	if (fdt_gpio_isvalid(&config->vbus_gpio)) {
257 		fdtdec_setup_gpio(&config->vbus_gpio);
258 		gpio_direction_output(config->vbus_gpio.gpio,
259 			(config->vbus_gpio.flags & FDT_GPIO_ACTIVE_LOW) ?
260 				 0 : 1);
261 		debug("set_host_mode: GPIO %d %s\n", config->vbus_gpio.gpio,
262 			(config->vbus_gpio.flags & FDT_GPIO_ACTIVE_LOW) ?
263 				"low" : "high");
264 	}
265 }
266 
267 void usbf_reset_controller(struct fdt_usb *config, struct usb_ctlr *usbctlr)
268 {
269 	/* Reset the USB controller with 2us delay */
270 	reset_periph(config->periph_id, 2);
271 
272 	/*
273 	 * Set USB1_NO_LEGACY_MODE to 1, Registers are accessible under
274 	 * base address
275 	 */
276 	if (config->has_legacy_mode)
277 		setbits_le32(&usbctlr->usb1_legacy_ctrl, USB1_NO_LEGACY_MODE);
278 
279 	/* Put UTMIP1/3 in reset */
280 	setbits_le32(&usbctlr->susp_ctrl, UTMIP_RESET);
281 
282 	/* Enable the UTMIP PHY */
283 	if (config->utmi)
284 		setbits_le32(&usbctlr->susp_ctrl, UTMIP_PHY_ENB);
285 }
286 
287 static const unsigned *get_pll_timing(void)
288 {
289 	const unsigned *timing;
290 
291 	timing = controller->pll_parameter +
292 		clock_get_osc_freq() * PARAM_COUNT;
293 
294 	return timing;
295 }
296 
297 /* set up the UTMI USB controller with the parameters provided */
298 static int init_utmi_usb_controller(struct fdt_usb *config)
299 {
300 	u32 val;
301 	int loop_count;
302 	const unsigned *timing;
303 	struct usb_ctlr *usbctlr = config->reg;
304 	struct clk_rst_ctlr *clkrst;
305 	struct usb_ctlr *usb1ctlr;
306 
307 	clock_enable(config->periph_id);
308 
309 	/* Reset the usb controller */
310 	usbf_reset_controller(config, usbctlr);
311 
312 	/* Stop crystal clock by setting UTMIP_PHY_XTAL_CLOCKEN low */
313 	clrbits_le32(&usbctlr->utmip_misc_cfg1, UTMIP_PHY_XTAL_CLOCKEN);
314 
315 	/* Follow the crystal clock disable by >100ns delay */
316 	udelay(1);
317 
318 	/*
319 	 * To Use the A Session Valid for cable detection logic, VBUS_WAKEUP
320 	 * mux must be switched to actually use a_sess_vld threshold.
321 	 */
322 	if (config->dr_mode == DR_MODE_OTG &&
323 	    fdt_gpio_isvalid(&config->vbus_gpio))
324 		clrsetbits_le32(&usbctlr->usb1_legacy_ctrl,
325 			VBUS_SENSE_CTL_MASK,
326 			VBUS_SENSE_CTL_A_SESS_VLD << VBUS_SENSE_CTL_SHIFT);
327 
328 	/*
329 	 * PLL Delay CONFIGURATION settings. The following parameters control
330 	 * the bring up of the plls.
331 	 */
332 	timing = get_pll_timing();
333 
334 	if (!controller->has_hostpc) {
335 		val = readl(&usbctlr->utmip_misc_cfg1);
336 		clrsetbits_le32(&val, UTMIP_PLLU_STABLE_COUNT_MASK,
337 				timing[PARAM_STABLE_COUNT] <<
338 				UTMIP_PLLU_STABLE_COUNT_SHIFT);
339 		clrsetbits_le32(&val, UTMIP_PLL_ACTIVE_DLY_COUNT_MASK,
340 				timing[PARAM_ACTIVE_DELAY_COUNT] <<
341 				UTMIP_PLL_ACTIVE_DLY_COUNT_SHIFT);
342 		writel(val, &usbctlr->utmip_misc_cfg1);
343 
344 		/* Set PLL enable delay count and crystal frequency count */
345 		val = readl(&usbctlr->utmip_pll_cfg1);
346 		clrsetbits_le32(&val, UTMIP_PLLU_ENABLE_DLY_COUNT_MASK,
347 				timing[PARAM_ENABLE_DELAY_COUNT] <<
348 				UTMIP_PLLU_ENABLE_DLY_COUNT_SHIFT);
349 		clrsetbits_le32(&val, UTMIP_XTAL_FREQ_COUNT_MASK,
350 				timing[PARAM_XTAL_FREQ_COUNT] <<
351 				UTMIP_XTAL_FREQ_COUNT_SHIFT);
352 		writel(val, &usbctlr->utmip_pll_cfg1);
353 	} else {
354 		clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
355 
356 		val = readl(&clkrst->crc_utmip_pll_cfg2);
357 		clrsetbits_le32(&val, UTMIP_PLLU_STABLE_COUNT_MASK,
358 				timing[PARAM_STABLE_COUNT] <<
359 				UTMIP_PLLU_STABLE_COUNT_SHIFT);
360 		clrsetbits_le32(&val, UTMIP_PLL_ACTIVE_DLY_COUNT_MASK,
361 				timing[PARAM_ACTIVE_DELAY_COUNT] <<
362 				UTMIP_PLL_ACTIVE_DLY_COUNT_SHIFT);
363 		writel(val, &clkrst->crc_utmip_pll_cfg2);
364 
365 		/* Set PLL enable delay count and crystal frequency count */
366 		val = readl(&clkrst->crc_utmip_pll_cfg1);
367 		clrsetbits_le32(&val, UTMIP_PLLU_ENABLE_DLY_COUNT_MASK,
368 				timing[PARAM_ENABLE_DELAY_COUNT] <<
369 				UTMIP_PLLU_ENABLE_DLY_COUNT_SHIFT);
370 		clrsetbits_le32(&val, UTMIP_XTAL_FREQ_COUNT_MASK,
371 				timing[PARAM_XTAL_FREQ_COUNT] <<
372 				UTMIP_XTAL_FREQ_COUNT_SHIFT);
373 		writel(val, &clkrst->crc_utmip_pll_cfg1);
374 
375 		/* Disable Power Down state for PLL */
376 		clrbits_le32(&clkrst->crc_utmip_pll_cfg1,
377 			     PLLU_POWERDOWN | PLL_ENABLE_POWERDOWN |
378 			     PLL_ACTIVE_POWERDOWN);
379 
380 		/* Recommended PHY settings for EYE diagram */
381 		val = readl(&usbctlr->utmip_xcvr_cfg0);
382 		clrsetbits_le32(&val, UTMIP_XCVR_SETUP_MASK,
383 				0x4 << UTMIP_XCVR_SETUP_SHIFT);
384 		clrsetbits_le32(&val, UTMIP_XCVR_SETUP_MSB_MASK,
385 				0x3 << UTMIP_XCVR_SETUP_MSB_SHIFT);
386 		clrsetbits_le32(&val, UTMIP_XCVR_HSSLEW_MSB_MASK,
387 				0x8 << UTMIP_XCVR_HSSLEW_MSB_SHIFT);
388 		writel(val, &usbctlr->utmip_xcvr_cfg0);
389 		clrsetbits_le32(&usbctlr->utmip_xcvr_cfg1,
390 				UTMIP_XCVR_TERM_RANGE_ADJ_MASK,
391 				0x7 << UTMIP_XCVR_TERM_RANGE_ADJ_SHIFT);
392 
393 		/* Some registers can be controlled from USB1 only. */
394 		if (config->periph_id != PERIPH_ID_USBD) {
395 			clock_enable(PERIPH_ID_USBD);
396 			/* Disable Reset if in Reset state */
397 			reset_set_enable(PERIPH_ID_USBD, 0);
398 		}
399 		usb1ctlr = (struct usb_ctlr *)
400 			((u32)config->reg & USB1_ADDR_MASK);
401 		val = readl(&usb1ctlr->utmip_bias_cfg0);
402 		setbits_le32(&val, UTMIP_HSDISCON_LEVEL_MSB);
403 		clrsetbits_le32(&val, UTMIP_HSDISCON_LEVEL_MASK,
404 				0x1 << UTMIP_HSDISCON_LEVEL_SHIFT);
405 		clrsetbits_le32(&val, UTMIP_HSSQUELCH_LEVEL_MASK,
406 				0x2 << UTMIP_HSSQUELCH_LEVEL_SHIFT);
407 		writel(val, &usb1ctlr->utmip_bias_cfg0);
408 
409 		/* Miscellaneous setting mentioned in Programming Guide */
410 		clrbits_le32(&usbctlr->utmip_misc_cfg0,
411 			     UTMIP_SUSPEND_EXIT_ON_EDGE);
412 	}
413 
414 	/* Setting the tracking length time */
415 	clrsetbits_le32(&usbctlr->utmip_bias_cfg1,
416 		UTMIP_BIAS_PDTRK_COUNT_MASK,
417 		timing[PARAM_BIAS_TIME] << UTMIP_BIAS_PDTRK_COUNT_SHIFT);
418 
419 	/* Program debounce time for VBUS to become valid */
420 	clrsetbits_le32(&usbctlr->utmip_debounce_cfg0,
421 		UTMIP_DEBOUNCE_CFG0_MASK,
422 		timing[PARAM_DEBOUNCE_A_TIME] << UTMIP_DEBOUNCE_CFG0_SHIFT);
423 
424 	setbits_le32(&usbctlr->utmip_tx_cfg0, UTMIP_FS_PREAMBLE_J);
425 
426 	/* Disable battery charge enabling bit */
427 	setbits_le32(&usbctlr->utmip_bat_chrg_cfg0, UTMIP_PD_CHRG);
428 
429 	clrbits_le32(&usbctlr->utmip_xcvr_cfg0, UTMIP_XCVR_LSBIAS_SE);
430 	setbits_le32(&usbctlr->utmip_spare_cfg0, FUSE_SETUP_SEL);
431 
432 	/*
433 	 * Configure the UTMIP_IDLE_WAIT and UTMIP_ELASTIC_LIMIT
434 	 * Setting these fields, together with default values of the
435 	 * other fields, results in programming the registers below as
436 	 * follows:
437 	 *         UTMIP_HSRX_CFG0 = 0x9168c000
438 	 *         UTMIP_HSRX_CFG1 = 0x13
439 	 */
440 
441 	/* Set PLL enable delay count and Crystal frequency count */
442 	val = readl(&usbctlr->utmip_hsrx_cfg0);
443 	clrsetbits_le32(&val, UTMIP_IDLE_WAIT_MASK,
444 		utmip_idle_wait_delay << UTMIP_IDLE_WAIT_SHIFT);
445 	clrsetbits_le32(&val, UTMIP_ELASTIC_LIMIT_MASK,
446 		utmip_elastic_limit << UTMIP_ELASTIC_LIMIT_SHIFT);
447 	writel(val, &usbctlr->utmip_hsrx_cfg0);
448 
449 	/* Configure the UTMIP_HS_SYNC_START_DLY */
450 	clrsetbits_le32(&usbctlr->utmip_hsrx_cfg1,
451 		UTMIP_HS_SYNC_START_DLY_MASK,
452 		utmip_hs_sync_start_delay << UTMIP_HS_SYNC_START_DLY_SHIFT);
453 
454 	/* Preceed the crystal clock disable by >100ns delay. */
455 	udelay(1);
456 
457 	/* Resuscitate crystal clock by setting UTMIP_PHY_XTAL_CLOCKEN */
458 	setbits_le32(&usbctlr->utmip_misc_cfg1, UTMIP_PHY_XTAL_CLOCKEN);
459 
460 	if (controller->has_hostpc) {
461 		if (config->periph_id == PERIPH_ID_USBD)
462 			clrbits_le32(&clkrst->crc_utmip_pll_cfg2,
463 				     UTMIP_FORCE_PD_SAMP_A_POWERDOWN);
464 		if (config->periph_id == PERIPH_ID_USB2)
465 			clrbits_le32(&clkrst->crc_utmip_pll_cfg2,
466 				     UTMIP_FORCE_PD_SAMP_B_POWERDOWN);
467 		if (config->periph_id == PERIPH_ID_USB3)
468 			clrbits_le32(&clkrst->crc_utmip_pll_cfg2,
469 				     UTMIP_FORCE_PD_SAMP_C_POWERDOWN);
470 	}
471 	/* Finished the per-controller init. */
472 
473 	/* De-assert UTMIP_RESET to bring out of reset. */
474 	clrbits_le32(&usbctlr->susp_ctrl, UTMIP_RESET);
475 
476 	/* Wait for the phy clock to become valid in 100 ms */
477 	for (loop_count = 100000; loop_count != 0; loop_count--) {
478 		if (readl(&usbctlr->susp_ctrl) & USB_PHY_CLK_VALID)
479 			break;
480 		udelay(1);
481 	}
482 	if (!loop_count)
483 		return -1;
484 
485 	/* Disable ICUSB FS/LS transceiver */
486 	clrbits_le32(&usbctlr->icusb_ctrl, IC_ENB1);
487 
488 	/* Select UTMI parallel interface */
489 #if defined(CONFIG_TEGRA20)
490 	if (config->periph_id == PERIPH_ID_USBD) {
491 		clrsetbits_le32(&usbctlr->port_sc1, PTS1_MASK,
492 				PTS_UTMI << PTS1_SHIFT);
493 		clrbits_le32(&usbctlr->port_sc1, STS1);
494 	} else {
495 		clrsetbits_le32(&usbctlr->port_sc1, PTS_MASK,
496 				PTS_UTMI << PTS_SHIFT);
497 		clrbits_le32(&usbctlr->port_sc1, STS);
498 	}
499 #else
500 	clrsetbits_le32(&usbctlr->hostpc1_devlc, PTS_MASK,
501 			PTS_UTMI << PTS_SHIFT);
502 	clrbits_le32(&usbctlr->hostpc1_devlc, STS);
503 #endif
504 
505 	/* Deassert power down state */
506 	clrbits_le32(&usbctlr->utmip_xcvr_cfg0, UTMIP_FORCE_PD_POWERDOWN |
507 		UTMIP_FORCE_PD2_POWERDOWN | UTMIP_FORCE_PDZI_POWERDOWN);
508 	clrbits_le32(&usbctlr->utmip_xcvr_cfg1, UTMIP_FORCE_PDDISC_POWERDOWN |
509 		UTMIP_FORCE_PDCHRP_POWERDOWN | UTMIP_FORCE_PDDR_POWERDOWN);
510 
511 	if (controller->has_hostpc) {
512 		/*
513 		 * BIAS Pad Power Down is common among all 3 USB
514 		 * controllers and can be controlled from USB1 only.
515 		 */
516 		usb1ctlr = (struct usb_ctlr *)
517 			((u32)config->reg & USB1_ADDR_MASK);
518 		clrbits_le32(&usb1ctlr->utmip_bias_cfg0, UTMIP_BIASPD);
519 		udelay(25);
520 		clrbits_le32(&usb1ctlr->utmip_bias_cfg1,
521 			     UTMIP_FORCE_PDTRK_POWERDOWN);
522 	}
523 	return 0;
524 }
525 
526 #ifdef CONFIG_USB_ULPI
527 /* if board file does not set a ULPI reference frequency we default to 24MHz */
528 #ifndef CONFIG_ULPI_REF_CLK
529 #define CONFIG_ULPI_REF_CLK 24000000
530 #endif
531 
532 /* set up the ULPI USB controller with the parameters provided */
533 static int init_ulpi_usb_controller(struct fdt_usb *config)
534 {
535 	u32 val;
536 	int loop_count;
537 	struct ulpi_viewport ulpi_vp;
538 	struct usb_ctlr *usbctlr = config->reg;
539 
540 	/* set up ULPI reference clock on pllp_out4 */
541 	clock_enable(PERIPH_ID_DEV2_OUT);
542 	clock_set_pllout(CLOCK_ID_PERIPH, PLL_OUT4, CONFIG_ULPI_REF_CLK);
543 
544 	/* reset ULPI phy */
545 	if (fdt_gpio_isvalid(&config->phy_reset_gpio)) {
546 		fdtdec_setup_gpio(&config->phy_reset_gpio);
547 		gpio_direction_output(config->phy_reset_gpio.gpio, 0);
548 		mdelay(5);
549 		gpio_set_value(config->phy_reset_gpio.gpio, 1);
550 	}
551 
552 	/* Reset the usb controller */
553 	clock_enable(config->periph_id);
554 	usbf_reset_controller(config, usbctlr);
555 
556 	/* enable pinmux bypass */
557 	setbits_le32(&usbctlr->ulpi_timing_ctrl_0,
558 			ULPI_CLKOUT_PINMUX_BYP | ULPI_OUTPUT_PINMUX_BYP);
559 
560 	/* Select ULPI parallel interface */
561 #if defined(CONFIG_TEGRA20)
562 	clrsetbits_le32(&usbctlr->port_sc1, PTS_MASK,
563 			PTS_ULPI << PTS_SHIFT);
564 #else
565 	clrsetbits_le32(&usbctlr->hostpc1_devlc, PTS_MASK,
566 			PTS_ULPI << PTS_SHIFT);
567 #endif
568 
569 	/* enable ULPI transceiver */
570 	setbits_le32(&usbctlr->susp_ctrl, ULPI_PHY_ENB);
571 
572 	/* configure ULPI transceiver timings */
573 	val = 0;
574 	writel(val, &usbctlr->ulpi_timing_ctrl_1);
575 
576 	val |= ULPI_DATA_TRIMMER_SEL(4);
577 	val |= ULPI_STPDIRNXT_TRIMMER_SEL(4);
578 	val |= ULPI_DIR_TRIMMER_SEL(4);
579 	writel(val, &usbctlr->ulpi_timing_ctrl_1);
580 	udelay(10);
581 
582 	val |= ULPI_DATA_TRIMMER_LOAD;
583 	val |= ULPI_STPDIRNXT_TRIMMER_LOAD;
584 	val |= ULPI_DIR_TRIMMER_LOAD;
585 	writel(val, &usbctlr->ulpi_timing_ctrl_1);
586 
587 	/* set up phy for host operation with external vbus supply */
588 	ulpi_vp.port_num = 0;
589 	ulpi_vp.viewport_addr = (u32)&usbctlr->ulpi_viewport;
590 
591 	if (ulpi_init(&ulpi_vp)) {
592 		printf("Tegra ULPI viewport init failed\n");
593 		return -1;
594 	}
595 
596 	ulpi_set_vbus(&ulpi_vp, 1, 1);
597 	ulpi_set_vbus_indicator(&ulpi_vp, 1, 1, 0);
598 
599 	/* enable wakeup events */
600 	setbits_le32(&usbctlr->port_sc1, WKCN | WKDS | WKOC);
601 
602 	/* Enable and wait for the phy clock to become valid in 100 ms */
603 	setbits_le32(&usbctlr->susp_ctrl, USB_SUSP_CLR);
604 	for (loop_count = 100000; loop_count != 0; loop_count--) {
605 		if (readl(&usbctlr->susp_ctrl) & USB_PHY_CLK_VALID)
606 			break;
607 		udelay(1);
608 	}
609 	if (!loop_count)
610 		return -1;
611 	clrbits_le32(&usbctlr->susp_ctrl, USB_SUSP_CLR);
612 
613 	return 0;
614 }
615 #else
616 static int init_ulpi_usb_controller(struct fdt_usb *config)
617 {
618 	printf("No code to set up ULPI controller, please enable"
619 			"CONFIG_USB_ULPI and CONFIG_USB_ULPI_VIEWPORT");
620 	return -1;
621 }
622 #endif
623 
624 static void config_clock(const u32 timing[])
625 {
626 	clock_start_pll(CLOCK_ID_USB,
627 		timing[PARAM_DIVM], timing[PARAM_DIVN], timing[PARAM_DIVP],
628 		timing[PARAM_CPCON], timing[PARAM_LFCON]);
629 }
630 
631 static int fdt_decode_usb(const void *blob, int node, struct fdt_usb *config)
632 {
633 	const char *phy, *mode;
634 
635 	config->reg = (struct usb_ctlr *)fdtdec_get_addr(blob, node, "reg");
636 	mode = fdt_getprop(blob, node, "dr_mode", NULL);
637 	if (mode) {
638 		if (0 == strcmp(mode, "host"))
639 			config->dr_mode = DR_MODE_HOST;
640 		else if (0 == strcmp(mode, "peripheral"))
641 			config->dr_mode = DR_MODE_DEVICE;
642 		else if (0 == strcmp(mode, "otg"))
643 			config->dr_mode = DR_MODE_OTG;
644 		else {
645 			debug("%s: Cannot decode dr_mode '%s'\n", __func__,
646 			      mode);
647 			return -FDT_ERR_NOTFOUND;
648 		}
649 	} else {
650 		config->dr_mode = DR_MODE_HOST;
651 	}
652 
653 	phy = fdt_getprop(blob, node, "phy_type", NULL);
654 	config->utmi = phy && 0 == strcmp("utmi", phy);
655 	config->ulpi = phy && 0 == strcmp("ulpi", phy);
656 	config->enabled = fdtdec_get_is_enabled(blob, node);
657 	config->has_legacy_mode = fdtdec_get_bool(blob, node,
658 						  "nvidia,has-legacy-mode");
659 	if (config->has_legacy_mode)
660 		port_addr_clear_csc = (u32) config->reg;
661 	config->periph_id = clock_decode_periph_id(blob, node);
662 	if (config->periph_id == PERIPH_ID_NONE) {
663 		debug("%s: Missing/invalid peripheral ID\n", __func__);
664 		return -FDT_ERR_NOTFOUND;
665 	}
666 	fdtdec_decode_gpio(blob, node, "nvidia,vbus-gpio", &config->vbus_gpio);
667 	fdtdec_decode_gpio(blob, node, "nvidia,phy-reset-gpio",
668 			&config->phy_reset_gpio);
669 	debug("enabled=%d, legacy_mode=%d, utmi=%d, ulpi=%d, periph_id=%d, "
670 		"vbus=%d, phy_reset=%d, dr_mode=%d\n",
671 		config->enabled, config->has_legacy_mode, config->utmi,
672 		config->ulpi, config->periph_id, config->vbus_gpio.gpio,
673 		config->phy_reset_gpio.gpio, config->dr_mode);
674 
675 	return 0;
676 }
677 
678 /*
679  * process_usb_nodes() - Process a list of USB nodes, adding them to our list
680  *			of USB ports.
681  * @blob:	fdt blob
682  * @node_list:	list of nodes to process (any <=0 are ignored)
683  * @count:	number of nodes to process
684  *
685  * Return:	0 - ok, -1 - error
686  */
687 static int process_usb_nodes(const void *blob, int node_list[], int count)
688 {
689 	struct fdt_usb config;
690 	int node, i;
691 	int clk_done = 0;
692 
693 	port_count = 0;
694 	for (i = 0; i < count; i++) {
695 		if (port_count == USB_PORTS_MAX) {
696 			printf("tegrausb: Cannot register more than %d ports\n",
697 				USB_PORTS_MAX);
698 			return -1;
699 		}
700 
701 		debug("USB %d: ", i);
702 		node = node_list[i];
703 		if (!node)
704 			continue;
705 		if (fdt_decode_usb(blob, node, &config)) {
706 			debug("Cannot decode USB node %s\n",
707 			      fdt_get_name(blob, node, NULL));
708 			return -1;
709 		}
710 		if (!clk_done) {
711 			config_clock(get_pll_timing());
712 			clk_done = 1;
713 		}
714 		config.initialized = 0;
715 
716 		/* add new USB port to the list of available ports */
717 		port[port_count++] = config;
718 	}
719 
720 	return 0;
721 }
722 
723 int usb_process_devicetree(const void *blob)
724 {
725 	int node_list[USB_PORTS_MAX];
726 	int count, err = 0;
727 	int i;
728 
729 	for (i = 0; i < ARRAY_SIZE(fdt_usb_controllers); i++) {
730 		controller = &fdt_usb_controllers[i];
731 
732 		count = fdtdec_find_aliases_for_id(blob, "usb",
733 			controller->compat, node_list, USB_PORTS_MAX);
734 		if (count) {
735 			err = process_usb_nodes(blob, node_list, count);
736 			if (err)
737 				printf("%s: Error processing USB node!\n",
738 				       __func__);
739 			return err;
740 		}
741 	}
742 	if (i == ARRAY_SIZE(fdt_usb_controllers))
743 		controller = NULL;
744 
745 	return err;
746 }
747 
748 /**
749  * Start up the given port number (ports are numbered from 0 on each board).
750  * This returns values for the appropriate hccr and hcor addresses to use for
751  * USB EHCI operations.
752  *
753  * @param index	port number to start
754  * @param hccr		returns start address of EHCI HCCR registers
755  * @param hcor		returns start address of EHCI HCOR registers
756  * @return 0 if ok, -1 on error (generally invalid port number)
757  */
758 int ehci_hcd_init(int index, enum usb_init_type init,
759 		struct ehci_hccr **hccr, struct ehci_hcor **hcor)
760 {
761 	struct fdt_usb *config;
762 	struct usb_ctlr *usbctlr;
763 
764 	if (index >= port_count)
765 		return -1;
766 
767 	config = &port[index];
768 
769 	/* skip init, if the port is already initialized */
770 	if (config->initialized)
771 		goto success;
772 
773 	if (config->utmi && init_utmi_usb_controller(config)) {
774 		printf("tegrausb: Cannot init port %d\n", index);
775 		return -1;
776 	}
777 
778 	if (config->ulpi && init_ulpi_usb_controller(config)) {
779 		printf("tegrausb: Cannot init port %d\n", index);
780 		return -1;
781 	}
782 
783 	set_host_mode(config);
784 
785 	config->initialized = 1;
786 
787 success:
788 	usbctlr = config->reg;
789 	*hccr = (struct ehci_hccr *)&usbctlr->cap_length;
790 	*hcor = (struct ehci_hcor *)&usbctlr->usb_cmd;
791 
792 	if (controller->has_hostpc) {
793 		/* Set to Host mode after Controller Reset was done */
794 		clrsetbits_le32(&usbctlr->usb_mode, USBMODE_CM_HC,
795 				USBMODE_CM_HC);
796 		/* Select UTMI parallel interface after setting host mode */
797 		if (config->utmi) {
798 			clrsetbits_le32((char *)&usbctlr->usb_cmd +
799 					HOSTPC1_DEVLC, PTS_MASK,
800 					PTS_UTMI << PTS_SHIFT);
801 			clrbits_le32((char *)&usbctlr->usb_cmd +
802 				     HOSTPC1_DEVLC, STS);
803 		}
804 	}
805 	return 0;
806 }
807 
808 /*
809  * Bring down the specified USB controller
810  */
811 int ehci_hcd_stop(int index)
812 {
813 	struct usb_ctlr *usbctlr;
814 
815 	usbctlr = port[index].reg;
816 
817 	/* Stop controller */
818 	writel(0, &usbctlr->usb_cmd);
819 	udelay(1000);
820 
821 	/* Initiate controller reset */
822 	writel(2, &usbctlr->usb_cmd);
823 	udelay(1000);
824 
825 	port[index].initialized = 0;
826 
827 	return 0;
828 }
829