xref: /rk3399_rockchip-uboot/drivers/usb/host/ehci-tegra.c (revision a4539a2aa7bde003d4318b1b2e21fd217cc2899f)
187f938c9SSimon Glass /*
27ae18f37SLucas Stach  * Copyright (c) 2011 The Chromium OS Authors.
37e44d932SJim Lin  * Copyright (c) 2009-2013 NVIDIA Corporation
47ae18f37SLucas Stach  * Copyright (c) 2013 Lucas Stach
587f938c9SSimon Glass  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
787f938c9SSimon Glass  */
887f938c9SSimon Glass 
987f938c9SSimon Glass #include <common.h>
107ae18f37SLucas Stach #include <asm/errno.h>
117ae18f37SLucas Stach #include <asm/io.h>
127ae18f37SLucas Stach #include <asm-generic/gpio.h>
137ae18f37SLucas Stach #include <asm/arch/clock.h>
147ae18f37SLucas Stach #include <asm/arch-tegra/usb.h>
157e44d932SJim Lin #include <asm/arch-tegra/clk_rst.h>
1687f938c9SSimon Glass #include <usb.h>
177ae18f37SLucas Stach #include <usb/ulpi.h>
187ae18f37SLucas Stach #include <libfdt.h>
197ae18f37SLucas Stach #include <fdtdec.h>
2087f938c9SSimon Glass 
2187f938c9SSimon Glass #include "ehci.h"
2287f938c9SSimon Glass 
237e44d932SJim Lin #define USB1_ADDR_MASK	0xFFFF0000
247e44d932SJim Lin 
257e44d932SJim Lin #define HOSTPC1_DEVLC	0x84
267e44d932SJim Lin #define HOSTPC1_PSPD(x)		(((x) >> 25) & 0x3)
277e44d932SJim Lin 
287ae18f37SLucas Stach #ifdef CONFIG_USB_ULPI
297ae18f37SLucas Stach 	#ifndef CONFIG_USB_ULPI_VIEWPORT
307ae18f37SLucas Stach 	#error	"To use CONFIG_USB_ULPI on Tegra Boards you have to also \
317ae18f37SLucas Stach 		define CONFIG_USB_ULPI_VIEWPORT"
327ae18f37SLucas Stach 	#endif
337ae18f37SLucas Stach #endif
347ae18f37SLucas Stach 
357ae18f37SLucas Stach enum {
367ae18f37SLucas Stach 	USB_PORTS_MAX	= 3,		/* Maximum ports we allow */
377ae18f37SLucas Stach };
387ae18f37SLucas Stach 
397ae18f37SLucas Stach /* Parameters we need for USB */
407ae18f37SLucas Stach enum {
417ae18f37SLucas Stach 	PARAM_DIVN,                     /* PLL FEEDBACK DIVIDer */
427ae18f37SLucas Stach 	PARAM_DIVM,                     /* PLL INPUT DIVIDER */
437ae18f37SLucas Stach 	PARAM_DIVP,                     /* POST DIVIDER (2^N) */
447ae18f37SLucas Stach 	PARAM_CPCON,                    /* BASE PLLC CHARGE Pump setup ctrl */
457ae18f37SLucas Stach 	PARAM_LFCON,                    /* BASE PLLC LOOP FILter setup ctrl */
467ae18f37SLucas Stach 	PARAM_ENABLE_DELAY_COUNT,       /* PLL-U Enable Delay Count */
477ae18f37SLucas Stach 	PARAM_STABLE_COUNT,             /* PLL-U STABLE count */
487ae18f37SLucas Stach 	PARAM_ACTIVE_DELAY_COUNT,       /* PLL-U Active delay count */
497ae18f37SLucas Stach 	PARAM_XTAL_FREQ_COUNT,          /* PLL-U XTAL frequency count */
507ae18f37SLucas Stach 	PARAM_DEBOUNCE_A_TIME,          /* 10MS DELAY for BIAS_DEBOUNCE_A */
517ae18f37SLucas Stach 	PARAM_BIAS_TIME,                /* 20US DELAY AFter bias cell op */
527ae18f37SLucas Stach 
537ae18f37SLucas Stach 	PARAM_COUNT
547ae18f37SLucas Stach };
557ae18f37SLucas Stach 
567ae18f37SLucas Stach /* Possible port types (dual role mode) */
577ae18f37SLucas Stach enum dr_mode {
587ae18f37SLucas Stach 	DR_MODE_NONE = 0,
597ae18f37SLucas Stach 	DR_MODE_HOST,		/* supports host operation */
607ae18f37SLucas Stach 	DR_MODE_DEVICE,		/* supports device operation */
617ae18f37SLucas Stach 	DR_MODE_OTG,		/* supports both */
627ae18f37SLucas Stach };
637ae18f37SLucas Stach 
647ae18f37SLucas Stach /* Information about a USB port */
657ae18f37SLucas Stach struct fdt_usb {
667ae18f37SLucas Stach 	struct usb_ctlr *reg;	/* address of registers in physical memory */
677ae18f37SLucas Stach 	unsigned utmi:1;	/* 1 if port has external tranceiver, else 0 */
687ae18f37SLucas Stach 	unsigned ulpi:1;	/* 1 if port has external ULPI transceiver */
697ae18f37SLucas Stach 	unsigned enabled:1;	/* 1 to enable, 0 to disable */
707ae18f37SLucas Stach 	unsigned has_legacy_mode:1; /* 1 if this port has legacy mode */
717ae18f37SLucas Stach 	unsigned initialized:1; /* has this port already been initialized? */
72*a4539a2aSStephen Warren 	enum usb_init_type init_type;
737ae18f37SLucas Stach 	enum dr_mode dr_mode;	/* dual role mode */
747ae18f37SLucas Stach 	enum periph_id periph_id;/* peripheral id */
757ae18f37SLucas Stach 	struct fdt_gpio_state vbus_gpio;	/* GPIO for vbus enable */
767ae18f37SLucas Stach 	struct fdt_gpio_state phy_reset_gpio; /* GPIO to reset ULPI phy */
777ae18f37SLucas Stach };
787ae18f37SLucas Stach 
797ae18f37SLucas Stach static struct fdt_usb port[USB_PORTS_MAX];	/* List of valid USB ports */
807ae18f37SLucas Stach static unsigned port_count;			/* Number of available ports */
817e44d932SJim Lin /* Port that needs to clear CSC after Port Reset */
827e44d932SJim Lin static u32 port_addr_clear_csc;
837ae18f37SLucas Stach 
847ae18f37SLucas Stach /*
857ae18f37SLucas Stach  * This table has USB timing parameters for each Oscillator frequency we
867ae18f37SLucas Stach  * support. There are four sets of values:
877ae18f37SLucas Stach  *
887ae18f37SLucas Stach  * 1. PLLU configuration information (reference clock is osc/clk_m and
897ae18f37SLucas Stach  * PLLU-FOs are fixed at 12MHz/60MHz/480MHz).
907ae18f37SLucas Stach  *
917ae18f37SLucas Stach  *  Reference frequency     13.0MHz      19.2MHz      12.0MHz      26.0MHz
927ae18f37SLucas Stach  *  ----------------------------------------------------------------------
937ae18f37SLucas Stach  *      DIVN                960 (0x3c0)  200 (0c8)    960 (3c0h)   960 (3c0)
947ae18f37SLucas Stach  *      DIVM                13 (0d)      4 (04)       12 (0c)      26 (1a)
957ae18f37SLucas Stach  * Filter frequency (MHz)   1            4.8          6            2
967ae18f37SLucas Stach  * CPCON                    1100b        0011b        1100b        1100b
977ae18f37SLucas Stach  * LFCON0                   0            0            0            0
987ae18f37SLucas Stach  *
997ae18f37SLucas Stach  * 2. PLL CONFIGURATION & PARAMETERS for different clock generators:
1007ae18f37SLucas Stach  *
1017ae18f37SLucas Stach  * Reference frequency     13.0MHz         19.2MHz         12.0MHz     26.0MHz
1027ae18f37SLucas Stach  * ---------------------------------------------------------------------------
1037ae18f37SLucas Stach  * PLLU_ENABLE_DLY_COUNT   02 (0x02)       03 (03)         02 (02)     04 (04)
1047ae18f37SLucas Stach  * PLLU_STABLE_COUNT       51 (33)         75 (4B)         47 (2F)    102 (66)
1057ae18f37SLucas Stach  * PLL_ACTIVE_DLY_COUNT    05 (05)         06 (06)         04 (04)     09 (09)
1067ae18f37SLucas Stach  * XTAL_FREQ_COUNT        127 (7F)        187 (BB)        118 (76)    254 (FE)
1077ae18f37SLucas Stach  *
1087ae18f37SLucas Stach  * 3. Debounce values IdDig, Avalid, Bvalid, VbusValid, VbusWakeUp, and
1097ae18f37SLucas Stach  * SessEnd. Each of these signals have their own debouncer and for each of
1107ae18f37SLucas Stach  * those one out of two debouncing times can be chosen (BIAS_DEBOUNCE_A or
1117ae18f37SLucas Stach  * BIAS_DEBOUNCE_B).
1127ae18f37SLucas Stach  *
1137ae18f37SLucas Stach  * The values of DEBOUNCE_A and DEBOUNCE_B are calculated as follows:
1147ae18f37SLucas Stach  *    0xffff -> No debouncing at all
1157ae18f37SLucas Stach  *    <n> ms = <n> *1000 / (1/19.2MHz) / 4
1167ae18f37SLucas Stach  *
1177ae18f37SLucas Stach  * So to program a 1 ms debounce for BIAS_DEBOUNCE_A, we have:
1187ae18f37SLucas Stach  * BIAS_DEBOUNCE_A[15:0] = 1000 * 19.2 / 4  = 4800 = 0x12c0
1197ae18f37SLucas Stach  *
1207ae18f37SLucas Stach  * We need to use only DebounceA for BOOTROM. We don't need the DebounceB
1217ae18f37SLucas Stach  * values, so we can keep those to default.
1227ae18f37SLucas Stach  *
1237ae18f37SLucas Stach  * 4. The 20 microsecond delay after bias cell operation.
1247ae18f37SLucas Stach  */
1257e44d932SJim Lin static const unsigned T20_usb_pll[CLOCK_OSC_FREQ_COUNT][PARAM_COUNT] = {
1267ae18f37SLucas Stach 	/* DivN, DivM, DivP, CPCON, LFCON, Delays             Debounce, Bias */
1277ae18f37SLucas Stach 	{ 0x3C0, 0x0D, 0x00, 0xC,   0,  0x02, 0x33, 0x05, 0x7F, 0x7EF4, 5 },
1287ae18f37SLucas Stach 	{ 0x0C8, 0x04, 0x00, 0x3,   0,  0x03, 0x4B, 0x06, 0xBB, 0xBB80, 7 },
1297ae18f37SLucas Stach 	{ 0x3C0, 0x0C, 0x00, 0xC,   0,  0x02, 0x2F, 0x04, 0x76, 0x7530, 5 },
1307ae18f37SLucas Stach 	{ 0x3C0, 0x1A, 0x00, 0xC,   0,  0x04, 0x66, 0x09, 0xFE, 0xFDE8, 9 }
1317ae18f37SLucas Stach };
1327ae18f37SLucas Stach 
1337e44d932SJim Lin static const unsigned T30_usb_pll[CLOCK_OSC_FREQ_COUNT][PARAM_COUNT] = {
1347e44d932SJim Lin 	/* DivN, DivM, DivP, CPCON, LFCON, Delays             Debounce, Bias */
1357e44d932SJim Lin 	{ 0x3C0, 0x0D, 0x00, 0xC,   1,  0x02, 0x33, 0x09, 0x7F, 0x7EF4, 5 },
1367e44d932SJim Lin 	{ 0x0C8, 0x04, 0x00, 0x3,   0,  0x03, 0x4B, 0x0C, 0xBB, 0xBB80, 7 },
1377e44d932SJim Lin 	{ 0x3C0, 0x0C, 0x00, 0xC,   1,  0x02, 0x2F, 0x08, 0x76, 0x7530, 5 },
1387e44d932SJim Lin 	{ 0x3C0, 0x1A, 0x00, 0xC,   1,  0x04, 0x66, 0x09, 0xFE, 0xFDE8, 9 }
1397e44d932SJim Lin };
1407e44d932SJim Lin 
1417e44d932SJim Lin static const unsigned T114_usb_pll[CLOCK_OSC_FREQ_COUNT][PARAM_COUNT] = {
1427e44d932SJim Lin 	/* DivN, DivM, DivP, CPCON, LFCON, Delays             Debounce, Bias */
1437e44d932SJim Lin 	{ 0x3C0, 0x0D, 0x00, 0xC,   2,  0x02, 0x33, 0x09, 0x7F, 0x7EF4, 6 },
1447e44d932SJim Lin 	{ 0x0C8, 0x04, 0x00, 0x3,   2,  0x03, 0x4B, 0x0C, 0xBB, 0xBB80, 8 },
1457e44d932SJim Lin 	{ 0x3C0, 0x0C, 0x00, 0xC,   2,  0x02, 0x2F, 0x08, 0x76, 0x7530, 5 },
1467e44d932SJim Lin 	{ 0x3C0, 0x1A, 0x00, 0xC,   2,  0x04, 0x66, 0x09, 0xFE, 0xFDE8, 0xB }
1477e44d932SJim Lin };
1487e44d932SJim Lin 
1497ae18f37SLucas Stach /* UTMIP Idle Wait Delay */
1507ae18f37SLucas Stach static const u8 utmip_idle_wait_delay = 17;
1517ae18f37SLucas Stach 
1527ae18f37SLucas Stach /* UTMIP Elastic limit */
1537ae18f37SLucas Stach static const u8 utmip_elastic_limit = 16;
1547ae18f37SLucas Stach 
1557ae18f37SLucas Stach /* UTMIP High Speed Sync Start Delay */
1567ae18f37SLucas Stach static const u8 utmip_hs_sync_start_delay = 9;
15787f938c9SSimon Glass 
1587e44d932SJim Lin struct fdt_usb_controller {
1597e44d932SJim Lin 	int compat;
1607e44d932SJim Lin 	/* flag to determine whether controller supports hostpc register */
1617e44d932SJim Lin 	u32 has_hostpc:1;
1627e44d932SJim Lin 	const unsigned *pll_parameter;
1637e44d932SJim Lin };
1647e44d932SJim Lin 
1657e44d932SJim Lin static struct fdt_usb_controller fdt_usb_controllers[] = {
1667e44d932SJim Lin 	{
1677e44d932SJim Lin 		.compat		= COMPAT_NVIDIA_TEGRA20_USB,
1687e44d932SJim Lin 		.has_hostpc	= 0,
1697e44d932SJim Lin 		.pll_parameter	= (const unsigned *)T20_usb_pll,
1707e44d932SJim Lin 	},
1717e44d932SJim Lin 	{
1727e44d932SJim Lin 		.compat		= COMPAT_NVIDIA_TEGRA30_USB,
1737e44d932SJim Lin 		.has_hostpc	= 1,
1747e44d932SJim Lin 		.pll_parameter	= (const unsigned *)T30_usb_pll,
1757e44d932SJim Lin 	},
1767e44d932SJim Lin 	{
1777e44d932SJim Lin 		.compat		= COMPAT_NVIDIA_TEGRA114_USB,
1787e44d932SJim Lin 		.has_hostpc	= 1,
1797e44d932SJim Lin 		.pll_parameter	= (const unsigned *)T114_usb_pll,
1807e44d932SJim Lin 	},
1817e44d932SJim Lin };
1827e44d932SJim Lin 
1837e44d932SJim Lin static struct fdt_usb_controller *controller;
1847e44d932SJim Lin 
1858b3f7bf7SJim Lin /*
1868b3f7bf7SJim Lin  * A known hardware issue where Connect Status Change bit of PORTSC register
1878b3f7bf7SJim Lin  * of USB1 controller will be set after Port Reset.
1888b3f7bf7SJim Lin  * We have to clear it in order for later device enumeration to proceed.
1898b3f7bf7SJim Lin  * This ehci_powerup_fixup overrides the weak function ehci_powerup_fixup
1908b3f7bf7SJim Lin  * in "ehci-hcd.c".
1918b3f7bf7SJim Lin  */
1928b3f7bf7SJim Lin void ehci_powerup_fixup(uint32_t *status_reg, uint32_t *reg)
1938b3f7bf7SJim Lin {
1948b3f7bf7SJim Lin 	mdelay(50);
1957e44d932SJim Lin 	/* This is to avoid PORT_ENABLE bit to be cleared in "ehci-hcd.c". */
1967e44d932SJim Lin 	if (controller->has_hostpc)
1977e44d932SJim Lin 		*reg |= EHCI_PS_PE;
1987e44d932SJim Lin 
1997e44d932SJim Lin 	if (((u32)status_reg & TEGRA_USB_ADDR_MASK) != port_addr_clear_csc)
2008b3f7bf7SJim Lin 		return;
2018b3f7bf7SJim Lin 	/* For EHCI_PS_CSC to be cleared in ehci_hcd.c */
2028b3f7bf7SJim Lin 	if (ehci_readl(status_reg) & EHCI_PS_CSC)
2038b3f7bf7SJim Lin 		*reg |= EHCI_PS_CSC;
2048b3f7bf7SJim Lin }
20587f938c9SSimon Glass 
2067e44d932SJim Lin /*
2077e44d932SJim Lin  * This ehci_set_usbmode overrides the weak function ehci_set_usbmode
2087e44d932SJim Lin  * in "ehci-hcd.c".
2097e44d932SJim Lin  */
2107e44d932SJim Lin void ehci_set_usbmode(int index)
2117e44d932SJim Lin {
2127e44d932SJim Lin 	struct fdt_usb *config;
2137e44d932SJim Lin 	struct usb_ctlr *usbctlr;
2147e44d932SJim Lin 	uint32_t tmp;
2157e44d932SJim Lin 
2167e44d932SJim Lin 	config = &port[index];
2177e44d932SJim Lin 	usbctlr = config->reg;
2187e44d932SJim Lin 
2197e44d932SJim Lin 	tmp = ehci_readl(&usbctlr->usb_mode);
2207e44d932SJim Lin 	tmp |= USBMODE_CM_HC;
2217e44d932SJim Lin 	ehci_writel(&usbctlr->usb_mode, tmp);
2227e44d932SJim Lin }
2237e44d932SJim Lin 
2247e44d932SJim Lin /*
2257e44d932SJim Lin  * This ehci_get_port_speed overrides the weak function ehci_get_port_speed
2267e44d932SJim Lin  * in "ehci-hcd.c".
2277e44d932SJim Lin  */
2287e44d932SJim Lin int ehci_get_port_speed(struct ehci_hcor *hcor, uint32_t reg)
2297e44d932SJim Lin {
2307e44d932SJim Lin 	uint32_t tmp;
2317e44d932SJim Lin 	uint32_t *reg_ptr;
2327e44d932SJim Lin 
2337e44d932SJim Lin 	if (controller->has_hostpc) {
2347e44d932SJim Lin 		reg_ptr = (uint32_t *)((u8 *)&hcor->or_usbcmd + HOSTPC1_DEVLC);
2357e44d932SJim Lin 		tmp = ehci_readl(reg_ptr);
2367e44d932SJim Lin 		return HOSTPC1_PSPD(tmp);
2377e44d932SJim Lin 	} else
2387e44d932SJim Lin 		return PORTSC_PSPD(reg);
2397e44d932SJim Lin }
2407e44d932SJim Lin 
241*a4539a2aSStephen Warren /* Set up VBUS for host/device mode */
242*a4539a2aSStephen Warren static void set_up_vbus(struct fdt_usb *config, enum usb_init_type init)
2437ae18f37SLucas Stach {
2447ae18f37SLucas Stach 	/*
245*a4539a2aSStephen Warren 	 * If we are an OTG port initializing in host mode,
246*a4539a2aSStephen Warren 	 * check if remote host is driving VBus and bail out in this case.
2477ae18f37SLucas Stach 	 */
248*a4539a2aSStephen Warren 	if (init == USB_INIT_HOST &&
249*a4539a2aSStephen Warren 	    config->dr_mode == DR_MODE_OTG &&
250*a4539a2aSStephen Warren 	    (readl(&config->reg->phy_vbus_sensors) & VBUS_VLD_STS)) {
251*a4539a2aSStephen Warren 		printf("tegrausb: VBUS input active; not enabling as host\n");
2527ae18f37SLucas Stach 		return;
253*a4539a2aSStephen Warren 	}
2547ae18f37SLucas Stach 
2557ae18f37SLucas Stach 	if (fdt_gpio_isvalid(&config->vbus_gpio)) {
256*a4539a2aSStephen Warren 		int vbus_value;
257*a4539a2aSStephen Warren 
2587ae18f37SLucas Stach 		fdtdec_setup_gpio(&config->vbus_gpio);
259*a4539a2aSStephen Warren 
260*a4539a2aSStephen Warren 		vbus_value = (init == USB_INIT_HOST) ^
261*a4539a2aSStephen Warren 			     !!(config->vbus_gpio.flags & FDT_GPIO_ACTIVE_LOW);
262*a4539a2aSStephen Warren 		gpio_direction_output(config->vbus_gpio.gpio, vbus_value);
263*a4539a2aSStephen Warren 
264*a4539a2aSStephen Warren 		debug("set_up_vbus: GPIO %d %d\n", config->vbus_gpio.gpio,
265*a4539a2aSStephen Warren 		      vbus_value);
2667ae18f37SLucas Stach 	}
2677ae18f37SLucas Stach }
2687ae18f37SLucas Stach 
2697ae18f37SLucas Stach void usbf_reset_controller(struct fdt_usb *config, struct usb_ctlr *usbctlr)
2707ae18f37SLucas Stach {
2717ae18f37SLucas Stach 	/* Reset the USB controller with 2us delay */
2727ae18f37SLucas Stach 	reset_periph(config->periph_id, 2);
2737ae18f37SLucas Stach 
2747ae18f37SLucas Stach 	/*
2757ae18f37SLucas Stach 	 * Set USB1_NO_LEGACY_MODE to 1, Registers are accessible under
2767ae18f37SLucas Stach 	 * base address
2777ae18f37SLucas Stach 	 */
2787ae18f37SLucas Stach 	if (config->has_legacy_mode)
2797ae18f37SLucas Stach 		setbits_le32(&usbctlr->usb1_legacy_ctrl, USB1_NO_LEGACY_MODE);
2807ae18f37SLucas Stach 
2817ae18f37SLucas Stach 	/* Put UTMIP1/3 in reset */
2827ae18f37SLucas Stach 	setbits_le32(&usbctlr->susp_ctrl, UTMIP_RESET);
2837ae18f37SLucas Stach 
2847ae18f37SLucas Stach 	/* Enable the UTMIP PHY */
2857ae18f37SLucas Stach 	if (config->utmi)
2867ae18f37SLucas Stach 		setbits_le32(&usbctlr->susp_ctrl, UTMIP_PHY_ENB);
2877ae18f37SLucas Stach }
2887ae18f37SLucas Stach 
2897e44d932SJim Lin static const unsigned *get_pll_timing(void)
2907e44d932SJim Lin {
2917e44d932SJim Lin 	const unsigned *timing;
2927e44d932SJim Lin 
2937e44d932SJim Lin 	timing = controller->pll_parameter +
2947e44d932SJim Lin 		clock_get_osc_freq() * PARAM_COUNT;
2957e44d932SJim Lin 
2967e44d932SJim Lin 	return timing;
2977e44d932SJim Lin }
2987e44d932SJim Lin 
2992d34151fSStephen Warren /* select the PHY to use with a USB controller */
300*a4539a2aSStephen Warren static void init_phy_mux(struct fdt_usb *config, uint pts,
301*a4539a2aSStephen Warren 			 enum usb_init_type init)
3022d34151fSStephen Warren {
3032d34151fSStephen Warren 	struct usb_ctlr *usbctlr = config->reg;
3042d34151fSStephen Warren 
3052d34151fSStephen Warren #if defined(CONFIG_TEGRA20)
3062d34151fSStephen Warren 	if (config->periph_id == PERIPH_ID_USBD) {
3072d34151fSStephen Warren 		clrsetbits_le32(&usbctlr->port_sc1, PTS1_MASK,
3082d34151fSStephen Warren 				PTS_UTMI << PTS1_SHIFT);
3092d34151fSStephen Warren 		clrbits_le32(&usbctlr->port_sc1, STS1);
3102d34151fSStephen Warren 	} else {
3112d34151fSStephen Warren 		clrsetbits_le32(&usbctlr->port_sc1, PTS_MASK,
3122d34151fSStephen Warren 				PTS_UTMI << PTS_SHIFT);
3132d34151fSStephen Warren 		clrbits_le32(&usbctlr->port_sc1, STS);
3142d34151fSStephen Warren 	}
3152d34151fSStephen Warren #else
316*a4539a2aSStephen Warren 	/* Set to Host mode (if applicable) after Controller Reset was done */
3172d34151fSStephen Warren 	clrsetbits_le32(&usbctlr->usb_mode, USBMODE_CM_HC,
318*a4539a2aSStephen Warren 			(init == USB_INIT_HOST) ? USBMODE_CM_HC : 0);
319*a4539a2aSStephen Warren 	/*
320*a4539a2aSStephen Warren 	 * Select PHY interface after setting host mode.
321*a4539a2aSStephen Warren 	 * For device mode, the ordering requirement is not an issue, since
322*a4539a2aSStephen Warren 	 * only the first USB controller supports device mode, and that USB
323*a4539a2aSStephen Warren 	 * controller can only talk to a UTMI PHY, so the PHY selection is
324*a4539a2aSStephen Warren 	 * already made at reset time, so this write is a no-op.
325*a4539a2aSStephen Warren 	 */
3262d34151fSStephen Warren 	clrsetbits_le32(&usbctlr->hostpc1_devlc, PTS_MASK,
3272d34151fSStephen Warren 			pts << PTS_SHIFT);
3282d34151fSStephen Warren 	clrbits_le32(&usbctlr->hostpc1_devlc, STS);
3292d34151fSStephen Warren #endif
3302d34151fSStephen Warren }
3312d34151fSStephen Warren 
3327ae18f37SLucas Stach /* set up the UTMI USB controller with the parameters provided */
333*a4539a2aSStephen Warren static int init_utmi_usb_controller(struct fdt_usb *config,
334*a4539a2aSStephen Warren 				    enum usb_init_type init)
3357ae18f37SLucas Stach {
336*a4539a2aSStephen Warren 	u32 b_sess_valid_mask, val;
3377ae18f37SLucas Stach 	int loop_count;
3387ae18f37SLucas Stach 	const unsigned *timing;
3397ae18f37SLucas Stach 	struct usb_ctlr *usbctlr = config->reg;
3407e44d932SJim Lin 	struct clk_rst_ctlr *clkrst;
3417e44d932SJim Lin 	struct usb_ctlr *usb1ctlr;
3427ae18f37SLucas Stach 
3437ae18f37SLucas Stach 	clock_enable(config->periph_id);
3447ae18f37SLucas Stach 
3457ae18f37SLucas Stach 	/* Reset the usb controller */
3467ae18f37SLucas Stach 	usbf_reset_controller(config, usbctlr);
3477ae18f37SLucas Stach 
3487ae18f37SLucas Stach 	/* Stop crystal clock by setting UTMIP_PHY_XTAL_CLOCKEN low */
3497ae18f37SLucas Stach 	clrbits_le32(&usbctlr->utmip_misc_cfg1, UTMIP_PHY_XTAL_CLOCKEN);
3507ae18f37SLucas Stach 
3517ae18f37SLucas Stach 	/* Follow the crystal clock disable by >100ns delay */
3527ae18f37SLucas Stach 	udelay(1);
3537ae18f37SLucas Stach 
354*a4539a2aSStephen Warren 	b_sess_valid_mask = (VBUS_B_SESS_VLD_SW_VALUE | VBUS_B_SESS_VLD_SW_EN);
355*a4539a2aSStephen Warren 	clrsetbits_le32(&usbctlr->phy_vbus_sensors, b_sess_valid_mask,
356*a4539a2aSStephen Warren 			(init == USB_INIT_DEVICE) ? b_sess_valid_mask : 0);
357*a4539a2aSStephen Warren 
3587ae18f37SLucas Stach 	/*
3597ae18f37SLucas Stach 	 * To Use the A Session Valid for cable detection logic, VBUS_WAKEUP
3607ae18f37SLucas Stach 	 * mux must be switched to actually use a_sess_vld threshold.
3617ae18f37SLucas Stach 	 */
3627e44d932SJim Lin 	if (config->dr_mode == DR_MODE_OTG &&
3637e44d932SJim Lin 	    fdt_gpio_isvalid(&config->vbus_gpio))
3647ae18f37SLucas Stach 		clrsetbits_le32(&usbctlr->usb1_legacy_ctrl,
3657ae18f37SLucas Stach 			VBUS_SENSE_CTL_MASK,
3667ae18f37SLucas Stach 			VBUS_SENSE_CTL_A_SESS_VLD << VBUS_SENSE_CTL_SHIFT);
3677ae18f37SLucas Stach 
3687ae18f37SLucas Stach 	/*
3697ae18f37SLucas Stach 	 * PLL Delay CONFIGURATION settings. The following parameters control
3707ae18f37SLucas Stach 	 * the bring up of the plls.
3717ae18f37SLucas Stach 	 */
3727e44d932SJim Lin 	timing = get_pll_timing();
3737ae18f37SLucas Stach 
3747e44d932SJim Lin 	if (!controller->has_hostpc) {
3757ae18f37SLucas Stach 		val = readl(&usbctlr->utmip_misc_cfg1);
3767ae18f37SLucas Stach 		clrsetbits_le32(&val, UTMIP_PLLU_STABLE_COUNT_MASK,
3777e44d932SJim Lin 				timing[PARAM_STABLE_COUNT] <<
3787e44d932SJim Lin 				UTMIP_PLLU_STABLE_COUNT_SHIFT);
3797ae18f37SLucas Stach 		clrsetbits_le32(&val, UTMIP_PLL_ACTIVE_DLY_COUNT_MASK,
3807ae18f37SLucas Stach 				timing[PARAM_ACTIVE_DELAY_COUNT] <<
3817ae18f37SLucas Stach 				UTMIP_PLL_ACTIVE_DLY_COUNT_SHIFT);
3827ae18f37SLucas Stach 		writel(val, &usbctlr->utmip_misc_cfg1);
3837ae18f37SLucas Stach 
3847ae18f37SLucas Stach 		/* Set PLL enable delay count and crystal frequency count */
3857ae18f37SLucas Stach 		val = readl(&usbctlr->utmip_pll_cfg1);
3867ae18f37SLucas Stach 		clrsetbits_le32(&val, UTMIP_PLLU_ENABLE_DLY_COUNT_MASK,
3877ae18f37SLucas Stach 				timing[PARAM_ENABLE_DELAY_COUNT] <<
3887ae18f37SLucas Stach 				UTMIP_PLLU_ENABLE_DLY_COUNT_SHIFT);
3897ae18f37SLucas Stach 		clrsetbits_le32(&val, UTMIP_XTAL_FREQ_COUNT_MASK,
3907ae18f37SLucas Stach 				timing[PARAM_XTAL_FREQ_COUNT] <<
3917ae18f37SLucas Stach 				UTMIP_XTAL_FREQ_COUNT_SHIFT);
3927ae18f37SLucas Stach 		writel(val, &usbctlr->utmip_pll_cfg1);
3937e44d932SJim Lin 	} else {
3947e44d932SJim Lin 		clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
3957e44d932SJim Lin 
3967e44d932SJim Lin 		val = readl(&clkrst->crc_utmip_pll_cfg2);
3977e44d932SJim Lin 		clrsetbits_le32(&val, UTMIP_PLLU_STABLE_COUNT_MASK,
3987e44d932SJim Lin 				timing[PARAM_STABLE_COUNT] <<
3997e44d932SJim Lin 				UTMIP_PLLU_STABLE_COUNT_SHIFT);
4007e44d932SJim Lin 		clrsetbits_le32(&val, UTMIP_PLL_ACTIVE_DLY_COUNT_MASK,
4017e44d932SJim Lin 				timing[PARAM_ACTIVE_DELAY_COUNT] <<
4027e44d932SJim Lin 				UTMIP_PLL_ACTIVE_DLY_COUNT_SHIFT);
4037e44d932SJim Lin 		writel(val, &clkrst->crc_utmip_pll_cfg2);
4047e44d932SJim Lin 
4057e44d932SJim Lin 		/* Set PLL enable delay count and crystal frequency count */
4067e44d932SJim Lin 		val = readl(&clkrst->crc_utmip_pll_cfg1);
4077e44d932SJim Lin 		clrsetbits_le32(&val, UTMIP_PLLU_ENABLE_DLY_COUNT_MASK,
4087e44d932SJim Lin 				timing[PARAM_ENABLE_DELAY_COUNT] <<
4097e44d932SJim Lin 				UTMIP_PLLU_ENABLE_DLY_COUNT_SHIFT);
4107e44d932SJim Lin 		clrsetbits_le32(&val, UTMIP_XTAL_FREQ_COUNT_MASK,
4117e44d932SJim Lin 				timing[PARAM_XTAL_FREQ_COUNT] <<
4127e44d932SJim Lin 				UTMIP_XTAL_FREQ_COUNT_SHIFT);
4137e44d932SJim Lin 		writel(val, &clkrst->crc_utmip_pll_cfg1);
4147e44d932SJim Lin 
4157e44d932SJim Lin 		/* Disable Power Down state for PLL */
4167e44d932SJim Lin 		clrbits_le32(&clkrst->crc_utmip_pll_cfg1,
4177e44d932SJim Lin 			     PLLU_POWERDOWN | PLL_ENABLE_POWERDOWN |
4187e44d932SJim Lin 			     PLL_ACTIVE_POWERDOWN);
4197e44d932SJim Lin 
4207e44d932SJim Lin 		/* Recommended PHY settings for EYE diagram */
4217e44d932SJim Lin 		val = readl(&usbctlr->utmip_xcvr_cfg0);
4227e44d932SJim Lin 		clrsetbits_le32(&val, UTMIP_XCVR_SETUP_MASK,
4237e44d932SJim Lin 				0x4 << UTMIP_XCVR_SETUP_SHIFT);
4247e44d932SJim Lin 		clrsetbits_le32(&val, UTMIP_XCVR_SETUP_MSB_MASK,
4257e44d932SJim Lin 				0x3 << UTMIP_XCVR_SETUP_MSB_SHIFT);
4267e44d932SJim Lin 		clrsetbits_le32(&val, UTMIP_XCVR_HSSLEW_MSB_MASK,
4277e44d932SJim Lin 				0x8 << UTMIP_XCVR_HSSLEW_MSB_SHIFT);
4287e44d932SJim Lin 		writel(val, &usbctlr->utmip_xcvr_cfg0);
4297e44d932SJim Lin 		clrsetbits_le32(&usbctlr->utmip_xcvr_cfg1,
4307e44d932SJim Lin 				UTMIP_XCVR_TERM_RANGE_ADJ_MASK,
4317e44d932SJim Lin 				0x7 << UTMIP_XCVR_TERM_RANGE_ADJ_SHIFT);
4327e44d932SJim Lin 
4337e44d932SJim Lin 		/* Some registers can be controlled from USB1 only. */
4347e44d932SJim Lin 		if (config->periph_id != PERIPH_ID_USBD) {
4357e44d932SJim Lin 			clock_enable(PERIPH_ID_USBD);
4367e44d932SJim Lin 			/* Disable Reset if in Reset state */
4377e44d932SJim Lin 			reset_set_enable(PERIPH_ID_USBD, 0);
4387e44d932SJim Lin 		}
4397e44d932SJim Lin 		usb1ctlr = (struct usb_ctlr *)
4407e44d932SJim Lin 			((u32)config->reg & USB1_ADDR_MASK);
4417e44d932SJim Lin 		val = readl(&usb1ctlr->utmip_bias_cfg0);
4427e44d932SJim Lin 		setbits_le32(&val, UTMIP_HSDISCON_LEVEL_MSB);
4437e44d932SJim Lin 		clrsetbits_le32(&val, UTMIP_HSDISCON_LEVEL_MASK,
4447e44d932SJim Lin 				0x1 << UTMIP_HSDISCON_LEVEL_SHIFT);
4457e44d932SJim Lin 		clrsetbits_le32(&val, UTMIP_HSSQUELCH_LEVEL_MASK,
4467e44d932SJim Lin 				0x2 << UTMIP_HSSQUELCH_LEVEL_SHIFT);
4477e44d932SJim Lin 		writel(val, &usb1ctlr->utmip_bias_cfg0);
4487e44d932SJim Lin 
4497e44d932SJim Lin 		/* Miscellaneous setting mentioned in Programming Guide */
4507e44d932SJim Lin 		clrbits_le32(&usbctlr->utmip_misc_cfg0,
4517e44d932SJim Lin 			     UTMIP_SUSPEND_EXIT_ON_EDGE);
4527e44d932SJim Lin 	}
4537ae18f37SLucas Stach 
4547ae18f37SLucas Stach 	/* Setting the tracking length time */
4557ae18f37SLucas Stach 	clrsetbits_le32(&usbctlr->utmip_bias_cfg1,
4567ae18f37SLucas Stach 		UTMIP_BIAS_PDTRK_COUNT_MASK,
4577ae18f37SLucas Stach 		timing[PARAM_BIAS_TIME] << UTMIP_BIAS_PDTRK_COUNT_SHIFT);
4587ae18f37SLucas Stach 
4597ae18f37SLucas Stach 	/* Program debounce time for VBUS to become valid */
4607ae18f37SLucas Stach 	clrsetbits_le32(&usbctlr->utmip_debounce_cfg0,
4617ae18f37SLucas Stach 		UTMIP_DEBOUNCE_CFG0_MASK,
4627ae18f37SLucas Stach 		timing[PARAM_DEBOUNCE_A_TIME] << UTMIP_DEBOUNCE_CFG0_SHIFT);
4637ae18f37SLucas Stach 
4647ae18f37SLucas Stach 	setbits_le32(&usbctlr->utmip_tx_cfg0, UTMIP_FS_PREAMBLE_J);
4657ae18f37SLucas Stach 
4667ae18f37SLucas Stach 	/* Disable battery charge enabling bit */
4677ae18f37SLucas Stach 	setbits_le32(&usbctlr->utmip_bat_chrg_cfg0, UTMIP_PD_CHRG);
4687ae18f37SLucas Stach 
4697ae18f37SLucas Stach 	clrbits_le32(&usbctlr->utmip_xcvr_cfg0, UTMIP_XCVR_LSBIAS_SE);
4707ae18f37SLucas Stach 	setbits_le32(&usbctlr->utmip_spare_cfg0, FUSE_SETUP_SEL);
4717ae18f37SLucas Stach 
4727ae18f37SLucas Stach 	/*
4737ae18f37SLucas Stach 	 * Configure the UTMIP_IDLE_WAIT and UTMIP_ELASTIC_LIMIT
4747ae18f37SLucas Stach 	 * Setting these fields, together with default values of the
4757ae18f37SLucas Stach 	 * other fields, results in programming the registers below as
4767ae18f37SLucas Stach 	 * follows:
4777ae18f37SLucas Stach 	 *         UTMIP_HSRX_CFG0 = 0x9168c000
4787ae18f37SLucas Stach 	 *         UTMIP_HSRX_CFG1 = 0x13
4797ae18f37SLucas Stach 	 */
4807ae18f37SLucas Stach 
4817ae18f37SLucas Stach 	/* Set PLL enable delay count and Crystal frequency count */
4827ae18f37SLucas Stach 	val = readl(&usbctlr->utmip_hsrx_cfg0);
4837ae18f37SLucas Stach 	clrsetbits_le32(&val, UTMIP_IDLE_WAIT_MASK,
4847ae18f37SLucas Stach 		utmip_idle_wait_delay << UTMIP_IDLE_WAIT_SHIFT);
4857ae18f37SLucas Stach 	clrsetbits_le32(&val, UTMIP_ELASTIC_LIMIT_MASK,
4867ae18f37SLucas Stach 		utmip_elastic_limit << UTMIP_ELASTIC_LIMIT_SHIFT);
4877ae18f37SLucas Stach 	writel(val, &usbctlr->utmip_hsrx_cfg0);
4887ae18f37SLucas Stach 
4897ae18f37SLucas Stach 	/* Configure the UTMIP_HS_SYNC_START_DLY */
4907ae18f37SLucas Stach 	clrsetbits_le32(&usbctlr->utmip_hsrx_cfg1,
4917ae18f37SLucas Stach 		UTMIP_HS_SYNC_START_DLY_MASK,
4927ae18f37SLucas Stach 		utmip_hs_sync_start_delay << UTMIP_HS_SYNC_START_DLY_SHIFT);
4937ae18f37SLucas Stach 
4947ae18f37SLucas Stach 	/* Preceed the crystal clock disable by >100ns delay. */
4957ae18f37SLucas Stach 	udelay(1);
4967ae18f37SLucas Stach 
4977ae18f37SLucas Stach 	/* Resuscitate crystal clock by setting UTMIP_PHY_XTAL_CLOCKEN */
4987ae18f37SLucas Stach 	setbits_le32(&usbctlr->utmip_misc_cfg1, UTMIP_PHY_XTAL_CLOCKEN);
4997ae18f37SLucas Stach 
5007e44d932SJim Lin 	if (controller->has_hostpc) {
5017e44d932SJim Lin 		if (config->periph_id == PERIPH_ID_USBD)
5027e44d932SJim Lin 			clrbits_le32(&clkrst->crc_utmip_pll_cfg2,
5037e44d932SJim Lin 				     UTMIP_FORCE_PD_SAMP_A_POWERDOWN);
504b03f4b37SStefan Agner 		if (config->periph_id == PERIPH_ID_USB2)
505b03f4b37SStefan Agner 			clrbits_le32(&clkrst->crc_utmip_pll_cfg2,
506b03f4b37SStefan Agner 				     UTMIP_FORCE_PD_SAMP_B_POWERDOWN);
5077e44d932SJim Lin 		if (config->periph_id == PERIPH_ID_USB3)
5087e44d932SJim Lin 			clrbits_le32(&clkrst->crc_utmip_pll_cfg2,
5097e44d932SJim Lin 				     UTMIP_FORCE_PD_SAMP_C_POWERDOWN);
5107e44d932SJim Lin 	}
5117ae18f37SLucas Stach 	/* Finished the per-controller init. */
5127ae18f37SLucas Stach 
5137ae18f37SLucas Stach 	/* De-assert UTMIP_RESET to bring out of reset. */
5147ae18f37SLucas Stach 	clrbits_le32(&usbctlr->susp_ctrl, UTMIP_RESET);
5157ae18f37SLucas Stach 
5167ae18f37SLucas Stach 	/* Wait for the phy clock to become valid in 100 ms */
5177ae18f37SLucas Stach 	for (loop_count = 100000; loop_count != 0; loop_count--) {
5187ae18f37SLucas Stach 		if (readl(&usbctlr->susp_ctrl) & USB_PHY_CLK_VALID)
5197ae18f37SLucas Stach 			break;
5207ae18f37SLucas Stach 		udelay(1);
5217ae18f37SLucas Stach 	}
5227ae18f37SLucas Stach 	if (!loop_count)
5237ae18f37SLucas Stach 		return -1;
5247ae18f37SLucas Stach 
5257ae18f37SLucas Stach 	/* Disable ICUSB FS/LS transceiver */
5267ae18f37SLucas Stach 	clrbits_le32(&usbctlr->icusb_ctrl, IC_ENB1);
5277ae18f37SLucas Stach 
5287ae18f37SLucas Stach 	/* Select UTMI parallel interface */
529*a4539a2aSStephen Warren 	init_phy_mux(config, PTS_UTMI, init);
5307ae18f37SLucas Stach 
5317ae18f37SLucas Stach 	/* Deassert power down state */
5327ae18f37SLucas Stach 	clrbits_le32(&usbctlr->utmip_xcvr_cfg0, UTMIP_FORCE_PD_POWERDOWN |
5337ae18f37SLucas Stach 		UTMIP_FORCE_PD2_POWERDOWN | UTMIP_FORCE_PDZI_POWERDOWN);
5347ae18f37SLucas Stach 	clrbits_le32(&usbctlr->utmip_xcvr_cfg1, UTMIP_FORCE_PDDISC_POWERDOWN |
5357ae18f37SLucas Stach 		UTMIP_FORCE_PDCHRP_POWERDOWN | UTMIP_FORCE_PDDR_POWERDOWN);
5367ae18f37SLucas Stach 
5377e44d932SJim Lin 	if (controller->has_hostpc) {
5387e44d932SJim Lin 		/*
5397e44d932SJim Lin 		 * BIAS Pad Power Down is common among all 3 USB
5407e44d932SJim Lin 		 * controllers and can be controlled from USB1 only.
5417e44d932SJim Lin 		 */
5427e44d932SJim Lin 		usb1ctlr = (struct usb_ctlr *)
5437e44d932SJim Lin 			((u32)config->reg & USB1_ADDR_MASK);
5447e44d932SJim Lin 		clrbits_le32(&usb1ctlr->utmip_bias_cfg0, UTMIP_BIASPD);
5457e44d932SJim Lin 		udelay(25);
5467e44d932SJim Lin 		clrbits_le32(&usb1ctlr->utmip_bias_cfg1,
5477e44d932SJim Lin 			     UTMIP_FORCE_PDTRK_POWERDOWN);
5487e44d932SJim Lin 	}
5497ae18f37SLucas Stach 	return 0;
5507ae18f37SLucas Stach }
5517ae18f37SLucas Stach 
5527ae18f37SLucas Stach #ifdef CONFIG_USB_ULPI
5537ae18f37SLucas Stach /* if board file does not set a ULPI reference frequency we default to 24MHz */
5547ae18f37SLucas Stach #ifndef CONFIG_ULPI_REF_CLK
5557ae18f37SLucas Stach #define CONFIG_ULPI_REF_CLK 24000000
5567ae18f37SLucas Stach #endif
5577ae18f37SLucas Stach 
5587ae18f37SLucas Stach /* set up the ULPI USB controller with the parameters provided */
559*a4539a2aSStephen Warren static int init_ulpi_usb_controller(struct fdt_usb *config,
560*a4539a2aSStephen Warren 				    enum usb_init_type init)
5617ae18f37SLucas Stach {
5627ae18f37SLucas Stach 	u32 val;
5637ae18f37SLucas Stach 	int loop_count;
5647ae18f37SLucas Stach 	struct ulpi_viewport ulpi_vp;
5657ae18f37SLucas Stach 	struct usb_ctlr *usbctlr = config->reg;
5667ae18f37SLucas Stach 
5677ae18f37SLucas Stach 	/* set up ULPI reference clock on pllp_out4 */
5687ae18f37SLucas Stach 	clock_enable(PERIPH_ID_DEV2_OUT);
5697ae18f37SLucas Stach 	clock_set_pllout(CLOCK_ID_PERIPH, PLL_OUT4, CONFIG_ULPI_REF_CLK);
5707ae18f37SLucas Stach 
5717ae18f37SLucas Stach 	/* reset ULPI phy */
5727ae18f37SLucas Stach 	if (fdt_gpio_isvalid(&config->phy_reset_gpio)) {
5737ae18f37SLucas Stach 		fdtdec_setup_gpio(&config->phy_reset_gpio);
5747ae18f37SLucas Stach 		gpio_direction_output(config->phy_reset_gpio.gpio, 0);
5757ae18f37SLucas Stach 		mdelay(5);
5767ae18f37SLucas Stach 		gpio_set_value(config->phy_reset_gpio.gpio, 1);
5777ae18f37SLucas Stach 	}
5787ae18f37SLucas Stach 
5797ae18f37SLucas Stach 	/* Reset the usb controller */
5807ae18f37SLucas Stach 	clock_enable(config->periph_id);
5817ae18f37SLucas Stach 	usbf_reset_controller(config, usbctlr);
5827ae18f37SLucas Stach 
5837ae18f37SLucas Stach 	/* enable pinmux bypass */
5847ae18f37SLucas Stach 	setbits_le32(&usbctlr->ulpi_timing_ctrl_0,
5857ae18f37SLucas Stach 			ULPI_CLKOUT_PINMUX_BYP | ULPI_OUTPUT_PINMUX_BYP);
5867ae18f37SLucas Stach 
5877ae18f37SLucas Stach 	/* Select ULPI parallel interface */
588*a4539a2aSStephen Warren 	init_phy_mux(config, PTS_ULPI, init);
5897ae18f37SLucas Stach 
5907ae18f37SLucas Stach 	/* enable ULPI transceiver */
5917ae18f37SLucas Stach 	setbits_le32(&usbctlr->susp_ctrl, ULPI_PHY_ENB);
5927ae18f37SLucas Stach 
5937ae18f37SLucas Stach 	/* configure ULPI transceiver timings */
5947ae18f37SLucas Stach 	val = 0;
5957ae18f37SLucas Stach 	writel(val, &usbctlr->ulpi_timing_ctrl_1);
5967ae18f37SLucas Stach 
5977ae18f37SLucas Stach 	val |= ULPI_DATA_TRIMMER_SEL(4);
5987ae18f37SLucas Stach 	val |= ULPI_STPDIRNXT_TRIMMER_SEL(4);
5997ae18f37SLucas Stach 	val |= ULPI_DIR_TRIMMER_SEL(4);
6007ae18f37SLucas Stach 	writel(val, &usbctlr->ulpi_timing_ctrl_1);
6017ae18f37SLucas Stach 	udelay(10);
6027ae18f37SLucas Stach 
6037ae18f37SLucas Stach 	val |= ULPI_DATA_TRIMMER_LOAD;
6047ae18f37SLucas Stach 	val |= ULPI_STPDIRNXT_TRIMMER_LOAD;
6057ae18f37SLucas Stach 	val |= ULPI_DIR_TRIMMER_LOAD;
6067ae18f37SLucas Stach 	writel(val, &usbctlr->ulpi_timing_ctrl_1);
6077ae18f37SLucas Stach 
6087ae18f37SLucas Stach 	/* set up phy for host operation with external vbus supply */
6097ae18f37SLucas Stach 	ulpi_vp.port_num = 0;
6107ae18f37SLucas Stach 	ulpi_vp.viewport_addr = (u32)&usbctlr->ulpi_viewport;
6117ae18f37SLucas Stach 
6127ae18f37SLucas Stach 	if (ulpi_init(&ulpi_vp)) {
6137ae18f37SLucas Stach 		printf("Tegra ULPI viewport init failed\n");
6147ae18f37SLucas Stach 		return -1;
6157ae18f37SLucas Stach 	}
6167ae18f37SLucas Stach 
6177ae18f37SLucas Stach 	ulpi_set_vbus(&ulpi_vp, 1, 1);
6187ae18f37SLucas Stach 	ulpi_set_vbus_indicator(&ulpi_vp, 1, 1, 0);
6197ae18f37SLucas Stach 
6207ae18f37SLucas Stach 	/* enable wakeup events */
6217ae18f37SLucas Stach 	setbits_le32(&usbctlr->port_sc1, WKCN | WKDS | WKOC);
6227ae18f37SLucas Stach 
6237ae18f37SLucas Stach 	/* Enable and wait for the phy clock to become valid in 100 ms */
6247ae18f37SLucas Stach 	setbits_le32(&usbctlr->susp_ctrl, USB_SUSP_CLR);
6257ae18f37SLucas Stach 	for (loop_count = 100000; loop_count != 0; loop_count--) {
6267ae18f37SLucas Stach 		if (readl(&usbctlr->susp_ctrl) & USB_PHY_CLK_VALID)
6277ae18f37SLucas Stach 			break;
6287ae18f37SLucas Stach 		udelay(1);
6297ae18f37SLucas Stach 	}
6307ae18f37SLucas Stach 	if (!loop_count)
6317ae18f37SLucas Stach 		return -1;
6327ae18f37SLucas Stach 	clrbits_le32(&usbctlr->susp_ctrl, USB_SUSP_CLR);
6337ae18f37SLucas Stach 
6347ae18f37SLucas Stach 	return 0;
6357ae18f37SLucas Stach }
6367ae18f37SLucas Stach #else
637*a4539a2aSStephen Warren static int init_ulpi_usb_controller(struct fdt_usb *config,
638*a4539a2aSStephen Warren 				    enum usb_init_type init)
6397ae18f37SLucas Stach {
6407ae18f37SLucas Stach 	printf("No code to set up ULPI controller, please enable"
6417ae18f37SLucas Stach 			"CONFIG_USB_ULPI and CONFIG_USB_ULPI_VIEWPORT");
6427ae18f37SLucas Stach 	return -1;
6437ae18f37SLucas Stach }
6447ae18f37SLucas Stach #endif
6457ae18f37SLucas Stach 
6467ae18f37SLucas Stach static void config_clock(const u32 timing[])
6477ae18f37SLucas Stach {
6487ae18f37SLucas Stach 	clock_start_pll(CLOCK_ID_USB,
6497ae18f37SLucas Stach 		timing[PARAM_DIVM], timing[PARAM_DIVN], timing[PARAM_DIVP],
6507ae18f37SLucas Stach 		timing[PARAM_CPCON], timing[PARAM_LFCON]);
6517ae18f37SLucas Stach }
6527ae18f37SLucas Stach 
6537e44d932SJim Lin static int fdt_decode_usb(const void *blob, int node, struct fdt_usb *config)
6547ae18f37SLucas Stach {
6557ae18f37SLucas Stach 	const char *phy, *mode;
6567ae18f37SLucas Stach 
6577ae18f37SLucas Stach 	config->reg = (struct usb_ctlr *)fdtdec_get_addr(blob, node, "reg");
6587ae18f37SLucas Stach 	mode = fdt_getprop(blob, node, "dr_mode", NULL);
6597ae18f37SLucas Stach 	if (mode) {
6607ae18f37SLucas Stach 		if (0 == strcmp(mode, "host"))
6617ae18f37SLucas Stach 			config->dr_mode = DR_MODE_HOST;
6627ae18f37SLucas Stach 		else if (0 == strcmp(mode, "peripheral"))
6637ae18f37SLucas Stach 			config->dr_mode = DR_MODE_DEVICE;
6647ae18f37SLucas Stach 		else if (0 == strcmp(mode, "otg"))
6657ae18f37SLucas Stach 			config->dr_mode = DR_MODE_OTG;
6667ae18f37SLucas Stach 		else {
6677ae18f37SLucas Stach 			debug("%s: Cannot decode dr_mode '%s'\n", __func__,
6687ae18f37SLucas Stach 			      mode);
6697ae18f37SLucas Stach 			return -FDT_ERR_NOTFOUND;
6707ae18f37SLucas Stach 		}
6717ae18f37SLucas Stach 	} else {
6727ae18f37SLucas Stach 		config->dr_mode = DR_MODE_HOST;
6737ae18f37SLucas Stach 	}
6747ae18f37SLucas Stach 
6757ae18f37SLucas Stach 	phy = fdt_getprop(blob, node, "phy_type", NULL);
6767ae18f37SLucas Stach 	config->utmi = phy && 0 == strcmp("utmi", phy);
6777ae18f37SLucas Stach 	config->ulpi = phy && 0 == strcmp("ulpi", phy);
6787ae18f37SLucas Stach 	config->enabled = fdtdec_get_is_enabled(blob, node);
6797ae18f37SLucas Stach 	config->has_legacy_mode = fdtdec_get_bool(blob, node,
6807ae18f37SLucas Stach 						  "nvidia,has-legacy-mode");
6817e44d932SJim Lin 	if (config->has_legacy_mode)
6827e44d932SJim Lin 		port_addr_clear_csc = (u32) config->reg;
6837ae18f37SLucas Stach 	config->periph_id = clock_decode_periph_id(blob, node);
6847ae18f37SLucas Stach 	if (config->periph_id == PERIPH_ID_NONE) {
6857ae18f37SLucas Stach 		debug("%s: Missing/invalid peripheral ID\n", __func__);
6867ae18f37SLucas Stach 		return -FDT_ERR_NOTFOUND;
6877ae18f37SLucas Stach 	}
6887ae18f37SLucas Stach 	fdtdec_decode_gpio(blob, node, "nvidia,vbus-gpio", &config->vbus_gpio);
6897ae18f37SLucas Stach 	fdtdec_decode_gpio(blob, node, "nvidia,phy-reset-gpio",
6907ae18f37SLucas Stach 			&config->phy_reset_gpio);
6917ae18f37SLucas Stach 	debug("enabled=%d, legacy_mode=%d, utmi=%d, ulpi=%d, periph_id=%d, "
6927ae18f37SLucas Stach 		"vbus=%d, phy_reset=%d, dr_mode=%d\n",
6937ae18f37SLucas Stach 		config->enabled, config->has_legacy_mode, config->utmi,
6947ae18f37SLucas Stach 		config->ulpi, config->periph_id, config->vbus_gpio.gpio,
6957ae18f37SLucas Stach 		config->phy_reset_gpio.gpio, config->dr_mode);
6967ae18f37SLucas Stach 
6977ae18f37SLucas Stach 	return 0;
6987ae18f37SLucas Stach }
6997ae18f37SLucas Stach 
7007e44d932SJim Lin /*
7017e44d932SJim Lin  * process_usb_nodes() - Process a list of USB nodes, adding them to our list
7027e44d932SJim Lin  *			of USB ports.
7037e44d932SJim Lin  * @blob:	fdt blob
7047e44d932SJim Lin  * @node_list:	list of nodes to process (any <=0 are ignored)
7057e44d932SJim Lin  * @count:	number of nodes to process
7067e44d932SJim Lin  *
7077e44d932SJim Lin  * Return:	0 - ok, -1 - error
7087e44d932SJim Lin  */
7097e44d932SJim Lin static int process_usb_nodes(const void *blob, int node_list[], int count)
7107ae18f37SLucas Stach {
7117ae18f37SLucas Stach 	struct fdt_usb config;
7127e44d932SJim Lin 	int node, i;
7137e44d932SJim Lin 	int clk_done = 0;
7147ae18f37SLucas Stach 
7157e44d932SJim Lin 	port_count = 0;
7167ae18f37SLucas Stach 	for (i = 0; i < count; i++) {
7177ae18f37SLucas Stach 		if (port_count == USB_PORTS_MAX) {
7187ae18f37SLucas Stach 			printf("tegrausb: Cannot register more than %d ports\n",
7197ae18f37SLucas Stach 				USB_PORTS_MAX);
7207ae18f37SLucas Stach 			return -1;
7217ae18f37SLucas Stach 		}
7227ae18f37SLucas Stach 
7237ae18f37SLucas Stach 		debug("USB %d: ", i);
7247ae18f37SLucas Stach 		node = node_list[i];
7257ae18f37SLucas Stach 		if (!node)
7267ae18f37SLucas Stach 			continue;
7277ae18f37SLucas Stach 		if (fdt_decode_usb(blob, node, &config)) {
7287ae18f37SLucas Stach 			debug("Cannot decode USB node %s\n",
7297ae18f37SLucas Stach 			      fdt_get_name(blob, node, NULL));
7307ae18f37SLucas Stach 			return -1;
7317ae18f37SLucas Stach 		}
7327e44d932SJim Lin 		if (!clk_done) {
7337e44d932SJim Lin 			config_clock(get_pll_timing());
7347e44d932SJim Lin 			clk_done = 1;
7357e44d932SJim Lin 		}
7367ae18f37SLucas Stach 		config.initialized = 0;
7377ae18f37SLucas Stach 
7387ae18f37SLucas Stach 		/* add new USB port to the list of available ports */
7397ae18f37SLucas Stach 		port[port_count++] = config;
7407ae18f37SLucas Stach 	}
7417ae18f37SLucas Stach 
7427ae18f37SLucas Stach 	return 0;
7437ae18f37SLucas Stach }
7447ae18f37SLucas Stach 
74516297cfbSMateusz Zalega int usb_process_devicetree(const void *blob)
7467e44d932SJim Lin {
7477e44d932SJim Lin 	int node_list[USB_PORTS_MAX];
7487e44d932SJim Lin 	int count, err = 0;
7497e44d932SJim Lin 	int i;
7507e44d932SJim Lin 
7517e44d932SJim Lin 	for (i = 0; i < ARRAY_SIZE(fdt_usb_controllers); i++) {
7527e44d932SJim Lin 		controller = &fdt_usb_controllers[i];
7537e44d932SJim Lin 
7547e44d932SJim Lin 		count = fdtdec_find_aliases_for_id(blob, "usb",
7557e44d932SJim Lin 			controller->compat, node_list, USB_PORTS_MAX);
7567e44d932SJim Lin 		if (count) {
7577e44d932SJim Lin 			err = process_usb_nodes(blob, node_list, count);
7587e44d932SJim Lin 			if (err)
7597e44d932SJim Lin 				printf("%s: Error processing USB node!\n",
7607e44d932SJim Lin 				       __func__);
7617e44d932SJim Lin 			return err;
7627e44d932SJim Lin 		}
7637e44d932SJim Lin 	}
7647e44d932SJim Lin 	if (i == ARRAY_SIZE(fdt_usb_controllers))
7657e44d932SJim Lin 		controller = NULL;
7667e44d932SJim Lin 
7677e44d932SJim Lin 	return err;
7687e44d932SJim Lin }
7697e44d932SJim Lin 
770d7a55e1aSLucas Stach /**
771d7a55e1aSLucas Stach  * Start up the given port number (ports are numbered from 0 on each board).
772d7a55e1aSLucas Stach  * This returns values for the appropriate hccr and hcor addresses to use for
773d7a55e1aSLucas Stach  * USB EHCI operations.
774d7a55e1aSLucas Stach  *
775d7a55e1aSLucas Stach  * @param index	port number to start
776d7a55e1aSLucas Stach  * @param hccr		returns start address of EHCI HCCR registers
777d7a55e1aSLucas Stach  * @param hcor		returns start address of EHCI HCOR registers
778d7a55e1aSLucas Stach  * @return 0 if ok, -1 on error (generally invalid port number)
77987f938c9SSimon Glass  */
780127efc4fSTroy Kisky int ehci_hcd_init(int index, enum usb_init_type init,
781127efc4fSTroy Kisky 		struct ehci_hccr **hccr, struct ehci_hcor **hcor)
78287f938c9SSimon Glass {
783d7a55e1aSLucas Stach 	struct fdt_usb *config;
784d7a55e1aSLucas Stach 	struct usb_ctlr *usbctlr;
78587f938c9SSimon Glass 
786d7a55e1aSLucas Stach 	if (index >= port_count)
78787f938c9SSimon Glass 		return -1;
78887f938c9SSimon Glass 
789d7a55e1aSLucas Stach 	config = &port[index];
79087f938c9SSimon Glass 
791*a4539a2aSStephen Warren 	switch (init) {
792*a4539a2aSStephen Warren 	case USB_INIT_HOST:
793*a4539a2aSStephen Warren 		switch (config->dr_mode) {
794*a4539a2aSStephen Warren 		case DR_MODE_HOST:
795*a4539a2aSStephen Warren 		case DR_MODE_OTG:
796*a4539a2aSStephen Warren 			break;
797*a4539a2aSStephen Warren 		default:
798*a4539a2aSStephen Warren 			printf("tegrausb: Invalid dr_mode %d for host mode\n",
799*a4539a2aSStephen Warren 			       config->dr_mode);
800*a4539a2aSStephen Warren 			return -1;
801*a4539a2aSStephen Warren 		}
802*a4539a2aSStephen Warren 		break;
803*a4539a2aSStephen Warren 	case USB_INIT_DEVICE:
804*a4539a2aSStephen Warren 		if (config->periph_id != PERIPH_ID_USBD) {
805*a4539a2aSStephen Warren 			printf("tegrausb: Device mode only supported on first USB controller\n");
806*a4539a2aSStephen Warren 			return -1;
807*a4539a2aSStephen Warren 		}
808*a4539a2aSStephen Warren 		if (!config->utmi) {
809*a4539a2aSStephen Warren 			printf("tegrausb: Device mode only supported with UTMI PHY\n");
810*a4539a2aSStephen Warren 			return -1;
811*a4539a2aSStephen Warren 		}
812*a4539a2aSStephen Warren 		switch (config->dr_mode) {
813*a4539a2aSStephen Warren 		case DR_MODE_DEVICE:
814*a4539a2aSStephen Warren 		case DR_MODE_OTG:
815*a4539a2aSStephen Warren 			break;
816*a4539a2aSStephen Warren 		default:
817*a4539a2aSStephen Warren 			printf("tegrausb: Invalid dr_mode %d for device mode\n",
818*a4539a2aSStephen Warren 			       config->dr_mode);
819*a4539a2aSStephen Warren 			return -1;
820*a4539a2aSStephen Warren 		}
821*a4539a2aSStephen Warren 		break;
822*a4539a2aSStephen Warren 	default:
823*a4539a2aSStephen Warren 		printf("tegrausb: Unknown USB_INIT_* %d\n", init);
824*a4539a2aSStephen Warren 		return -1;
825*a4539a2aSStephen Warren 	}
826*a4539a2aSStephen Warren 
827d7a55e1aSLucas Stach 	/* skip init, if the port is already initialized */
828*a4539a2aSStephen Warren 	if (config->initialized && config->init_type == init)
829d7a55e1aSLucas Stach 		goto success;
830d7a55e1aSLucas Stach 
831*a4539a2aSStephen Warren 	if (config->utmi && init_utmi_usb_controller(config, init)) {
832d7a55e1aSLucas Stach 		printf("tegrausb: Cannot init port %d\n", index);
833d7a55e1aSLucas Stach 		return -1;
834d7a55e1aSLucas Stach 	}
835d7a55e1aSLucas Stach 
836*a4539a2aSStephen Warren 	if (config->ulpi && init_ulpi_usb_controller(config, init)) {
837d7a55e1aSLucas Stach 		printf("tegrausb: Cannot init port %d\n", index);
838d7a55e1aSLucas Stach 		return -1;
839d7a55e1aSLucas Stach 	}
840d7a55e1aSLucas Stach 
841*a4539a2aSStephen Warren 	set_up_vbus(config, init);
842d7a55e1aSLucas Stach 
843d7a55e1aSLucas Stach 	config->initialized = 1;
844*a4539a2aSStephen Warren 	config->init_type = init;
845d7a55e1aSLucas Stach 
846d7a55e1aSLucas Stach success:
847d7a55e1aSLucas Stach 	usbctlr = config->reg;
848d7a55e1aSLucas Stach 	*hccr = (struct ehci_hccr *)&usbctlr->cap_length;
849d7a55e1aSLucas Stach 	*hcor = (struct ehci_hcor *)&usbctlr->usb_cmd;
8507e44d932SJim Lin 
85187f938c9SSimon Glass 	return 0;
85287f938c9SSimon Glass }
85387f938c9SSimon Glass 
85487f938c9SSimon Glass /*
855d7a55e1aSLucas Stach  * Bring down the specified USB controller
85687f938c9SSimon Glass  */
857676ae068SLucas Stach int ehci_hcd_stop(int index)
85887f938c9SSimon Glass {
859d7a55e1aSLucas Stach 	struct usb_ctlr *usbctlr;
860d7a55e1aSLucas Stach 
861d7a55e1aSLucas Stach 	usbctlr = port[index].reg;
862d7a55e1aSLucas Stach 
863d7a55e1aSLucas Stach 	/* Stop controller */
864d7a55e1aSLucas Stach 	writel(0, &usbctlr->usb_cmd);
865d7a55e1aSLucas Stach 	udelay(1000);
866d7a55e1aSLucas Stach 
867d7a55e1aSLucas Stach 	/* Initiate controller reset */
868d7a55e1aSLucas Stach 	writel(2, &usbctlr->usb_cmd);
869d7a55e1aSLucas Stach 	udelay(1000);
870d7a55e1aSLucas Stach 
871d7a55e1aSLucas Stach 	port[index].initialized = 0;
872d7a55e1aSLucas Stach 
873d7a55e1aSLucas Stach 	return 0;
87487f938c9SSimon Glass }
875