187f938c9SSimon Glass /* 27ae18f37SLucas Stach * Copyright (c) 2011 The Chromium OS Authors. 37e44d932SJim Lin * Copyright (c) 2009-2013 NVIDIA Corporation 47ae18f37SLucas Stach * Copyright (c) 2013 Lucas Stach 587f938c9SSimon Glass * 61a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 787f938c9SSimon Glass */ 887f938c9SSimon Glass 987f938c9SSimon Glass #include <common.h> 107ae18f37SLucas Stach #include <asm/errno.h> 117ae18f37SLucas Stach #include <asm/io.h> 127ae18f37SLucas Stach #include <asm-generic/gpio.h> 137ae18f37SLucas Stach #include <asm/arch/clock.h> 147ae18f37SLucas Stach #include <asm/arch-tegra/usb.h> 157e44d932SJim Lin #include <asm/arch-tegra/clk_rst.h> 1687f938c9SSimon Glass #include <usb.h> 177ae18f37SLucas Stach #include <usb/ulpi.h> 187ae18f37SLucas Stach #include <libfdt.h> 197ae18f37SLucas Stach #include <fdtdec.h> 2087f938c9SSimon Glass 2187f938c9SSimon Glass #include "ehci.h" 2287f938c9SSimon Glass 237e44d932SJim Lin #define USB1_ADDR_MASK 0xFFFF0000 247e44d932SJim Lin 257e44d932SJim Lin #define HOSTPC1_DEVLC 0x84 267e44d932SJim Lin #define HOSTPC1_PSPD(x) (((x) >> 25) & 0x3) 277e44d932SJim Lin 287ae18f37SLucas Stach #ifdef CONFIG_USB_ULPI 297ae18f37SLucas Stach #ifndef CONFIG_USB_ULPI_VIEWPORT 307ae18f37SLucas Stach #error "To use CONFIG_USB_ULPI on Tegra Boards you have to also \ 317ae18f37SLucas Stach define CONFIG_USB_ULPI_VIEWPORT" 327ae18f37SLucas Stach #endif 337ae18f37SLucas Stach #endif 347ae18f37SLucas Stach 357ae18f37SLucas Stach enum { 367ae18f37SLucas Stach USB_PORTS_MAX = 3, /* Maximum ports we allow */ 377ae18f37SLucas Stach }; 387ae18f37SLucas Stach 397ae18f37SLucas Stach /* Parameters we need for USB */ 407ae18f37SLucas Stach enum { 417ae18f37SLucas Stach PARAM_DIVN, /* PLL FEEDBACK DIVIDer */ 427ae18f37SLucas Stach PARAM_DIVM, /* PLL INPUT DIVIDER */ 437ae18f37SLucas Stach PARAM_DIVP, /* POST DIVIDER (2^N) */ 447ae18f37SLucas Stach PARAM_CPCON, /* BASE PLLC CHARGE Pump setup ctrl */ 457ae18f37SLucas Stach PARAM_LFCON, /* BASE PLLC LOOP FILter setup ctrl */ 467ae18f37SLucas Stach PARAM_ENABLE_DELAY_COUNT, /* PLL-U Enable Delay Count */ 477ae18f37SLucas Stach PARAM_STABLE_COUNT, /* PLL-U STABLE count */ 487ae18f37SLucas Stach PARAM_ACTIVE_DELAY_COUNT, /* PLL-U Active delay count */ 497ae18f37SLucas Stach PARAM_XTAL_FREQ_COUNT, /* PLL-U XTAL frequency count */ 507ae18f37SLucas Stach PARAM_DEBOUNCE_A_TIME, /* 10MS DELAY for BIAS_DEBOUNCE_A */ 517ae18f37SLucas Stach PARAM_BIAS_TIME, /* 20US DELAY AFter bias cell op */ 527ae18f37SLucas Stach 537ae18f37SLucas Stach PARAM_COUNT 547ae18f37SLucas Stach }; 557ae18f37SLucas Stach 567ae18f37SLucas Stach /* Possible port types (dual role mode) */ 577ae18f37SLucas Stach enum dr_mode { 587ae18f37SLucas Stach DR_MODE_NONE = 0, 597ae18f37SLucas Stach DR_MODE_HOST, /* supports host operation */ 607ae18f37SLucas Stach DR_MODE_DEVICE, /* supports device operation */ 617ae18f37SLucas Stach DR_MODE_OTG, /* supports both */ 627ae18f37SLucas Stach }; 637ae18f37SLucas Stach 6427f782b6SSimon Glass enum usb_ctlr_type { 6527f782b6SSimon Glass USB_CTLR_T20, 6627f782b6SSimon Glass USB_CTLR_T30, 6727f782b6SSimon Glass USB_CTLR_T114, 6827f782b6SSimon Glass 6927f782b6SSimon Glass USB_CTRL_COUNT, 7027f782b6SSimon Glass }; 7127f782b6SSimon Glass 727ae18f37SLucas Stach /* Information about a USB port */ 737ae18f37SLucas Stach struct fdt_usb { 747ae18f37SLucas Stach struct usb_ctlr *reg; /* address of registers in physical memory */ 757ae18f37SLucas Stach unsigned utmi:1; /* 1 if port has external tranceiver, else 0 */ 767ae18f37SLucas Stach unsigned ulpi:1; /* 1 if port has external ULPI transceiver */ 777ae18f37SLucas Stach unsigned enabled:1; /* 1 to enable, 0 to disable */ 787ae18f37SLucas Stach unsigned has_legacy_mode:1; /* 1 if this port has legacy mode */ 797ae18f37SLucas Stach unsigned initialized:1; /* has this port already been initialized? */ 8027f782b6SSimon Glass enum usb_ctlr_type type; 81a4539a2aSStephen Warren enum usb_init_type init_type; 827ae18f37SLucas Stach enum dr_mode dr_mode; /* dual role mode */ 837ae18f37SLucas Stach enum periph_id periph_id;/* peripheral id */ 8446927e1eSSimon Glass struct gpio_desc vbus_gpio; /* GPIO for vbus enable */ 8546927e1eSSimon Glass struct gpio_desc phy_reset_gpio; /* GPIO to reset ULPI phy */ 867ae18f37SLucas Stach }; 877ae18f37SLucas Stach 887ae18f37SLucas Stach static struct fdt_usb port[USB_PORTS_MAX]; /* List of valid USB ports */ 897ae18f37SLucas Stach static unsigned port_count; /* Number of available ports */ 907ae18f37SLucas Stach 917ae18f37SLucas Stach /* 927ae18f37SLucas Stach * This table has USB timing parameters for each Oscillator frequency we 937ae18f37SLucas Stach * support. There are four sets of values: 947ae18f37SLucas Stach * 957ae18f37SLucas Stach * 1. PLLU configuration information (reference clock is osc/clk_m and 967ae18f37SLucas Stach * PLLU-FOs are fixed at 12MHz/60MHz/480MHz). 977ae18f37SLucas Stach * 987ae18f37SLucas Stach * Reference frequency 13.0MHz 19.2MHz 12.0MHz 26.0MHz 997ae18f37SLucas Stach * ---------------------------------------------------------------------- 1007ae18f37SLucas Stach * DIVN 960 (0x3c0) 200 (0c8) 960 (3c0h) 960 (3c0) 1017ae18f37SLucas Stach * DIVM 13 (0d) 4 (04) 12 (0c) 26 (1a) 1027ae18f37SLucas Stach * Filter frequency (MHz) 1 4.8 6 2 1037ae18f37SLucas Stach * CPCON 1100b 0011b 1100b 1100b 1047ae18f37SLucas Stach * LFCON0 0 0 0 0 1057ae18f37SLucas Stach * 1067ae18f37SLucas Stach * 2. PLL CONFIGURATION & PARAMETERS for different clock generators: 1077ae18f37SLucas Stach * 1087ae18f37SLucas Stach * Reference frequency 13.0MHz 19.2MHz 12.0MHz 26.0MHz 1097ae18f37SLucas Stach * --------------------------------------------------------------------------- 1107ae18f37SLucas Stach * PLLU_ENABLE_DLY_COUNT 02 (0x02) 03 (03) 02 (02) 04 (04) 1117ae18f37SLucas Stach * PLLU_STABLE_COUNT 51 (33) 75 (4B) 47 (2F) 102 (66) 1127ae18f37SLucas Stach * PLL_ACTIVE_DLY_COUNT 05 (05) 06 (06) 04 (04) 09 (09) 1137ae18f37SLucas Stach * XTAL_FREQ_COUNT 127 (7F) 187 (BB) 118 (76) 254 (FE) 1147ae18f37SLucas Stach * 1157ae18f37SLucas Stach * 3. Debounce values IdDig, Avalid, Bvalid, VbusValid, VbusWakeUp, and 1167ae18f37SLucas Stach * SessEnd. Each of these signals have their own debouncer and for each of 1177ae18f37SLucas Stach * those one out of two debouncing times can be chosen (BIAS_DEBOUNCE_A or 1187ae18f37SLucas Stach * BIAS_DEBOUNCE_B). 1197ae18f37SLucas Stach * 1207ae18f37SLucas Stach * The values of DEBOUNCE_A and DEBOUNCE_B are calculated as follows: 1217ae18f37SLucas Stach * 0xffff -> No debouncing at all 1227ae18f37SLucas Stach * <n> ms = <n> *1000 / (1/19.2MHz) / 4 1237ae18f37SLucas Stach * 1247ae18f37SLucas Stach * So to program a 1 ms debounce for BIAS_DEBOUNCE_A, we have: 1257ae18f37SLucas Stach * BIAS_DEBOUNCE_A[15:0] = 1000 * 19.2 / 4 = 4800 = 0x12c0 1267ae18f37SLucas Stach * 1277ae18f37SLucas Stach * We need to use only DebounceA for BOOTROM. We don't need the DebounceB 1287ae18f37SLucas Stach * values, so we can keep those to default. 1297ae18f37SLucas Stach * 1307ae18f37SLucas Stach * 4. The 20 microsecond delay after bias cell operation. 1317ae18f37SLucas Stach */ 1327e44d932SJim Lin static const unsigned T20_usb_pll[CLOCK_OSC_FREQ_COUNT][PARAM_COUNT] = { 1337ae18f37SLucas Stach /* DivN, DivM, DivP, CPCON, LFCON, Delays Debounce, Bias */ 1347ae18f37SLucas Stach { 0x3C0, 0x0D, 0x00, 0xC, 0, 0x02, 0x33, 0x05, 0x7F, 0x7EF4, 5 }, 1357ae18f37SLucas Stach { 0x0C8, 0x04, 0x00, 0x3, 0, 0x03, 0x4B, 0x06, 0xBB, 0xBB80, 7 }, 1367ae18f37SLucas Stach { 0x3C0, 0x0C, 0x00, 0xC, 0, 0x02, 0x2F, 0x04, 0x76, 0x7530, 5 }, 1377ae18f37SLucas Stach { 0x3C0, 0x1A, 0x00, 0xC, 0, 0x04, 0x66, 0x09, 0xFE, 0xFDE8, 9 } 1387ae18f37SLucas Stach }; 1397ae18f37SLucas Stach 1407e44d932SJim Lin static const unsigned T30_usb_pll[CLOCK_OSC_FREQ_COUNT][PARAM_COUNT] = { 1417e44d932SJim Lin /* DivN, DivM, DivP, CPCON, LFCON, Delays Debounce, Bias */ 1427e44d932SJim Lin { 0x3C0, 0x0D, 0x00, 0xC, 1, 0x02, 0x33, 0x09, 0x7F, 0x7EF4, 5 }, 1437e44d932SJim Lin { 0x0C8, 0x04, 0x00, 0x3, 0, 0x03, 0x4B, 0x0C, 0xBB, 0xBB80, 7 }, 1447e44d932SJim Lin { 0x3C0, 0x0C, 0x00, 0xC, 1, 0x02, 0x2F, 0x08, 0x76, 0x7530, 5 }, 1457e44d932SJim Lin { 0x3C0, 0x1A, 0x00, 0xC, 1, 0x04, 0x66, 0x09, 0xFE, 0xFDE8, 9 } 1467e44d932SJim Lin }; 1477e44d932SJim Lin 1487e44d932SJim Lin static const unsigned T114_usb_pll[CLOCK_OSC_FREQ_COUNT][PARAM_COUNT] = { 1497e44d932SJim Lin /* DivN, DivM, DivP, CPCON, LFCON, Delays Debounce, Bias */ 1507e44d932SJim Lin { 0x3C0, 0x0D, 0x00, 0xC, 2, 0x02, 0x33, 0x09, 0x7F, 0x7EF4, 6 }, 1517e44d932SJim Lin { 0x0C8, 0x04, 0x00, 0x3, 2, 0x03, 0x4B, 0x0C, 0xBB, 0xBB80, 8 }, 1527e44d932SJim Lin { 0x3C0, 0x0C, 0x00, 0xC, 2, 0x02, 0x2F, 0x08, 0x76, 0x7530, 5 }, 1537e44d932SJim Lin { 0x3C0, 0x1A, 0x00, 0xC, 2, 0x04, 0x66, 0x09, 0xFE, 0xFDE8, 0xB } 1547e44d932SJim Lin }; 1557e44d932SJim Lin 1567ae18f37SLucas Stach /* UTMIP Idle Wait Delay */ 1577ae18f37SLucas Stach static const u8 utmip_idle_wait_delay = 17; 1587ae18f37SLucas Stach 1597ae18f37SLucas Stach /* UTMIP Elastic limit */ 1607ae18f37SLucas Stach static const u8 utmip_elastic_limit = 16; 1617ae18f37SLucas Stach 1627ae18f37SLucas Stach /* UTMIP High Speed Sync Start Delay */ 1637ae18f37SLucas Stach static const u8 utmip_hs_sync_start_delay = 9; 16487f938c9SSimon Glass 1657e44d932SJim Lin struct fdt_usb_controller { 1667e44d932SJim Lin int compat; 1677e44d932SJim Lin /* flag to determine whether controller supports hostpc register */ 1687e44d932SJim Lin u32 has_hostpc:1; 1697e44d932SJim Lin const unsigned *pll_parameter; 1707e44d932SJim Lin }; 1717e44d932SJim Lin 17227f782b6SSimon Glass static struct fdt_usb_controller fdt_usb_controllers[USB_CTRL_COUNT] = { 1737e44d932SJim Lin { 1747e44d932SJim Lin .compat = COMPAT_NVIDIA_TEGRA20_USB, 1757e44d932SJim Lin .has_hostpc = 0, 1767e44d932SJim Lin .pll_parameter = (const unsigned *)T20_usb_pll, 1777e44d932SJim Lin }, 1787e44d932SJim Lin { 1797e44d932SJim Lin .compat = COMPAT_NVIDIA_TEGRA30_USB, 1807e44d932SJim Lin .has_hostpc = 1, 1817e44d932SJim Lin .pll_parameter = (const unsigned *)T30_usb_pll, 1827e44d932SJim Lin }, 1837e44d932SJim Lin { 1847e44d932SJim Lin .compat = COMPAT_NVIDIA_TEGRA114_USB, 1857e44d932SJim Lin .has_hostpc = 1, 1867e44d932SJim Lin .pll_parameter = (const unsigned *)T114_usb_pll, 1877e44d932SJim Lin }, 1887e44d932SJim Lin }; 1897e44d932SJim Lin 1908b3f7bf7SJim Lin /* 1918b3f7bf7SJim Lin * A known hardware issue where Connect Status Change bit of PORTSC register 1928b3f7bf7SJim Lin * of USB1 controller will be set after Port Reset. 1938b3f7bf7SJim Lin * We have to clear it in order for later device enumeration to proceed. 1948b3f7bf7SJim Lin */ 195deb8508cSSimon Glass static void tegra_ehci_powerup_fixup(struct ehci_ctrl *ctrl, 196deb8508cSSimon Glass uint32_t *status_reg, uint32_t *reg) 1978b3f7bf7SJim Lin { 19856d42730SSimon Glass struct fdt_usb *config = ctrl->priv; 19956d42730SSimon Glass struct fdt_usb_controller *controller; 20056d42730SSimon Glass 20156d42730SSimon Glass controller = &fdt_usb_controllers[config->type]; 2028b3f7bf7SJim Lin mdelay(50); 2037e44d932SJim Lin /* This is to avoid PORT_ENABLE bit to be cleared in "ehci-hcd.c". */ 2047e44d932SJim Lin if (controller->has_hostpc) 2057e44d932SJim Lin *reg |= EHCI_PS_PE; 2067e44d932SJim Lin 207943104f0SSimon Glass if (!config->has_legacy_mode) 2088b3f7bf7SJim Lin return; 2098b3f7bf7SJim Lin /* For EHCI_PS_CSC to be cleared in ehci_hcd.c */ 2108b3f7bf7SJim Lin if (ehci_readl(status_reg) & EHCI_PS_CSC) 2118b3f7bf7SJim Lin *reg |= EHCI_PS_CSC; 2128b3f7bf7SJim Lin } 21387f938c9SSimon Glass 214deb8508cSSimon Glass static void tegra_ehci_set_usbmode(struct ehci_ctrl *ctrl) 2157e44d932SJim Lin { 21611d18a19SSimon Glass struct fdt_usb *config = ctrl->priv; 2177e44d932SJim Lin struct usb_ctlr *usbctlr; 2187e44d932SJim Lin uint32_t tmp; 2197e44d932SJim Lin 2207e44d932SJim Lin usbctlr = config->reg; 2217e44d932SJim Lin 2227e44d932SJim Lin tmp = ehci_readl(&usbctlr->usb_mode); 2237e44d932SJim Lin tmp |= USBMODE_CM_HC; 2247e44d932SJim Lin ehci_writel(&usbctlr->usb_mode, tmp); 2257e44d932SJim Lin } 2267e44d932SJim Lin 227deb8508cSSimon Glass static int tegra_ehci_get_port_speed(struct ehci_ctrl *ctrl, uint32_t reg) 2287e44d932SJim Lin { 22956d42730SSimon Glass struct fdt_usb *config = ctrl->priv; 23056d42730SSimon Glass struct fdt_usb_controller *controller; 2317e44d932SJim Lin uint32_t tmp; 2327e44d932SJim Lin uint32_t *reg_ptr; 2337e44d932SJim Lin 23456d42730SSimon Glass controller = &fdt_usb_controllers[config->type]; 2357e44d932SJim Lin if (controller->has_hostpc) { 2367338287dSSimon Glass reg_ptr = (uint32_t *)((u8 *)&ctrl->hcor->or_usbcmd + 2377338287dSSimon Glass HOSTPC1_DEVLC); 2387e44d932SJim Lin tmp = ehci_readl(reg_ptr); 2397e44d932SJim Lin return HOSTPC1_PSPD(tmp); 2407e44d932SJim Lin } else 2417e44d932SJim Lin return PORTSC_PSPD(reg); 2427e44d932SJim Lin } 2437e44d932SJim Lin 244a4539a2aSStephen Warren /* Set up VBUS for host/device mode */ 245a4539a2aSStephen Warren static void set_up_vbus(struct fdt_usb *config, enum usb_init_type init) 2467ae18f37SLucas Stach { 2477ae18f37SLucas Stach /* 248a4539a2aSStephen Warren * If we are an OTG port initializing in host mode, 249a4539a2aSStephen Warren * check if remote host is driving VBus and bail out in this case. 2507ae18f37SLucas Stach */ 251a4539a2aSStephen Warren if (init == USB_INIT_HOST && 252a4539a2aSStephen Warren config->dr_mode == DR_MODE_OTG && 253a4539a2aSStephen Warren (readl(&config->reg->phy_vbus_sensors) & VBUS_VLD_STS)) { 254a4539a2aSStephen Warren printf("tegrausb: VBUS input active; not enabling as host\n"); 2557ae18f37SLucas Stach return; 256a4539a2aSStephen Warren } 2577ae18f37SLucas Stach 25846927e1eSSimon Glass if (dm_gpio_is_valid(&config->vbus_gpio)) { 259a4539a2aSStephen Warren int vbus_value; 260a4539a2aSStephen Warren 26146927e1eSSimon Glass vbus_value = (init == USB_INIT_HOST); 26246927e1eSSimon Glass dm_gpio_set_value(&config->vbus_gpio, vbus_value); 263a4539a2aSStephen Warren 26446927e1eSSimon Glass debug("set_up_vbus: GPIO %d %d\n", 26546927e1eSSimon Glass gpio_get_number(&config->vbus_gpio), vbus_value); 2667ae18f37SLucas Stach } 2677ae18f37SLucas Stach } 2687ae18f37SLucas Stach 269*7e27bddaSSimon Glass static void usbf_reset_controller(struct fdt_usb *config, 270*7e27bddaSSimon Glass struct usb_ctlr *usbctlr) 2717ae18f37SLucas Stach { 2727ae18f37SLucas Stach /* Reset the USB controller with 2us delay */ 2737ae18f37SLucas Stach reset_periph(config->periph_id, 2); 2747ae18f37SLucas Stach 2757ae18f37SLucas Stach /* 2767ae18f37SLucas Stach * Set USB1_NO_LEGACY_MODE to 1, Registers are accessible under 2777ae18f37SLucas Stach * base address 2787ae18f37SLucas Stach */ 2797ae18f37SLucas Stach if (config->has_legacy_mode) 2807ae18f37SLucas Stach setbits_le32(&usbctlr->usb1_legacy_ctrl, USB1_NO_LEGACY_MODE); 2817ae18f37SLucas Stach 2827ae18f37SLucas Stach /* Put UTMIP1/3 in reset */ 2837ae18f37SLucas Stach setbits_le32(&usbctlr->susp_ctrl, UTMIP_RESET); 2847ae18f37SLucas Stach 2857ae18f37SLucas Stach /* Enable the UTMIP PHY */ 2867ae18f37SLucas Stach if (config->utmi) 2877ae18f37SLucas Stach setbits_le32(&usbctlr->susp_ctrl, UTMIP_PHY_ENB); 2887ae18f37SLucas Stach } 2897ae18f37SLucas Stach 29027f782b6SSimon Glass static const unsigned *get_pll_timing(struct fdt_usb_controller *controller) 2917e44d932SJim Lin { 2927e44d932SJim Lin const unsigned *timing; 2937e44d932SJim Lin 2947e44d932SJim Lin timing = controller->pll_parameter + 2957e44d932SJim Lin clock_get_osc_freq() * PARAM_COUNT; 2967e44d932SJim Lin 2977e44d932SJim Lin return timing; 2987e44d932SJim Lin } 2997e44d932SJim Lin 3002d34151fSStephen Warren /* select the PHY to use with a USB controller */ 301a4539a2aSStephen Warren static void init_phy_mux(struct fdt_usb *config, uint pts, 302a4539a2aSStephen Warren enum usb_init_type init) 3032d34151fSStephen Warren { 3042d34151fSStephen Warren struct usb_ctlr *usbctlr = config->reg; 3052d34151fSStephen Warren 3062d34151fSStephen Warren #if defined(CONFIG_TEGRA20) 3072d34151fSStephen Warren if (config->periph_id == PERIPH_ID_USBD) { 3082d34151fSStephen Warren clrsetbits_le32(&usbctlr->port_sc1, PTS1_MASK, 309d1fcbae1SMarcel Ziswiler pts << PTS1_SHIFT); 3102d34151fSStephen Warren clrbits_le32(&usbctlr->port_sc1, STS1); 3112d34151fSStephen Warren } else { 3122d34151fSStephen Warren clrsetbits_le32(&usbctlr->port_sc1, PTS_MASK, 313d1fcbae1SMarcel Ziswiler pts << PTS_SHIFT); 3142d34151fSStephen Warren clrbits_le32(&usbctlr->port_sc1, STS); 3152d34151fSStephen Warren } 3162d34151fSStephen Warren #else 317a4539a2aSStephen Warren /* Set to Host mode (if applicable) after Controller Reset was done */ 3182d34151fSStephen Warren clrsetbits_le32(&usbctlr->usb_mode, USBMODE_CM_HC, 319a4539a2aSStephen Warren (init == USB_INIT_HOST) ? USBMODE_CM_HC : 0); 320a4539a2aSStephen Warren /* 321a4539a2aSStephen Warren * Select PHY interface after setting host mode. 322a4539a2aSStephen Warren * For device mode, the ordering requirement is not an issue, since 323a4539a2aSStephen Warren * only the first USB controller supports device mode, and that USB 324a4539a2aSStephen Warren * controller can only talk to a UTMI PHY, so the PHY selection is 325a4539a2aSStephen Warren * already made at reset time, so this write is a no-op. 326a4539a2aSStephen Warren */ 3272d34151fSStephen Warren clrsetbits_le32(&usbctlr->hostpc1_devlc, PTS_MASK, 3282d34151fSStephen Warren pts << PTS_SHIFT); 3292d34151fSStephen Warren clrbits_le32(&usbctlr->hostpc1_devlc, STS); 3302d34151fSStephen Warren #endif 3312d34151fSStephen Warren } 3322d34151fSStephen Warren 3337ae18f37SLucas Stach /* set up the UTMI USB controller with the parameters provided */ 334a4539a2aSStephen Warren static int init_utmi_usb_controller(struct fdt_usb *config, 335a4539a2aSStephen Warren enum usb_init_type init) 3367ae18f37SLucas Stach { 33727f782b6SSimon Glass struct fdt_usb_controller *controller; 338a4539a2aSStephen Warren u32 b_sess_valid_mask, val; 3397ae18f37SLucas Stach int loop_count; 3407ae18f37SLucas Stach const unsigned *timing; 3417ae18f37SLucas Stach struct usb_ctlr *usbctlr = config->reg; 3427e44d932SJim Lin struct clk_rst_ctlr *clkrst; 3437e44d932SJim Lin struct usb_ctlr *usb1ctlr; 3447ae18f37SLucas Stach 3457ae18f37SLucas Stach clock_enable(config->periph_id); 3467ae18f37SLucas Stach 3477ae18f37SLucas Stach /* Reset the usb controller */ 3487ae18f37SLucas Stach usbf_reset_controller(config, usbctlr); 3497ae18f37SLucas Stach 3507ae18f37SLucas Stach /* Stop crystal clock by setting UTMIP_PHY_XTAL_CLOCKEN low */ 3517ae18f37SLucas Stach clrbits_le32(&usbctlr->utmip_misc_cfg1, UTMIP_PHY_XTAL_CLOCKEN); 3527ae18f37SLucas Stach 3537ae18f37SLucas Stach /* Follow the crystal clock disable by >100ns delay */ 3547ae18f37SLucas Stach udelay(1); 3557ae18f37SLucas Stach 356a4539a2aSStephen Warren b_sess_valid_mask = (VBUS_B_SESS_VLD_SW_VALUE | VBUS_B_SESS_VLD_SW_EN); 357a4539a2aSStephen Warren clrsetbits_le32(&usbctlr->phy_vbus_sensors, b_sess_valid_mask, 358a4539a2aSStephen Warren (init == USB_INIT_DEVICE) ? b_sess_valid_mask : 0); 359a4539a2aSStephen Warren 3607ae18f37SLucas Stach /* 3617ae18f37SLucas Stach * To Use the A Session Valid for cable detection logic, VBUS_WAKEUP 3627ae18f37SLucas Stach * mux must be switched to actually use a_sess_vld threshold. 3637ae18f37SLucas Stach */ 3647e44d932SJim Lin if (config->dr_mode == DR_MODE_OTG && 36546927e1eSSimon Glass dm_gpio_is_valid(&config->vbus_gpio)) 3667ae18f37SLucas Stach clrsetbits_le32(&usbctlr->usb1_legacy_ctrl, 3677ae18f37SLucas Stach VBUS_SENSE_CTL_MASK, 3687ae18f37SLucas Stach VBUS_SENSE_CTL_A_SESS_VLD << VBUS_SENSE_CTL_SHIFT); 3697ae18f37SLucas Stach 37027f782b6SSimon Glass controller = &fdt_usb_controllers[config->type]; 37127f782b6SSimon Glass debug("controller=%p, type=%d\n", controller, config->type); 37227f782b6SSimon Glass 3737ae18f37SLucas Stach /* 3747ae18f37SLucas Stach * PLL Delay CONFIGURATION settings. The following parameters control 3757ae18f37SLucas Stach * the bring up of the plls. 3767ae18f37SLucas Stach */ 37727f782b6SSimon Glass timing = get_pll_timing(controller); 3787ae18f37SLucas Stach 3797e44d932SJim Lin if (!controller->has_hostpc) { 3807ae18f37SLucas Stach val = readl(&usbctlr->utmip_misc_cfg1); 3817ae18f37SLucas Stach clrsetbits_le32(&val, UTMIP_PLLU_STABLE_COUNT_MASK, 3827e44d932SJim Lin timing[PARAM_STABLE_COUNT] << 3837e44d932SJim Lin UTMIP_PLLU_STABLE_COUNT_SHIFT); 3847ae18f37SLucas Stach clrsetbits_le32(&val, UTMIP_PLL_ACTIVE_DLY_COUNT_MASK, 3857ae18f37SLucas Stach timing[PARAM_ACTIVE_DELAY_COUNT] << 3867ae18f37SLucas Stach UTMIP_PLL_ACTIVE_DLY_COUNT_SHIFT); 3877ae18f37SLucas Stach writel(val, &usbctlr->utmip_misc_cfg1); 3887ae18f37SLucas Stach 3897ae18f37SLucas Stach /* Set PLL enable delay count and crystal frequency count */ 3907ae18f37SLucas Stach val = readl(&usbctlr->utmip_pll_cfg1); 3917ae18f37SLucas Stach clrsetbits_le32(&val, UTMIP_PLLU_ENABLE_DLY_COUNT_MASK, 3927ae18f37SLucas Stach timing[PARAM_ENABLE_DELAY_COUNT] << 3937ae18f37SLucas Stach UTMIP_PLLU_ENABLE_DLY_COUNT_SHIFT); 3947ae18f37SLucas Stach clrsetbits_le32(&val, UTMIP_XTAL_FREQ_COUNT_MASK, 3957ae18f37SLucas Stach timing[PARAM_XTAL_FREQ_COUNT] << 3967ae18f37SLucas Stach UTMIP_XTAL_FREQ_COUNT_SHIFT); 3977ae18f37SLucas Stach writel(val, &usbctlr->utmip_pll_cfg1); 3987e44d932SJim Lin } else { 3997e44d932SJim Lin clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE; 4007e44d932SJim Lin 4017e44d932SJim Lin val = readl(&clkrst->crc_utmip_pll_cfg2); 4027e44d932SJim Lin clrsetbits_le32(&val, UTMIP_PLLU_STABLE_COUNT_MASK, 4037e44d932SJim Lin timing[PARAM_STABLE_COUNT] << 4047e44d932SJim Lin UTMIP_PLLU_STABLE_COUNT_SHIFT); 4057e44d932SJim Lin clrsetbits_le32(&val, UTMIP_PLL_ACTIVE_DLY_COUNT_MASK, 4067e44d932SJim Lin timing[PARAM_ACTIVE_DELAY_COUNT] << 4077e44d932SJim Lin UTMIP_PLL_ACTIVE_DLY_COUNT_SHIFT); 4087e44d932SJim Lin writel(val, &clkrst->crc_utmip_pll_cfg2); 4097e44d932SJim Lin 4107e44d932SJim Lin /* Set PLL enable delay count and crystal frequency count */ 4117e44d932SJim Lin val = readl(&clkrst->crc_utmip_pll_cfg1); 4127e44d932SJim Lin clrsetbits_le32(&val, UTMIP_PLLU_ENABLE_DLY_COUNT_MASK, 4137e44d932SJim Lin timing[PARAM_ENABLE_DELAY_COUNT] << 4147e44d932SJim Lin UTMIP_PLLU_ENABLE_DLY_COUNT_SHIFT); 4157e44d932SJim Lin clrsetbits_le32(&val, UTMIP_XTAL_FREQ_COUNT_MASK, 4167e44d932SJim Lin timing[PARAM_XTAL_FREQ_COUNT] << 4177e44d932SJim Lin UTMIP_XTAL_FREQ_COUNT_SHIFT); 4187e44d932SJim Lin writel(val, &clkrst->crc_utmip_pll_cfg1); 4197e44d932SJim Lin 4207e44d932SJim Lin /* Disable Power Down state for PLL */ 4217e44d932SJim Lin clrbits_le32(&clkrst->crc_utmip_pll_cfg1, 4227e44d932SJim Lin PLLU_POWERDOWN | PLL_ENABLE_POWERDOWN | 4237e44d932SJim Lin PLL_ACTIVE_POWERDOWN); 4247e44d932SJim Lin 4257e44d932SJim Lin /* Recommended PHY settings for EYE diagram */ 4267e44d932SJim Lin val = readl(&usbctlr->utmip_xcvr_cfg0); 4277e44d932SJim Lin clrsetbits_le32(&val, UTMIP_XCVR_SETUP_MASK, 4287e44d932SJim Lin 0x4 << UTMIP_XCVR_SETUP_SHIFT); 4297e44d932SJim Lin clrsetbits_le32(&val, UTMIP_XCVR_SETUP_MSB_MASK, 4307e44d932SJim Lin 0x3 << UTMIP_XCVR_SETUP_MSB_SHIFT); 4317e44d932SJim Lin clrsetbits_le32(&val, UTMIP_XCVR_HSSLEW_MSB_MASK, 4327e44d932SJim Lin 0x8 << UTMIP_XCVR_HSSLEW_MSB_SHIFT); 4337e44d932SJim Lin writel(val, &usbctlr->utmip_xcvr_cfg0); 4347e44d932SJim Lin clrsetbits_le32(&usbctlr->utmip_xcvr_cfg1, 4357e44d932SJim Lin UTMIP_XCVR_TERM_RANGE_ADJ_MASK, 4367e44d932SJim Lin 0x7 << UTMIP_XCVR_TERM_RANGE_ADJ_SHIFT); 4377e44d932SJim Lin 4387e44d932SJim Lin /* Some registers can be controlled from USB1 only. */ 4397e44d932SJim Lin if (config->periph_id != PERIPH_ID_USBD) { 4407e44d932SJim Lin clock_enable(PERIPH_ID_USBD); 4417e44d932SJim Lin /* Disable Reset if in Reset state */ 4427e44d932SJim Lin reset_set_enable(PERIPH_ID_USBD, 0); 4437e44d932SJim Lin } 4447e44d932SJim Lin usb1ctlr = (struct usb_ctlr *) 44596df9c7eSThierry Reding ((unsigned long)config->reg & USB1_ADDR_MASK); 4467e44d932SJim Lin val = readl(&usb1ctlr->utmip_bias_cfg0); 4477e44d932SJim Lin setbits_le32(&val, UTMIP_HSDISCON_LEVEL_MSB); 4487e44d932SJim Lin clrsetbits_le32(&val, UTMIP_HSDISCON_LEVEL_MASK, 4497e44d932SJim Lin 0x1 << UTMIP_HSDISCON_LEVEL_SHIFT); 4507e44d932SJim Lin clrsetbits_le32(&val, UTMIP_HSSQUELCH_LEVEL_MASK, 4517e44d932SJim Lin 0x2 << UTMIP_HSSQUELCH_LEVEL_SHIFT); 4527e44d932SJim Lin writel(val, &usb1ctlr->utmip_bias_cfg0); 4537e44d932SJim Lin 4547e44d932SJim Lin /* Miscellaneous setting mentioned in Programming Guide */ 4557e44d932SJim Lin clrbits_le32(&usbctlr->utmip_misc_cfg0, 4567e44d932SJim Lin UTMIP_SUSPEND_EXIT_ON_EDGE); 4577e44d932SJim Lin } 4587ae18f37SLucas Stach 4597ae18f37SLucas Stach /* Setting the tracking length time */ 4607ae18f37SLucas Stach clrsetbits_le32(&usbctlr->utmip_bias_cfg1, 4617ae18f37SLucas Stach UTMIP_BIAS_PDTRK_COUNT_MASK, 4627ae18f37SLucas Stach timing[PARAM_BIAS_TIME] << UTMIP_BIAS_PDTRK_COUNT_SHIFT); 4637ae18f37SLucas Stach 4647ae18f37SLucas Stach /* Program debounce time for VBUS to become valid */ 4657ae18f37SLucas Stach clrsetbits_le32(&usbctlr->utmip_debounce_cfg0, 4667ae18f37SLucas Stach UTMIP_DEBOUNCE_CFG0_MASK, 4677ae18f37SLucas Stach timing[PARAM_DEBOUNCE_A_TIME] << UTMIP_DEBOUNCE_CFG0_SHIFT); 4687ae18f37SLucas Stach 4697ae18f37SLucas Stach setbits_le32(&usbctlr->utmip_tx_cfg0, UTMIP_FS_PREAMBLE_J); 4707ae18f37SLucas Stach 4717ae18f37SLucas Stach /* Disable battery charge enabling bit */ 4727ae18f37SLucas Stach setbits_le32(&usbctlr->utmip_bat_chrg_cfg0, UTMIP_PD_CHRG); 4737ae18f37SLucas Stach 4747ae18f37SLucas Stach clrbits_le32(&usbctlr->utmip_xcvr_cfg0, UTMIP_XCVR_LSBIAS_SE); 4757ae18f37SLucas Stach setbits_le32(&usbctlr->utmip_spare_cfg0, FUSE_SETUP_SEL); 4767ae18f37SLucas Stach 4777ae18f37SLucas Stach /* 4787ae18f37SLucas Stach * Configure the UTMIP_IDLE_WAIT and UTMIP_ELASTIC_LIMIT 4797ae18f37SLucas Stach * Setting these fields, together with default values of the 4807ae18f37SLucas Stach * other fields, results in programming the registers below as 4817ae18f37SLucas Stach * follows: 4827ae18f37SLucas Stach * UTMIP_HSRX_CFG0 = 0x9168c000 4837ae18f37SLucas Stach * UTMIP_HSRX_CFG1 = 0x13 4847ae18f37SLucas Stach */ 4857ae18f37SLucas Stach 4867ae18f37SLucas Stach /* Set PLL enable delay count and Crystal frequency count */ 4877ae18f37SLucas Stach val = readl(&usbctlr->utmip_hsrx_cfg0); 4887ae18f37SLucas Stach clrsetbits_le32(&val, UTMIP_IDLE_WAIT_MASK, 4897ae18f37SLucas Stach utmip_idle_wait_delay << UTMIP_IDLE_WAIT_SHIFT); 4907ae18f37SLucas Stach clrsetbits_le32(&val, UTMIP_ELASTIC_LIMIT_MASK, 4917ae18f37SLucas Stach utmip_elastic_limit << UTMIP_ELASTIC_LIMIT_SHIFT); 4927ae18f37SLucas Stach writel(val, &usbctlr->utmip_hsrx_cfg0); 4937ae18f37SLucas Stach 4947ae18f37SLucas Stach /* Configure the UTMIP_HS_SYNC_START_DLY */ 4957ae18f37SLucas Stach clrsetbits_le32(&usbctlr->utmip_hsrx_cfg1, 4967ae18f37SLucas Stach UTMIP_HS_SYNC_START_DLY_MASK, 4977ae18f37SLucas Stach utmip_hs_sync_start_delay << UTMIP_HS_SYNC_START_DLY_SHIFT); 4987ae18f37SLucas Stach 4997ae18f37SLucas Stach /* Preceed the crystal clock disable by >100ns delay. */ 5007ae18f37SLucas Stach udelay(1); 5017ae18f37SLucas Stach 5027ae18f37SLucas Stach /* Resuscitate crystal clock by setting UTMIP_PHY_XTAL_CLOCKEN */ 5037ae18f37SLucas Stach setbits_le32(&usbctlr->utmip_misc_cfg1, UTMIP_PHY_XTAL_CLOCKEN); 5047ae18f37SLucas Stach 5057e44d932SJim Lin if (controller->has_hostpc) { 5067e44d932SJim Lin if (config->periph_id == PERIPH_ID_USBD) 5077e44d932SJim Lin clrbits_le32(&clkrst->crc_utmip_pll_cfg2, 5087e44d932SJim Lin UTMIP_FORCE_PD_SAMP_A_POWERDOWN); 509b03f4b37SStefan Agner if (config->periph_id == PERIPH_ID_USB2) 510b03f4b37SStefan Agner clrbits_le32(&clkrst->crc_utmip_pll_cfg2, 511b03f4b37SStefan Agner UTMIP_FORCE_PD_SAMP_B_POWERDOWN); 5127e44d932SJim Lin if (config->periph_id == PERIPH_ID_USB3) 5137e44d932SJim Lin clrbits_le32(&clkrst->crc_utmip_pll_cfg2, 5147e44d932SJim Lin UTMIP_FORCE_PD_SAMP_C_POWERDOWN); 5157e44d932SJim Lin } 5167ae18f37SLucas Stach /* Finished the per-controller init. */ 5177ae18f37SLucas Stach 5187ae18f37SLucas Stach /* De-assert UTMIP_RESET to bring out of reset. */ 5197ae18f37SLucas Stach clrbits_le32(&usbctlr->susp_ctrl, UTMIP_RESET); 5207ae18f37SLucas Stach 5217ae18f37SLucas Stach /* Wait for the phy clock to become valid in 100 ms */ 5227ae18f37SLucas Stach for (loop_count = 100000; loop_count != 0; loop_count--) { 5237ae18f37SLucas Stach if (readl(&usbctlr->susp_ctrl) & USB_PHY_CLK_VALID) 5247ae18f37SLucas Stach break; 5257ae18f37SLucas Stach udelay(1); 5267ae18f37SLucas Stach } 5277ae18f37SLucas Stach if (!loop_count) 528*7e27bddaSSimon Glass return -ETIMEDOUT; 5297ae18f37SLucas Stach 5307ae18f37SLucas Stach /* Disable ICUSB FS/LS transceiver */ 5317ae18f37SLucas Stach clrbits_le32(&usbctlr->icusb_ctrl, IC_ENB1); 5327ae18f37SLucas Stach 5337ae18f37SLucas Stach /* Select UTMI parallel interface */ 534a4539a2aSStephen Warren init_phy_mux(config, PTS_UTMI, init); 5357ae18f37SLucas Stach 5367ae18f37SLucas Stach /* Deassert power down state */ 5377ae18f37SLucas Stach clrbits_le32(&usbctlr->utmip_xcvr_cfg0, UTMIP_FORCE_PD_POWERDOWN | 5387ae18f37SLucas Stach UTMIP_FORCE_PD2_POWERDOWN | UTMIP_FORCE_PDZI_POWERDOWN); 5397ae18f37SLucas Stach clrbits_le32(&usbctlr->utmip_xcvr_cfg1, UTMIP_FORCE_PDDISC_POWERDOWN | 5407ae18f37SLucas Stach UTMIP_FORCE_PDCHRP_POWERDOWN | UTMIP_FORCE_PDDR_POWERDOWN); 5417ae18f37SLucas Stach 5427e44d932SJim Lin if (controller->has_hostpc) { 5437e44d932SJim Lin /* 5447e44d932SJim Lin * BIAS Pad Power Down is common among all 3 USB 5457e44d932SJim Lin * controllers and can be controlled from USB1 only. 5467e44d932SJim Lin */ 5477e44d932SJim Lin usb1ctlr = (struct usb_ctlr *) 54896df9c7eSThierry Reding ((unsigned long)config->reg & USB1_ADDR_MASK); 5497e44d932SJim Lin clrbits_le32(&usb1ctlr->utmip_bias_cfg0, UTMIP_BIASPD); 5507e44d932SJim Lin udelay(25); 5517e44d932SJim Lin clrbits_le32(&usb1ctlr->utmip_bias_cfg1, 5527e44d932SJim Lin UTMIP_FORCE_PDTRK_POWERDOWN); 5537e44d932SJim Lin } 5547ae18f37SLucas Stach return 0; 5557ae18f37SLucas Stach } 5567ae18f37SLucas Stach 5577ae18f37SLucas Stach #ifdef CONFIG_USB_ULPI 5587ae18f37SLucas Stach /* if board file does not set a ULPI reference frequency we default to 24MHz */ 5597ae18f37SLucas Stach #ifndef CONFIG_ULPI_REF_CLK 5607ae18f37SLucas Stach #define CONFIG_ULPI_REF_CLK 24000000 5617ae18f37SLucas Stach #endif 5627ae18f37SLucas Stach 5637ae18f37SLucas Stach /* set up the ULPI USB controller with the parameters provided */ 564a4539a2aSStephen Warren static int init_ulpi_usb_controller(struct fdt_usb *config, 565a4539a2aSStephen Warren enum usb_init_type init) 5667ae18f37SLucas Stach { 5677ae18f37SLucas Stach u32 val; 5687ae18f37SLucas Stach int loop_count; 5697ae18f37SLucas Stach struct ulpi_viewport ulpi_vp; 5707ae18f37SLucas Stach struct usb_ctlr *usbctlr = config->reg; 571*7e27bddaSSimon Glass int ret; 5727ae18f37SLucas Stach 5737ae18f37SLucas Stach /* set up ULPI reference clock on pllp_out4 */ 5747ae18f37SLucas Stach clock_enable(PERIPH_ID_DEV2_OUT); 5757ae18f37SLucas Stach clock_set_pllout(CLOCK_ID_PERIPH, PLL_OUT4, CONFIG_ULPI_REF_CLK); 5767ae18f37SLucas Stach 5777ae18f37SLucas Stach /* reset ULPI phy */ 57846927e1eSSimon Glass if (dm_gpio_is_valid(&config->phy_reset_gpio)) { 57946927e1eSSimon Glass dm_gpio_set_value(&config->phy_reset_gpio, 0); 5807ae18f37SLucas Stach mdelay(5); 58146927e1eSSimon Glass dm_gpio_set_value(&config->phy_reset_gpio, 1); 5827ae18f37SLucas Stach } 5837ae18f37SLucas Stach 5847ae18f37SLucas Stach /* Reset the usb controller */ 5857ae18f37SLucas Stach clock_enable(config->periph_id); 5867ae18f37SLucas Stach usbf_reset_controller(config, usbctlr); 5877ae18f37SLucas Stach 5887ae18f37SLucas Stach /* enable pinmux bypass */ 5897ae18f37SLucas Stach setbits_le32(&usbctlr->ulpi_timing_ctrl_0, 5907ae18f37SLucas Stach ULPI_CLKOUT_PINMUX_BYP | ULPI_OUTPUT_PINMUX_BYP); 5917ae18f37SLucas Stach 5927ae18f37SLucas Stach /* Select ULPI parallel interface */ 593a4539a2aSStephen Warren init_phy_mux(config, PTS_ULPI, init); 5947ae18f37SLucas Stach 5957ae18f37SLucas Stach /* enable ULPI transceiver */ 5967ae18f37SLucas Stach setbits_le32(&usbctlr->susp_ctrl, ULPI_PHY_ENB); 5977ae18f37SLucas Stach 5987ae18f37SLucas Stach /* configure ULPI transceiver timings */ 5997ae18f37SLucas Stach val = 0; 6007ae18f37SLucas Stach writel(val, &usbctlr->ulpi_timing_ctrl_1); 6017ae18f37SLucas Stach 6027ae18f37SLucas Stach val |= ULPI_DATA_TRIMMER_SEL(4); 6037ae18f37SLucas Stach val |= ULPI_STPDIRNXT_TRIMMER_SEL(4); 6047ae18f37SLucas Stach val |= ULPI_DIR_TRIMMER_SEL(4); 6057ae18f37SLucas Stach writel(val, &usbctlr->ulpi_timing_ctrl_1); 6067ae18f37SLucas Stach udelay(10); 6077ae18f37SLucas Stach 6087ae18f37SLucas Stach val |= ULPI_DATA_TRIMMER_LOAD; 6097ae18f37SLucas Stach val |= ULPI_STPDIRNXT_TRIMMER_LOAD; 6107ae18f37SLucas Stach val |= ULPI_DIR_TRIMMER_LOAD; 6117ae18f37SLucas Stach writel(val, &usbctlr->ulpi_timing_ctrl_1); 6127ae18f37SLucas Stach 6137ae18f37SLucas Stach /* set up phy for host operation with external vbus supply */ 6147ae18f37SLucas Stach ulpi_vp.port_num = 0; 6157ae18f37SLucas Stach ulpi_vp.viewport_addr = (u32)&usbctlr->ulpi_viewport; 6167ae18f37SLucas Stach 617*7e27bddaSSimon Glass ret = ulpi_init(&ulpi_vp); 618*7e27bddaSSimon Glass if (ret) { 6197ae18f37SLucas Stach printf("Tegra ULPI viewport init failed\n"); 620*7e27bddaSSimon Glass return ret; 6217ae18f37SLucas Stach } 6227ae18f37SLucas Stach 6237ae18f37SLucas Stach ulpi_set_vbus(&ulpi_vp, 1, 1); 6247ae18f37SLucas Stach ulpi_set_vbus_indicator(&ulpi_vp, 1, 1, 0); 6257ae18f37SLucas Stach 6267ae18f37SLucas Stach /* enable wakeup events */ 6277ae18f37SLucas Stach setbits_le32(&usbctlr->port_sc1, WKCN | WKDS | WKOC); 6287ae18f37SLucas Stach 6297ae18f37SLucas Stach /* Enable and wait for the phy clock to become valid in 100 ms */ 6307ae18f37SLucas Stach setbits_le32(&usbctlr->susp_ctrl, USB_SUSP_CLR); 6317ae18f37SLucas Stach for (loop_count = 100000; loop_count != 0; loop_count--) { 6327ae18f37SLucas Stach if (readl(&usbctlr->susp_ctrl) & USB_PHY_CLK_VALID) 6337ae18f37SLucas Stach break; 6347ae18f37SLucas Stach udelay(1); 6357ae18f37SLucas Stach } 6367ae18f37SLucas Stach if (!loop_count) 637*7e27bddaSSimon Glass return -ETIMEDOUT; 6387ae18f37SLucas Stach clrbits_le32(&usbctlr->susp_ctrl, USB_SUSP_CLR); 6397ae18f37SLucas Stach 6407ae18f37SLucas Stach return 0; 6417ae18f37SLucas Stach } 6427ae18f37SLucas Stach #else 643a4539a2aSStephen Warren static int init_ulpi_usb_controller(struct fdt_usb *config, 644a4539a2aSStephen Warren enum usb_init_type init) 6457ae18f37SLucas Stach { 6467ae18f37SLucas Stach printf("No code to set up ULPI controller, please enable" 6477ae18f37SLucas Stach "CONFIG_USB_ULPI and CONFIG_USB_ULPI_VIEWPORT"); 648*7e27bddaSSimon Glass return -ENOSYS; 6497ae18f37SLucas Stach } 6507ae18f37SLucas Stach #endif 6517ae18f37SLucas Stach 6527ae18f37SLucas Stach static void config_clock(const u32 timing[]) 6537ae18f37SLucas Stach { 6547ae18f37SLucas Stach clock_start_pll(CLOCK_ID_USB, 6557ae18f37SLucas Stach timing[PARAM_DIVM], timing[PARAM_DIVN], timing[PARAM_DIVP], 6567ae18f37SLucas Stach timing[PARAM_CPCON], timing[PARAM_LFCON]); 6577ae18f37SLucas Stach } 6587ae18f37SLucas Stach 6597e44d932SJim Lin static int fdt_decode_usb(const void *blob, int node, struct fdt_usb *config) 6607ae18f37SLucas Stach { 6617ae18f37SLucas Stach const char *phy, *mode; 6627ae18f37SLucas Stach 6637ae18f37SLucas Stach config->reg = (struct usb_ctlr *)fdtdec_get_addr(blob, node, "reg"); 6647ae18f37SLucas Stach mode = fdt_getprop(blob, node, "dr_mode", NULL); 6657ae18f37SLucas Stach if (mode) { 6667ae18f37SLucas Stach if (0 == strcmp(mode, "host")) 6677ae18f37SLucas Stach config->dr_mode = DR_MODE_HOST; 6687ae18f37SLucas Stach else if (0 == strcmp(mode, "peripheral")) 6697ae18f37SLucas Stach config->dr_mode = DR_MODE_DEVICE; 6707ae18f37SLucas Stach else if (0 == strcmp(mode, "otg")) 6717ae18f37SLucas Stach config->dr_mode = DR_MODE_OTG; 6727ae18f37SLucas Stach else { 6737ae18f37SLucas Stach debug("%s: Cannot decode dr_mode '%s'\n", __func__, 6747ae18f37SLucas Stach mode); 675*7e27bddaSSimon Glass return -EINVAL; 6767ae18f37SLucas Stach } 6777ae18f37SLucas Stach } else { 6787ae18f37SLucas Stach config->dr_mode = DR_MODE_HOST; 6797ae18f37SLucas Stach } 6807ae18f37SLucas Stach 6817ae18f37SLucas Stach phy = fdt_getprop(blob, node, "phy_type", NULL); 6827ae18f37SLucas Stach config->utmi = phy && 0 == strcmp("utmi", phy); 6837ae18f37SLucas Stach config->ulpi = phy && 0 == strcmp("ulpi", phy); 6847ae18f37SLucas Stach config->enabled = fdtdec_get_is_enabled(blob, node); 6857ae18f37SLucas Stach config->has_legacy_mode = fdtdec_get_bool(blob, node, 6867ae18f37SLucas Stach "nvidia,has-legacy-mode"); 6877ae18f37SLucas Stach config->periph_id = clock_decode_periph_id(blob, node); 6887ae18f37SLucas Stach if (config->periph_id == PERIPH_ID_NONE) { 6897ae18f37SLucas Stach debug("%s: Missing/invalid peripheral ID\n", __func__); 690*7e27bddaSSimon Glass return -EINVAL; 6917ae18f37SLucas Stach } 69246927e1eSSimon Glass gpio_request_by_name_nodev(blob, node, "nvidia,vbus-gpio", 0, 69346927e1eSSimon Glass &config->vbus_gpio, GPIOD_IS_OUT); 69446927e1eSSimon Glass gpio_request_by_name_nodev(blob, node, "nvidia,phy-reset-gpio", 0, 69546927e1eSSimon Glass &config->phy_reset_gpio, GPIOD_IS_OUT); 6967ae18f37SLucas Stach debug("enabled=%d, legacy_mode=%d, utmi=%d, ulpi=%d, periph_id=%d, " 6977ae18f37SLucas Stach "vbus=%d, phy_reset=%d, dr_mode=%d\n", 6987ae18f37SLucas Stach config->enabled, config->has_legacy_mode, config->utmi, 69946927e1eSSimon Glass config->ulpi, config->periph_id, 70046927e1eSSimon Glass gpio_get_number(&config->vbus_gpio), 70146927e1eSSimon Glass gpio_get_number(&config->phy_reset_gpio), config->dr_mode); 7027ae18f37SLucas Stach 7037ae18f37SLucas Stach return 0; 7047ae18f37SLucas Stach } 7057ae18f37SLucas Stach 706deb8508cSSimon Glass static const struct ehci_ops tegra_ehci_ops = { 707deb8508cSSimon Glass .set_usb_mode = tegra_ehci_set_usbmode, 708deb8508cSSimon Glass .get_port_speed = tegra_ehci_get_port_speed, 709deb8508cSSimon Glass .powerup_fixup = tegra_ehci_powerup_fixup, 710deb8508cSSimon Glass }; 711deb8508cSSimon Glass 7127e44d932SJim Lin /* 7137e44d932SJim Lin * process_usb_nodes() - Process a list of USB nodes, adding them to our list 7147e44d932SJim Lin * of USB ports. 7157e44d932SJim Lin * @blob: fdt blob 7167e44d932SJim Lin * @node_list: list of nodes to process (any <=0 are ignored) 7177e44d932SJim Lin * @count: number of nodes to process 71827f782b6SSimon Glass * @id: controller type (enum usb_ctlr_type) 7197e44d932SJim Lin * 7207e44d932SJim Lin * Return: 0 - ok, -1 - error 7217e44d932SJim Lin */ 72227f782b6SSimon Glass static int process_usb_nodes(const void *blob, int node_list[], int count, 72327f782b6SSimon Glass enum usb_ctlr_type id) 7247ae18f37SLucas Stach { 7257ae18f37SLucas Stach struct fdt_usb config; 7267e44d932SJim Lin int node, i; 7277e44d932SJim Lin int clk_done = 0; 7287ae18f37SLucas Stach 7297e44d932SJim Lin port_count = 0; 7307ae18f37SLucas Stach for (i = 0; i < count; i++) { 7317ae18f37SLucas Stach if (port_count == USB_PORTS_MAX) { 7327ae18f37SLucas Stach printf("tegrausb: Cannot register more than %d ports\n", 7337ae18f37SLucas Stach USB_PORTS_MAX); 7347ae18f37SLucas Stach return -1; 7357ae18f37SLucas Stach } 7367ae18f37SLucas Stach 7377ae18f37SLucas Stach debug("USB %d: ", i); 7387ae18f37SLucas Stach node = node_list[i]; 7397ae18f37SLucas Stach if (!node) 7407ae18f37SLucas Stach continue; 7417ae18f37SLucas Stach if (fdt_decode_usb(blob, node, &config)) { 7427ae18f37SLucas Stach debug("Cannot decode USB node %s\n", 7437ae18f37SLucas Stach fdt_get_name(blob, node, NULL)); 7447ae18f37SLucas Stach return -1; 7457ae18f37SLucas Stach } 7467e44d932SJim Lin if (!clk_done) { 74727f782b6SSimon Glass config_clock(get_pll_timing( 74827f782b6SSimon Glass &fdt_usb_controllers[id])); 7497e44d932SJim Lin clk_done = 1; 7507e44d932SJim Lin } 75127f782b6SSimon Glass config.type = id; 7527ae18f37SLucas Stach config.initialized = 0; 7537ae18f37SLucas Stach 7547ae18f37SLucas Stach /* add new USB port to the list of available ports */ 7557ae18f37SLucas Stach port[port_count++] = config; 7567ae18f37SLucas Stach } 7577ae18f37SLucas Stach 7587ae18f37SLucas Stach return 0; 7597ae18f37SLucas Stach } 7607ae18f37SLucas Stach 76116297cfbSMateusz Zalega int usb_process_devicetree(const void *blob) 7627e44d932SJim Lin { 7637e44d932SJim Lin int node_list[USB_PORTS_MAX]; 7647e44d932SJim Lin int count, err = 0; 7657e44d932SJim Lin int i; 7667e44d932SJim Lin 7677e44d932SJim Lin for (i = 0; i < ARRAY_SIZE(fdt_usb_controllers); i++) { 7687e44d932SJim Lin count = fdtdec_find_aliases_for_id(blob, "usb", 76956d42730SSimon Glass fdt_usb_controllers[i].compat, node_list, 77056d42730SSimon Glass USB_PORTS_MAX); 7717e44d932SJim Lin if (count) { 77227f782b6SSimon Glass err = process_usb_nodes(blob, node_list, count, i); 7737e44d932SJim Lin if (err) 7747e44d932SJim Lin printf("%s: Error processing USB node!\n", 7757e44d932SJim Lin __func__); 7767e44d932SJim Lin return err; 7777e44d932SJim Lin } 7787e44d932SJim Lin } 7797e44d932SJim Lin 7807e44d932SJim Lin return err; 7817e44d932SJim Lin } 7827e44d932SJim Lin 783d7a55e1aSLucas Stach /** 784d7a55e1aSLucas Stach * Start up the given port number (ports are numbered from 0 on each board). 785d7a55e1aSLucas Stach * This returns values for the appropriate hccr and hcor addresses to use for 786d7a55e1aSLucas Stach * USB EHCI operations. 787d7a55e1aSLucas Stach * 788d7a55e1aSLucas Stach * @param index port number to start 789d7a55e1aSLucas Stach * @param hccr returns start address of EHCI HCCR registers 790d7a55e1aSLucas Stach * @param hcor returns start address of EHCI HCOR registers 791d7a55e1aSLucas Stach * @return 0 if ok, -1 on error (generally invalid port number) 79287f938c9SSimon Glass */ 793127efc4fSTroy Kisky int ehci_hcd_init(int index, enum usb_init_type init, 794127efc4fSTroy Kisky struct ehci_hccr **hccr, struct ehci_hcor **hcor) 79587f938c9SSimon Glass { 796d7a55e1aSLucas Stach struct fdt_usb *config; 797d7a55e1aSLucas Stach struct usb_ctlr *usbctlr; 79887f938c9SSimon Glass 799d7a55e1aSLucas Stach if (index >= port_count) 80087f938c9SSimon Glass return -1; 80187f938c9SSimon Glass 802d7a55e1aSLucas Stach config = &port[index]; 803deb8508cSSimon Glass ehci_set_controller_priv(index, config, &tegra_ehci_ops); 80487f938c9SSimon Glass 805a4539a2aSStephen Warren switch (init) { 806a4539a2aSStephen Warren case USB_INIT_HOST: 807a4539a2aSStephen Warren switch (config->dr_mode) { 808a4539a2aSStephen Warren case DR_MODE_HOST: 809a4539a2aSStephen Warren case DR_MODE_OTG: 810a4539a2aSStephen Warren break; 811a4539a2aSStephen Warren default: 812a4539a2aSStephen Warren printf("tegrausb: Invalid dr_mode %d for host mode\n", 813a4539a2aSStephen Warren config->dr_mode); 814a4539a2aSStephen Warren return -1; 815a4539a2aSStephen Warren } 816a4539a2aSStephen Warren break; 817a4539a2aSStephen Warren case USB_INIT_DEVICE: 818a4539a2aSStephen Warren if (config->periph_id != PERIPH_ID_USBD) { 819a4539a2aSStephen Warren printf("tegrausb: Device mode only supported on first USB controller\n"); 820a4539a2aSStephen Warren return -1; 821a4539a2aSStephen Warren } 822a4539a2aSStephen Warren if (!config->utmi) { 823a4539a2aSStephen Warren printf("tegrausb: Device mode only supported with UTMI PHY\n"); 824a4539a2aSStephen Warren return -1; 825a4539a2aSStephen Warren } 826a4539a2aSStephen Warren switch (config->dr_mode) { 827a4539a2aSStephen Warren case DR_MODE_DEVICE: 828a4539a2aSStephen Warren case DR_MODE_OTG: 829a4539a2aSStephen Warren break; 830a4539a2aSStephen Warren default: 831a4539a2aSStephen Warren printf("tegrausb: Invalid dr_mode %d for device mode\n", 832a4539a2aSStephen Warren config->dr_mode); 833a4539a2aSStephen Warren return -1; 834a4539a2aSStephen Warren } 835a4539a2aSStephen Warren break; 836a4539a2aSStephen Warren default: 837a4539a2aSStephen Warren printf("tegrausb: Unknown USB_INIT_* %d\n", init); 838a4539a2aSStephen Warren return -1; 839a4539a2aSStephen Warren } 840a4539a2aSStephen Warren 841d7a55e1aSLucas Stach /* skip init, if the port is already initialized */ 842a4539a2aSStephen Warren if (config->initialized && config->init_type == init) 843d7a55e1aSLucas Stach goto success; 844d7a55e1aSLucas Stach 845a4539a2aSStephen Warren if (config->utmi && init_utmi_usb_controller(config, init)) { 846d7a55e1aSLucas Stach printf("tegrausb: Cannot init port %d\n", index); 847d7a55e1aSLucas Stach return -1; 848d7a55e1aSLucas Stach } 849d7a55e1aSLucas Stach 850a4539a2aSStephen Warren if (config->ulpi && init_ulpi_usb_controller(config, init)) { 851d7a55e1aSLucas Stach printf("tegrausb: Cannot init port %d\n", index); 852d7a55e1aSLucas Stach return -1; 853d7a55e1aSLucas Stach } 854d7a55e1aSLucas Stach 855a4539a2aSStephen Warren set_up_vbus(config, init); 856d7a55e1aSLucas Stach 857d7a55e1aSLucas Stach config->initialized = 1; 858a4539a2aSStephen Warren config->init_type = init; 859d7a55e1aSLucas Stach 860d7a55e1aSLucas Stach success: 861d7a55e1aSLucas Stach usbctlr = config->reg; 862d7a55e1aSLucas Stach *hccr = (struct ehci_hccr *)&usbctlr->cap_length; 863d7a55e1aSLucas Stach *hcor = (struct ehci_hcor *)&usbctlr->usb_cmd; 8647e44d932SJim Lin 86587f938c9SSimon Glass return 0; 86687f938c9SSimon Glass } 86787f938c9SSimon Glass 86887f938c9SSimon Glass /* 869d7a55e1aSLucas Stach * Bring down the specified USB controller 87087f938c9SSimon Glass */ 871676ae068SLucas Stach int ehci_hcd_stop(int index) 87287f938c9SSimon Glass { 873d7a55e1aSLucas Stach struct usb_ctlr *usbctlr; 874d7a55e1aSLucas Stach 875d7a55e1aSLucas Stach usbctlr = port[index].reg; 876d7a55e1aSLucas Stach 877d7a55e1aSLucas Stach /* Stop controller */ 878d7a55e1aSLucas Stach writel(0, &usbctlr->usb_cmd); 879d7a55e1aSLucas Stach udelay(1000); 880d7a55e1aSLucas Stach 881d7a55e1aSLucas Stach /* Initiate controller reset */ 882d7a55e1aSLucas Stach writel(2, &usbctlr->usb_cmd); 883d7a55e1aSLucas Stach udelay(1000); 884d7a55e1aSLucas Stach 885d7a55e1aSLucas Stach port[index].initialized = 0; 886d7a55e1aSLucas Stach 887d7a55e1aSLucas Stach return 0; 88887f938c9SSimon Glass } 889