187f938c9SSimon Glass /* 27ae18f37SLucas Stach * Copyright (c) 2011 The Chromium OS Authors. 37e44d932SJim Lin * Copyright (c) 2009-2013 NVIDIA Corporation 47ae18f37SLucas Stach * Copyright (c) 2013 Lucas Stach 587f938c9SSimon Glass * 61a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 787f938c9SSimon Glass */ 887f938c9SSimon Glass 987f938c9SSimon Glass #include <common.h> 107ae18f37SLucas Stach #include <asm/errno.h> 117ae18f37SLucas Stach #include <asm/io.h> 127ae18f37SLucas Stach #include <asm-generic/gpio.h> 137ae18f37SLucas Stach #include <asm/arch/clock.h> 147ae18f37SLucas Stach #include <asm/arch-tegra/usb.h> 157e44d932SJim Lin #include <asm/arch-tegra/clk_rst.h> 1687f938c9SSimon Glass #include <usb.h> 177ae18f37SLucas Stach #include <usb/ulpi.h> 187ae18f37SLucas Stach #include <libfdt.h> 197ae18f37SLucas Stach #include <fdtdec.h> 2087f938c9SSimon Glass 2187f938c9SSimon Glass #include "ehci.h" 2287f938c9SSimon Glass 237e44d932SJim Lin #define USB1_ADDR_MASK 0xFFFF0000 247e44d932SJim Lin 257e44d932SJim Lin #define HOSTPC1_DEVLC 0x84 267e44d932SJim Lin #define HOSTPC1_PSPD(x) (((x) >> 25) & 0x3) 277e44d932SJim Lin 287ae18f37SLucas Stach #ifdef CONFIG_USB_ULPI 297ae18f37SLucas Stach #ifndef CONFIG_USB_ULPI_VIEWPORT 307ae18f37SLucas Stach #error "To use CONFIG_USB_ULPI on Tegra Boards you have to also \ 317ae18f37SLucas Stach define CONFIG_USB_ULPI_VIEWPORT" 327ae18f37SLucas Stach #endif 337ae18f37SLucas Stach #endif 347ae18f37SLucas Stach 357ae18f37SLucas Stach enum { 367ae18f37SLucas Stach USB_PORTS_MAX = 3, /* Maximum ports we allow */ 377ae18f37SLucas Stach }; 387ae18f37SLucas Stach 397ae18f37SLucas Stach /* Parameters we need for USB */ 407ae18f37SLucas Stach enum { 417ae18f37SLucas Stach PARAM_DIVN, /* PLL FEEDBACK DIVIDer */ 427ae18f37SLucas Stach PARAM_DIVM, /* PLL INPUT DIVIDER */ 437ae18f37SLucas Stach PARAM_DIVP, /* POST DIVIDER (2^N) */ 447ae18f37SLucas Stach PARAM_CPCON, /* BASE PLLC CHARGE Pump setup ctrl */ 457ae18f37SLucas Stach PARAM_LFCON, /* BASE PLLC LOOP FILter setup ctrl */ 467ae18f37SLucas Stach PARAM_ENABLE_DELAY_COUNT, /* PLL-U Enable Delay Count */ 477ae18f37SLucas Stach PARAM_STABLE_COUNT, /* PLL-U STABLE count */ 487ae18f37SLucas Stach PARAM_ACTIVE_DELAY_COUNT, /* PLL-U Active delay count */ 497ae18f37SLucas Stach PARAM_XTAL_FREQ_COUNT, /* PLL-U XTAL frequency count */ 507ae18f37SLucas Stach PARAM_DEBOUNCE_A_TIME, /* 10MS DELAY for BIAS_DEBOUNCE_A */ 517ae18f37SLucas Stach PARAM_BIAS_TIME, /* 20US DELAY AFter bias cell op */ 527ae18f37SLucas Stach 537ae18f37SLucas Stach PARAM_COUNT 547ae18f37SLucas Stach }; 557ae18f37SLucas Stach 567ae18f37SLucas Stach /* Possible port types (dual role mode) */ 577ae18f37SLucas Stach enum dr_mode { 587ae18f37SLucas Stach DR_MODE_NONE = 0, 597ae18f37SLucas Stach DR_MODE_HOST, /* supports host operation */ 607ae18f37SLucas Stach DR_MODE_DEVICE, /* supports device operation */ 617ae18f37SLucas Stach DR_MODE_OTG, /* supports both */ 627ae18f37SLucas Stach }; 637ae18f37SLucas Stach 6427f782b6SSimon Glass enum usb_ctlr_type { 6527f782b6SSimon Glass USB_CTLR_T20, 6627f782b6SSimon Glass USB_CTLR_T30, 6727f782b6SSimon Glass USB_CTLR_T114, 6827f782b6SSimon Glass 6927f782b6SSimon Glass USB_CTRL_COUNT, 7027f782b6SSimon Glass }; 7127f782b6SSimon Glass 727ae18f37SLucas Stach /* Information about a USB port */ 737ae18f37SLucas Stach struct fdt_usb { 747ae18f37SLucas Stach struct usb_ctlr *reg; /* address of registers in physical memory */ 757ae18f37SLucas Stach unsigned utmi:1; /* 1 if port has external tranceiver, else 0 */ 767ae18f37SLucas Stach unsigned ulpi:1; /* 1 if port has external ULPI transceiver */ 777ae18f37SLucas Stach unsigned enabled:1; /* 1 to enable, 0 to disable */ 787ae18f37SLucas Stach unsigned has_legacy_mode:1; /* 1 if this port has legacy mode */ 797ae18f37SLucas Stach unsigned initialized:1; /* has this port already been initialized? */ 8027f782b6SSimon Glass enum usb_ctlr_type type; 81a4539a2aSStephen Warren enum usb_init_type init_type; 827ae18f37SLucas Stach enum dr_mode dr_mode; /* dual role mode */ 837ae18f37SLucas Stach enum periph_id periph_id;/* peripheral id */ 8446927e1eSSimon Glass struct gpio_desc vbus_gpio; /* GPIO for vbus enable */ 8546927e1eSSimon Glass struct gpio_desc phy_reset_gpio; /* GPIO to reset ULPI phy */ 867ae18f37SLucas Stach }; 877ae18f37SLucas Stach 887ae18f37SLucas Stach static struct fdt_usb port[USB_PORTS_MAX]; /* List of valid USB ports */ 897ae18f37SLucas Stach static unsigned port_count; /* Number of available ports */ 907e44d932SJim Lin /* Port that needs to clear CSC after Port Reset */ 917e44d932SJim Lin static u32 port_addr_clear_csc; 927ae18f37SLucas Stach 937ae18f37SLucas Stach /* 947ae18f37SLucas Stach * This table has USB timing parameters for each Oscillator frequency we 957ae18f37SLucas Stach * support. There are four sets of values: 967ae18f37SLucas Stach * 977ae18f37SLucas Stach * 1. PLLU configuration information (reference clock is osc/clk_m and 987ae18f37SLucas Stach * PLLU-FOs are fixed at 12MHz/60MHz/480MHz). 997ae18f37SLucas Stach * 1007ae18f37SLucas Stach * Reference frequency 13.0MHz 19.2MHz 12.0MHz 26.0MHz 1017ae18f37SLucas Stach * ---------------------------------------------------------------------- 1027ae18f37SLucas Stach * DIVN 960 (0x3c0) 200 (0c8) 960 (3c0h) 960 (3c0) 1037ae18f37SLucas Stach * DIVM 13 (0d) 4 (04) 12 (0c) 26 (1a) 1047ae18f37SLucas Stach * Filter frequency (MHz) 1 4.8 6 2 1057ae18f37SLucas Stach * CPCON 1100b 0011b 1100b 1100b 1067ae18f37SLucas Stach * LFCON0 0 0 0 0 1077ae18f37SLucas Stach * 1087ae18f37SLucas Stach * 2. PLL CONFIGURATION & PARAMETERS for different clock generators: 1097ae18f37SLucas Stach * 1107ae18f37SLucas Stach * Reference frequency 13.0MHz 19.2MHz 12.0MHz 26.0MHz 1117ae18f37SLucas Stach * --------------------------------------------------------------------------- 1127ae18f37SLucas Stach * PLLU_ENABLE_DLY_COUNT 02 (0x02) 03 (03) 02 (02) 04 (04) 1137ae18f37SLucas Stach * PLLU_STABLE_COUNT 51 (33) 75 (4B) 47 (2F) 102 (66) 1147ae18f37SLucas Stach * PLL_ACTIVE_DLY_COUNT 05 (05) 06 (06) 04 (04) 09 (09) 1157ae18f37SLucas Stach * XTAL_FREQ_COUNT 127 (7F) 187 (BB) 118 (76) 254 (FE) 1167ae18f37SLucas Stach * 1177ae18f37SLucas Stach * 3. Debounce values IdDig, Avalid, Bvalid, VbusValid, VbusWakeUp, and 1187ae18f37SLucas Stach * SessEnd. Each of these signals have their own debouncer and for each of 1197ae18f37SLucas Stach * those one out of two debouncing times can be chosen (BIAS_DEBOUNCE_A or 1207ae18f37SLucas Stach * BIAS_DEBOUNCE_B). 1217ae18f37SLucas Stach * 1227ae18f37SLucas Stach * The values of DEBOUNCE_A and DEBOUNCE_B are calculated as follows: 1237ae18f37SLucas Stach * 0xffff -> No debouncing at all 1247ae18f37SLucas Stach * <n> ms = <n> *1000 / (1/19.2MHz) / 4 1257ae18f37SLucas Stach * 1267ae18f37SLucas Stach * So to program a 1 ms debounce for BIAS_DEBOUNCE_A, we have: 1277ae18f37SLucas Stach * BIAS_DEBOUNCE_A[15:0] = 1000 * 19.2 / 4 = 4800 = 0x12c0 1287ae18f37SLucas Stach * 1297ae18f37SLucas Stach * We need to use only DebounceA for BOOTROM. We don't need the DebounceB 1307ae18f37SLucas Stach * values, so we can keep those to default. 1317ae18f37SLucas Stach * 1327ae18f37SLucas Stach * 4. The 20 microsecond delay after bias cell operation. 1337ae18f37SLucas Stach */ 1347e44d932SJim Lin static const unsigned T20_usb_pll[CLOCK_OSC_FREQ_COUNT][PARAM_COUNT] = { 1357ae18f37SLucas Stach /* DivN, DivM, DivP, CPCON, LFCON, Delays Debounce, Bias */ 1367ae18f37SLucas Stach { 0x3C0, 0x0D, 0x00, 0xC, 0, 0x02, 0x33, 0x05, 0x7F, 0x7EF4, 5 }, 1377ae18f37SLucas Stach { 0x0C8, 0x04, 0x00, 0x3, 0, 0x03, 0x4B, 0x06, 0xBB, 0xBB80, 7 }, 1387ae18f37SLucas Stach { 0x3C0, 0x0C, 0x00, 0xC, 0, 0x02, 0x2F, 0x04, 0x76, 0x7530, 5 }, 1397ae18f37SLucas Stach { 0x3C0, 0x1A, 0x00, 0xC, 0, 0x04, 0x66, 0x09, 0xFE, 0xFDE8, 9 } 1407ae18f37SLucas Stach }; 1417ae18f37SLucas Stach 1427e44d932SJim Lin static const unsigned T30_usb_pll[CLOCK_OSC_FREQ_COUNT][PARAM_COUNT] = { 1437e44d932SJim Lin /* DivN, DivM, DivP, CPCON, LFCON, Delays Debounce, Bias */ 1447e44d932SJim Lin { 0x3C0, 0x0D, 0x00, 0xC, 1, 0x02, 0x33, 0x09, 0x7F, 0x7EF4, 5 }, 1457e44d932SJim Lin { 0x0C8, 0x04, 0x00, 0x3, 0, 0x03, 0x4B, 0x0C, 0xBB, 0xBB80, 7 }, 1467e44d932SJim Lin { 0x3C0, 0x0C, 0x00, 0xC, 1, 0x02, 0x2F, 0x08, 0x76, 0x7530, 5 }, 1477e44d932SJim Lin { 0x3C0, 0x1A, 0x00, 0xC, 1, 0x04, 0x66, 0x09, 0xFE, 0xFDE8, 9 } 1487e44d932SJim Lin }; 1497e44d932SJim Lin 1507e44d932SJim Lin static const unsigned T114_usb_pll[CLOCK_OSC_FREQ_COUNT][PARAM_COUNT] = { 1517e44d932SJim Lin /* DivN, DivM, DivP, CPCON, LFCON, Delays Debounce, Bias */ 1527e44d932SJim Lin { 0x3C0, 0x0D, 0x00, 0xC, 2, 0x02, 0x33, 0x09, 0x7F, 0x7EF4, 6 }, 1537e44d932SJim Lin { 0x0C8, 0x04, 0x00, 0x3, 2, 0x03, 0x4B, 0x0C, 0xBB, 0xBB80, 8 }, 1547e44d932SJim Lin { 0x3C0, 0x0C, 0x00, 0xC, 2, 0x02, 0x2F, 0x08, 0x76, 0x7530, 5 }, 1557e44d932SJim Lin { 0x3C0, 0x1A, 0x00, 0xC, 2, 0x04, 0x66, 0x09, 0xFE, 0xFDE8, 0xB } 1567e44d932SJim Lin }; 1577e44d932SJim Lin 1587ae18f37SLucas Stach /* UTMIP Idle Wait Delay */ 1597ae18f37SLucas Stach static const u8 utmip_idle_wait_delay = 17; 1607ae18f37SLucas Stach 1617ae18f37SLucas Stach /* UTMIP Elastic limit */ 1627ae18f37SLucas Stach static const u8 utmip_elastic_limit = 16; 1637ae18f37SLucas Stach 1647ae18f37SLucas Stach /* UTMIP High Speed Sync Start Delay */ 1657ae18f37SLucas Stach static const u8 utmip_hs_sync_start_delay = 9; 16687f938c9SSimon Glass 1677e44d932SJim Lin struct fdt_usb_controller { 1687e44d932SJim Lin int compat; 1697e44d932SJim Lin /* flag to determine whether controller supports hostpc register */ 1707e44d932SJim Lin u32 has_hostpc:1; 1717e44d932SJim Lin const unsigned *pll_parameter; 1727e44d932SJim Lin }; 1737e44d932SJim Lin 17427f782b6SSimon Glass static struct fdt_usb_controller fdt_usb_controllers[USB_CTRL_COUNT] = { 1757e44d932SJim Lin { 1767e44d932SJim Lin .compat = COMPAT_NVIDIA_TEGRA20_USB, 1777e44d932SJim Lin .has_hostpc = 0, 1787e44d932SJim Lin .pll_parameter = (const unsigned *)T20_usb_pll, 1797e44d932SJim Lin }, 1807e44d932SJim Lin { 1817e44d932SJim Lin .compat = COMPAT_NVIDIA_TEGRA30_USB, 1827e44d932SJim Lin .has_hostpc = 1, 1837e44d932SJim Lin .pll_parameter = (const unsigned *)T30_usb_pll, 1847e44d932SJim Lin }, 1857e44d932SJim Lin { 1867e44d932SJim Lin .compat = COMPAT_NVIDIA_TEGRA114_USB, 1877e44d932SJim Lin .has_hostpc = 1, 1887e44d932SJim Lin .pll_parameter = (const unsigned *)T114_usb_pll, 1897e44d932SJim Lin }, 1907e44d932SJim Lin }; 1917e44d932SJim Lin 1927e44d932SJim Lin static struct fdt_usb_controller *controller; 1937e44d932SJim Lin 1948b3f7bf7SJim Lin /* 1958b3f7bf7SJim Lin * A known hardware issue where Connect Status Change bit of PORTSC register 1968b3f7bf7SJim Lin * of USB1 controller will be set after Port Reset. 1978b3f7bf7SJim Lin * We have to clear it in order for later device enumeration to proceed. 1988b3f7bf7SJim Lin * This ehci_powerup_fixup overrides the weak function ehci_powerup_fixup 1998b3f7bf7SJim Lin * in "ehci-hcd.c". 2008b3f7bf7SJim Lin */ 201*727fce36SSimon Glass void ehci_powerup_fixup(struct ehci_ctrl *ctrl, uint32_t *status_reg, 202*727fce36SSimon Glass uint32_t *reg) 2038b3f7bf7SJim Lin { 2048b3f7bf7SJim Lin mdelay(50); 2057e44d932SJim Lin /* This is to avoid PORT_ENABLE bit to be cleared in "ehci-hcd.c". */ 2067e44d932SJim Lin if (controller->has_hostpc) 2077e44d932SJim Lin *reg |= EHCI_PS_PE; 2087e44d932SJim Lin 20996df9c7eSThierry Reding if (((unsigned long)status_reg & TEGRA_USB_ADDR_MASK) != port_addr_clear_csc) 2108b3f7bf7SJim Lin return; 2118b3f7bf7SJim Lin /* For EHCI_PS_CSC to be cleared in ehci_hcd.c */ 2128b3f7bf7SJim Lin if (ehci_readl(status_reg) & EHCI_PS_CSC) 2138b3f7bf7SJim Lin *reg |= EHCI_PS_CSC; 2148b3f7bf7SJim Lin } 21587f938c9SSimon Glass 2167e44d932SJim Lin /* 2177e44d932SJim Lin * This ehci_set_usbmode overrides the weak function ehci_set_usbmode 2187e44d932SJim Lin * in "ehci-hcd.c". 2197e44d932SJim Lin */ 2207e44d932SJim Lin void ehci_set_usbmode(int index) 2217e44d932SJim Lin { 2227e44d932SJim Lin struct fdt_usb *config; 2237e44d932SJim Lin struct usb_ctlr *usbctlr; 2247e44d932SJim Lin uint32_t tmp; 2257e44d932SJim Lin 2267e44d932SJim Lin config = &port[index]; 2277e44d932SJim Lin usbctlr = config->reg; 2287e44d932SJim Lin 2297e44d932SJim Lin tmp = ehci_readl(&usbctlr->usb_mode); 2307e44d932SJim Lin tmp |= USBMODE_CM_HC; 2317e44d932SJim Lin ehci_writel(&usbctlr->usb_mode, tmp); 2327e44d932SJim Lin } 2337e44d932SJim Lin 2347e44d932SJim Lin /* 2357e44d932SJim Lin * This ehci_get_port_speed overrides the weak function ehci_get_port_speed 2367e44d932SJim Lin * in "ehci-hcd.c". 2377e44d932SJim Lin */ 2387338287dSSimon Glass int ehci_get_port_speed(struct ehci_ctrl *ctrl, uint32_t reg) 2397e44d932SJim Lin { 2407e44d932SJim Lin uint32_t tmp; 2417e44d932SJim Lin uint32_t *reg_ptr; 2427e44d932SJim Lin 2437e44d932SJim Lin if (controller->has_hostpc) { 2447338287dSSimon Glass reg_ptr = (uint32_t *)((u8 *)&ctrl->hcor->or_usbcmd + 2457338287dSSimon Glass HOSTPC1_DEVLC); 2467e44d932SJim Lin tmp = ehci_readl(reg_ptr); 2477e44d932SJim Lin return HOSTPC1_PSPD(tmp); 2487e44d932SJim Lin } else 2497e44d932SJim Lin return PORTSC_PSPD(reg); 2507e44d932SJim Lin } 2517e44d932SJim Lin 252a4539a2aSStephen Warren /* Set up VBUS for host/device mode */ 253a4539a2aSStephen Warren static void set_up_vbus(struct fdt_usb *config, enum usb_init_type init) 2547ae18f37SLucas Stach { 2557ae18f37SLucas Stach /* 256a4539a2aSStephen Warren * If we are an OTG port initializing in host mode, 257a4539a2aSStephen Warren * check if remote host is driving VBus and bail out in this case. 2587ae18f37SLucas Stach */ 259a4539a2aSStephen Warren if (init == USB_INIT_HOST && 260a4539a2aSStephen Warren config->dr_mode == DR_MODE_OTG && 261a4539a2aSStephen Warren (readl(&config->reg->phy_vbus_sensors) & VBUS_VLD_STS)) { 262a4539a2aSStephen Warren printf("tegrausb: VBUS input active; not enabling as host\n"); 2637ae18f37SLucas Stach return; 264a4539a2aSStephen Warren } 2657ae18f37SLucas Stach 26646927e1eSSimon Glass if (dm_gpio_is_valid(&config->vbus_gpio)) { 267a4539a2aSStephen Warren int vbus_value; 268a4539a2aSStephen Warren 26946927e1eSSimon Glass vbus_value = (init == USB_INIT_HOST); 27046927e1eSSimon Glass dm_gpio_set_value(&config->vbus_gpio, vbus_value); 271a4539a2aSStephen Warren 27246927e1eSSimon Glass debug("set_up_vbus: GPIO %d %d\n", 27346927e1eSSimon Glass gpio_get_number(&config->vbus_gpio), vbus_value); 2747ae18f37SLucas Stach } 2757ae18f37SLucas Stach } 2767ae18f37SLucas Stach 2777ae18f37SLucas Stach void usbf_reset_controller(struct fdt_usb *config, struct usb_ctlr *usbctlr) 2787ae18f37SLucas Stach { 2797ae18f37SLucas Stach /* Reset the USB controller with 2us delay */ 2807ae18f37SLucas Stach reset_periph(config->periph_id, 2); 2817ae18f37SLucas Stach 2827ae18f37SLucas Stach /* 2837ae18f37SLucas Stach * Set USB1_NO_LEGACY_MODE to 1, Registers are accessible under 2847ae18f37SLucas Stach * base address 2857ae18f37SLucas Stach */ 2867ae18f37SLucas Stach if (config->has_legacy_mode) 2877ae18f37SLucas Stach setbits_le32(&usbctlr->usb1_legacy_ctrl, USB1_NO_LEGACY_MODE); 2887ae18f37SLucas Stach 2897ae18f37SLucas Stach /* Put UTMIP1/3 in reset */ 2907ae18f37SLucas Stach setbits_le32(&usbctlr->susp_ctrl, UTMIP_RESET); 2917ae18f37SLucas Stach 2927ae18f37SLucas Stach /* Enable the UTMIP PHY */ 2937ae18f37SLucas Stach if (config->utmi) 2947ae18f37SLucas Stach setbits_le32(&usbctlr->susp_ctrl, UTMIP_PHY_ENB); 2957ae18f37SLucas Stach } 2967ae18f37SLucas Stach 29727f782b6SSimon Glass static const unsigned *get_pll_timing(struct fdt_usb_controller *controller) 2987e44d932SJim Lin { 2997e44d932SJim Lin const unsigned *timing; 3007e44d932SJim Lin 3017e44d932SJim Lin timing = controller->pll_parameter + 3027e44d932SJim Lin clock_get_osc_freq() * PARAM_COUNT; 3037e44d932SJim Lin 3047e44d932SJim Lin return timing; 3057e44d932SJim Lin } 3067e44d932SJim Lin 3072d34151fSStephen Warren /* select the PHY to use with a USB controller */ 308a4539a2aSStephen Warren static void init_phy_mux(struct fdt_usb *config, uint pts, 309a4539a2aSStephen Warren enum usb_init_type init) 3102d34151fSStephen Warren { 3112d34151fSStephen Warren struct usb_ctlr *usbctlr = config->reg; 3122d34151fSStephen Warren 3132d34151fSStephen Warren #if defined(CONFIG_TEGRA20) 3142d34151fSStephen Warren if (config->periph_id == PERIPH_ID_USBD) { 3152d34151fSStephen Warren clrsetbits_le32(&usbctlr->port_sc1, PTS1_MASK, 316d1fcbae1SMarcel Ziswiler pts << PTS1_SHIFT); 3172d34151fSStephen Warren clrbits_le32(&usbctlr->port_sc1, STS1); 3182d34151fSStephen Warren } else { 3192d34151fSStephen Warren clrsetbits_le32(&usbctlr->port_sc1, PTS_MASK, 320d1fcbae1SMarcel Ziswiler pts << PTS_SHIFT); 3212d34151fSStephen Warren clrbits_le32(&usbctlr->port_sc1, STS); 3222d34151fSStephen Warren } 3232d34151fSStephen Warren #else 324a4539a2aSStephen Warren /* Set to Host mode (if applicable) after Controller Reset was done */ 3252d34151fSStephen Warren clrsetbits_le32(&usbctlr->usb_mode, USBMODE_CM_HC, 326a4539a2aSStephen Warren (init == USB_INIT_HOST) ? USBMODE_CM_HC : 0); 327a4539a2aSStephen Warren /* 328a4539a2aSStephen Warren * Select PHY interface after setting host mode. 329a4539a2aSStephen Warren * For device mode, the ordering requirement is not an issue, since 330a4539a2aSStephen Warren * only the first USB controller supports device mode, and that USB 331a4539a2aSStephen Warren * controller can only talk to a UTMI PHY, so the PHY selection is 332a4539a2aSStephen Warren * already made at reset time, so this write is a no-op. 333a4539a2aSStephen Warren */ 3342d34151fSStephen Warren clrsetbits_le32(&usbctlr->hostpc1_devlc, PTS_MASK, 3352d34151fSStephen Warren pts << PTS_SHIFT); 3362d34151fSStephen Warren clrbits_le32(&usbctlr->hostpc1_devlc, STS); 3372d34151fSStephen Warren #endif 3382d34151fSStephen Warren } 3392d34151fSStephen Warren 3407ae18f37SLucas Stach /* set up the UTMI USB controller with the parameters provided */ 341a4539a2aSStephen Warren static int init_utmi_usb_controller(struct fdt_usb *config, 342a4539a2aSStephen Warren enum usb_init_type init) 3437ae18f37SLucas Stach { 34427f782b6SSimon Glass struct fdt_usb_controller *controller; 345a4539a2aSStephen Warren u32 b_sess_valid_mask, val; 3467ae18f37SLucas Stach int loop_count; 3477ae18f37SLucas Stach const unsigned *timing; 3487ae18f37SLucas Stach struct usb_ctlr *usbctlr = config->reg; 3497e44d932SJim Lin struct clk_rst_ctlr *clkrst; 3507e44d932SJim Lin struct usb_ctlr *usb1ctlr; 3517ae18f37SLucas Stach 3527ae18f37SLucas Stach clock_enable(config->periph_id); 3537ae18f37SLucas Stach 3547ae18f37SLucas Stach /* Reset the usb controller */ 3557ae18f37SLucas Stach usbf_reset_controller(config, usbctlr); 3567ae18f37SLucas Stach 3577ae18f37SLucas Stach /* Stop crystal clock by setting UTMIP_PHY_XTAL_CLOCKEN low */ 3587ae18f37SLucas Stach clrbits_le32(&usbctlr->utmip_misc_cfg1, UTMIP_PHY_XTAL_CLOCKEN); 3597ae18f37SLucas Stach 3607ae18f37SLucas Stach /* Follow the crystal clock disable by >100ns delay */ 3617ae18f37SLucas Stach udelay(1); 3627ae18f37SLucas Stach 363a4539a2aSStephen Warren b_sess_valid_mask = (VBUS_B_SESS_VLD_SW_VALUE | VBUS_B_SESS_VLD_SW_EN); 364a4539a2aSStephen Warren clrsetbits_le32(&usbctlr->phy_vbus_sensors, b_sess_valid_mask, 365a4539a2aSStephen Warren (init == USB_INIT_DEVICE) ? b_sess_valid_mask : 0); 366a4539a2aSStephen Warren 3677ae18f37SLucas Stach /* 3687ae18f37SLucas Stach * To Use the A Session Valid for cable detection logic, VBUS_WAKEUP 3697ae18f37SLucas Stach * mux must be switched to actually use a_sess_vld threshold. 3707ae18f37SLucas Stach */ 3717e44d932SJim Lin if (config->dr_mode == DR_MODE_OTG && 37246927e1eSSimon Glass dm_gpio_is_valid(&config->vbus_gpio)) 3737ae18f37SLucas Stach clrsetbits_le32(&usbctlr->usb1_legacy_ctrl, 3747ae18f37SLucas Stach VBUS_SENSE_CTL_MASK, 3757ae18f37SLucas Stach VBUS_SENSE_CTL_A_SESS_VLD << VBUS_SENSE_CTL_SHIFT); 3767ae18f37SLucas Stach 37727f782b6SSimon Glass controller = &fdt_usb_controllers[config->type]; 37827f782b6SSimon Glass debug("controller=%p, type=%d\n", controller, config->type); 37927f782b6SSimon Glass 3807ae18f37SLucas Stach /* 3817ae18f37SLucas Stach * PLL Delay CONFIGURATION settings. The following parameters control 3827ae18f37SLucas Stach * the bring up of the plls. 3837ae18f37SLucas Stach */ 38427f782b6SSimon Glass timing = get_pll_timing(controller); 3857ae18f37SLucas Stach 3867e44d932SJim Lin if (!controller->has_hostpc) { 3877ae18f37SLucas Stach val = readl(&usbctlr->utmip_misc_cfg1); 3887ae18f37SLucas Stach clrsetbits_le32(&val, UTMIP_PLLU_STABLE_COUNT_MASK, 3897e44d932SJim Lin timing[PARAM_STABLE_COUNT] << 3907e44d932SJim Lin UTMIP_PLLU_STABLE_COUNT_SHIFT); 3917ae18f37SLucas Stach clrsetbits_le32(&val, UTMIP_PLL_ACTIVE_DLY_COUNT_MASK, 3927ae18f37SLucas Stach timing[PARAM_ACTIVE_DELAY_COUNT] << 3937ae18f37SLucas Stach UTMIP_PLL_ACTIVE_DLY_COUNT_SHIFT); 3947ae18f37SLucas Stach writel(val, &usbctlr->utmip_misc_cfg1); 3957ae18f37SLucas Stach 3967ae18f37SLucas Stach /* Set PLL enable delay count and crystal frequency count */ 3977ae18f37SLucas Stach val = readl(&usbctlr->utmip_pll_cfg1); 3987ae18f37SLucas Stach clrsetbits_le32(&val, UTMIP_PLLU_ENABLE_DLY_COUNT_MASK, 3997ae18f37SLucas Stach timing[PARAM_ENABLE_DELAY_COUNT] << 4007ae18f37SLucas Stach UTMIP_PLLU_ENABLE_DLY_COUNT_SHIFT); 4017ae18f37SLucas Stach clrsetbits_le32(&val, UTMIP_XTAL_FREQ_COUNT_MASK, 4027ae18f37SLucas Stach timing[PARAM_XTAL_FREQ_COUNT] << 4037ae18f37SLucas Stach UTMIP_XTAL_FREQ_COUNT_SHIFT); 4047ae18f37SLucas Stach writel(val, &usbctlr->utmip_pll_cfg1); 4057e44d932SJim Lin } else { 4067e44d932SJim Lin clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE; 4077e44d932SJim Lin 4087e44d932SJim Lin val = readl(&clkrst->crc_utmip_pll_cfg2); 4097e44d932SJim Lin clrsetbits_le32(&val, UTMIP_PLLU_STABLE_COUNT_MASK, 4107e44d932SJim Lin timing[PARAM_STABLE_COUNT] << 4117e44d932SJim Lin UTMIP_PLLU_STABLE_COUNT_SHIFT); 4127e44d932SJim Lin clrsetbits_le32(&val, UTMIP_PLL_ACTIVE_DLY_COUNT_MASK, 4137e44d932SJim Lin timing[PARAM_ACTIVE_DELAY_COUNT] << 4147e44d932SJim Lin UTMIP_PLL_ACTIVE_DLY_COUNT_SHIFT); 4157e44d932SJim Lin writel(val, &clkrst->crc_utmip_pll_cfg2); 4167e44d932SJim Lin 4177e44d932SJim Lin /* Set PLL enable delay count and crystal frequency count */ 4187e44d932SJim Lin val = readl(&clkrst->crc_utmip_pll_cfg1); 4197e44d932SJim Lin clrsetbits_le32(&val, UTMIP_PLLU_ENABLE_DLY_COUNT_MASK, 4207e44d932SJim Lin timing[PARAM_ENABLE_DELAY_COUNT] << 4217e44d932SJim Lin UTMIP_PLLU_ENABLE_DLY_COUNT_SHIFT); 4227e44d932SJim Lin clrsetbits_le32(&val, UTMIP_XTAL_FREQ_COUNT_MASK, 4237e44d932SJim Lin timing[PARAM_XTAL_FREQ_COUNT] << 4247e44d932SJim Lin UTMIP_XTAL_FREQ_COUNT_SHIFT); 4257e44d932SJim Lin writel(val, &clkrst->crc_utmip_pll_cfg1); 4267e44d932SJim Lin 4277e44d932SJim Lin /* Disable Power Down state for PLL */ 4287e44d932SJim Lin clrbits_le32(&clkrst->crc_utmip_pll_cfg1, 4297e44d932SJim Lin PLLU_POWERDOWN | PLL_ENABLE_POWERDOWN | 4307e44d932SJim Lin PLL_ACTIVE_POWERDOWN); 4317e44d932SJim Lin 4327e44d932SJim Lin /* Recommended PHY settings for EYE diagram */ 4337e44d932SJim Lin val = readl(&usbctlr->utmip_xcvr_cfg0); 4347e44d932SJim Lin clrsetbits_le32(&val, UTMIP_XCVR_SETUP_MASK, 4357e44d932SJim Lin 0x4 << UTMIP_XCVR_SETUP_SHIFT); 4367e44d932SJim Lin clrsetbits_le32(&val, UTMIP_XCVR_SETUP_MSB_MASK, 4377e44d932SJim Lin 0x3 << UTMIP_XCVR_SETUP_MSB_SHIFT); 4387e44d932SJim Lin clrsetbits_le32(&val, UTMIP_XCVR_HSSLEW_MSB_MASK, 4397e44d932SJim Lin 0x8 << UTMIP_XCVR_HSSLEW_MSB_SHIFT); 4407e44d932SJim Lin writel(val, &usbctlr->utmip_xcvr_cfg0); 4417e44d932SJim Lin clrsetbits_le32(&usbctlr->utmip_xcvr_cfg1, 4427e44d932SJim Lin UTMIP_XCVR_TERM_RANGE_ADJ_MASK, 4437e44d932SJim Lin 0x7 << UTMIP_XCVR_TERM_RANGE_ADJ_SHIFT); 4447e44d932SJim Lin 4457e44d932SJim Lin /* Some registers can be controlled from USB1 only. */ 4467e44d932SJim Lin if (config->periph_id != PERIPH_ID_USBD) { 4477e44d932SJim Lin clock_enable(PERIPH_ID_USBD); 4487e44d932SJim Lin /* Disable Reset if in Reset state */ 4497e44d932SJim Lin reset_set_enable(PERIPH_ID_USBD, 0); 4507e44d932SJim Lin } 4517e44d932SJim Lin usb1ctlr = (struct usb_ctlr *) 45296df9c7eSThierry Reding ((unsigned long)config->reg & USB1_ADDR_MASK); 4537e44d932SJim Lin val = readl(&usb1ctlr->utmip_bias_cfg0); 4547e44d932SJim Lin setbits_le32(&val, UTMIP_HSDISCON_LEVEL_MSB); 4557e44d932SJim Lin clrsetbits_le32(&val, UTMIP_HSDISCON_LEVEL_MASK, 4567e44d932SJim Lin 0x1 << UTMIP_HSDISCON_LEVEL_SHIFT); 4577e44d932SJim Lin clrsetbits_le32(&val, UTMIP_HSSQUELCH_LEVEL_MASK, 4587e44d932SJim Lin 0x2 << UTMIP_HSSQUELCH_LEVEL_SHIFT); 4597e44d932SJim Lin writel(val, &usb1ctlr->utmip_bias_cfg0); 4607e44d932SJim Lin 4617e44d932SJim Lin /* Miscellaneous setting mentioned in Programming Guide */ 4627e44d932SJim Lin clrbits_le32(&usbctlr->utmip_misc_cfg0, 4637e44d932SJim Lin UTMIP_SUSPEND_EXIT_ON_EDGE); 4647e44d932SJim Lin } 4657ae18f37SLucas Stach 4667ae18f37SLucas Stach /* Setting the tracking length time */ 4677ae18f37SLucas Stach clrsetbits_le32(&usbctlr->utmip_bias_cfg1, 4687ae18f37SLucas Stach UTMIP_BIAS_PDTRK_COUNT_MASK, 4697ae18f37SLucas Stach timing[PARAM_BIAS_TIME] << UTMIP_BIAS_PDTRK_COUNT_SHIFT); 4707ae18f37SLucas Stach 4717ae18f37SLucas Stach /* Program debounce time for VBUS to become valid */ 4727ae18f37SLucas Stach clrsetbits_le32(&usbctlr->utmip_debounce_cfg0, 4737ae18f37SLucas Stach UTMIP_DEBOUNCE_CFG0_MASK, 4747ae18f37SLucas Stach timing[PARAM_DEBOUNCE_A_TIME] << UTMIP_DEBOUNCE_CFG0_SHIFT); 4757ae18f37SLucas Stach 4767ae18f37SLucas Stach setbits_le32(&usbctlr->utmip_tx_cfg0, UTMIP_FS_PREAMBLE_J); 4777ae18f37SLucas Stach 4787ae18f37SLucas Stach /* Disable battery charge enabling bit */ 4797ae18f37SLucas Stach setbits_le32(&usbctlr->utmip_bat_chrg_cfg0, UTMIP_PD_CHRG); 4807ae18f37SLucas Stach 4817ae18f37SLucas Stach clrbits_le32(&usbctlr->utmip_xcvr_cfg0, UTMIP_XCVR_LSBIAS_SE); 4827ae18f37SLucas Stach setbits_le32(&usbctlr->utmip_spare_cfg0, FUSE_SETUP_SEL); 4837ae18f37SLucas Stach 4847ae18f37SLucas Stach /* 4857ae18f37SLucas Stach * Configure the UTMIP_IDLE_WAIT and UTMIP_ELASTIC_LIMIT 4867ae18f37SLucas Stach * Setting these fields, together with default values of the 4877ae18f37SLucas Stach * other fields, results in programming the registers below as 4887ae18f37SLucas Stach * follows: 4897ae18f37SLucas Stach * UTMIP_HSRX_CFG0 = 0x9168c000 4907ae18f37SLucas Stach * UTMIP_HSRX_CFG1 = 0x13 4917ae18f37SLucas Stach */ 4927ae18f37SLucas Stach 4937ae18f37SLucas Stach /* Set PLL enable delay count and Crystal frequency count */ 4947ae18f37SLucas Stach val = readl(&usbctlr->utmip_hsrx_cfg0); 4957ae18f37SLucas Stach clrsetbits_le32(&val, UTMIP_IDLE_WAIT_MASK, 4967ae18f37SLucas Stach utmip_idle_wait_delay << UTMIP_IDLE_WAIT_SHIFT); 4977ae18f37SLucas Stach clrsetbits_le32(&val, UTMIP_ELASTIC_LIMIT_MASK, 4987ae18f37SLucas Stach utmip_elastic_limit << UTMIP_ELASTIC_LIMIT_SHIFT); 4997ae18f37SLucas Stach writel(val, &usbctlr->utmip_hsrx_cfg0); 5007ae18f37SLucas Stach 5017ae18f37SLucas Stach /* Configure the UTMIP_HS_SYNC_START_DLY */ 5027ae18f37SLucas Stach clrsetbits_le32(&usbctlr->utmip_hsrx_cfg1, 5037ae18f37SLucas Stach UTMIP_HS_SYNC_START_DLY_MASK, 5047ae18f37SLucas Stach utmip_hs_sync_start_delay << UTMIP_HS_SYNC_START_DLY_SHIFT); 5057ae18f37SLucas Stach 5067ae18f37SLucas Stach /* Preceed the crystal clock disable by >100ns delay. */ 5077ae18f37SLucas Stach udelay(1); 5087ae18f37SLucas Stach 5097ae18f37SLucas Stach /* Resuscitate crystal clock by setting UTMIP_PHY_XTAL_CLOCKEN */ 5107ae18f37SLucas Stach setbits_le32(&usbctlr->utmip_misc_cfg1, UTMIP_PHY_XTAL_CLOCKEN); 5117ae18f37SLucas Stach 5127e44d932SJim Lin if (controller->has_hostpc) { 5137e44d932SJim Lin if (config->periph_id == PERIPH_ID_USBD) 5147e44d932SJim Lin clrbits_le32(&clkrst->crc_utmip_pll_cfg2, 5157e44d932SJim Lin UTMIP_FORCE_PD_SAMP_A_POWERDOWN); 516b03f4b37SStefan Agner if (config->periph_id == PERIPH_ID_USB2) 517b03f4b37SStefan Agner clrbits_le32(&clkrst->crc_utmip_pll_cfg2, 518b03f4b37SStefan Agner UTMIP_FORCE_PD_SAMP_B_POWERDOWN); 5197e44d932SJim Lin if (config->periph_id == PERIPH_ID_USB3) 5207e44d932SJim Lin clrbits_le32(&clkrst->crc_utmip_pll_cfg2, 5217e44d932SJim Lin UTMIP_FORCE_PD_SAMP_C_POWERDOWN); 5227e44d932SJim Lin } 5237ae18f37SLucas Stach /* Finished the per-controller init. */ 5247ae18f37SLucas Stach 5257ae18f37SLucas Stach /* De-assert UTMIP_RESET to bring out of reset. */ 5267ae18f37SLucas Stach clrbits_le32(&usbctlr->susp_ctrl, UTMIP_RESET); 5277ae18f37SLucas Stach 5287ae18f37SLucas Stach /* Wait for the phy clock to become valid in 100 ms */ 5297ae18f37SLucas Stach for (loop_count = 100000; loop_count != 0; loop_count--) { 5307ae18f37SLucas Stach if (readl(&usbctlr->susp_ctrl) & USB_PHY_CLK_VALID) 5317ae18f37SLucas Stach break; 5327ae18f37SLucas Stach udelay(1); 5337ae18f37SLucas Stach } 5347ae18f37SLucas Stach if (!loop_count) 5357ae18f37SLucas Stach return -1; 5367ae18f37SLucas Stach 5377ae18f37SLucas Stach /* Disable ICUSB FS/LS transceiver */ 5387ae18f37SLucas Stach clrbits_le32(&usbctlr->icusb_ctrl, IC_ENB1); 5397ae18f37SLucas Stach 5407ae18f37SLucas Stach /* Select UTMI parallel interface */ 541a4539a2aSStephen Warren init_phy_mux(config, PTS_UTMI, init); 5427ae18f37SLucas Stach 5437ae18f37SLucas Stach /* Deassert power down state */ 5447ae18f37SLucas Stach clrbits_le32(&usbctlr->utmip_xcvr_cfg0, UTMIP_FORCE_PD_POWERDOWN | 5457ae18f37SLucas Stach UTMIP_FORCE_PD2_POWERDOWN | UTMIP_FORCE_PDZI_POWERDOWN); 5467ae18f37SLucas Stach clrbits_le32(&usbctlr->utmip_xcvr_cfg1, UTMIP_FORCE_PDDISC_POWERDOWN | 5477ae18f37SLucas Stach UTMIP_FORCE_PDCHRP_POWERDOWN | UTMIP_FORCE_PDDR_POWERDOWN); 5487ae18f37SLucas Stach 5497e44d932SJim Lin if (controller->has_hostpc) { 5507e44d932SJim Lin /* 5517e44d932SJim Lin * BIAS Pad Power Down is common among all 3 USB 5527e44d932SJim Lin * controllers and can be controlled from USB1 only. 5537e44d932SJim Lin */ 5547e44d932SJim Lin usb1ctlr = (struct usb_ctlr *) 55596df9c7eSThierry Reding ((unsigned long)config->reg & USB1_ADDR_MASK); 5567e44d932SJim Lin clrbits_le32(&usb1ctlr->utmip_bias_cfg0, UTMIP_BIASPD); 5577e44d932SJim Lin udelay(25); 5587e44d932SJim Lin clrbits_le32(&usb1ctlr->utmip_bias_cfg1, 5597e44d932SJim Lin UTMIP_FORCE_PDTRK_POWERDOWN); 5607e44d932SJim Lin } 5617ae18f37SLucas Stach return 0; 5627ae18f37SLucas Stach } 5637ae18f37SLucas Stach 5647ae18f37SLucas Stach #ifdef CONFIG_USB_ULPI 5657ae18f37SLucas Stach /* if board file does not set a ULPI reference frequency we default to 24MHz */ 5667ae18f37SLucas Stach #ifndef CONFIG_ULPI_REF_CLK 5677ae18f37SLucas Stach #define CONFIG_ULPI_REF_CLK 24000000 5687ae18f37SLucas Stach #endif 5697ae18f37SLucas Stach 5707ae18f37SLucas Stach /* set up the ULPI USB controller with the parameters provided */ 571a4539a2aSStephen Warren static int init_ulpi_usb_controller(struct fdt_usb *config, 572a4539a2aSStephen Warren enum usb_init_type init) 5737ae18f37SLucas Stach { 5747ae18f37SLucas Stach u32 val; 5757ae18f37SLucas Stach int loop_count; 5767ae18f37SLucas Stach struct ulpi_viewport ulpi_vp; 5777ae18f37SLucas Stach struct usb_ctlr *usbctlr = config->reg; 5787ae18f37SLucas Stach 5797ae18f37SLucas Stach /* set up ULPI reference clock on pllp_out4 */ 5807ae18f37SLucas Stach clock_enable(PERIPH_ID_DEV2_OUT); 5817ae18f37SLucas Stach clock_set_pllout(CLOCK_ID_PERIPH, PLL_OUT4, CONFIG_ULPI_REF_CLK); 5827ae18f37SLucas Stach 5837ae18f37SLucas Stach /* reset ULPI phy */ 58446927e1eSSimon Glass if (dm_gpio_is_valid(&config->phy_reset_gpio)) { 58546927e1eSSimon Glass dm_gpio_set_value(&config->phy_reset_gpio, 0); 5867ae18f37SLucas Stach mdelay(5); 58746927e1eSSimon Glass dm_gpio_set_value(&config->phy_reset_gpio, 1); 5887ae18f37SLucas Stach } 5897ae18f37SLucas Stach 5907ae18f37SLucas Stach /* Reset the usb controller */ 5917ae18f37SLucas Stach clock_enable(config->periph_id); 5927ae18f37SLucas Stach usbf_reset_controller(config, usbctlr); 5937ae18f37SLucas Stach 5947ae18f37SLucas Stach /* enable pinmux bypass */ 5957ae18f37SLucas Stach setbits_le32(&usbctlr->ulpi_timing_ctrl_0, 5967ae18f37SLucas Stach ULPI_CLKOUT_PINMUX_BYP | ULPI_OUTPUT_PINMUX_BYP); 5977ae18f37SLucas Stach 5987ae18f37SLucas Stach /* Select ULPI parallel interface */ 599a4539a2aSStephen Warren init_phy_mux(config, PTS_ULPI, init); 6007ae18f37SLucas Stach 6017ae18f37SLucas Stach /* enable ULPI transceiver */ 6027ae18f37SLucas Stach setbits_le32(&usbctlr->susp_ctrl, ULPI_PHY_ENB); 6037ae18f37SLucas Stach 6047ae18f37SLucas Stach /* configure ULPI transceiver timings */ 6057ae18f37SLucas Stach val = 0; 6067ae18f37SLucas Stach writel(val, &usbctlr->ulpi_timing_ctrl_1); 6077ae18f37SLucas Stach 6087ae18f37SLucas Stach val |= ULPI_DATA_TRIMMER_SEL(4); 6097ae18f37SLucas Stach val |= ULPI_STPDIRNXT_TRIMMER_SEL(4); 6107ae18f37SLucas Stach val |= ULPI_DIR_TRIMMER_SEL(4); 6117ae18f37SLucas Stach writel(val, &usbctlr->ulpi_timing_ctrl_1); 6127ae18f37SLucas Stach udelay(10); 6137ae18f37SLucas Stach 6147ae18f37SLucas Stach val |= ULPI_DATA_TRIMMER_LOAD; 6157ae18f37SLucas Stach val |= ULPI_STPDIRNXT_TRIMMER_LOAD; 6167ae18f37SLucas Stach val |= ULPI_DIR_TRIMMER_LOAD; 6177ae18f37SLucas Stach writel(val, &usbctlr->ulpi_timing_ctrl_1); 6187ae18f37SLucas Stach 6197ae18f37SLucas Stach /* set up phy for host operation with external vbus supply */ 6207ae18f37SLucas Stach ulpi_vp.port_num = 0; 6217ae18f37SLucas Stach ulpi_vp.viewport_addr = (u32)&usbctlr->ulpi_viewport; 6227ae18f37SLucas Stach 6237ae18f37SLucas Stach if (ulpi_init(&ulpi_vp)) { 6247ae18f37SLucas Stach printf("Tegra ULPI viewport init failed\n"); 6257ae18f37SLucas Stach return -1; 6267ae18f37SLucas Stach } 6277ae18f37SLucas Stach 6287ae18f37SLucas Stach ulpi_set_vbus(&ulpi_vp, 1, 1); 6297ae18f37SLucas Stach ulpi_set_vbus_indicator(&ulpi_vp, 1, 1, 0); 6307ae18f37SLucas Stach 6317ae18f37SLucas Stach /* enable wakeup events */ 6327ae18f37SLucas Stach setbits_le32(&usbctlr->port_sc1, WKCN | WKDS | WKOC); 6337ae18f37SLucas Stach 6347ae18f37SLucas Stach /* Enable and wait for the phy clock to become valid in 100 ms */ 6357ae18f37SLucas Stach setbits_le32(&usbctlr->susp_ctrl, USB_SUSP_CLR); 6367ae18f37SLucas Stach for (loop_count = 100000; loop_count != 0; loop_count--) { 6377ae18f37SLucas Stach if (readl(&usbctlr->susp_ctrl) & USB_PHY_CLK_VALID) 6387ae18f37SLucas Stach break; 6397ae18f37SLucas Stach udelay(1); 6407ae18f37SLucas Stach } 6417ae18f37SLucas Stach if (!loop_count) 6427ae18f37SLucas Stach return -1; 6437ae18f37SLucas Stach clrbits_le32(&usbctlr->susp_ctrl, USB_SUSP_CLR); 6447ae18f37SLucas Stach 6457ae18f37SLucas Stach return 0; 6467ae18f37SLucas Stach } 6477ae18f37SLucas Stach #else 648a4539a2aSStephen Warren static int init_ulpi_usb_controller(struct fdt_usb *config, 649a4539a2aSStephen Warren enum usb_init_type init) 6507ae18f37SLucas Stach { 6517ae18f37SLucas Stach printf("No code to set up ULPI controller, please enable" 6527ae18f37SLucas Stach "CONFIG_USB_ULPI and CONFIG_USB_ULPI_VIEWPORT"); 6537ae18f37SLucas Stach return -1; 6547ae18f37SLucas Stach } 6557ae18f37SLucas Stach #endif 6567ae18f37SLucas Stach 6577ae18f37SLucas Stach static void config_clock(const u32 timing[]) 6587ae18f37SLucas Stach { 6597ae18f37SLucas Stach clock_start_pll(CLOCK_ID_USB, 6607ae18f37SLucas Stach timing[PARAM_DIVM], timing[PARAM_DIVN], timing[PARAM_DIVP], 6617ae18f37SLucas Stach timing[PARAM_CPCON], timing[PARAM_LFCON]); 6627ae18f37SLucas Stach } 6637ae18f37SLucas Stach 6647e44d932SJim Lin static int fdt_decode_usb(const void *blob, int node, struct fdt_usb *config) 6657ae18f37SLucas Stach { 6667ae18f37SLucas Stach const char *phy, *mode; 6677ae18f37SLucas Stach 6687ae18f37SLucas Stach config->reg = (struct usb_ctlr *)fdtdec_get_addr(blob, node, "reg"); 6697ae18f37SLucas Stach mode = fdt_getprop(blob, node, "dr_mode", NULL); 6707ae18f37SLucas Stach if (mode) { 6717ae18f37SLucas Stach if (0 == strcmp(mode, "host")) 6727ae18f37SLucas Stach config->dr_mode = DR_MODE_HOST; 6737ae18f37SLucas Stach else if (0 == strcmp(mode, "peripheral")) 6747ae18f37SLucas Stach config->dr_mode = DR_MODE_DEVICE; 6757ae18f37SLucas Stach else if (0 == strcmp(mode, "otg")) 6767ae18f37SLucas Stach config->dr_mode = DR_MODE_OTG; 6777ae18f37SLucas Stach else { 6787ae18f37SLucas Stach debug("%s: Cannot decode dr_mode '%s'\n", __func__, 6797ae18f37SLucas Stach mode); 6807ae18f37SLucas Stach return -FDT_ERR_NOTFOUND; 6817ae18f37SLucas Stach } 6827ae18f37SLucas Stach } else { 6837ae18f37SLucas Stach config->dr_mode = DR_MODE_HOST; 6847ae18f37SLucas Stach } 6857ae18f37SLucas Stach 6867ae18f37SLucas Stach phy = fdt_getprop(blob, node, "phy_type", NULL); 6877ae18f37SLucas Stach config->utmi = phy && 0 == strcmp("utmi", phy); 6887ae18f37SLucas Stach config->ulpi = phy && 0 == strcmp("ulpi", phy); 6897ae18f37SLucas Stach config->enabled = fdtdec_get_is_enabled(blob, node); 6907ae18f37SLucas Stach config->has_legacy_mode = fdtdec_get_bool(blob, node, 6917ae18f37SLucas Stach "nvidia,has-legacy-mode"); 6927e44d932SJim Lin if (config->has_legacy_mode) 69396df9c7eSThierry Reding port_addr_clear_csc = (unsigned long)config->reg; 6947ae18f37SLucas Stach config->periph_id = clock_decode_periph_id(blob, node); 6957ae18f37SLucas Stach if (config->periph_id == PERIPH_ID_NONE) { 6967ae18f37SLucas Stach debug("%s: Missing/invalid peripheral ID\n", __func__); 6977ae18f37SLucas Stach return -FDT_ERR_NOTFOUND; 6987ae18f37SLucas Stach } 69946927e1eSSimon Glass gpio_request_by_name_nodev(blob, node, "nvidia,vbus-gpio", 0, 70046927e1eSSimon Glass &config->vbus_gpio, GPIOD_IS_OUT); 70146927e1eSSimon Glass gpio_request_by_name_nodev(blob, node, "nvidia,phy-reset-gpio", 0, 70246927e1eSSimon Glass &config->phy_reset_gpio, GPIOD_IS_OUT); 7037ae18f37SLucas Stach debug("enabled=%d, legacy_mode=%d, utmi=%d, ulpi=%d, periph_id=%d, " 7047ae18f37SLucas Stach "vbus=%d, phy_reset=%d, dr_mode=%d\n", 7057ae18f37SLucas Stach config->enabled, config->has_legacy_mode, config->utmi, 70646927e1eSSimon Glass config->ulpi, config->periph_id, 70746927e1eSSimon Glass gpio_get_number(&config->vbus_gpio), 70846927e1eSSimon Glass gpio_get_number(&config->phy_reset_gpio), config->dr_mode); 7097ae18f37SLucas Stach 7107ae18f37SLucas Stach return 0; 7117ae18f37SLucas Stach } 7127ae18f37SLucas Stach 7137e44d932SJim Lin /* 7147e44d932SJim Lin * process_usb_nodes() - Process a list of USB nodes, adding them to our list 7157e44d932SJim Lin * of USB ports. 7167e44d932SJim Lin * @blob: fdt blob 7177e44d932SJim Lin * @node_list: list of nodes to process (any <=0 are ignored) 7187e44d932SJim Lin * @count: number of nodes to process 71927f782b6SSimon Glass * @id: controller type (enum usb_ctlr_type) 7207e44d932SJim Lin * 7217e44d932SJim Lin * Return: 0 - ok, -1 - error 7227e44d932SJim Lin */ 72327f782b6SSimon Glass static int process_usb_nodes(const void *blob, int node_list[], int count, 72427f782b6SSimon Glass enum usb_ctlr_type id) 7257ae18f37SLucas Stach { 7267ae18f37SLucas Stach struct fdt_usb config; 7277e44d932SJim Lin int node, i; 7287e44d932SJim Lin int clk_done = 0; 7297ae18f37SLucas Stach 7307e44d932SJim Lin port_count = 0; 7317ae18f37SLucas Stach for (i = 0; i < count; i++) { 7327ae18f37SLucas Stach if (port_count == USB_PORTS_MAX) { 7337ae18f37SLucas Stach printf("tegrausb: Cannot register more than %d ports\n", 7347ae18f37SLucas Stach USB_PORTS_MAX); 7357ae18f37SLucas Stach return -1; 7367ae18f37SLucas Stach } 7377ae18f37SLucas Stach 7387ae18f37SLucas Stach debug("USB %d: ", i); 7397ae18f37SLucas Stach node = node_list[i]; 7407ae18f37SLucas Stach if (!node) 7417ae18f37SLucas Stach continue; 7427ae18f37SLucas Stach if (fdt_decode_usb(blob, node, &config)) { 7437ae18f37SLucas Stach debug("Cannot decode USB node %s\n", 7447ae18f37SLucas Stach fdt_get_name(blob, node, NULL)); 7457ae18f37SLucas Stach return -1; 7467ae18f37SLucas Stach } 7477e44d932SJim Lin if (!clk_done) { 74827f782b6SSimon Glass config_clock(get_pll_timing( 74927f782b6SSimon Glass &fdt_usb_controllers[id])); 7507e44d932SJim Lin clk_done = 1; 7517e44d932SJim Lin } 75227f782b6SSimon Glass config.type = id; 7537ae18f37SLucas Stach config.initialized = 0; 7547ae18f37SLucas Stach 7557ae18f37SLucas Stach /* add new USB port to the list of available ports */ 7567ae18f37SLucas Stach port[port_count++] = config; 7577ae18f37SLucas Stach } 7587ae18f37SLucas Stach 7597ae18f37SLucas Stach return 0; 7607ae18f37SLucas Stach } 7617ae18f37SLucas Stach 76216297cfbSMateusz Zalega int usb_process_devicetree(const void *blob) 7637e44d932SJim Lin { 7647e44d932SJim Lin int node_list[USB_PORTS_MAX]; 7657e44d932SJim Lin int count, err = 0; 7667e44d932SJim Lin int i; 7677e44d932SJim Lin 7687e44d932SJim Lin for (i = 0; i < ARRAY_SIZE(fdt_usb_controllers); i++) { 7697e44d932SJim Lin controller = &fdt_usb_controllers[i]; 7707e44d932SJim Lin 7717e44d932SJim Lin count = fdtdec_find_aliases_for_id(blob, "usb", 7727e44d932SJim Lin controller->compat, node_list, USB_PORTS_MAX); 7737e44d932SJim Lin if (count) { 77427f782b6SSimon Glass err = process_usb_nodes(blob, node_list, count, i); 7757e44d932SJim Lin if (err) 7767e44d932SJim Lin printf("%s: Error processing USB node!\n", 7777e44d932SJim Lin __func__); 7787e44d932SJim Lin return err; 7797e44d932SJim Lin } 7807e44d932SJim Lin } 7817e44d932SJim Lin if (i == ARRAY_SIZE(fdt_usb_controllers)) 7827e44d932SJim Lin controller = NULL; 7837e44d932SJim Lin 7847e44d932SJim Lin return err; 7857e44d932SJim Lin } 7867e44d932SJim Lin 787d7a55e1aSLucas Stach /** 788d7a55e1aSLucas Stach * Start up the given port number (ports are numbered from 0 on each board). 789d7a55e1aSLucas Stach * This returns values for the appropriate hccr and hcor addresses to use for 790d7a55e1aSLucas Stach * USB EHCI operations. 791d7a55e1aSLucas Stach * 792d7a55e1aSLucas Stach * @param index port number to start 793d7a55e1aSLucas Stach * @param hccr returns start address of EHCI HCCR registers 794d7a55e1aSLucas Stach * @param hcor returns start address of EHCI HCOR registers 795d7a55e1aSLucas Stach * @return 0 if ok, -1 on error (generally invalid port number) 79687f938c9SSimon Glass */ 797127efc4fSTroy Kisky int ehci_hcd_init(int index, enum usb_init_type init, 798127efc4fSTroy Kisky struct ehci_hccr **hccr, struct ehci_hcor **hcor) 79987f938c9SSimon Glass { 800d7a55e1aSLucas Stach struct fdt_usb *config; 801d7a55e1aSLucas Stach struct usb_ctlr *usbctlr; 80287f938c9SSimon Glass 803d7a55e1aSLucas Stach if (index >= port_count) 80487f938c9SSimon Glass return -1; 80587f938c9SSimon Glass 806d7a55e1aSLucas Stach config = &port[index]; 80727f782b6SSimon Glass ehci_set_controller_priv(index, config); 80887f938c9SSimon Glass 809a4539a2aSStephen Warren switch (init) { 810a4539a2aSStephen Warren case USB_INIT_HOST: 811a4539a2aSStephen Warren switch (config->dr_mode) { 812a4539a2aSStephen Warren case DR_MODE_HOST: 813a4539a2aSStephen Warren case DR_MODE_OTG: 814a4539a2aSStephen Warren break; 815a4539a2aSStephen Warren default: 816a4539a2aSStephen Warren printf("tegrausb: Invalid dr_mode %d for host mode\n", 817a4539a2aSStephen Warren config->dr_mode); 818a4539a2aSStephen Warren return -1; 819a4539a2aSStephen Warren } 820a4539a2aSStephen Warren break; 821a4539a2aSStephen Warren case USB_INIT_DEVICE: 822a4539a2aSStephen Warren if (config->periph_id != PERIPH_ID_USBD) { 823a4539a2aSStephen Warren printf("tegrausb: Device mode only supported on first USB controller\n"); 824a4539a2aSStephen Warren return -1; 825a4539a2aSStephen Warren } 826a4539a2aSStephen Warren if (!config->utmi) { 827a4539a2aSStephen Warren printf("tegrausb: Device mode only supported with UTMI PHY\n"); 828a4539a2aSStephen Warren return -1; 829a4539a2aSStephen Warren } 830a4539a2aSStephen Warren switch (config->dr_mode) { 831a4539a2aSStephen Warren case DR_MODE_DEVICE: 832a4539a2aSStephen Warren case DR_MODE_OTG: 833a4539a2aSStephen Warren break; 834a4539a2aSStephen Warren default: 835a4539a2aSStephen Warren printf("tegrausb: Invalid dr_mode %d for device mode\n", 836a4539a2aSStephen Warren config->dr_mode); 837a4539a2aSStephen Warren return -1; 838a4539a2aSStephen Warren } 839a4539a2aSStephen Warren break; 840a4539a2aSStephen Warren default: 841a4539a2aSStephen Warren printf("tegrausb: Unknown USB_INIT_* %d\n", init); 842a4539a2aSStephen Warren return -1; 843a4539a2aSStephen Warren } 844a4539a2aSStephen Warren 845d7a55e1aSLucas Stach /* skip init, if the port is already initialized */ 846a4539a2aSStephen Warren if (config->initialized && config->init_type == init) 847d7a55e1aSLucas Stach goto success; 848d7a55e1aSLucas Stach 849a4539a2aSStephen Warren if (config->utmi && init_utmi_usb_controller(config, init)) { 850d7a55e1aSLucas Stach printf("tegrausb: Cannot init port %d\n", index); 851d7a55e1aSLucas Stach return -1; 852d7a55e1aSLucas Stach } 853d7a55e1aSLucas Stach 854a4539a2aSStephen Warren if (config->ulpi && init_ulpi_usb_controller(config, init)) { 855d7a55e1aSLucas Stach printf("tegrausb: Cannot init port %d\n", index); 856d7a55e1aSLucas Stach return -1; 857d7a55e1aSLucas Stach } 858d7a55e1aSLucas Stach 859a4539a2aSStephen Warren set_up_vbus(config, init); 860d7a55e1aSLucas Stach 861d7a55e1aSLucas Stach config->initialized = 1; 862a4539a2aSStephen Warren config->init_type = init; 863d7a55e1aSLucas Stach 864d7a55e1aSLucas Stach success: 865d7a55e1aSLucas Stach usbctlr = config->reg; 866d7a55e1aSLucas Stach *hccr = (struct ehci_hccr *)&usbctlr->cap_length; 867d7a55e1aSLucas Stach *hcor = (struct ehci_hcor *)&usbctlr->usb_cmd; 8687e44d932SJim Lin 86987f938c9SSimon Glass return 0; 87087f938c9SSimon Glass } 87187f938c9SSimon Glass 87287f938c9SSimon Glass /* 873d7a55e1aSLucas Stach * Bring down the specified USB controller 87487f938c9SSimon Glass */ 875676ae068SLucas Stach int ehci_hcd_stop(int index) 87687f938c9SSimon Glass { 877d7a55e1aSLucas Stach struct usb_ctlr *usbctlr; 878d7a55e1aSLucas Stach 879d7a55e1aSLucas Stach usbctlr = port[index].reg; 880d7a55e1aSLucas Stach 881d7a55e1aSLucas Stach /* Stop controller */ 882d7a55e1aSLucas Stach writel(0, &usbctlr->usb_cmd); 883d7a55e1aSLucas Stach udelay(1000); 884d7a55e1aSLucas Stach 885d7a55e1aSLucas Stach /* Initiate controller reset */ 886d7a55e1aSLucas Stach writel(2, &usbctlr->usb_cmd); 887d7a55e1aSLucas Stach udelay(1000); 888d7a55e1aSLucas Stach 889d7a55e1aSLucas Stach port[index].initialized = 0; 890d7a55e1aSLucas Stach 891d7a55e1aSLucas Stach return 0; 89287f938c9SSimon Glass } 893