129321c05SIlya Yanok /*
229321c05SIlya Yanok * (C) Copyright 2011 Ilya Yanok, Emcraft Systems
329321c05SIlya Yanok * (C) Copyright 2004-2008
429321c05SIlya Yanok * Texas Instruments, <www.ti.com>
529321c05SIlya Yanok *
629321c05SIlya Yanok * Derived from Beagle Board code by
729321c05SIlya Yanok * Sunil Kumar <sunilsaini05@gmail.com>
829321c05SIlya Yanok * Shashi Ranjan <shashiranjanmca05@gmail.com>
929321c05SIlya Yanok *
1029321c05SIlya Yanok *
111a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
1229321c05SIlya Yanok */
131a459660SWolfgang Denk
1429321c05SIlya Yanok #include <common.h>
1529321c05SIlya Yanok #include <usb.h>
1643b62393SGovindraj.R #include <usb/ulpi.h>
1743b62393SGovindraj.R #include <errno.h>
1829321c05SIlya Yanok #include <asm/io.h>
1929321c05SIlya Yanok #include <asm/gpio.h>
2043b62393SGovindraj.R #include <asm/arch/ehci.h>
2143b62393SGovindraj.R #include <asm/ehci-omap.h>
22676ae068SLucas Stach
23676ae068SLucas Stach #include "ehci.h"
2429321c05SIlya Yanok
2543b62393SGovindraj.R static struct omap_uhh *const uhh = (struct omap_uhh *)OMAP_UHH_BASE;
2643b62393SGovindraj.R static struct omap_usbtll *const usbtll = (struct omap_usbtll *)OMAP_USBTLL_BASE;
2743b62393SGovindraj.R static struct omap_ehci *const ehci = (struct omap_ehci *)OMAP_EHCI_BASE;
2843b62393SGovindraj.R
omap_uhh_reset(void)2943b62393SGovindraj.R static int omap_uhh_reset(void)
3043b62393SGovindraj.R {
31*835a5559SRoger Quadros int timeout = 0;
32*835a5559SRoger Quadros u32 rev;
33*835a5559SRoger Quadros
34*835a5559SRoger Quadros rev = readl(&uhh->rev);
35*835a5559SRoger Quadros
36*835a5559SRoger Quadros /* Soft RESET */
37*835a5559SRoger Quadros writel(OMAP_UHH_SYSCONFIG_SOFTRESET, &uhh->sysc);
38*835a5559SRoger Quadros
39*835a5559SRoger Quadros switch (rev) {
40*835a5559SRoger Quadros case OMAP_USBHS_REV1:
41*835a5559SRoger Quadros /* Wait for soft RESET to complete */
42*835a5559SRoger Quadros while (!(readl(&uhh->syss) & 0x1)) {
43*835a5559SRoger Quadros if (timeout > 100) {
44*835a5559SRoger Quadros printf("%s: RESET timeout\n", __func__);
45*835a5559SRoger Quadros return -1;
46*835a5559SRoger Quadros }
47*835a5559SRoger Quadros udelay(10);
48*835a5559SRoger Quadros timeout++;
49*835a5559SRoger Quadros }
50*835a5559SRoger Quadros
51*835a5559SRoger Quadros /* Set No-Idle, No-Standby */
52*835a5559SRoger Quadros writel(OMAP_UHH_SYSCONFIG_VAL, &uhh->sysc);
53*835a5559SRoger Quadros break;
54*835a5559SRoger Quadros
55*835a5559SRoger Quadros default: /* Rev. 2 onwards */
56*835a5559SRoger Quadros
57*835a5559SRoger Quadros udelay(2); /* Need to wait before accessing SYSCONFIG back */
58*835a5559SRoger Quadros
59*835a5559SRoger Quadros /* Wait for soft RESET to complete */
60*835a5559SRoger Quadros while ((readl(&uhh->sysc) & 0x1)) {
61*835a5559SRoger Quadros if (timeout > 100) {
62*835a5559SRoger Quadros printf("%s: RESET timeout\n", __func__);
63*835a5559SRoger Quadros return -1;
64*835a5559SRoger Quadros }
65*835a5559SRoger Quadros udelay(10);
66*835a5559SRoger Quadros timeout++;
67*835a5559SRoger Quadros }
68*835a5559SRoger Quadros
69*835a5559SRoger Quadros writel(OMAP_UHH_SYSCONFIG_VAL, &uhh->sysc);
70*835a5559SRoger Quadros break;
71*835a5559SRoger Quadros }
72*835a5559SRoger Quadros
7343b62393SGovindraj.R return 0;
7443b62393SGovindraj.R }
7543b62393SGovindraj.R
omap_ehci_tll_reset(void)7643b62393SGovindraj.R static int omap_ehci_tll_reset(void)
7743b62393SGovindraj.R {
7843b62393SGovindraj.R unsigned long init = get_timer(0);
7943b62393SGovindraj.R
8043b62393SGovindraj.R /* perform TLL soft reset, and wait until reset is complete */
8143b62393SGovindraj.R writel(OMAP_USBTLL_SYSCONFIG_SOFTRESET, &usbtll->sysc);
8243b62393SGovindraj.R
8343b62393SGovindraj.R /* Wait for TLL reset to complete */
8443b62393SGovindraj.R while (!(readl(&usbtll->syss) & OMAP_USBTLL_SYSSTATUS_RESETDONE))
8543b62393SGovindraj.R if (get_timer(init) > CONFIG_SYS_HZ) {
8643b62393SGovindraj.R debug("OMAP EHCI error: timeout resetting TLL\n");
8743b62393SGovindraj.R return -EL3RST;
8843b62393SGovindraj.R }
8943b62393SGovindraj.R
9043b62393SGovindraj.R return 0;
9143b62393SGovindraj.R }
9243b62393SGovindraj.R
omap_usbhs_hsic_init(int port)9343b62393SGovindraj.R static void omap_usbhs_hsic_init(int port)
9443b62393SGovindraj.R {
9543b62393SGovindraj.R unsigned int reg;
9643b62393SGovindraj.R
9743b62393SGovindraj.R /* Enable channels now */
9843b62393SGovindraj.R reg = readl(&usbtll->channel_conf + port);
9943b62393SGovindraj.R
10043b62393SGovindraj.R setbits_le32(®, (OMAP_TLL_CHANNEL_CONF_CHANMODE_TRANSPARENT_UTMI
10143b62393SGovindraj.R | OMAP_TLL_CHANNEL_CONF_ULPINOBITSTUFF
10243b62393SGovindraj.R | OMAP_TLL_CHANNEL_CONF_DRVVBUS
10343b62393SGovindraj.R | OMAP_TLL_CHANNEL_CONF_CHRGVBUS
10443b62393SGovindraj.R | OMAP_TLL_CHANNEL_CONF_CHANEN));
10543b62393SGovindraj.R
10643b62393SGovindraj.R writel(reg, &usbtll->channel_conf + port);
10743b62393SGovindraj.R }
10843b62393SGovindraj.R
109120503f3SDan Murphy #ifdef CONFIG_USB_ULPI
omap_ehci_soft_phy_reset(int port)11043b62393SGovindraj.R static void omap_ehci_soft_phy_reset(int port)
11143b62393SGovindraj.R {
11243b62393SGovindraj.R struct ulpi_viewport ulpi_vp;
11343b62393SGovindraj.R
11443b62393SGovindraj.R ulpi_vp.viewport_addr = (u32)&ehci->insreg05_utmi_ulpi;
11543b62393SGovindraj.R ulpi_vp.port_num = port;
11643b62393SGovindraj.R
11743b62393SGovindraj.R ulpi_reset(&ulpi_vp);
11843b62393SGovindraj.R }
119120503f3SDan Murphy #else
omap_ehci_soft_phy_reset(int port)120120503f3SDan Murphy static void omap_ehci_soft_phy_reset(int port)
121120503f3SDan Murphy {
122120503f3SDan Murphy return;
123120503f3SDan Murphy }
124120503f3SDan Murphy #endif
12543b62393SGovindraj.R
12629321c05SIlya Yanok #if defined(CONFIG_OMAP_EHCI_PHY1_RESET_GPIO) || \
127d3d037aeSDan Murphy defined(CONFIG_OMAP_EHCI_PHY2_RESET_GPIO) || \
128d3d037aeSDan Murphy defined(CONFIG_OMAP_EHCI_PHY3_RESET_GPIO)
12929321c05SIlya Yanok /* controls PHY(s) reset signal(s) */
omap_ehci_phy_reset(int on,int delay)13029321c05SIlya Yanok static inline void omap_ehci_phy_reset(int on, int delay)
13129321c05SIlya Yanok {
13229321c05SIlya Yanok /*
13329321c05SIlya Yanok * Refer ISSUE1:
13429321c05SIlya Yanok * Hold the PHY in RESET for enough time till
13529321c05SIlya Yanok * PHY is settled and ready
13629321c05SIlya Yanok */
13729321c05SIlya Yanok if (delay && !on)
13829321c05SIlya Yanok udelay(delay);
13929321c05SIlya Yanok #ifdef CONFIG_OMAP_EHCI_PHY1_RESET_GPIO
14029321c05SIlya Yanok gpio_request(CONFIG_OMAP_EHCI_PHY1_RESET_GPIO, "USB PHY1 reset");
14129321c05SIlya Yanok gpio_direction_output(CONFIG_OMAP_EHCI_PHY1_RESET_GPIO, !on);
14229321c05SIlya Yanok #endif
14329321c05SIlya Yanok #ifdef CONFIG_OMAP_EHCI_PHY2_RESET_GPIO
14429321c05SIlya Yanok gpio_request(CONFIG_OMAP_EHCI_PHY2_RESET_GPIO, "USB PHY2 reset");
14529321c05SIlya Yanok gpio_direction_output(CONFIG_OMAP_EHCI_PHY2_RESET_GPIO, !on);
14629321c05SIlya Yanok #endif
147d3d037aeSDan Murphy #ifdef CONFIG_OMAP_EHCI_PHY3_RESET_GPIO
148d3d037aeSDan Murphy gpio_request(CONFIG_OMAP_EHCI_PHY3_RESET_GPIO, "USB PHY3 reset");
149d3d037aeSDan Murphy gpio_direction_output(CONFIG_OMAP_EHCI_PHY3_RESET_GPIO, !on);
150d3d037aeSDan Murphy #endif
15129321c05SIlya Yanok
15229321c05SIlya Yanok /* Hold the PHY in RESET for enough time till DIR is high */
15329321c05SIlya Yanok /* Refer: ISSUE1 */
15429321c05SIlya Yanok if (delay && on)
15529321c05SIlya Yanok udelay(delay);
15629321c05SIlya Yanok }
15729321c05SIlya Yanok #else
15829321c05SIlya Yanok #define omap_ehci_phy_reset(on, delay) do {} while (0)
15929321c05SIlya Yanok #endif
16029321c05SIlya Yanok
16129321c05SIlya Yanok /* Reset is needed otherwise the kernel-driver will throw an error. */
omap_ehci_hcd_stop(void)16243b62393SGovindraj.R int omap_ehci_hcd_stop(void)
16329321c05SIlya Yanok {
16443b62393SGovindraj.R debug("Resetting OMAP EHCI\n");
16529321c05SIlya Yanok omap_ehci_phy_reset(1, 0);
16643b62393SGovindraj.R
16743b62393SGovindraj.R if (omap_uhh_reset() < 0)
16843b62393SGovindraj.R return -1;
16943b62393SGovindraj.R
17043b62393SGovindraj.R if (omap_ehci_tll_reset() < 0)
17143b62393SGovindraj.R return -1;
17243b62393SGovindraj.R
17329321c05SIlya Yanok return 0;
17429321c05SIlya Yanok }
17529321c05SIlya Yanok
17629321c05SIlya Yanok /*
17743b62393SGovindraj.R * Initialize the OMAP EHCI controller and PHY.
17843b62393SGovindraj.R * Based on "drivers/usb/host/ehci-omap.c" from Linux 3.1
17929321c05SIlya Yanok * See there for additional Copyrights.
18029321c05SIlya Yanok */
omap_ehci_hcd_init(int index,struct omap_usbhs_board_data * usbhs_pdata,struct ehci_hccr ** hccr,struct ehci_hcor ** hcor)18116297cfbSMateusz Zalega int omap_ehci_hcd_init(int index, struct omap_usbhs_board_data *usbhs_pdata,
182676ae068SLucas Stach struct ehci_hccr **hccr, struct ehci_hcor **hcor)
18329321c05SIlya Yanok {
18429321c05SIlya Yanok int ret;
18543b62393SGovindraj.R unsigned int i, reg = 0, rev = 0;
18629321c05SIlya Yanok
18743b62393SGovindraj.R debug("Initializing OMAP EHCI\n");
18829321c05SIlya Yanok
18916297cfbSMateusz Zalega ret = board_usb_init(index, USB_INIT_HOST);
19029321c05SIlya Yanok if (ret < 0)
19129321c05SIlya Yanok return ret;
19229321c05SIlya Yanok
19329321c05SIlya Yanok /* Put the PHY in RESET */
19429321c05SIlya Yanok omap_ehci_phy_reset(1, 10);
19529321c05SIlya Yanok
19643b62393SGovindraj.R ret = omap_uhh_reset();
19743b62393SGovindraj.R if (ret < 0)
19843b62393SGovindraj.R return ret;
19929321c05SIlya Yanok
20043b62393SGovindraj.R ret = omap_ehci_tll_reset();
20143b62393SGovindraj.R if (ret)
20243b62393SGovindraj.R return ret;
20329321c05SIlya Yanok
20429321c05SIlya Yanok writel(OMAP_USBTLL_SYSCONFIG_ENAWAKEUP |
20529321c05SIlya Yanok OMAP_USBTLL_SYSCONFIG_SIDLEMODE |
20643b62393SGovindraj.R OMAP_USBTLL_SYSCONFIG_CACTIVITY, &usbtll->sysc);
20729321c05SIlya Yanok
20829321c05SIlya Yanok /* Put UHH in NoIdle/NoStandby mode */
20943b62393SGovindraj.R writel(OMAP_UHH_SYSCONFIG_VAL, &uhh->sysc);
21029321c05SIlya Yanok
21143b62393SGovindraj.R /* setup ULPI bypass and burst configurations */
21243b62393SGovindraj.R clrsetbits_le32(®, OMAP_UHH_HOSTCONFIG_INCRX_ALIGN_EN,
21343b62393SGovindraj.R (OMAP_UHH_HOSTCONFIG_INCR4_BURST_EN |
21443b62393SGovindraj.R OMAP_UHH_HOSTCONFIG_INCR8_BURST_EN |
21543b62393SGovindraj.R OMAP_UHH_HOSTCONFIG_INCR16_BURST_EN));
21643b62393SGovindraj.R
21743b62393SGovindraj.R rev = readl(&uhh->rev);
21843b62393SGovindraj.R if (rev == OMAP_USBHS_REV1) {
21943b62393SGovindraj.R if (is_ehci_phy_mode(usbhs_pdata->port_mode[0]))
22043b62393SGovindraj.R clrbits_le32(®, OMAP_UHH_HOSTCONFIG_ULPI_P1_BYPASS);
22143b62393SGovindraj.R else
22243b62393SGovindraj.R setbits_le32(®, OMAP_UHH_HOSTCONFIG_ULPI_P1_BYPASS);
22343b62393SGovindraj.R
22443b62393SGovindraj.R if (is_ehci_phy_mode(usbhs_pdata->port_mode[1]))
22543b62393SGovindraj.R clrbits_le32(®, OMAP_UHH_HOSTCONFIG_ULPI_P2_BYPASS);
22643b62393SGovindraj.R else
22790579fddSJeroen Hofstee setbits_le32(®, OMAP_UHH_HOSTCONFIG_ULPI_P2_BYPASS);
22843b62393SGovindraj.R
22943b62393SGovindraj.R if (is_ehci_phy_mode(usbhs_pdata->port_mode[2]))
23043b62393SGovindraj.R clrbits_le32(®, OMAP_UHH_HOSTCONFIG_ULPI_P3_BYPASS);
23143b62393SGovindraj.R else
23290579fddSJeroen Hofstee setbits_le32(®, OMAP_UHH_HOSTCONFIG_ULPI_P3_BYPASS);
23343b62393SGovindraj.R } else if (rev == OMAP_USBHS_REV2) {
234d3d037aeSDan Murphy
23543b62393SGovindraj.R clrsetbits_le32(®, (OMAP_P1_MODE_CLEAR | OMAP_P2_MODE_CLEAR),
23643b62393SGovindraj.R OMAP4_UHH_HOSTCONFIG_APP_START_CLK);
23743b62393SGovindraj.R
23843b62393SGovindraj.R /* Clear port mode fields for PHY mode */
23943b62393SGovindraj.R
24043b62393SGovindraj.R if (is_ehci_hsic_mode(usbhs_pdata->port_mode[0]))
24143b62393SGovindraj.R setbits_le32(®, OMAP_P1_MODE_HSIC);
24243b62393SGovindraj.R
24343b62393SGovindraj.R if (is_ehci_hsic_mode(usbhs_pdata->port_mode[1]))
24443b62393SGovindraj.R setbits_le32(®, OMAP_P2_MODE_HSIC);
24543b62393SGovindraj.R
246d3d037aeSDan Murphy } else if (rev == OMAP_USBHS_REV2_1) {
247d3d037aeSDan Murphy
248d3d037aeSDan Murphy clrsetbits_le32(®,
249d3d037aeSDan Murphy (OMAP_P1_MODE_CLEAR |
250d3d037aeSDan Murphy OMAP_P2_MODE_CLEAR |
251d3d037aeSDan Murphy OMAP_P3_MODE_CLEAR),
252d3d037aeSDan Murphy OMAP4_UHH_HOSTCONFIG_APP_START_CLK);
253d3d037aeSDan Murphy
254d3d037aeSDan Murphy /* Clear port mode fields for PHY mode */
255d3d037aeSDan Murphy
256d3d037aeSDan Murphy if (is_ehci_hsic_mode(usbhs_pdata->port_mode[0]))
257d3d037aeSDan Murphy setbits_le32(®, OMAP_P1_MODE_HSIC);
258d3d037aeSDan Murphy
259d3d037aeSDan Murphy if (is_ehci_hsic_mode(usbhs_pdata->port_mode[1]))
260d3d037aeSDan Murphy setbits_le32(®, OMAP_P2_MODE_HSIC);
261d3d037aeSDan Murphy
26243b62393SGovindraj.R if (is_ehci_hsic_mode(usbhs_pdata->port_mode[2]))
26343b62393SGovindraj.R setbits_le32(®, OMAP_P3_MODE_HSIC);
26443b62393SGovindraj.R }
26543b62393SGovindraj.R
26643b62393SGovindraj.R debug("OMAP UHH_REVISION 0x%x\n", rev);
26743b62393SGovindraj.R writel(reg, &uhh->hostconfig);
26843b62393SGovindraj.R
26943b62393SGovindraj.R for (i = 0; i < OMAP_HS_USB_PORTS; i++)
27043b62393SGovindraj.R if (is_ehci_hsic_mode(usbhs_pdata->port_mode[i]))
27143b62393SGovindraj.R omap_usbhs_hsic_init(i);
27229321c05SIlya Yanok
27329321c05SIlya Yanok omap_ehci_phy_reset(0, 10);
27429321c05SIlya Yanok
27543b62393SGovindraj.R /*
27643b62393SGovindraj.R * An undocumented "feature" in the OMAP3 EHCI controller,
27743b62393SGovindraj.R * causes suspended ports to be taken out of suspend when
27843b62393SGovindraj.R * the USBCMD.Run/Stop bit is cleared (for example when
27943b62393SGovindraj.R * we do ehci_bus_suspend).
28043b62393SGovindraj.R * This breaks suspend-resume if the root-hub is allowed
28143b62393SGovindraj.R * to suspend. Writing 1 to this undocumented register bit
28243b62393SGovindraj.R * disables this feature and restores normal behavior.
28343b62393SGovindraj.R */
28443b62393SGovindraj.R writel(EHCI_INSNREG04_DISABLE_UNSUSPEND, &ehci->insreg04);
28529321c05SIlya Yanok
28643b62393SGovindraj.R for (i = 0; i < OMAP_HS_USB_PORTS; i++)
28743b62393SGovindraj.R if (is_ehci_phy_mode(usbhs_pdata->port_mode[i]))
28843b62393SGovindraj.R omap_ehci_soft_phy_reset(i);
28943b62393SGovindraj.R
290676ae068SLucas Stach *hccr = (struct ehci_hccr *)(OMAP_EHCI_BASE);
291676ae068SLucas Stach *hcor = (struct ehci_hcor *)(OMAP_EHCI_BASE + 0x10);
29243b62393SGovindraj.R
29343b62393SGovindraj.R debug("OMAP EHCI init done\n");
29429321c05SIlya Yanok return 0;
29529321c05SIlya Yanok }
296