xref: /rk3399_rockchip-uboot/drivers/usb/host/ehci-mx6.c (revision d1a5286099a1ccb43fa8599e2c806ca039783e2f)
13f467529SWolfgang Grandegger /*
23f467529SWolfgang Grandegger  * Copyright (c) 2009 Daniel Mack <daniel@caiaq.de>
33f467529SWolfgang Grandegger  * Copyright (C) 2010 Freescale Semiconductor, Inc.
43f467529SWolfgang Grandegger  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
63f467529SWolfgang Grandegger  */
73f467529SWolfgang Grandegger 
83f467529SWolfgang Grandegger #include <common.h>
93f467529SWolfgang Grandegger #include <usb.h>
103f467529SWolfgang Grandegger #include <errno.h>
113f467529SWolfgang Grandegger #include <linux/compiler.h>
123f467529SWolfgang Grandegger #include <usb/ehci-fsl.h>
133f467529SWolfgang Grandegger #include <asm/io.h>
143f467529SWolfgang Grandegger #include <asm/arch/imx-regs.h>
153f467529SWolfgang Grandegger #include <asm/arch/clock.h>
16af2a35fbSTroy Kisky #include <asm/imx-common/iomux-v3.h>
173f467529SWolfgang Grandegger 
183f467529SWolfgang Grandegger #include "ehci.h"
193f467529SWolfgang Grandegger 
203f467529SWolfgang Grandegger #define USB_OTGREGS_OFFSET	0x000
213f467529SWolfgang Grandegger #define USB_H1REGS_OFFSET	0x200
223f467529SWolfgang Grandegger #define USB_H2REGS_OFFSET	0x400
233f467529SWolfgang Grandegger #define USB_H3REGS_OFFSET	0x600
243f467529SWolfgang Grandegger #define USB_OTHERREGS_OFFSET	0x800
253f467529SWolfgang Grandegger 
263f467529SWolfgang Grandegger #define USB_H1_CTRL_OFFSET	0x04
273f467529SWolfgang Grandegger 
283f467529SWolfgang Grandegger #define USBPHY_CTRL				0x00000030
293f467529SWolfgang Grandegger #define USBPHY_CTRL_SET				0x00000034
303f467529SWolfgang Grandegger #define USBPHY_CTRL_CLR				0x00000038
313f467529SWolfgang Grandegger #define USBPHY_CTRL_TOG				0x0000003c
323f467529SWolfgang Grandegger 
333f467529SWolfgang Grandegger #define USBPHY_PWD				0x00000000
343f467529SWolfgang Grandegger #define USBPHY_CTRL_SFTRST			0x80000000
353f467529SWolfgang Grandegger #define USBPHY_CTRL_CLKGATE			0x40000000
363f467529SWolfgang Grandegger #define USBPHY_CTRL_ENUTMILEVEL3		0x00008000
373f467529SWolfgang Grandegger #define USBPHY_CTRL_ENUTMILEVEL2		0x00004000
38*d1a52860STroy Kisky #define USBPHY_CTRL_OTG_ID			0x08000000
393f467529SWolfgang Grandegger 
403f467529SWolfgang Grandegger #define ANADIG_USB2_CHRG_DETECT_EN_B		0x00100000
413f467529SWolfgang Grandegger #define ANADIG_USB2_CHRG_DETECT_CHK_CHRG_B	0x00080000
423f467529SWolfgang Grandegger 
433f467529SWolfgang Grandegger #define ANADIG_USB2_PLL_480_CTRL_BYPASS		0x00010000
443f467529SWolfgang Grandegger #define ANADIG_USB2_PLL_480_CTRL_ENABLE		0x00002000
453f467529SWolfgang Grandegger #define ANADIG_USB2_PLL_480_CTRL_POWER		0x00001000
463f467529SWolfgang Grandegger #define ANADIG_USB2_PLL_480_CTRL_EN_USB_CLKS	0x00000040
473f467529SWolfgang Grandegger 
483f467529SWolfgang Grandegger 
493f467529SWolfgang Grandegger #define UCTRL_OVER_CUR_POL	(1 << 8) /* OTG Polarity of Overcurrent */
503f467529SWolfgang Grandegger #define UCTRL_OVER_CUR_DIS	(1 << 7) /* Disable OTG Overcurrent Detection */
513f467529SWolfgang Grandegger 
523f467529SWolfgang Grandegger /* USBCMD */
533f467529SWolfgang Grandegger #define UCMD_RUN_STOP           (1 << 0) /* controller run/stop */
543f467529SWolfgang Grandegger #define UCMD_RESET		(1 << 1) /* controller reset */
553f467529SWolfgang Grandegger 
56*d1a52860STroy Kisky static const unsigned phy_bases[] = {
57*d1a52860STroy Kisky 	USB_PHY0_BASE_ADDR,
58*d1a52860STroy Kisky 	USB_PHY1_BASE_ADDR,
59*d1a52860STroy Kisky };
603f467529SWolfgang Grandegger 
61*d1a52860STroy Kisky static void usb_internal_phy_clock_gate(int index, int on)
62*d1a52860STroy Kisky {
63*d1a52860STroy Kisky 	void __iomem *phy_reg;
64*d1a52860STroy Kisky 
65*d1a52860STroy Kisky 	if (index >= ARRAY_SIZE(phy_bases))
66*d1a52860STroy Kisky 		return;
67*d1a52860STroy Kisky 
68*d1a52860STroy Kisky 	phy_reg = (void __iomem *)phy_bases[index];
693f467529SWolfgang Grandegger 	phy_reg += on ? USBPHY_CTRL_CLR : USBPHY_CTRL_SET;
703f467529SWolfgang Grandegger 	__raw_writel(USBPHY_CTRL_CLKGATE, phy_reg);
713f467529SWolfgang Grandegger }
723f467529SWolfgang Grandegger 
73*d1a52860STroy Kisky static void usb_power_config(int index)
743f467529SWolfgang Grandegger {
753f29d962SWolfgang Grandegger 	struct anatop_regs __iomem *anatop =
763f29d962SWolfgang Grandegger 		(struct anatop_regs __iomem *)ANATOP_BASE_ADDR;
77*d1a52860STroy Kisky 	void __iomem *chrg_detect;
78*d1a52860STroy Kisky 	void __iomem *pll_480_ctrl_clr;
79*d1a52860STroy Kisky 	void __iomem *pll_480_ctrl_set;
80*d1a52860STroy Kisky 
81*d1a52860STroy Kisky 	switch (index) {
82*d1a52860STroy Kisky 	case 0:
83*d1a52860STroy Kisky 		chrg_detect = &anatop->usb1_chrg_detect;
84*d1a52860STroy Kisky 		pll_480_ctrl_clr = &anatop->usb1_pll_480_ctrl_clr;
85*d1a52860STroy Kisky 		pll_480_ctrl_set = &anatop->usb1_pll_480_ctrl_set;
86*d1a52860STroy Kisky 		break;
87*d1a52860STroy Kisky 	case 1:
88*d1a52860STroy Kisky 		chrg_detect = &anatop->usb2_chrg_detect;
89*d1a52860STroy Kisky 		pll_480_ctrl_clr = &anatop->usb2_pll_480_ctrl_clr;
90*d1a52860STroy Kisky 		pll_480_ctrl_set = &anatop->usb2_pll_480_ctrl_set;
91*d1a52860STroy Kisky 		break;
92*d1a52860STroy Kisky 	default:
93*d1a52860STroy Kisky 		return;
94*d1a52860STroy Kisky 	}
953f467529SWolfgang Grandegger 	/*
96*d1a52860STroy Kisky 	 * Some phy and power's special controls
973f467529SWolfgang Grandegger 	 * 1. The external charger detector needs to be disabled
983f467529SWolfgang Grandegger 	 * or the signal at DP will be poor
99*d1a52860STroy Kisky 	 * 2. The PLL's power and output to usb
1003f467529SWolfgang Grandegger 	 * is totally controlled by IC, so the Software only needs
1013f467529SWolfgang Grandegger 	 * to enable them at initializtion.
1023f467529SWolfgang Grandegger 	 */
1033f467529SWolfgang Grandegger 	__raw_writel(ANADIG_USB2_CHRG_DETECT_EN_B |
1043f467529SWolfgang Grandegger 		     ANADIG_USB2_CHRG_DETECT_CHK_CHRG_B,
105*d1a52860STroy Kisky 		     chrg_detect);
1063f467529SWolfgang Grandegger 
1073f467529SWolfgang Grandegger 	__raw_writel(ANADIG_USB2_PLL_480_CTRL_BYPASS,
108*d1a52860STroy Kisky 		     pll_480_ctrl_clr);
1093f467529SWolfgang Grandegger 
1103f467529SWolfgang Grandegger 	__raw_writel(ANADIG_USB2_PLL_480_CTRL_ENABLE |
1113f467529SWolfgang Grandegger 		     ANADIG_USB2_PLL_480_CTRL_POWER |
1123f467529SWolfgang Grandegger 		     ANADIG_USB2_PLL_480_CTRL_EN_USB_CLKS,
113*d1a52860STroy Kisky 		     pll_480_ctrl_set);
1143f467529SWolfgang Grandegger }
1153f467529SWolfgang Grandegger 
116*d1a52860STroy Kisky /* Return 0 : host node, <>0 : device mode */
117*d1a52860STroy Kisky static int usb_phy_enable(int index, struct usb_ehci *ehci)
1183f467529SWolfgang Grandegger {
119*d1a52860STroy Kisky 	void __iomem *phy_reg;
120*d1a52860STroy Kisky 	void __iomem *phy_ctrl;
121*d1a52860STroy Kisky 	void __iomem *usb_cmd;
1223f467529SWolfgang Grandegger 	u32 val;
1233f467529SWolfgang Grandegger 
124*d1a52860STroy Kisky 	if (index >= ARRAY_SIZE(phy_bases))
125*d1a52860STroy Kisky 		return 0;
126*d1a52860STroy Kisky 
127*d1a52860STroy Kisky 	phy_reg = (void __iomem *)phy_bases[index];
128*d1a52860STroy Kisky 	phy_ctrl = (void __iomem *)(phy_reg + USBPHY_CTRL);
129*d1a52860STroy Kisky 	usb_cmd = (void __iomem *)&ehci->usbcmd;
130*d1a52860STroy Kisky 
1313f467529SWolfgang Grandegger 	/* Stop then Reset */
1323f467529SWolfgang Grandegger 	val = __raw_readl(usb_cmd);
1333f467529SWolfgang Grandegger 	val &= ~UCMD_RUN_STOP;
1343f467529SWolfgang Grandegger 	__raw_writel(val, usb_cmd);
1353f467529SWolfgang Grandegger 	while (__raw_readl(usb_cmd) & UCMD_RUN_STOP)
1363f467529SWolfgang Grandegger 		;
1373f467529SWolfgang Grandegger 
1383f467529SWolfgang Grandegger 	val = __raw_readl(usb_cmd);
1393f467529SWolfgang Grandegger 	val |= UCMD_RESET;
1403f467529SWolfgang Grandegger 	__raw_writel(val, usb_cmd);
1413f467529SWolfgang Grandegger 	while (__raw_readl(usb_cmd) & UCMD_RESET)
1423f467529SWolfgang Grandegger 		;
1433f467529SWolfgang Grandegger 
1443f467529SWolfgang Grandegger 	/* Reset USBPHY module */
1453f467529SWolfgang Grandegger 	val = __raw_readl(phy_ctrl);
1463f467529SWolfgang Grandegger 	val |= USBPHY_CTRL_SFTRST;
1473f467529SWolfgang Grandegger 	__raw_writel(val, phy_ctrl);
1483f467529SWolfgang Grandegger 	udelay(10);
1493f467529SWolfgang Grandegger 
1503f467529SWolfgang Grandegger 	/* Remove CLKGATE and SFTRST */
1513f467529SWolfgang Grandegger 	val = __raw_readl(phy_ctrl);
1523f467529SWolfgang Grandegger 	val &= ~(USBPHY_CTRL_CLKGATE | USBPHY_CTRL_SFTRST);
1533f467529SWolfgang Grandegger 	__raw_writel(val, phy_ctrl);
1543f467529SWolfgang Grandegger 	udelay(10);
1553f467529SWolfgang Grandegger 
1563f467529SWolfgang Grandegger 	/* Power up the PHY */
1573f467529SWolfgang Grandegger 	__raw_writel(0, phy_reg + USBPHY_PWD);
1583f467529SWolfgang Grandegger 	/* enable FS/LS device */
159*d1a52860STroy Kisky 	val = __raw_readl(phy_ctrl);
1603f467529SWolfgang Grandegger 	val |= (USBPHY_CTRL_ENUTMILEVEL2 | USBPHY_CTRL_ENUTMILEVEL3);
161*d1a52860STroy Kisky 	__raw_writel(val, phy_ctrl);
1623f467529SWolfgang Grandegger 
163*d1a52860STroy Kisky 	return val & USBPHY_CTRL_OTG_ID;
1643f467529SWolfgang Grandegger }
1653f467529SWolfgang Grandegger 
166*d1a52860STroy Kisky /* Base address for this IP block is 0x02184800 */
167*d1a52860STroy Kisky struct usbnc_regs {
168*d1a52860STroy Kisky 	u32	ctrl[4];	/* otg/host1-3 */
169*d1a52860STroy Kisky 	u32	uh2_hsic_ctrl;
170*d1a52860STroy Kisky 	u32	uh3_hsic_ctrl;
171*d1a52860STroy Kisky 	u32	otg_phy_ctrl_0;
172*d1a52860STroy Kisky 	u32	uh1_phy_ctrl_0;
173*d1a52860STroy Kisky };
174*d1a52860STroy Kisky 
175*d1a52860STroy Kisky static void usb_oc_config(int index)
1763f467529SWolfgang Grandegger {
177*d1a52860STroy Kisky 	struct usbnc_regs *usbnc = (struct usbnc_regs *)(USBOH3_USB_BASE_ADDR +
178*d1a52860STroy Kisky 			USB_OTHERREGS_OFFSET);
179*d1a52860STroy Kisky 	void __iomem *ctrl = (void __iomem *)(&usbnc->ctrl[index]);
1803f467529SWolfgang Grandegger 	u32 val;
1813f467529SWolfgang Grandegger 
182*d1a52860STroy Kisky 	val = __raw_readl(ctrl);
1833f467529SWolfgang Grandegger #if CONFIG_MACH_TYPE == MACH_TYPE_MX6Q_ARM2
1843f467529SWolfgang Grandegger 	/* mx6qarm2 seems to required a different setting*/
1853f467529SWolfgang Grandegger 	val &= ~UCTRL_OVER_CUR_POL;
1863f467529SWolfgang Grandegger #else
1873f467529SWolfgang Grandegger 	val |= UCTRL_OVER_CUR_POL;
1883f467529SWolfgang Grandegger #endif
189*d1a52860STroy Kisky 	__raw_writel(val, ctrl);
1903f467529SWolfgang Grandegger 
191*d1a52860STroy Kisky 	val = __raw_readl(ctrl);
1923f467529SWolfgang Grandegger 	val |= UCTRL_OVER_CUR_DIS;
193*d1a52860STroy Kisky 	__raw_writel(val, ctrl);
1943f467529SWolfgang Grandegger }
1953f467529SWolfgang Grandegger 
196f22e4faeSBenoît Thébaudeau int __weak board_ehci_hcd_init(int port)
197f22e4faeSBenoît Thébaudeau {
198f22e4faeSBenoît Thébaudeau 	return 0;
199f22e4faeSBenoît Thébaudeau }
200f22e4faeSBenoît Thébaudeau 
201*d1a52860STroy Kisky int __weak board_ehci_power(int port, int on)
202*d1a52860STroy Kisky {
203*d1a52860STroy Kisky 	return 0;
204*d1a52860STroy Kisky }
205*d1a52860STroy Kisky 
206127efc4fSTroy Kisky int ehci_hcd_init(int index, enum usb_init_type init,
207127efc4fSTroy Kisky 		struct ehci_hccr **hccr, struct ehci_hcor **hcor)
2083f467529SWolfgang Grandegger {
209*d1a52860STroy Kisky 	enum usb_init_type type;
210*d1a52860STroy Kisky 	struct usb_ehci *ehci = (struct usb_ehci *)(USBOH3_USB_BASE_ADDR +
211*d1a52860STroy Kisky 		(0x200 * index));
2123f467529SWolfgang Grandegger 
213*d1a52860STroy Kisky 	if (index > 3)
214*d1a52860STroy Kisky 		return -EINVAL;
2153f467529SWolfgang Grandegger 	enable_usboh3_clk(1);
2163f467529SWolfgang Grandegger 	mdelay(1);
2173f467529SWolfgang Grandegger 
2183f467529SWolfgang Grandegger 	/* Do board specific initialization */
219*d1a52860STroy Kisky 	board_ehci_hcd_init(index);
2203f467529SWolfgang Grandegger 
221*d1a52860STroy Kisky 	usb_power_config(index);
222*d1a52860STroy Kisky 	usb_oc_config(index);
223*d1a52860STroy Kisky 	usb_internal_phy_clock_gate(index, 1);
224*d1a52860STroy Kisky 	type = usb_phy_enable(index, ehci) ? USB_INIT_DEVICE : USB_INIT_HOST;
2253f467529SWolfgang Grandegger 
226676ae068SLucas Stach 	*hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength);
227676ae068SLucas Stach 	*hcor = (struct ehci_hcor *)((uint32_t)*hccr +
228676ae068SLucas Stach 			HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
2293f467529SWolfgang Grandegger 
230*d1a52860STroy Kisky 	if ((type == init) || (type == USB_INIT_DEVICE))
231*d1a52860STroy Kisky 		board_ehci_power(index, (type == USB_INIT_DEVICE) ? 0 : 1);
232*d1a52860STroy Kisky 	if (type != init)
233*d1a52860STroy Kisky 		return -ENODEV;
234*d1a52860STroy Kisky 	if (type == USB_INIT_DEVICE)
235*d1a52860STroy Kisky 		return 0;
236*d1a52860STroy Kisky 	setbits_le32(&ehci->usbmode, CM_HOST);
2373f467529SWolfgang Grandegger 	__raw_writel(CONFIG_MXC_USB_PORTSC, &ehci->portsc);
2383f467529SWolfgang Grandegger 	setbits_le32(&ehci->portsc, USB_EN);
2393f467529SWolfgang Grandegger 
2403f467529SWolfgang Grandegger 	mdelay(10);
2413f467529SWolfgang Grandegger 
2423f467529SWolfgang Grandegger 	return 0;
2433f467529SWolfgang Grandegger }
2443f467529SWolfgang Grandegger 
245676ae068SLucas Stach int ehci_hcd_stop(int index)
2463f467529SWolfgang Grandegger {
2473f467529SWolfgang Grandegger 	return 0;
2483f467529SWolfgang Grandegger }
249