xref: /rk3399_rockchip-uboot/drivers/usb/host/ehci-marvell.c (revision 127efc4fe8cfc3ed525650b1ccbad9c3402e8d5d)
1a14bd417SAlbert ARIBAUD /*
2a14bd417SAlbert ARIBAUD  * (C) Copyright 2009
3a14bd417SAlbert ARIBAUD  * Marvell Semiconductor <www.marvell.com>
4a14bd417SAlbert ARIBAUD  * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
5a14bd417SAlbert ARIBAUD  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7a14bd417SAlbert ARIBAUD  */
8a14bd417SAlbert ARIBAUD 
9a14bd417SAlbert ARIBAUD #include <common.h>
10a14bd417SAlbert ARIBAUD #include <asm/io.h>
11a14bd417SAlbert ARIBAUD #include <usb.h>
12a14bd417SAlbert ARIBAUD #include "ehci.h"
13a14bd417SAlbert ARIBAUD #include <asm/arch/cpu.h>
14805ad7eeSAlbert ARIBAUD 
15805ad7eeSAlbert ARIBAUD #if defined(CONFIG_KIRKWOOD)
16a14bd417SAlbert ARIBAUD #include <asm/arch/kirkwood.h>
17805ad7eeSAlbert ARIBAUD #elif defined(CONFIG_ORION5X)
18805ad7eeSAlbert ARIBAUD #include <asm/arch/orion5x.h>
19805ad7eeSAlbert ARIBAUD #endif
20a14bd417SAlbert ARIBAUD 
2174d34421SAlbert ARIBAUD DECLARE_GLOBAL_DATA_PTR;
2274d34421SAlbert ARIBAUD 
2374d34421SAlbert ARIBAUD #define rdl(off)	readl(MVUSB0_BASE + (off))
2474d34421SAlbert ARIBAUD #define wrl(off, val)	writel((val), MVUSB0_BASE + (off))
25a14bd417SAlbert ARIBAUD 
26a14bd417SAlbert ARIBAUD #define USB_WINDOW_CTRL(i)	(0x320 + ((i) << 4))
27a14bd417SAlbert ARIBAUD #define USB_WINDOW_BASE(i)	(0x324 + ((i) << 4))
28a14bd417SAlbert ARIBAUD #define USB_TARGET_DRAM		0x0
29a14bd417SAlbert ARIBAUD 
30a14bd417SAlbert ARIBAUD /*
31a14bd417SAlbert ARIBAUD  * USB 2.0 Bridge Address Decoding registers setup
32a14bd417SAlbert ARIBAUD  */
33a14bd417SAlbert ARIBAUD static void usb_brg_adrdec_setup(void)
34a14bd417SAlbert ARIBAUD {
35a14bd417SAlbert ARIBAUD 	int i;
3674d34421SAlbert ARIBAUD 	u32 size, base, attrib;
37a14bd417SAlbert ARIBAUD 
38a14bd417SAlbert ARIBAUD 	for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
39a14bd417SAlbert ARIBAUD 
40a14bd417SAlbert ARIBAUD 		/* Enable DRAM bank */
41a14bd417SAlbert ARIBAUD 		switch (i) {
42a14bd417SAlbert ARIBAUD 		case 0:
4374d34421SAlbert ARIBAUD 			attrib = MVUSB0_CPU_ATTR_DRAM_CS0;
44a14bd417SAlbert ARIBAUD 			break;
45a14bd417SAlbert ARIBAUD 		case 1:
4674d34421SAlbert ARIBAUD 			attrib = MVUSB0_CPU_ATTR_DRAM_CS1;
47a14bd417SAlbert ARIBAUD 			break;
48a14bd417SAlbert ARIBAUD 		case 2:
4974d34421SAlbert ARIBAUD 			attrib = MVUSB0_CPU_ATTR_DRAM_CS2;
50a14bd417SAlbert ARIBAUD 			break;
51a14bd417SAlbert ARIBAUD 		case 3:
5274d34421SAlbert ARIBAUD 			attrib = MVUSB0_CPU_ATTR_DRAM_CS3;
53a14bd417SAlbert ARIBAUD 			break;
54a14bd417SAlbert ARIBAUD 		default:
55a14bd417SAlbert ARIBAUD 			/* invalide bank, disable access */
56a14bd417SAlbert ARIBAUD 			attrib = 0;
57a14bd417SAlbert ARIBAUD 			break;
58a14bd417SAlbert ARIBAUD 		}
59a14bd417SAlbert ARIBAUD 
6074d34421SAlbert ARIBAUD 		size = gd->bd->bi_dram[i].size;
6174d34421SAlbert ARIBAUD 		base = gd->bd->bi_dram[i].start;
62a14bd417SAlbert ARIBAUD 		if ((size) && (attrib))
63a14bd417SAlbert ARIBAUD 			wrl(USB_WINDOW_CTRL(i),
6474d34421SAlbert ARIBAUD 				MVCPU_WIN_CTRL_DATA(size, USB_TARGET_DRAM,
6574d34421SAlbert ARIBAUD 					attrib, MVCPU_WIN_ENABLE));
66a14bd417SAlbert ARIBAUD 		else
6774d34421SAlbert ARIBAUD 			wrl(USB_WINDOW_CTRL(i), MVCPU_WIN_DISABLE);
68a14bd417SAlbert ARIBAUD 
6974d34421SAlbert ARIBAUD 		wrl(USB_WINDOW_BASE(i), base);
70a14bd417SAlbert ARIBAUD 	}
71a14bd417SAlbert ARIBAUD }
72a14bd417SAlbert ARIBAUD 
73a14bd417SAlbert ARIBAUD /*
74a14bd417SAlbert ARIBAUD  * Create the appropriate control structures to manage
75a14bd417SAlbert ARIBAUD  * a new EHCI host controller.
76a14bd417SAlbert ARIBAUD  */
77*127efc4fSTroy Kisky int ehci_hcd_init(int index, enum usb_init_type init,
78*127efc4fSTroy Kisky 		struct ehci_hccr **hccr, struct ehci_hcor **hcor)
79a14bd417SAlbert ARIBAUD {
80a14bd417SAlbert ARIBAUD 	usb_brg_adrdec_setup();
81a14bd417SAlbert ARIBAUD 
82676ae068SLucas Stach 	*hccr = (struct ehci_hccr *)(MVUSB0_BASE + 0x100);
83676ae068SLucas Stach 	*hcor = (struct ehci_hcor *)((uint32_t) *hccr
84676ae068SLucas Stach 			+ HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
85a14bd417SAlbert ARIBAUD 
8674d34421SAlbert ARIBAUD 	debug("ehci-marvell: init hccr %x and hcor %x hc_length %d\n",
87676ae068SLucas Stach 		(uint32_t)*hccr, (uint32_t)*hcor,
88676ae068SLucas Stach 		(uint32_t)HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
89a14bd417SAlbert ARIBAUD 
90a14bd417SAlbert ARIBAUD 	return 0;
91a14bd417SAlbert ARIBAUD }
92a14bd417SAlbert ARIBAUD 
93a14bd417SAlbert ARIBAUD /*
94a14bd417SAlbert ARIBAUD  * Destroy the appropriate control structures corresponding
95a14bd417SAlbert ARIBAUD  * the the EHCI host controller.
96a14bd417SAlbert ARIBAUD  */
97676ae068SLucas Stach int ehci_hcd_stop(int index)
98a14bd417SAlbert ARIBAUD {
99a14bd417SAlbert ARIBAUD 	return 0;
100a14bd417SAlbert ARIBAUD }
101