12731b9a8SJean-Christophe PLAGNIOL-VILLARD /*- 22731b9a8SJean-Christophe PLAGNIOL-VILLARD * Copyright (c) 2007-2008, Juniper Networks, Inc. 32731b9a8SJean-Christophe PLAGNIOL-VILLARD * Copyright (c) 2008, Excito Elektronik i Skåne AB 42731b9a8SJean-Christophe PLAGNIOL-VILLARD * Copyright (c) 2008, Michael Trimarchi <trimarchimichael@yahoo.it> 52731b9a8SJean-Christophe PLAGNIOL-VILLARD * 62731b9a8SJean-Christophe PLAGNIOL-VILLARD * All rights reserved. 72731b9a8SJean-Christophe PLAGNIOL-VILLARD * 82731b9a8SJean-Christophe PLAGNIOL-VILLARD * This program is free software; you can redistribute it and/or 92731b9a8SJean-Christophe PLAGNIOL-VILLARD * modify it under the terms of the GNU General Public License as 102731b9a8SJean-Christophe PLAGNIOL-VILLARD * published by the Free Software Foundation version 2 of 112731b9a8SJean-Christophe PLAGNIOL-VILLARD * the License. 122731b9a8SJean-Christophe PLAGNIOL-VILLARD * 132731b9a8SJean-Christophe PLAGNIOL-VILLARD * This program is distributed in the hope that it will be useful, 142731b9a8SJean-Christophe PLAGNIOL-VILLARD * but WITHOUT ANY WARRANTY; without even the implied warranty of 152731b9a8SJean-Christophe PLAGNIOL-VILLARD * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 162731b9a8SJean-Christophe PLAGNIOL-VILLARD * GNU General Public License for more details. 172731b9a8SJean-Christophe PLAGNIOL-VILLARD * 182731b9a8SJean-Christophe PLAGNIOL-VILLARD * You should have received a copy of the GNU General Public License 192731b9a8SJean-Christophe PLAGNIOL-VILLARD * along with this program; if not, write to the Free Software 202731b9a8SJean-Christophe PLAGNIOL-VILLARD * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 212731b9a8SJean-Christophe PLAGNIOL-VILLARD * MA 02111-1307 USA 222731b9a8SJean-Christophe PLAGNIOL-VILLARD */ 232731b9a8SJean-Christophe PLAGNIOL-VILLARD #include <common.h> 248f62ca64SPatrick Georgi #include <errno.h> 252731b9a8SJean-Christophe PLAGNIOL-VILLARD #include <asm/byteorder.h> 2693ad908cSLucas Stach #include <asm/unaligned.h> 272731b9a8SJean-Christophe PLAGNIOL-VILLARD #include <usb.h> 282731b9a8SJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h> 292731b9a8SJean-Christophe PLAGNIOL-VILLARD #include <malloc.h> 3067333f76SStefan Roese #include <watchdog.h> 318f62ca64SPatrick Georgi #include <linux/compiler.h> 322731b9a8SJean-Christophe PLAGNIOL-VILLARD 332731b9a8SJean-Christophe PLAGNIOL-VILLARD #include "ehci.h" 342731b9a8SJean-Christophe PLAGNIOL-VILLARD 35676ae068SLucas Stach #ifndef CONFIG_USB_MAX_CONTROLLER_COUNT 36676ae068SLucas Stach #define CONFIG_USB_MAX_CONTROLLER_COUNT 1 37676ae068SLucas Stach #endif 382731b9a8SJean-Christophe PLAGNIOL-VILLARD 39676ae068SLucas Stach static struct ehci_ctrl { 40676ae068SLucas Stach struct ehci_hccr *hccr; /* R/O registers, not need for volatile */ 41676ae068SLucas Stach struct ehci_hcor *hcor; 42676ae068SLucas Stach int rootdev; 43676ae068SLucas Stach uint16_t portreset; 448f62ca64SPatrick Georgi struct QH qh_list __aligned(USB_DMA_MINALIGN); 458f62ca64SPatrick Georgi struct QH periodic_queue __aligned(USB_DMA_MINALIGN); 468f62ca64SPatrick Georgi uint32_t *periodic_list; 478f62ca64SPatrick Georgi int ntds; 48676ae068SLucas Stach } ehcic[CONFIG_USB_MAX_CONTROLLER_COUNT]; 4971c5de4fSTom Rini 5071c5de4fSTom Rini #define ALIGN_END_ADDR(type, ptr, size) \ 5171c5de4fSTom Rini ((uint32_t)(ptr) + roundup((size) * sizeof(type), USB_DMA_MINALIGN)) 522731b9a8SJean-Christophe PLAGNIOL-VILLARD 532731b9a8SJean-Christophe PLAGNIOL-VILLARD static struct descriptor { 542731b9a8SJean-Christophe PLAGNIOL-VILLARD struct usb_hub_descriptor hub; 552731b9a8SJean-Christophe PLAGNIOL-VILLARD struct usb_device_descriptor device; 562731b9a8SJean-Christophe PLAGNIOL-VILLARD struct usb_linux_config_descriptor config; 572731b9a8SJean-Christophe PLAGNIOL-VILLARD struct usb_linux_interface_descriptor interface; 582731b9a8SJean-Christophe PLAGNIOL-VILLARD struct usb_endpoint_descriptor endpoint; 592731b9a8SJean-Christophe PLAGNIOL-VILLARD } __attribute__ ((packed)) descriptor = { 602731b9a8SJean-Christophe PLAGNIOL-VILLARD { 612731b9a8SJean-Christophe PLAGNIOL-VILLARD 0x8, /* bDescLength */ 622731b9a8SJean-Christophe PLAGNIOL-VILLARD 0x29, /* bDescriptorType: hub descriptor */ 632731b9a8SJean-Christophe PLAGNIOL-VILLARD 2, /* bNrPorts -- runtime modified */ 642731b9a8SJean-Christophe PLAGNIOL-VILLARD 0, /* wHubCharacteristics */ 655f4b4f2fSVincent Palatin 10, /* bPwrOn2PwrGood */ 662731b9a8SJean-Christophe PLAGNIOL-VILLARD 0, /* bHubCntrCurrent */ 672731b9a8SJean-Christophe PLAGNIOL-VILLARD {}, /* Device removable */ 682731b9a8SJean-Christophe PLAGNIOL-VILLARD {} /* at most 7 ports! XXX */ 692731b9a8SJean-Christophe PLAGNIOL-VILLARD }, 702731b9a8SJean-Christophe PLAGNIOL-VILLARD { 712731b9a8SJean-Christophe PLAGNIOL-VILLARD 0x12, /* bLength */ 722731b9a8SJean-Christophe PLAGNIOL-VILLARD 1, /* bDescriptorType: UDESC_DEVICE */ 736d313c84SSergei Shtylyov cpu_to_le16(0x0200), /* bcdUSB: v2.0 */ 742731b9a8SJean-Christophe PLAGNIOL-VILLARD 9, /* bDeviceClass: UDCLASS_HUB */ 752731b9a8SJean-Christophe PLAGNIOL-VILLARD 0, /* bDeviceSubClass: UDSUBCLASS_HUB */ 762731b9a8SJean-Christophe PLAGNIOL-VILLARD 1, /* bDeviceProtocol: UDPROTO_HSHUBSTT */ 772731b9a8SJean-Christophe PLAGNIOL-VILLARD 64, /* bMaxPacketSize: 64 bytes */ 782731b9a8SJean-Christophe PLAGNIOL-VILLARD 0x0000, /* idVendor */ 792731b9a8SJean-Christophe PLAGNIOL-VILLARD 0x0000, /* idProduct */ 806d313c84SSergei Shtylyov cpu_to_le16(0x0100), /* bcdDevice */ 812731b9a8SJean-Christophe PLAGNIOL-VILLARD 1, /* iManufacturer */ 822731b9a8SJean-Christophe PLAGNIOL-VILLARD 2, /* iProduct */ 832731b9a8SJean-Christophe PLAGNIOL-VILLARD 0, /* iSerialNumber */ 842731b9a8SJean-Christophe PLAGNIOL-VILLARD 1 /* bNumConfigurations: 1 */ 852731b9a8SJean-Christophe PLAGNIOL-VILLARD }, 862731b9a8SJean-Christophe PLAGNIOL-VILLARD { 872731b9a8SJean-Christophe PLAGNIOL-VILLARD 0x9, 882731b9a8SJean-Christophe PLAGNIOL-VILLARD 2, /* bDescriptorType: UDESC_CONFIG */ 892731b9a8SJean-Christophe PLAGNIOL-VILLARD cpu_to_le16(0x19), 902731b9a8SJean-Christophe PLAGNIOL-VILLARD 1, /* bNumInterface */ 912731b9a8SJean-Christophe PLAGNIOL-VILLARD 1, /* bConfigurationValue */ 922731b9a8SJean-Christophe PLAGNIOL-VILLARD 0, /* iConfiguration */ 932731b9a8SJean-Christophe PLAGNIOL-VILLARD 0x40, /* bmAttributes: UC_SELF_POWER */ 942731b9a8SJean-Christophe PLAGNIOL-VILLARD 0 /* bMaxPower */ 952731b9a8SJean-Christophe PLAGNIOL-VILLARD }, 962731b9a8SJean-Christophe PLAGNIOL-VILLARD { 972731b9a8SJean-Christophe PLAGNIOL-VILLARD 0x9, /* bLength */ 982731b9a8SJean-Christophe PLAGNIOL-VILLARD 4, /* bDescriptorType: UDESC_INTERFACE */ 992731b9a8SJean-Christophe PLAGNIOL-VILLARD 0, /* bInterfaceNumber */ 1002731b9a8SJean-Christophe PLAGNIOL-VILLARD 0, /* bAlternateSetting */ 1012731b9a8SJean-Christophe PLAGNIOL-VILLARD 1, /* bNumEndpoints */ 1022731b9a8SJean-Christophe PLAGNIOL-VILLARD 9, /* bInterfaceClass: UICLASS_HUB */ 1032731b9a8SJean-Christophe PLAGNIOL-VILLARD 0, /* bInterfaceSubClass: UISUBCLASS_HUB */ 1042731b9a8SJean-Christophe PLAGNIOL-VILLARD 0, /* bInterfaceProtocol: UIPROTO_HSHUBSTT */ 1052731b9a8SJean-Christophe PLAGNIOL-VILLARD 0 /* iInterface */ 1062731b9a8SJean-Christophe PLAGNIOL-VILLARD }, 1072731b9a8SJean-Christophe PLAGNIOL-VILLARD { 1082731b9a8SJean-Christophe PLAGNIOL-VILLARD 0x7, /* bLength */ 1092731b9a8SJean-Christophe PLAGNIOL-VILLARD 5, /* bDescriptorType: UDESC_ENDPOINT */ 1102731b9a8SJean-Christophe PLAGNIOL-VILLARD 0x81, /* bEndpointAddress: 1112731b9a8SJean-Christophe PLAGNIOL-VILLARD * UE_DIR_IN | EHCI_INTR_ENDPT 1122731b9a8SJean-Christophe PLAGNIOL-VILLARD */ 1132731b9a8SJean-Christophe PLAGNIOL-VILLARD 3, /* bmAttributes: UE_INTERRUPT */ 1148f8bd565STom Rix 8, /* wMaxPacketSize */ 1152731b9a8SJean-Christophe PLAGNIOL-VILLARD 255 /* bInterval */ 1162731b9a8SJean-Christophe PLAGNIOL-VILLARD }, 1172731b9a8SJean-Christophe PLAGNIOL-VILLARD }; 1182731b9a8SJean-Christophe PLAGNIOL-VILLARD 1192731b9a8SJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_EHCI_IS_TDI) 1202731b9a8SJean-Christophe PLAGNIOL-VILLARD #define ehci_is_TDI() (1) 1212731b9a8SJean-Christophe PLAGNIOL-VILLARD #else 1222731b9a8SJean-Christophe PLAGNIOL-VILLARD #define ehci_is_TDI() (0) 1232731b9a8SJean-Christophe PLAGNIOL-VILLARD #endif 1242731b9a8SJean-Christophe PLAGNIOL-VILLARD 125b068deb3SJim Lin int __ehci_get_port_speed(struct ehci_hcor *hcor, uint32_t reg) 126b068deb3SJim Lin { 127b068deb3SJim Lin return PORTSC_PSPD(reg); 128b068deb3SJim Lin } 129b068deb3SJim Lin 130b068deb3SJim Lin int ehci_get_port_speed(struct ehci_hcor *hcor, uint32_t reg) 131b068deb3SJim Lin __attribute__((weak, alias("__ehci_get_port_speed"))); 132b068deb3SJim Lin 133b068deb3SJim Lin void __ehci_set_usbmode(int index) 134b068deb3SJim Lin { 135b068deb3SJim Lin uint32_t tmp; 136b068deb3SJim Lin uint32_t *reg_ptr; 137b068deb3SJim Lin 138b068deb3SJim Lin reg_ptr = (uint32_t *)((u8 *)&ehcic[index].hcor->or_usbcmd + USBMODE); 139b068deb3SJim Lin tmp = ehci_readl(reg_ptr); 140b068deb3SJim Lin tmp |= USBMODE_CM_HC; 141b068deb3SJim Lin #if defined(CONFIG_EHCI_MMIO_BIG_ENDIAN) 142b068deb3SJim Lin tmp |= USBMODE_BE; 143b068deb3SJim Lin #endif 144b068deb3SJim Lin ehci_writel(reg_ptr, tmp); 145b068deb3SJim Lin } 146b068deb3SJim Lin 147b068deb3SJim Lin void ehci_set_usbmode(int index) 148b068deb3SJim Lin __attribute__((weak, alias("__ehci_set_usbmode"))); 149b068deb3SJim Lin 1503874b6d6SMarek Vasut void __ehci_powerup_fixup(uint32_t *status_reg, uint32_t *reg) 1513874b6d6SMarek Vasut { 1523874b6d6SMarek Vasut mdelay(50); 1533874b6d6SMarek Vasut } 1543874b6d6SMarek Vasut 1553874b6d6SMarek Vasut void ehci_powerup_fixup(uint32_t *status_reg, uint32_t *reg) 1563874b6d6SMarek Vasut __attribute__((weak, alias("__ehci_powerup_fixup"))); 1573874b6d6SMarek Vasut 1582731b9a8SJean-Christophe PLAGNIOL-VILLARD static int handshake(uint32_t *ptr, uint32_t mask, uint32_t done, int usec) 1592731b9a8SJean-Christophe PLAGNIOL-VILLARD { 1602731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t result; 1612731b9a8SJean-Christophe PLAGNIOL-VILLARD do { 1622731b9a8SJean-Christophe PLAGNIOL-VILLARD result = ehci_readl(ptr); 16309c83a45SWolfgang Denk udelay(5); 1642731b9a8SJean-Christophe PLAGNIOL-VILLARD if (result == ~(uint32_t)0) 1652731b9a8SJean-Christophe PLAGNIOL-VILLARD return -1; 1662731b9a8SJean-Christophe PLAGNIOL-VILLARD result &= mask; 1672731b9a8SJean-Christophe PLAGNIOL-VILLARD if (result == done) 1682731b9a8SJean-Christophe PLAGNIOL-VILLARD return 0; 1692731b9a8SJean-Christophe PLAGNIOL-VILLARD usec--; 1702731b9a8SJean-Christophe PLAGNIOL-VILLARD } while (usec > 0); 1712731b9a8SJean-Christophe PLAGNIOL-VILLARD return -1; 1722731b9a8SJean-Christophe PLAGNIOL-VILLARD } 1732731b9a8SJean-Christophe PLAGNIOL-VILLARD 174676ae068SLucas Stach static int ehci_reset(int index) 1752731b9a8SJean-Christophe PLAGNIOL-VILLARD { 1762731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t cmd; 1772731b9a8SJean-Christophe PLAGNIOL-VILLARD int ret = 0; 1782731b9a8SJean-Christophe PLAGNIOL-VILLARD 179676ae068SLucas Stach cmd = ehci_readl(&ehcic[index].hcor->or_usbcmd); 180273d7204SStefan Roese cmd = (cmd & ~CMD_RUN) | CMD_RESET; 181676ae068SLucas Stach ehci_writel(&ehcic[index].hcor->or_usbcmd, cmd); 182676ae068SLucas Stach ret = handshake((uint32_t *)&ehcic[index].hcor->or_usbcmd, 183676ae068SLucas Stach CMD_RESET, 0, 250 * 1000); 1842731b9a8SJean-Christophe PLAGNIOL-VILLARD if (ret < 0) { 1852731b9a8SJean-Christophe PLAGNIOL-VILLARD printf("EHCI fail to reset\n"); 1862731b9a8SJean-Christophe PLAGNIOL-VILLARD goto out; 1872731b9a8SJean-Christophe PLAGNIOL-VILLARD } 1882731b9a8SJean-Christophe PLAGNIOL-VILLARD 189b068deb3SJim Lin if (ehci_is_TDI()) 190b068deb3SJim Lin ehci_set_usbmode(index); 1919ab4ce22SSimon Glass 1929ab4ce22SSimon Glass #ifdef CONFIG_USB_EHCI_TXFIFO_THRESH 193676ae068SLucas Stach cmd = ehci_readl(&ehcic[index].hcor->or_txfilltuning); 19414eb79b7SBenoît Thébaudeau cmd &= ~TXFIFO_THRESH_MASK; 1959ab4ce22SSimon Glass cmd |= TXFIFO_THRESH(CONFIG_USB_EHCI_TXFIFO_THRESH); 196676ae068SLucas Stach ehci_writel(&ehcic[index].hcor->or_txfilltuning, cmd); 1979ab4ce22SSimon Glass #endif 1982731b9a8SJean-Christophe PLAGNIOL-VILLARD out: 1992731b9a8SJean-Christophe PLAGNIOL-VILLARD return ret; 2002731b9a8SJean-Christophe PLAGNIOL-VILLARD } 2012731b9a8SJean-Christophe PLAGNIOL-VILLARD 2022731b9a8SJean-Christophe PLAGNIOL-VILLARD static int ehci_td_buffer(struct qTD *td, void *buf, size_t sz) 2032731b9a8SJean-Christophe PLAGNIOL-VILLARD { 204b8adb120SMarek Vasut uint32_t delta, next; 205b8adb120SMarek Vasut uint32_t addr = (uint32_t)buf; 2062731b9a8SJean-Christophe PLAGNIOL-VILLARD int idx; 2072731b9a8SJean-Christophe PLAGNIOL-VILLARD 208189a6956SIlya Yanok if (addr != ALIGN(addr, ARCH_DMA_MINALIGN)) 209b8adb120SMarek Vasut debug("EHCI-HCD: Misaligned buffer address (%p)\n", buf); 210b8adb120SMarek Vasut 211189a6956SIlya Yanok flush_dcache_range(addr, ALIGN(addr + sz, ARCH_DMA_MINALIGN)); 212189a6956SIlya Yanok 2132731b9a8SJean-Christophe PLAGNIOL-VILLARD idx = 0; 214cdeb9161SBenoît Thébaudeau while (idx < QT_BUFFER_CNT) { 2152731b9a8SJean-Christophe PLAGNIOL-VILLARD td->qt_buffer[idx] = cpu_to_hc32(addr); 2163ed16071SWolfgang Denk td->qt_buffer_hi[idx] = 0; 21714eb79b7SBenoît Thébaudeau next = (addr + EHCI_PAGE_SIZE) & ~(EHCI_PAGE_SIZE - 1); 2182731b9a8SJean-Christophe PLAGNIOL-VILLARD delta = next - addr; 2192731b9a8SJean-Christophe PLAGNIOL-VILLARD if (delta >= sz) 2202731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 2212731b9a8SJean-Christophe PLAGNIOL-VILLARD sz -= delta; 2222731b9a8SJean-Christophe PLAGNIOL-VILLARD addr = next; 2232731b9a8SJean-Christophe PLAGNIOL-VILLARD idx++; 2242731b9a8SJean-Christophe PLAGNIOL-VILLARD } 2252731b9a8SJean-Christophe PLAGNIOL-VILLARD 226cdeb9161SBenoît Thébaudeau if (idx == QT_BUFFER_CNT) { 2272af16f85SIlya Yanok printf("out of buffer pointers (%u bytes left)\n", sz); 2282731b9a8SJean-Christophe PLAGNIOL-VILLARD return -1; 2292731b9a8SJean-Christophe PLAGNIOL-VILLARD } 2302731b9a8SJean-Christophe PLAGNIOL-VILLARD 2312731b9a8SJean-Christophe PLAGNIOL-VILLARD return 0; 2322731b9a8SJean-Christophe PLAGNIOL-VILLARD } 2332731b9a8SJean-Christophe PLAGNIOL-VILLARD 234c60795f4SIlya Yanok static inline u8 ehci_encode_speed(enum usb_device_speed speed) 235c60795f4SIlya Yanok { 236c60795f4SIlya Yanok #define QH_HIGH_SPEED 2 237c60795f4SIlya Yanok #define QH_FULL_SPEED 0 238c60795f4SIlya Yanok #define QH_LOW_SPEED 1 239c60795f4SIlya Yanok if (speed == USB_SPEED_HIGH) 240c60795f4SIlya Yanok return QH_HIGH_SPEED; 241c60795f4SIlya Yanok if (speed == USB_SPEED_LOW) 242c60795f4SIlya Yanok return QH_LOW_SPEED; 243c60795f4SIlya Yanok return QH_FULL_SPEED; 244c60795f4SIlya Yanok } 245c60795f4SIlya Yanok 2462731b9a8SJean-Christophe PLAGNIOL-VILLARD static int 2472731b9a8SJean-Christophe PLAGNIOL-VILLARD ehci_submit_async(struct usb_device *dev, unsigned long pipe, void *buffer, 2482731b9a8SJean-Christophe PLAGNIOL-VILLARD int length, struct devrequest *req) 2492731b9a8SJean-Christophe PLAGNIOL-VILLARD { 25071c5de4fSTom Rini ALLOC_ALIGN_BUFFER(struct QH, qh, 1, USB_DMA_MINALIGN); 2515cec214eSBenoît Thébaudeau struct qTD *qtd; 2525cec214eSBenoît Thébaudeau int qtd_count = 0; 253de98e8b2SMarek Vasut int qtd_counter = 0; 2542731b9a8SJean-Christophe PLAGNIOL-VILLARD volatile struct qTD *vtd; 2552731b9a8SJean-Christophe PLAGNIOL-VILLARD unsigned long ts; 2562731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t *tdp; 257db191346SBenoît Thébaudeau uint32_t endpt, maxpacket, token, usbsts; 2582731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t c, toggle; 2592731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t cmd; 26096820a35SSimon Glass int timeout; 2612731b9a8SJean-Christophe PLAGNIOL-VILLARD int ret = 0; 262676ae068SLucas Stach struct ehci_ctrl *ctrl = dev->controller; 2632731b9a8SJean-Christophe PLAGNIOL-VILLARD 2642731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("dev=%p, pipe=%lx, buffer=%p, length=%d, req=%p\n", dev, pipe, 2652731b9a8SJean-Christophe PLAGNIOL-VILLARD buffer, length, req); 2662731b9a8SJean-Christophe PLAGNIOL-VILLARD if (req != NULL) 2672731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("req=%u (%#x), type=%u (%#x), value=%u (%#x), index=%u\n", 2682731b9a8SJean-Christophe PLAGNIOL-VILLARD req->request, req->request, 2692731b9a8SJean-Christophe PLAGNIOL-VILLARD req->requesttype, req->requesttype, 2702731b9a8SJean-Christophe PLAGNIOL-VILLARD le16_to_cpu(req->value), le16_to_cpu(req->value), 2712731b9a8SJean-Christophe PLAGNIOL-VILLARD le16_to_cpu(req->index)); 2722731b9a8SJean-Christophe PLAGNIOL-VILLARD 273db191346SBenoît Thébaudeau #define PKT_ALIGN 512 2745cec214eSBenoît Thébaudeau /* 2755cec214eSBenoît Thébaudeau * The USB transfer is split into qTD transfers. Eeach qTD transfer is 2765cec214eSBenoît Thébaudeau * described by a transfer descriptor (the qTD). The qTDs form a linked 2775cec214eSBenoît Thébaudeau * list with a queue head (QH). 2785cec214eSBenoît Thébaudeau * 2795cec214eSBenoît Thébaudeau * Each qTD transfer starts with a new USB packet, i.e. a packet cannot 2805cec214eSBenoît Thébaudeau * have its beginning in a qTD transfer and its end in the following 2815cec214eSBenoît Thébaudeau * one, so the qTD transfer lengths have to be chosen accordingly. 2825cec214eSBenoît Thébaudeau * 2835cec214eSBenoît Thébaudeau * Each qTD transfer uses up to QT_BUFFER_CNT data buffers, mapped to 2845cec214eSBenoît Thébaudeau * single pages. The first data buffer can start at any offset within a 2855cec214eSBenoît Thébaudeau * page (not considering the cache-line alignment issues), while the 2865cec214eSBenoît Thébaudeau * following buffers must be page-aligned. There is no alignment 2875cec214eSBenoît Thébaudeau * constraint on the size of a qTD transfer. 2885cec214eSBenoît Thébaudeau */ 2895cec214eSBenoît Thébaudeau if (req != NULL) 2905cec214eSBenoît Thébaudeau /* 1 qTD will be needed for SETUP, and 1 for ACK. */ 2915cec214eSBenoît Thébaudeau qtd_count += 1 + 1; 2925cec214eSBenoît Thébaudeau if (length > 0 || req == NULL) { 2935cec214eSBenoît Thébaudeau /* 2945cec214eSBenoît Thébaudeau * Determine the qTD transfer size that will be used for the 295db191346SBenoît Thébaudeau * data payload (not considering the first qTD transfer, which 296db191346SBenoît Thébaudeau * may be longer or shorter, and the final one, which may be 297db191346SBenoît Thébaudeau * shorter). 2985cec214eSBenoît Thébaudeau * 2995cec214eSBenoît Thébaudeau * In order to keep each packet within a qTD transfer, the qTD 300db191346SBenoît Thébaudeau * transfer size is aligned to PKT_ALIGN, which is a multiple of 301db191346SBenoît Thébaudeau * wMaxPacketSize (except in some cases for interrupt transfers, 302db191346SBenoît Thébaudeau * see comment in submit_int_msg()). 3035cec214eSBenoît Thébaudeau * 304db191346SBenoît Thébaudeau * By default, i.e. if the input buffer is aligned to PKT_ALIGN, 3055cec214eSBenoît Thébaudeau * QT_BUFFER_CNT full pages will be used. 3065cec214eSBenoît Thébaudeau */ 3075cec214eSBenoît Thébaudeau int xfr_sz = QT_BUFFER_CNT; 3085cec214eSBenoît Thébaudeau /* 309db191346SBenoît Thébaudeau * However, if the input buffer is not aligned to PKT_ALIGN, the 310db191346SBenoît Thébaudeau * qTD transfer size will be one page shorter, and the first qTD 3115cec214eSBenoît Thébaudeau * data buffer of each transfer will be page-unaligned. 3125cec214eSBenoît Thébaudeau */ 313db191346SBenoît Thébaudeau if ((uint32_t)buffer & (PKT_ALIGN - 1)) 3145cec214eSBenoît Thébaudeau xfr_sz--; 3155cec214eSBenoît Thébaudeau /* Convert the qTD transfer size to bytes. */ 3165cec214eSBenoît Thébaudeau xfr_sz *= EHCI_PAGE_SIZE; 3175cec214eSBenoît Thébaudeau /* 318db191346SBenoît Thébaudeau * Approximate by excess the number of qTDs that will be 319db191346SBenoît Thébaudeau * required for the data payload. The exact formula is way more 320db191346SBenoît Thébaudeau * complicated and saves at most 2 qTDs, i.e. a total of 128 321db191346SBenoît Thébaudeau * bytes. 3225cec214eSBenoît Thébaudeau */ 323db191346SBenoît Thébaudeau qtd_count += 2 + length / xfr_sz; 3245cec214eSBenoît Thébaudeau } 3255cec214eSBenoît Thébaudeau /* 326db191346SBenoît Thébaudeau * Threshold value based on the worst-case total size of the allocated qTDs for 327db191346SBenoît Thébaudeau * a mass-storage transfer of 65535 blocks of 512 bytes. 3285cec214eSBenoît Thébaudeau */ 329db191346SBenoît Thébaudeau #if CONFIG_SYS_MALLOC_LEN <= 64 + 128 * 1024 3305cec214eSBenoît Thébaudeau #warning CONFIG_SYS_MALLOC_LEN may be too small for EHCI 3315cec214eSBenoît Thébaudeau #endif 3325cec214eSBenoît Thébaudeau qtd = memalign(USB_DMA_MINALIGN, qtd_count * sizeof(struct qTD)); 3335cec214eSBenoît Thébaudeau if (qtd == NULL) { 3345cec214eSBenoît Thébaudeau printf("unable to allocate TDs\n"); 3355cec214eSBenoît Thébaudeau return -1; 3365cec214eSBenoît Thébaudeau } 3375cec214eSBenoît Thébaudeau 33871c5de4fSTom Rini memset(qh, 0, sizeof(struct QH)); 3395cec214eSBenoît Thébaudeau memset(qtd, 0, qtd_count * sizeof(*qtd)); 340de98e8b2SMarek Vasut 341b8adb120SMarek Vasut toggle = usb_gettoggle(dev, usb_pipeendpoint(pipe), usb_pipeout(pipe)); 342b8adb120SMarek Vasut 34341b1f0acSMarek Vasut /* 34441b1f0acSMarek Vasut * Setup QH (3.6 in ehci-r10.pdf) 34541b1f0acSMarek Vasut * 34641b1f0acSMarek Vasut * qh_link ................. 03-00 H 34741b1f0acSMarek Vasut * qh_endpt1 ............... 07-04 H 34841b1f0acSMarek Vasut * qh_endpt2 ............... 0B-08 H 34941b1f0acSMarek Vasut * - qh_curtd 35041b1f0acSMarek Vasut * qh_overlay.qt_next ...... 13-10 H 35141b1f0acSMarek Vasut * - qh_overlay.qt_altnext 35241b1f0acSMarek Vasut */ 353676ae068SLucas Stach qh->qh_link = cpu_to_hc32((uint32_t)&ctrl->qh_list | QH_LINK_TYPE_QH); 354c60795f4SIlya Yanok c = (dev->speed != USB_SPEED_HIGH) && !usb_pipeendpoint(pipe); 355db191346SBenoît Thébaudeau maxpacket = usb_maxpacket(dev, pipe); 35614eb79b7SBenoît Thébaudeau endpt = QH_ENDPT1_RL(8) | QH_ENDPT1_C(c) | 357db191346SBenoît Thébaudeau QH_ENDPT1_MAXPKTLEN(maxpacket) | QH_ENDPT1_H(0) | 35814eb79b7SBenoît Thébaudeau QH_ENDPT1_DTC(QH_ENDPT1_DTC_DT_FROM_QTD) | 359c60795f4SIlya Yanok QH_ENDPT1_EPS(ehci_encode_speed(dev->speed)) | 36014eb79b7SBenoît Thébaudeau QH_ENDPT1_ENDPT(usb_pipeendpoint(pipe)) | QH_ENDPT1_I(0) | 36114eb79b7SBenoît Thébaudeau QH_ENDPT1_DEVADDR(usb_pipedevice(pipe)); 36271c5de4fSTom Rini qh->qh_endpt1 = cpu_to_hc32(endpt); 36314eb79b7SBenoît Thébaudeau endpt = QH_ENDPT2_MULT(1) | QH_ENDPT2_PORTNUM(dev->portnr) | 36414eb79b7SBenoît Thébaudeau QH_ENDPT2_HUBADDR(dev->parent->devnum) | 36514eb79b7SBenoît Thébaudeau QH_ENDPT2_UFCMASK(0) | QH_ENDPT2_UFSMASK(0); 36671c5de4fSTom Rini qh->qh_endpt2 = cpu_to_hc32(endpt); 36771c5de4fSTom Rini qh->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE); 3682731b9a8SJean-Christophe PLAGNIOL-VILLARD 36971c5de4fSTom Rini tdp = &qh->qh_overlay.qt_next; 3702731b9a8SJean-Christophe PLAGNIOL-VILLARD 3712731b9a8SJean-Christophe PLAGNIOL-VILLARD if (req != NULL) { 37241b1f0acSMarek Vasut /* 37341b1f0acSMarek Vasut * Setup request qTD (3.5 in ehci-r10.pdf) 37441b1f0acSMarek Vasut * 37541b1f0acSMarek Vasut * qt_next ................ 03-00 H 37641b1f0acSMarek Vasut * qt_altnext ............. 07-04 H 37741b1f0acSMarek Vasut * qt_token ............... 0B-08 H 37841b1f0acSMarek Vasut * 37941b1f0acSMarek Vasut * [ buffer, buffer_hi ] loaded with "req". 38041b1f0acSMarek Vasut */ 381de98e8b2SMarek Vasut qtd[qtd_counter].qt_next = cpu_to_hc32(QT_NEXT_TERMINATE); 382de98e8b2SMarek Vasut qtd[qtd_counter].qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE); 38314eb79b7SBenoît Thébaudeau token = QT_TOKEN_DT(0) | QT_TOKEN_TOTALBYTES(sizeof(*req)) | 38414eb79b7SBenoît Thébaudeau QT_TOKEN_IOC(0) | QT_TOKEN_CPAGE(0) | QT_TOKEN_CERR(3) | 38514eb79b7SBenoît Thébaudeau QT_TOKEN_PID(QT_TOKEN_PID_SETUP) | 38614eb79b7SBenoît Thébaudeau QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE); 387de98e8b2SMarek Vasut qtd[qtd_counter].qt_token = cpu_to_hc32(token); 38814eb79b7SBenoît Thébaudeau if (ehci_td_buffer(&qtd[qtd_counter], req, sizeof(*req))) { 38914eb79b7SBenoît Thébaudeau printf("unable to construct SETUP TD\n"); 3902731b9a8SJean-Christophe PLAGNIOL-VILLARD goto fail; 3912731b9a8SJean-Christophe PLAGNIOL-VILLARD } 39241b1f0acSMarek Vasut /* Update previous qTD! */ 393de98e8b2SMarek Vasut *tdp = cpu_to_hc32((uint32_t)&qtd[qtd_counter]); 394de98e8b2SMarek Vasut tdp = &qtd[qtd_counter++].qt_next; 3952731b9a8SJean-Christophe PLAGNIOL-VILLARD toggle = 1; 3962731b9a8SJean-Christophe PLAGNIOL-VILLARD } 3972731b9a8SJean-Christophe PLAGNIOL-VILLARD 3982731b9a8SJean-Christophe PLAGNIOL-VILLARD if (length > 0 || req == NULL) { 3995cec214eSBenoît Thébaudeau uint8_t *buf_ptr = buffer; 4005cec214eSBenoît Thébaudeau int left_length = length; 4015cec214eSBenoît Thébaudeau 4025cec214eSBenoît Thébaudeau do { 4035cec214eSBenoît Thébaudeau /* 4045cec214eSBenoît Thébaudeau * Determine the size of this qTD transfer. By default, 4055cec214eSBenoît Thébaudeau * QT_BUFFER_CNT full pages can be used. 4065cec214eSBenoît Thébaudeau */ 4075cec214eSBenoît Thébaudeau int xfr_bytes = QT_BUFFER_CNT * EHCI_PAGE_SIZE; 4085cec214eSBenoît Thébaudeau /* 4095cec214eSBenoît Thébaudeau * However, if the input buffer is not page-aligned, the 4105cec214eSBenoît Thébaudeau * portion of the first page before the buffer start 4115cec214eSBenoît Thébaudeau * offset within that page is unusable. 4125cec214eSBenoît Thébaudeau */ 4135cec214eSBenoît Thébaudeau xfr_bytes -= (uint32_t)buf_ptr & (EHCI_PAGE_SIZE - 1); 4145cec214eSBenoît Thébaudeau /* 4155cec214eSBenoît Thébaudeau * In order to keep each packet within a qTD transfer, 416db191346SBenoît Thébaudeau * align the qTD transfer size to PKT_ALIGN. 4175cec214eSBenoît Thébaudeau */ 418db191346SBenoît Thébaudeau xfr_bytes &= ~(PKT_ALIGN - 1); 4195cec214eSBenoît Thébaudeau /* 4205cec214eSBenoît Thébaudeau * This transfer may be shorter than the available qTD 4215cec214eSBenoît Thébaudeau * transfer size that has just been computed. 4225cec214eSBenoît Thébaudeau */ 4235cec214eSBenoît Thébaudeau xfr_bytes = min(xfr_bytes, left_length); 4245cec214eSBenoît Thébaudeau 42541b1f0acSMarek Vasut /* 42641b1f0acSMarek Vasut * Setup request qTD (3.5 in ehci-r10.pdf) 42741b1f0acSMarek Vasut * 42841b1f0acSMarek Vasut * qt_next ................ 03-00 H 42941b1f0acSMarek Vasut * qt_altnext ............. 07-04 H 43041b1f0acSMarek Vasut * qt_token ............... 0B-08 H 43141b1f0acSMarek Vasut * 43241b1f0acSMarek Vasut * [ buffer, buffer_hi ] loaded with "buffer". 43341b1f0acSMarek Vasut */ 4345cec214eSBenoît Thébaudeau qtd[qtd_counter].qt_next = 4355cec214eSBenoît Thébaudeau cpu_to_hc32(QT_NEXT_TERMINATE); 4365cec214eSBenoît Thébaudeau qtd[qtd_counter].qt_altnext = 4375cec214eSBenoît Thébaudeau cpu_to_hc32(QT_NEXT_TERMINATE); 4385cec214eSBenoît Thébaudeau token = QT_TOKEN_DT(toggle) | 4395cec214eSBenoît Thébaudeau QT_TOKEN_TOTALBYTES(xfr_bytes) | 44014eb79b7SBenoît Thébaudeau QT_TOKEN_IOC(req == NULL) | QT_TOKEN_CPAGE(0) | 4415cec214eSBenoît Thébaudeau QT_TOKEN_CERR(3) | 4425cec214eSBenoît Thébaudeau QT_TOKEN_PID(usb_pipein(pipe) ? 44314eb79b7SBenoît Thébaudeau QT_TOKEN_PID_IN : QT_TOKEN_PID_OUT) | 44414eb79b7SBenoît Thébaudeau QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE); 445de98e8b2SMarek Vasut qtd[qtd_counter].qt_token = cpu_to_hc32(token); 4465cec214eSBenoît Thébaudeau if (ehci_td_buffer(&qtd[qtd_counter], buf_ptr, 4475cec214eSBenoît Thébaudeau xfr_bytes)) { 44814eb79b7SBenoît Thébaudeau printf("unable to construct DATA TD\n"); 4492731b9a8SJean-Christophe PLAGNIOL-VILLARD goto fail; 4502731b9a8SJean-Christophe PLAGNIOL-VILLARD } 45141b1f0acSMarek Vasut /* Update previous qTD! */ 452de98e8b2SMarek Vasut *tdp = cpu_to_hc32((uint32_t)&qtd[qtd_counter]); 453de98e8b2SMarek Vasut tdp = &qtd[qtd_counter++].qt_next; 454db191346SBenoît Thébaudeau /* 455db191346SBenoît Thébaudeau * Data toggle has to be adjusted since the qTD transfer 456db191346SBenoît Thébaudeau * size is not always an even multiple of 457db191346SBenoît Thébaudeau * wMaxPacketSize. 458db191346SBenoît Thébaudeau */ 459db191346SBenoît Thébaudeau if ((xfr_bytes / maxpacket) & 1) 460db191346SBenoît Thébaudeau toggle ^= 1; 4615cec214eSBenoît Thébaudeau buf_ptr += xfr_bytes; 4625cec214eSBenoît Thébaudeau left_length -= xfr_bytes; 4635cec214eSBenoît Thébaudeau } while (left_length > 0); 4642731b9a8SJean-Christophe PLAGNIOL-VILLARD } 4652731b9a8SJean-Christophe PLAGNIOL-VILLARD 4662731b9a8SJean-Christophe PLAGNIOL-VILLARD if (req != NULL) { 46741b1f0acSMarek Vasut /* 46841b1f0acSMarek Vasut * Setup request qTD (3.5 in ehci-r10.pdf) 46941b1f0acSMarek Vasut * 47041b1f0acSMarek Vasut * qt_next ................ 03-00 H 47141b1f0acSMarek Vasut * qt_altnext ............. 07-04 H 47241b1f0acSMarek Vasut * qt_token ............... 0B-08 H 47341b1f0acSMarek Vasut */ 474de98e8b2SMarek Vasut qtd[qtd_counter].qt_next = cpu_to_hc32(QT_NEXT_TERMINATE); 475de98e8b2SMarek Vasut qtd[qtd_counter].qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE); 476db191346SBenoît Thébaudeau token = QT_TOKEN_DT(1) | QT_TOKEN_TOTALBYTES(0) | 47714eb79b7SBenoît Thébaudeau QT_TOKEN_IOC(1) | QT_TOKEN_CPAGE(0) | QT_TOKEN_CERR(3) | 47814eb79b7SBenoît Thébaudeau QT_TOKEN_PID(usb_pipein(pipe) ? 47914eb79b7SBenoît Thébaudeau QT_TOKEN_PID_OUT : QT_TOKEN_PID_IN) | 48014eb79b7SBenoît Thébaudeau QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE); 481de98e8b2SMarek Vasut qtd[qtd_counter].qt_token = cpu_to_hc32(token); 48241b1f0acSMarek Vasut /* Update previous qTD! */ 483de98e8b2SMarek Vasut *tdp = cpu_to_hc32((uint32_t)&qtd[qtd_counter]); 484de98e8b2SMarek Vasut tdp = &qtd[qtd_counter++].qt_next; 4852731b9a8SJean-Christophe PLAGNIOL-VILLARD } 4862731b9a8SJean-Christophe PLAGNIOL-VILLARD 487676ae068SLucas Stach ctrl->qh_list.qh_link = cpu_to_hc32((uint32_t)qh | QH_LINK_TYPE_QH); 4882731b9a8SJean-Christophe PLAGNIOL-VILLARD 4892731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Flush dcache */ 490676ae068SLucas Stach flush_dcache_range((uint32_t)&ctrl->qh_list, 491676ae068SLucas Stach ALIGN_END_ADDR(struct QH, &ctrl->qh_list, 1)); 49271c5de4fSTom Rini flush_dcache_range((uint32_t)qh, ALIGN_END_ADDR(struct QH, qh, 1)); 49314eb79b7SBenoît Thébaudeau flush_dcache_range((uint32_t)qtd, 4945cec214eSBenoît Thébaudeau ALIGN_END_ADDR(struct qTD, qtd, qtd_count)); 4952731b9a8SJean-Christophe PLAGNIOL-VILLARD 496c7701af5SIlya Yanok /* Set async. queue head pointer. */ 497676ae068SLucas Stach ehci_writel(&ctrl->hcor->or_asynclistaddr, (uint32_t)&ctrl->qh_list); 498c7701af5SIlya Yanok 499676ae068SLucas Stach usbsts = ehci_readl(&ctrl->hcor->or_usbsts); 500676ae068SLucas Stach ehci_writel(&ctrl->hcor->or_usbsts, (usbsts & 0x3f)); 5012731b9a8SJean-Christophe PLAGNIOL-VILLARD 5022731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Enable async. schedule. */ 503676ae068SLucas Stach cmd = ehci_readl(&ctrl->hcor->or_usbcmd); 5042731b9a8SJean-Christophe PLAGNIOL-VILLARD cmd |= CMD_ASE; 505676ae068SLucas Stach ehci_writel(&ctrl->hcor->or_usbcmd, cmd); 5062731b9a8SJean-Christophe PLAGNIOL-VILLARD 507676ae068SLucas Stach ret = handshake((uint32_t *)&ctrl->hcor->or_usbsts, STS_ASS, STS_ASS, 5082731b9a8SJean-Christophe PLAGNIOL-VILLARD 100 * 1000); 5092731b9a8SJean-Christophe PLAGNIOL-VILLARD if (ret < 0) { 51014eb79b7SBenoît Thébaudeau printf("EHCI fail timeout STS_ASS set\n"); 5112731b9a8SJean-Christophe PLAGNIOL-VILLARD goto fail; 5122731b9a8SJean-Christophe PLAGNIOL-VILLARD } 5132731b9a8SJean-Christophe PLAGNIOL-VILLARD 5142731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Wait for TDs to be processed. */ 5152731b9a8SJean-Christophe PLAGNIOL-VILLARD ts = get_timer(0); 516de98e8b2SMarek Vasut vtd = &qtd[qtd_counter - 1]; 51796820a35SSimon Glass timeout = USB_TIMEOUT_MS(pipe); 5182731b9a8SJean-Christophe PLAGNIOL-VILLARD do { 5192731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Invalidate dcache */ 520676ae068SLucas Stach invalidate_dcache_range((uint32_t)&ctrl->qh_list, 521676ae068SLucas Stach ALIGN_END_ADDR(struct QH, &ctrl->qh_list, 1)); 52271c5de4fSTom Rini invalidate_dcache_range((uint32_t)qh, 52371c5de4fSTom Rini ALIGN_END_ADDR(struct QH, qh, 1)); 524b8adb120SMarek Vasut invalidate_dcache_range((uint32_t)qtd, 5255cec214eSBenoît Thébaudeau ALIGN_END_ADDR(struct qTD, qtd, qtd_count)); 526b8adb120SMarek Vasut 5272731b9a8SJean-Christophe PLAGNIOL-VILLARD token = hc32_to_cpu(vtd->qt_token); 52814eb79b7SBenoît Thébaudeau if (!(QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE)) 5292731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 53067333f76SStefan Roese WATCHDOG_RESET(); 53196820a35SSimon Glass } while (get_timer(ts) < timeout); 53296820a35SSimon Glass 533189a6956SIlya Yanok /* 534189a6956SIlya Yanok * Invalidate the memory area occupied by buffer 535189a6956SIlya Yanok * Don't try to fix the buffer alignment, if it isn't properly 536189a6956SIlya Yanok * aligned it's upper layer's fault so let invalidate_dcache_range() 537189a6956SIlya Yanok * vow about it. But we have to fix the length as it's actual 538189a6956SIlya Yanok * transfer length and can be unaligned. This is potentially 539189a6956SIlya Yanok * dangerous operation, it's responsibility of the calling 540189a6956SIlya Yanok * code to make sure enough space is reserved. 541189a6956SIlya Yanok */ 542189a6956SIlya Yanok invalidate_dcache_range((uint32_t)buffer, 543189a6956SIlya Yanok ALIGN((uint32_t)buffer + length, ARCH_DMA_MINALIGN)); 544b8adb120SMarek Vasut 54596820a35SSimon Glass /* Check that the TD processing happened */ 54614eb79b7SBenoît Thébaudeau if (QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE) 54796820a35SSimon Glass printf("EHCI timed out on TD - token=%#x\n", token); 5482731b9a8SJean-Christophe PLAGNIOL-VILLARD 5492731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Disable async schedule. */ 550676ae068SLucas Stach cmd = ehci_readl(&ctrl->hcor->or_usbcmd); 5512731b9a8SJean-Christophe PLAGNIOL-VILLARD cmd &= ~CMD_ASE; 552676ae068SLucas Stach ehci_writel(&ctrl->hcor->or_usbcmd, cmd); 5532731b9a8SJean-Christophe PLAGNIOL-VILLARD 554676ae068SLucas Stach ret = handshake((uint32_t *)&ctrl->hcor->or_usbsts, STS_ASS, 0, 5552731b9a8SJean-Christophe PLAGNIOL-VILLARD 100 * 1000); 5562731b9a8SJean-Christophe PLAGNIOL-VILLARD if (ret < 0) { 55714eb79b7SBenoît Thébaudeau printf("EHCI fail timeout STS_ASS reset\n"); 5582731b9a8SJean-Christophe PLAGNIOL-VILLARD goto fail; 5592731b9a8SJean-Christophe PLAGNIOL-VILLARD } 5602731b9a8SJean-Christophe PLAGNIOL-VILLARD 56171c5de4fSTom Rini token = hc32_to_cpu(qh->qh_overlay.qt_token); 56214eb79b7SBenoît Thébaudeau if (!(QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE)) { 5632731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("TOKEN=%#x\n", token); 56414eb79b7SBenoît Thébaudeau switch (QT_TOKEN_GET_STATUS(token) & 56514eb79b7SBenoît Thébaudeau ~(QT_TOKEN_STATUS_SPLITXSTATE | QT_TOKEN_STATUS_PERR)) { 5662731b9a8SJean-Christophe PLAGNIOL-VILLARD case 0: 56714eb79b7SBenoît Thébaudeau toggle = QT_TOKEN_GET_DT(token); 5682731b9a8SJean-Christophe PLAGNIOL-VILLARD usb_settoggle(dev, usb_pipeendpoint(pipe), 5692731b9a8SJean-Christophe PLAGNIOL-VILLARD usb_pipeout(pipe), toggle); 5702731b9a8SJean-Christophe PLAGNIOL-VILLARD dev->status = 0; 5712731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 57214eb79b7SBenoît Thébaudeau case QT_TOKEN_STATUS_HALTED: 5732731b9a8SJean-Christophe PLAGNIOL-VILLARD dev->status = USB_ST_STALLED; 5742731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 57514eb79b7SBenoît Thébaudeau case QT_TOKEN_STATUS_ACTIVE | QT_TOKEN_STATUS_DATBUFERR: 57614eb79b7SBenoît Thébaudeau case QT_TOKEN_STATUS_DATBUFERR: 5772731b9a8SJean-Christophe PLAGNIOL-VILLARD dev->status = USB_ST_BUF_ERR; 5782731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 57914eb79b7SBenoît Thébaudeau case QT_TOKEN_STATUS_HALTED | QT_TOKEN_STATUS_BABBLEDET: 58014eb79b7SBenoît Thébaudeau case QT_TOKEN_STATUS_BABBLEDET: 5812731b9a8SJean-Christophe PLAGNIOL-VILLARD dev->status = USB_ST_BABBLE_DET; 5822731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 5832731b9a8SJean-Christophe PLAGNIOL-VILLARD default: 5842731b9a8SJean-Christophe PLAGNIOL-VILLARD dev->status = USB_ST_CRC_ERR; 58514eb79b7SBenoît Thébaudeau if (QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_HALTED) 586222d6dffSAnatolij Gustschin dev->status |= USB_ST_STALLED; 5872731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 5882731b9a8SJean-Christophe PLAGNIOL-VILLARD } 58914eb79b7SBenoît Thébaudeau dev->act_len = length - QT_TOKEN_GET_TOTALBYTES(token); 5902731b9a8SJean-Christophe PLAGNIOL-VILLARD } else { 5912731b9a8SJean-Christophe PLAGNIOL-VILLARD dev->act_len = 0; 592e82a316dSKuo-Jung Su #ifndef CONFIG_USB_EHCI_FARADAY 5932731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("dev=%u, usbsts=%#x, p[1]=%#x, p[2]=%#x\n", 594676ae068SLucas Stach dev->devnum, ehci_readl(&ctrl->hcor->or_usbsts), 595676ae068SLucas Stach ehci_readl(&ctrl->hcor->or_portsc[0]), 596676ae068SLucas Stach ehci_readl(&ctrl->hcor->or_portsc[1])); 597e82a316dSKuo-Jung Su #endif 5982731b9a8SJean-Christophe PLAGNIOL-VILLARD } 5992731b9a8SJean-Christophe PLAGNIOL-VILLARD 6005cec214eSBenoît Thébaudeau free(qtd); 6012731b9a8SJean-Christophe PLAGNIOL-VILLARD return (dev->status != USB_ST_NOT_PROC) ? 0 : -1; 6022731b9a8SJean-Christophe PLAGNIOL-VILLARD 6032731b9a8SJean-Christophe PLAGNIOL-VILLARD fail: 6045cec214eSBenoît Thébaudeau free(qtd); 6052731b9a8SJean-Christophe PLAGNIOL-VILLARD return -1; 6062731b9a8SJean-Christophe PLAGNIOL-VILLARD } 6072731b9a8SJean-Christophe PLAGNIOL-VILLARD 6081dde1423SKuo-Jung Su __weak uint32_t *ehci_get_portsc_register(struct ehci_hcor *hcor, int port) 6091dde1423SKuo-Jung Su { 6101dde1423SKuo-Jung Su if (port < 0 || port >= CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS) { 6111dde1423SKuo-Jung Su /* Printing the message would cause a scan failure! */ 6121dde1423SKuo-Jung Su debug("The request port(%u) is not configured\n", port); 6131dde1423SKuo-Jung Su return NULL; 6141dde1423SKuo-Jung Su } 6151dde1423SKuo-Jung Su 6161dde1423SKuo-Jung Su return (uint32_t *)&hcor->or_portsc[port]; 6171dde1423SKuo-Jung Su } 6181dde1423SKuo-Jung Su 6192731b9a8SJean-Christophe PLAGNIOL-VILLARD int 6202731b9a8SJean-Christophe PLAGNIOL-VILLARD ehci_submit_root(struct usb_device *dev, unsigned long pipe, void *buffer, 6212731b9a8SJean-Christophe PLAGNIOL-VILLARD int length, struct devrequest *req) 6222731b9a8SJean-Christophe PLAGNIOL-VILLARD { 6232731b9a8SJean-Christophe PLAGNIOL-VILLARD uint8_t tmpbuf[4]; 6242731b9a8SJean-Christophe PLAGNIOL-VILLARD u16 typeReq; 6252731b9a8SJean-Christophe PLAGNIOL-VILLARD void *srcptr = NULL; 6262731b9a8SJean-Christophe PLAGNIOL-VILLARD int len, srclen; 6272731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t reg; 6282731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t *status_reg; 6297d9aa8fdSJulius Werner int port = le16_to_cpu(req->index) & 0xff; 630676ae068SLucas Stach struct ehci_ctrl *ctrl = dev->controller; 6312731b9a8SJean-Christophe PLAGNIOL-VILLARD 6322731b9a8SJean-Christophe PLAGNIOL-VILLARD srclen = 0; 6332731b9a8SJean-Christophe PLAGNIOL-VILLARD 6342731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("req=%u (%#x), type=%u (%#x), value=%u, index=%u\n", 6352731b9a8SJean-Christophe PLAGNIOL-VILLARD req->request, req->request, 6362731b9a8SJean-Christophe PLAGNIOL-VILLARD req->requesttype, req->requesttype, 6372731b9a8SJean-Christophe PLAGNIOL-VILLARD le16_to_cpu(req->value), le16_to_cpu(req->index)); 6382731b9a8SJean-Christophe PLAGNIOL-VILLARD 63944259bb9SPrafulla Wadaskar typeReq = req->request | req->requesttype << 8; 6402731b9a8SJean-Christophe PLAGNIOL-VILLARD 64144259bb9SPrafulla Wadaskar switch (typeReq) { 6429c6a9d7cSKuo-Jung Su case USB_REQ_GET_STATUS | ((USB_RT_PORT | USB_DIR_IN) << 8): 6439c6a9d7cSKuo-Jung Su case USB_REQ_SET_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8): 6449c6a9d7cSKuo-Jung Su case USB_REQ_CLEAR_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8): 6451dde1423SKuo-Jung Su status_reg = ehci_get_portsc_register(ctrl->hcor, port - 1); 6461dde1423SKuo-Jung Su if (!status_reg) 6479c6a9d7cSKuo-Jung Su return -1; 6489c6a9d7cSKuo-Jung Su break; 6499c6a9d7cSKuo-Jung Su default: 6509c6a9d7cSKuo-Jung Su status_reg = NULL; 6519c6a9d7cSKuo-Jung Su break; 6529c6a9d7cSKuo-Jung Su } 6539c6a9d7cSKuo-Jung Su 6549c6a9d7cSKuo-Jung Su switch (typeReq) { 6552731b9a8SJean-Christophe PLAGNIOL-VILLARD case DeviceRequest | USB_REQ_GET_DESCRIPTOR: 6562731b9a8SJean-Christophe PLAGNIOL-VILLARD switch (le16_to_cpu(req->value) >> 8) { 6572731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_DT_DEVICE: 6582731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("USB_DT_DEVICE request\n"); 6592731b9a8SJean-Christophe PLAGNIOL-VILLARD srcptr = &descriptor.device; 66014eb79b7SBenoît Thébaudeau srclen = descriptor.device.bLength; 6612731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 6622731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_DT_CONFIG: 6632731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("USB_DT_CONFIG config\n"); 6642731b9a8SJean-Christophe PLAGNIOL-VILLARD srcptr = &descriptor.config; 66514eb79b7SBenoît Thébaudeau srclen = descriptor.config.bLength + 66614eb79b7SBenoît Thébaudeau descriptor.interface.bLength + 66714eb79b7SBenoît Thébaudeau descriptor.endpoint.bLength; 6682731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 6692731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_DT_STRING: 6702731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("USB_DT_STRING config\n"); 6712731b9a8SJean-Christophe PLAGNIOL-VILLARD switch (le16_to_cpu(req->value) & 0xff) { 6722731b9a8SJean-Christophe PLAGNIOL-VILLARD case 0: /* Language */ 6732731b9a8SJean-Christophe PLAGNIOL-VILLARD srcptr = "\4\3\1\0"; 6742731b9a8SJean-Christophe PLAGNIOL-VILLARD srclen = 4; 6752731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 6762731b9a8SJean-Christophe PLAGNIOL-VILLARD case 1: /* Vendor */ 6772731b9a8SJean-Christophe PLAGNIOL-VILLARD srcptr = "\16\3u\0-\0b\0o\0o\0t\0"; 6782731b9a8SJean-Christophe PLAGNIOL-VILLARD srclen = 14; 6792731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 6802731b9a8SJean-Christophe PLAGNIOL-VILLARD case 2: /* Product */ 6812731b9a8SJean-Christophe PLAGNIOL-VILLARD srcptr = "\52\3E\0H\0C\0I\0 " 6822731b9a8SJean-Christophe PLAGNIOL-VILLARD "\0H\0o\0s\0t\0 " 6832731b9a8SJean-Christophe PLAGNIOL-VILLARD "\0C\0o\0n\0t\0r\0o\0l\0l\0e\0r\0"; 6842731b9a8SJean-Christophe PLAGNIOL-VILLARD srclen = 42; 6852731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 6862731b9a8SJean-Christophe PLAGNIOL-VILLARD default: 6872731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("unknown value DT_STRING %x\n", 6882731b9a8SJean-Christophe PLAGNIOL-VILLARD le16_to_cpu(req->value)); 6892731b9a8SJean-Christophe PLAGNIOL-VILLARD goto unknown; 6902731b9a8SJean-Christophe PLAGNIOL-VILLARD } 6912731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 6922731b9a8SJean-Christophe PLAGNIOL-VILLARD default: 6932731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("unknown value %x\n", le16_to_cpu(req->value)); 6942731b9a8SJean-Christophe PLAGNIOL-VILLARD goto unknown; 6952731b9a8SJean-Christophe PLAGNIOL-VILLARD } 6962731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 6972731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_REQ_GET_DESCRIPTOR | ((USB_DIR_IN | USB_RT_HUB) << 8): 6982731b9a8SJean-Christophe PLAGNIOL-VILLARD switch (le16_to_cpu(req->value) >> 8) { 6992731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_DT_HUB: 7002731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("USB_DT_HUB config\n"); 7012731b9a8SJean-Christophe PLAGNIOL-VILLARD srcptr = &descriptor.hub; 70214eb79b7SBenoît Thébaudeau srclen = descriptor.hub.bLength; 7032731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 7042731b9a8SJean-Christophe PLAGNIOL-VILLARD default: 7052731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("unknown value %x\n", le16_to_cpu(req->value)); 7062731b9a8SJean-Christophe PLAGNIOL-VILLARD goto unknown; 7072731b9a8SJean-Christophe PLAGNIOL-VILLARD } 7082731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 7092731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_REQ_SET_ADDRESS | (USB_RECIP_DEVICE << 8): 7102731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("USB_REQ_SET_ADDRESS\n"); 711676ae068SLucas Stach ctrl->rootdev = le16_to_cpu(req->value); 7122731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 7132731b9a8SJean-Christophe PLAGNIOL-VILLARD case DeviceOutRequest | USB_REQ_SET_CONFIGURATION: 7142731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("USB_REQ_SET_CONFIGURATION\n"); 7152731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Nothing to do */ 7162731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 7172731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_REQ_GET_STATUS | ((USB_DIR_IN | USB_RT_HUB) << 8): 7182731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[0] = 1; /* USB_STATUS_SELFPOWERED */ 7192731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[1] = 0; 7202731b9a8SJean-Christophe PLAGNIOL-VILLARD srcptr = tmpbuf; 7212731b9a8SJean-Christophe PLAGNIOL-VILLARD srclen = 2; 7222731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 7232731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_REQ_GET_STATUS | ((USB_RT_PORT | USB_DIR_IN) << 8): 7242731b9a8SJean-Christophe PLAGNIOL-VILLARD memset(tmpbuf, 0, 4); 7252731b9a8SJean-Christophe PLAGNIOL-VILLARD reg = ehci_readl(status_reg); 7262731b9a8SJean-Christophe PLAGNIOL-VILLARD if (reg & EHCI_PS_CS) 7272731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[0] |= USB_PORT_STAT_CONNECTION; 7282731b9a8SJean-Christophe PLAGNIOL-VILLARD if (reg & EHCI_PS_PE) 7292731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[0] |= USB_PORT_STAT_ENABLE; 7302731b9a8SJean-Christophe PLAGNIOL-VILLARD if (reg & EHCI_PS_SUSP) 7312731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[0] |= USB_PORT_STAT_SUSPEND; 7322731b9a8SJean-Christophe PLAGNIOL-VILLARD if (reg & EHCI_PS_OCA) 7332731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[0] |= USB_PORT_STAT_OVERCURRENT; 734c8b2d1dcSSergei Shtylyov if (reg & EHCI_PS_PR) 7352731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[0] |= USB_PORT_STAT_RESET; 7362731b9a8SJean-Christophe PLAGNIOL-VILLARD if (reg & EHCI_PS_PP) 7372731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[1] |= USB_PORT_STAT_POWER >> 8; 7382731b9a8SJean-Christophe PLAGNIOL-VILLARD 7392731b9a8SJean-Christophe PLAGNIOL-VILLARD if (ehci_is_TDI()) { 740b068deb3SJim Lin switch (ehci_get_port_speed(ctrl->hcor, reg)) { 74114eb79b7SBenoît Thébaudeau case PORTSC_PSPD_FS: 7422731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 74314eb79b7SBenoît Thébaudeau case PORTSC_PSPD_LS: 7442731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[1] |= USB_PORT_STAT_LOW_SPEED >> 8; 7452731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 74614eb79b7SBenoît Thébaudeau case PORTSC_PSPD_HS: 7472731b9a8SJean-Christophe PLAGNIOL-VILLARD default: 7482731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[1] |= USB_PORT_STAT_HIGH_SPEED >> 8; 7492731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 7502731b9a8SJean-Christophe PLAGNIOL-VILLARD } 7512731b9a8SJean-Christophe PLAGNIOL-VILLARD } else { 7522731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[1] |= USB_PORT_STAT_HIGH_SPEED >> 8; 7532731b9a8SJean-Christophe PLAGNIOL-VILLARD } 7542731b9a8SJean-Christophe PLAGNIOL-VILLARD 7552731b9a8SJean-Christophe PLAGNIOL-VILLARD if (reg & EHCI_PS_CSC) 7562731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[2] |= USB_PORT_STAT_C_CONNECTION; 7572731b9a8SJean-Christophe PLAGNIOL-VILLARD if (reg & EHCI_PS_PEC) 7582731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[2] |= USB_PORT_STAT_C_ENABLE; 7592731b9a8SJean-Christophe PLAGNIOL-VILLARD if (reg & EHCI_PS_OCC) 7602731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[2] |= USB_PORT_STAT_C_OVERCURRENT; 7617d9aa8fdSJulius Werner if (ctrl->portreset & (1 << port)) 7622731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[2] |= USB_PORT_STAT_C_RESET; 7632731b9a8SJean-Christophe PLAGNIOL-VILLARD 7642731b9a8SJean-Christophe PLAGNIOL-VILLARD srcptr = tmpbuf; 7652731b9a8SJean-Christophe PLAGNIOL-VILLARD srclen = 4; 7662731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 7672731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_REQ_SET_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8): 7682731b9a8SJean-Christophe PLAGNIOL-VILLARD reg = ehci_readl(status_reg); 7692731b9a8SJean-Christophe PLAGNIOL-VILLARD reg &= ~EHCI_PS_CLEAR; 7702731b9a8SJean-Christophe PLAGNIOL-VILLARD switch (le16_to_cpu(req->value)) { 7712731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_PORT_FEAT_ENABLE: 7722731b9a8SJean-Christophe PLAGNIOL-VILLARD reg |= EHCI_PS_PE; 7732731b9a8SJean-Christophe PLAGNIOL-VILLARD ehci_writel(status_reg, reg); 7742731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 7752731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_PORT_FEAT_POWER: 776676ae068SLucas Stach if (HCS_PPC(ehci_readl(&ctrl->hccr->cr_hcsparams))) { 7772731b9a8SJean-Christophe PLAGNIOL-VILLARD reg |= EHCI_PS_PP; 7782731b9a8SJean-Christophe PLAGNIOL-VILLARD ehci_writel(status_reg, reg); 7792731b9a8SJean-Christophe PLAGNIOL-VILLARD } 7802731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 7812731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_PORT_FEAT_RESET: 7822731b9a8SJean-Christophe PLAGNIOL-VILLARD if ((reg & (EHCI_PS_PE | EHCI_PS_CS)) == EHCI_PS_CS && 7832731b9a8SJean-Christophe PLAGNIOL-VILLARD !ehci_is_TDI() && 7842731b9a8SJean-Christophe PLAGNIOL-VILLARD EHCI_PS_IS_LOWSPEED(reg)) { 7852731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Low speed device, give up ownership. */ 7862731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("port %d low speed --> companion\n", 7877d9aa8fdSJulius Werner port - 1); 7882731b9a8SJean-Christophe PLAGNIOL-VILLARD reg |= EHCI_PS_PO; 7892731b9a8SJean-Christophe PLAGNIOL-VILLARD ehci_writel(status_reg, reg); 7902731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 7912731b9a8SJean-Christophe PLAGNIOL-VILLARD } else { 792c8b2d1dcSSergei Shtylyov int ret; 793c8b2d1dcSSergei Shtylyov 7942731b9a8SJean-Christophe PLAGNIOL-VILLARD reg |= EHCI_PS_PR; 7952731b9a8SJean-Christophe PLAGNIOL-VILLARD reg &= ~EHCI_PS_PE; 7962731b9a8SJean-Christophe PLAGNIOL-VILLARD ehci_writel(status_reg, reg); 7972731b9a8SJean-Christophe PLAGNIOL-VILLARD /* 7982731b9a8SJean-Christophe PLAGNIOL-VILLARD * caller must wait, then call GetPortStatus 7992731b9a8SJean-Christophe PLAGNIOL-VILLARD * usb 2.0 specification say 50 ms resets on 8002731b9a8SJean-Christophe PLAGNIOL-VILLARD * root 8012731b9a8SJean-Christophe PLAGNIOL-VILLARD */ 8023874b6d6SMarek Vasut ehci_powerup_fixup(status_reg, ®); 8033874b6d6SMarek Vasut 804b416191aSChris Zhang ehci_writel(status_reg, reg & ~EHCI_PS_PR); 805c8b2d1dcSSergei Shtylyov /* 806c8b2d1dcSSergei Shtylyov * A host controller must terminate the reset 807c8b2d1dcSSergei Shtylyov * and stabilize the state of the port within 808c8b2d1dcSSergei Shtylyov * 2 milliseconds 809c8b2d1dcSSergei Shtylyov */ 810c8b2d1dcSSergei Shtylyov ret = handshake(status_reg, EHCI_PS_PR, 0, 811c8b2d1dcSSergei Shtylyov 2 * 1000); 812c8b2d1dcSSergei Shtylyov if (!ret) 8137d9aa8fdSJulius Werner ctrl->portreset |= 1 << port; 814c8b2d1dcSSergei Shtylyov else 815c8b2d1dcSSergei Shtylyov printf("port(%d) reset error\n", 8167d9aa8fdSJulius Werner port - 1); 8172731b9a8SJean-Christophe PLAGNIOL-VILLARD } 8182731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 8197d9aa8fdSJulius Werner case USB_PORT_FEAT_TEST: 8207d9aa8fdSJulius Werner reg &= ~(0xf << 16); 8217d9aa8fdSJulius Werner reg |= ((le16_to_cpu(req->index) >> 8) & 0xf) << 16; 8227d9aa8fdSJulius Werner ehci_writel(status_reg, reg); 8237d9aa8fdSJulius Werner break; 8242731b9a8SJean-Christophe PLAGNIOL-VILLARD default: 8252731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("unknown feature %x\n", le16_to_cpu(req->value)); 8262731b9a8SJean-Christophe PLAGNIOL-VILLARD goto unknown; 8272731b9a8SJean-Christophe PLAGNIOL-VILLARD } 8282731b9a8SJean-Christophe PLAGNIOL-VILLARD /* unblock posted writes */ 829676ae068SLucas Stach (void) ehci_readl(&ctrl->hcor->or_usbcmd); 8302731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 8312731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_REQ_CLEAR_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8): 8322731b9a8SJean-Christophe PLAGNIOL-VILLARD reg = ehci_readl(status_reg); 833ed10e66aSSimon Glass reg &= ~EHCI_PS_CLEAR; 8342731b9a8SJean-Christophe PLAGNIOL-VILLARD switch (le16_to_cpu(req->value)) { 8352731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_PORT_FEAT_ENABLE: 8362731b9a8SJean-Christophe PLAGNIOL-VILLARD reg &= ~EHCI_PS_PE; 8372731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 8382731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_PORT_FEAT_C_ENABLE: 839ed10e66aSSimon Glass reg |= EHCI_PS_PE; 8402731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 8412731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_PORT_FEAT_POWER: 842676ae068SLucas Stach if (HCS_PPC(ehci_readl(&ctrl->hccr->cr_hcsparams))) 843ed10e66aSSimon Glass reg &= ~EHCI_PS_PP; 844ed10e66aSSimon Glass break; 8452731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_PORT_FEAT_C_CONNECTION: 846ed10e66aSSimon Glass reg |= EHCI_PS_CSC; 8472731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 8482731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_PORT_FEAT_OVER_CURRENT: 849ed10e66aSSimon Glass reg |= EHCI_PS_OCC; 8502731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 8512731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_PORT_FEAT_C_RESET: 8527d9aa8fdSJulius Werner ctrl->portreset &= ~(1 << port); 8532731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 8542731b9a8SJean-Christophe PLAGNIOL-VILLARD default: 8552731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("unknown feature %x\n", le16_to_cpu(req->value)); 8562731b9a8SJean-Christophe PLAGNIOL-VILLARD goto unknown; 8572731b9a8SJean-Christophe PLAGNIOL-VILLARD } 8582731b9a8SJean-Christophe PLAGNIOL-VILLARD ehci_writel(status_reg, reg); 8592731b9a8SJean-Christophe PLAGNIOL-VILLARD /* unblock posted write */ 860676ae068SLucas Stach (void) ehci_readl(&ctrl->hcor->or_usbcmd); 8612731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 8622731b9a8SJean-Christophe PLAGNIOL-VILLARD default: 8632731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("Unknown request\n"); 8642731b9a8SJean-Christophe PLAGNIOL-VILLARD goto unknown; 8652731b9a8SJean-Christophe PLAGNIOL-VILLARD } 8662731b9a8SJean-Christophe PLAGNIOL-VILLARD 8675b84dd67SMike Frysinger mdelay(1); 8682731b9a8SJean-Christophe PLAGNIOL-VILLARD len = min3(srclen, le16_to_cpu(req->length), length); 8692731b9a8SJean-Christophe PLAGNIOL-VILLARD if (srcptr != NULL && len > 0) 8702731b9a8SJean-Christophe PLAGNIOL-VILLARD memcpy(buffer, srcptr, len); 8712731b9a8SJean-Christophe PLAGNIOL-VILLARD else 8722731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("Len is 0\n"); 8732731b9a8SJean-Christophe PLAGNIOL-VILLARD 8742731b9a8SJean-Christophe PLAGNIOL-VILLARD dev->act_len = len; 8752731b9a8SJean-Christophe PLAGNIOL-VILLARD dev->status = 0; 8762731b9a8SJean-Christophe PLAGNIOL-VILLARD return 0; 8772731b9a8SJean-Christophe PLAGNIOL-VILLARD 8782731b9a8SJean-Christophe PLAGNIOL-VILLARD unknown: 8792731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("requesttype=%x, request=%x, value=%x, index=%x, length=%x\n", 8802731b9a8SJean-Christophe PLAGNIOL-VILLARD req->requesttype, req->request, le16_to_cpu(req->value), 8812731b9a8SJean-Christophe PLAGNIOL-VILLARD le16_to_cpu(req->index), le16_to_cpu(req->length)); 8822731b9a8SJean-Christophe PLAGNIOL-VILLARD 8832731b9a8SJean-Christophe PLAGNIOL-VILLARD dev->act_len = 0; 8842731b9a8SJean-Christophe PLAGNIOL-VILLARD dev->status = USB_ST_STALLED; 8852731b9a8SJean-Christophe PLAGNIOL-VILLARD return -1; 8862731b9a8SJean-Christophe PLAGNIOL-VILLARD } 8872731b9a8SJean-Christophe PLAGNIOL-VILLARD 888c7e3b2b5SLucas Stach int usb_lowlevel_stop(int index) 8892731b9a8SJean-Christophe PLAGNIOL-VILLARD { 890676ae068SLucas Stach return ehci_hcd_stop(index); 8912731b9a8SJean-Christophe PLAGNIOL-VILLARD } 8922731b9a8SJean-Christophe PLAGNIOL-VILLARD 893c7e3b2b5SLucas Stach int usb_lowlevel_init(int index, void **controller) 8942731b9a8SJean-Christophe PLAGNIOL-VILLARD { 8952731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t reg; 8962731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t cmd; 897676ae068SLucas Stach struct QH *qh_list; 8988f62ca64SPatrick Georgi struct QH *periodic; 8998f62ca64SPatrick Georgi int i; 9002731b9a8SJean-Christophe PLAGNIOL-VILLARD 901676ae068SLucas Stach if (ehci_hcd_init(index, &ehcic[index].hccr, &ehcic[index].hcor)) 9022731b9a8SJean-Christophe PLAGNIOL-VILLARD return -1; 9032731b9a8SJean-Christophe PLAGNIOL-VILLARD 9042731b9a8SJean-Christophe PLAGNIOL-VILLARD /* EHCI spec section 4.1 */ 905676ae068SLucas Stach if (ehci_reset(index)) 9062731b9a8SJean-Christophe PLAGNIOL-VILLARD return -1; 9072731b9a8SJean-Christophe PLAGNIOL-VILLARD 9082731b9a8SJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_EHCI_HCD_INIT_AFTER_RESET) 909676ae068SLucas Stach if (ehci_hcd_init(index, &ehcic[index].hccr, &ehcic[index].hcor)) 9102731b9a8SJean-Christophe PLAGNIOL-VILLARD return -1; 9112731b9a8SJean-Christophe PLAGNIOL-VILLARD #endif 9122982837eSVincent Palatin /* Set the high address word (aka segment) for 64-bit controller */ 9132982837eSVincent Palatin if (ehci_readl(&ehcic[index].hccr->cr_hccparams) & 1) 9142982837eSVincent Palatin ehci_writel(ehcic[index].hcor->or_ctrldssegment, 0); 9152731b9a8SJean-Christophe PLAGNIOL-VILLARD 916676ae068SLucas Stach qh_list = &ehcic[index].qh_list; 917676ae068SLucas Stach 9182731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Set head of reclaim list */ 91971c5de4fSTom Rini memset(qh_list, 0, sizeof(*qh_list)); 92071c5de4fSTom Rini qh_list->qh_link = cpu_to_hc32((uint32_t)qh_list | QH_LINK_TYPE_QH); 92114eb79b7SBenoît Thébaudeau qh_list->qh_endpt1 = cpu_to_hc32(QH_ENDPT1_H(1) | 92214eb79b7SBenoît Thébaudeau QH_ENDPT1_EPS(USB_SPEED_HIGH)); 92371c5de4fSTom Rini qh_list->qh_curtd = cpu_to_hc32(QT_NEXT_TERMINATE); 92471c5de4fSTom Rini qh_list->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE); 92571c5de4fSTom Rini qh_list->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE); 92614eb79b7SBenoît Thébaudeau qh_list->qh_overlay.qt_token = 92714eb79b7SBenoît Thébaudeau cpu_to_hc32(QT_TOKEN_STATUS(QT_TOKEN_STATUS_HALTED)); 9282731b9a8SJean-Christophe PLAGNIOL-VILLARD 929*d3e07478SStephen Warren flush_dcache_range((uint32_t)qh_list, 930*d3e07478SStephen Warren ALIGN_END_ADDR(struct QH, qh_list, 1)); 931*d3e07478SStephen Warren 9328f62ca64SPatrick Georgi /* Set async. queue head pointer. */ 9338f62ca64SPatrick Georgi ehci_writel(&ehcic[index].hcor->or_asynclistaddr, (uint32_t)qh_list); 9348f62ca64SPatrick Georgi 9358f62ca64SPatrick Georgi /* 9368f62ca64SPatrick Georgi * Set up periodic list 9378f62ca64SPatrick Georgi * Step 1: Parent QH for all periodic transfers. 9388f62ca64SPatrick Georgi */ 9398f62ca64SPatrick Georgi periodic = &ehcic[index].periodic_queue; 9408f62ca64SPatrick Georgi memset(periodic, 0, sizeof(*periodic)); 9418f62ca64SPatrick Georgi periodic->qh_link = cpu_to_hc32(QH_LINK_TERMINATE); 9428f62ca64SPatrick Georgi periodic->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE); 9438f62ca64SPatrick Georgi periodic->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE); 9448f62ca64SPatrick Georgi 945*d3e07478SStephen Warren flush_dcache_range((uint32_t)periodic, 946*d3e07478SStephen Warren ALIGN_END_ADDR(struct QH, periodic, 1)); 947*d3e07478SStephen Warren 9488f62ca64SPatrick Georgi /* 9498f62ca64SPatrick Georgi * Step 2: Setup frame-list: Every microframe, USB tries the same list. 9508f62ca64SPatrick Georgi * In particular, device specifications on polling frequency 9518f62ca64SPatrick Georgi * are disregarded. Keyboards seem to send NAK/NYet reliably 9528f62ca64SPatrick Georgi * when polled with an empty buffer. 9538f62ca64SPatrick Georgi * 9548f62ca64SPatrick Georgi * Split Transactions will be spread across microframes using 9558f62ca64SPatrick Georgi * S-mask and C-mask. 9568f62ca64SPatrick Georgi */ 9578f62ca64SPatrick Georgi ehcic[index].periodic_list = memalign(4096, 1024*4); 9588f62ca64SPatrick Georgi if (!ehcic[index].periodic_list) 9598f62ca64SPatrick Georgi return -ENOMEM; 9608f62ca64SPatrick Georgi for (i = 0; i < 1024; i++) { 9618f62ca64SPatrick Georgi ehcic[index].periodic_list[i] = (uint32_t)periodic 9628f62ca64SPatrick Georgi | QH_LINK_TYPE_QH; 9638f62ca64SPatrick Georgi } 9648f62ca64SPatrick Georgi 965*d3e07478SStephen Warren flush_dcache_range((uint32_t)ehcic[index].periodic_list, 966*d3e07478SStephen Warren ALIGN_END_ADDR(uint32_t, ehcic[index].periodic_list, 967*d3e07478SStephen Warren 1024)); 968*d3e07478SStephen Warren 9698f62ca64SPatrick Georgi /* Set periodic list base address */ 9708f62ca64SPatrick Georgi ehci_writel(&ehcic[index].hcor->or_periodiclistbase, 9718f62ca64SPatrick Georgi (uint32_t)ehcic[index].periodic_list); 9728f62ca64SPatrick Georgi 973676ae068SLucas Stach reg = ehci_readl(&ehcic[index].hccr->cr_hcsparams); 9742731b9a8SJean-Christophe PLAGNIOL-VILLARD descriptor.hub.bNbrPorts = HCS_N_PORTS(reg); 9757a46b2c7SLucas Stach debug("Register %x NbrPorts %d\n", reg, descriptor.hub.bNbrPorts); 9762731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Port Indicators */ 9772731b9a8SJean-Christophe PLAGNIOL-VILLARD if (HCS_INDICATOR(reg)) 97893ad908cSLucas Stach put_unaligned(get_unaligned(&descriptor.hub.wHubCharacteristics) 97993ad908cSLucas Stach | 0x80, &descriptor.hub.wHubCharacteristics); 9802731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Port Power Control */ 9812731b9a8SJean-Christophe PLAGNIOL-VILLARD if (HCS_PPC(reg)) 98293ad908cSLucas Stach put_unaligned(get_unaligned(&descriptor.hub.wHubCharacteristics) 98393ad908cSLucas Stach | 0x01, &descriptor.hub.wHubCharacteristics); 9842731b9a8SJean-Christophe PLAGNIOL-VILLARD 9852731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Start the host controller. */ 986676ae068SLucas Stach cmd = ehci_readl(&ehcic[index].hcor->or_usbcmd); 9872731b9a8SJean-Christophe PLAGNIOL-VILLARD /* 9882731b9a8SJean-Christophe PLAGNIOL-VILLARD * Philips, Intel, and maybe others need CMD_RUN before the 9892731b9a8SJean-Christophe PLAGNIOL-VILLARD * root hub will detect new devices (why?); NEC doesn't 9902731b9a8SJean-Christophe PLAGNIOL-VILLARD */ 9912731b9a8SJean-Christophe PLAGNIOL-VILLARD cmd &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET); 9922731b9a8SJean-Christophe PLAGNIOL-VILLARD cmd |= CMD_RUN; 993676ae068SLucas Stach ehci_writel(&ehcic[index].hcor->or_usbcmd, cmd); 9942731b9a8SJean-Christophe PLAGNIOL-VILLARD 995e82a316dSKuo-Jung Su #ifndef CONFIG_USB_EHCI_FARADAY 9962731b9a8SJean-Christophe PLAGNIOL-VILLARD /* take control over the ports */ 997676ae068SLucas Stach cmd = ehci_readl(&ehcic[index].hcor->or_configflag); 9982731b9a8SJean-Christophe PLAGNIOL-VILLARD cmd |= FLAG_CF; 999676ae068SLucas Stach ehci_writel(&ehcic[index].hcor->or_configflag, cmd); 1000e82a316dSKuo-Jung Su #endif 1001e82a316dSKuo-Jung Su 10022731b9a8SJean-Christophe PLAGNIOL-VILLARD /* unblock posted write */ 1003676ae068SLucas Stach cmd = ehci_readl(&ehcic[index].hcor->or_usbcmd); 10045b84dd67SMike Frysinger mdelay(5); 1005676ae068SLucas Stach reg = HC_VERSION(ehci_readl(&ehcic[index].hccr->cr_capbase)); 10062731b9a8SJean-Christophe PLAGNIOL-VILLARD printf("USB EHCI %x.%02x\n", reg >> 8, reg & 0xff); 10072731b9a8SJean-Christophe PLAGNIOL-VILLARD 1008676ae068SLucas Stach ehcic[index].rootdev = 0; 10092731b9a8SJean-Christophe PLAGNIOL-VILLARD 1010676ae068SLucas Stach *controller = &ehcic[index]; 10112731b9a8SJean-Christophe PLAGNIOL-VILLARD return 0; 10122731b9a8SJean-Christophe PLAGNIOL-VILLARD } 10132731b9a8SJean-Christophe PLAGNIOL-VILLARD 10142731b9a8SJean-Christophe PLAGNIOL-VILLARD int 10152731b9a8SJean-Christophe PLAGNIOL-VILLARD submit_bulk_msg(struct usb_device *dev, unsigned long pipe, void *buffer, 10162731b9a8SJean-Christophe PLAGNIOL-VILLARD int length) 10172731b9a8SJean-Christophe PLAGNIOL-VILLARD { 10182731b9a8SJean-Christophe PLAGNIOL-VILLARD 10192731b9a8SJean-Christophe PLAGNIOL-VILLARD if (usb_pipetype(pipe) != PIPE_BULK) { 10202731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("non-bulk pipe (type=%lu)", usb_pipetype(pipe)); 10212731b9a8SJean-Christophe PLAGNIOL-VILLARD return -1; 10222731b9a8SJean-Christophe PLAGNIOL-VILLARD } 10232731b9a8SJean-Christophe PLAGNIOL-VILLARD return ehci_submit_async(dev, pipe, buffer, length, NULL); 10242731b9a8SJean-Christophe PLAGNIOL-VILLARD } 10252731b9a8SJean-Christophe PLAGNIOL-VILLARD 10262731b9a8SJean-Christophe PLAGNIOL-VILLARD int 10272731b9a8SJean-Christophe PLAGNIOL-VILLARD submit_control_msg(struct usb_device *dev, unsigned long pipe, void *buffer, 10282731b9a8SJean-Christophe PLAGNIOL-VILLARD int length, struct devrequest *setup) 10292731b9a8SJean-Christophe PLAGNIOL-VILLARD { 1030676ae068SLucas Stach struct ehci_ctrl *ctrl = dev->controller; 10312731b9a8SJean-Christophe PLAGNIOL-VILLARD 10322731b9a8SJean-Christophe PLAGNIOL-VILLARD if (usb_pipetype(pipe) != PIPE_CONTROL) { 10332731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("non-control pipe (type=%lu)", usb_pipetype(pipe)); 10342731b9a8SJean-Christophe PLAGNIOL-VILLARD return -1; 10352731b9a8SJean-Christophe PLAGNIOL-VILLARD } 10362731b9a8SJean-Christophe PLAGNIOL-VILLARD 1037676ae068SLucas Stach if (usb_pipedevice(pipe) == ctrl->rootdev) { 1038676ae068SLucas Stach if (!ctrl->rootdev) 10392731b9a8SJean-Christophe PLAGNIOL-VILLARD dev->speed = USB_SPEED_HIGH; 10402731b9a8SJean-Christophe PLAGNIOL-VILLARD return ehci_submit_root(dev, pipe, buffer, length, setup); 10412731b9a8SJean-Christophe PLAGNIOL-VILLARD } 10422731b9a8SJean-Christophe PLAGNIOL-VILLARD return ehci_submit_async(dev, pipe, buffer, length, setup); 10432731b9a8SJean-Christophe PLAGNIOL-VILLARD } 10442731b9a8SJean-Christophe PLAGNIOL-VILLARD 10458f62ca64SPatrick Georgi struct int_queue { 10468f62ca64SPatrick Georgi struct QH *first; 10478f62ca64SPatrick Georgi struct QH *current; 10488f62ca64SPatrick Georgi struct QH *last; 10498f62ca64SPatrick Georgi struct qTD *tds; 10508f62ca64SPatrick Georgi }; 10518f62ca64SPatrick Georgi 10528f62ca64SPatrick Georgi #define NEXT_QH(qh) (struct QH *)((qh)->qh_link & ~0x1f) 10538f62ca64SPatrick Georgi 10548f62ca64SPatrick Georgi static int 10558f62ca64SPatrick Georgi enable_periodic(struct ehci_ctrl *ctrl) 10568f62ca64SPatrick Georgi { 10578f62ca64SPatrick Georgi uint32_t cmd; 10588f62ca64SPatrick Georgi struct ehci_hcor *hcor = ctrl->hcor; 10598f62ca64SPatrick Georgi int ret; 10608f62ca64SPatrick Georgi 10618f62ca64SPatrick Georgi cmd = ehci_readl(&hcor->or_usbcmd); 10628f62ca64SPatrick Georgi cmd |= CMD_PSE; 10638f62ca64SPatrick Georgi ehci_writel(&hcor->or_usbcmd, cmd); 10648f62ca64SPatrick Georgi 10658f62ca64SPatrick Georgi ret = handshake((uint32_t *)&hcor->or_usbsts, 10668f62ca64SPatrick Georgi STS_PSS, STS_PSS, 100 * 1000); 10678f62ca64SPatrick Georgi if (ret < 0) { 10688f62ca64SPatrick Georgi printf("EHCI failed: timeout when enabling periodic list\n"); 10698f62ca64SPatrick Georgi return -ETIMEDOUT; 10708f62ca64SPatrick Georgi } 10718f62ca64SPatrick Georgi udelay(1000); 10728f62ca64SPatrick Georgi return 0; 10738f62ca64SPatrick Georgi } 10748f62ca64SPatrick Georgi 10758f62ca64SPatrick Georgi static int 10768f62ca64SPatrick Georgi disable_periodic(struct ehci_ctrl *ctrl) 10778f62ca64SPatrick Georgi { 10788f62ca64SPatrick Georgi uint32_t cmd; 10798f62ca64SPatrick Georgi struct ehci_hcor *hcor = ctrl->hcor; 10808f62ca64SPatrick Georgi int ret; 10818f62ca64SPatrick Georgi 10828f62ca64SPatrick Georgi cmd = ehci_readl(&hcor->or_usbcmd); 10838f62ca64SPatrick Georgi cmd &= ~CMD_PSE; 10848f62ca64SPatrick Georgi ehci_writel(&hcor->or_usbcmd, cmd); 10858f62ca64SPatrick Georgi 10868f62ca64SPatrick Georgi ret = handshake((uint32_t *)&hcor->or_usbsts, 10878f62ca64SPatrick Georgi STS_PSS, 0, 100 * 1000); 10888f62ca64SPatrick Georgi if (ret < 0) { 10898f62ca64SPatrick Georgi printf("EHCI failed: timeout when disabling periodic list\n"); 10908f62ca64SPatrick Georgi return -ETIMEDOUT; 10918f62ca64SPatrick Georgi } 10928f62ca64SPatrick Georgi return 0; 10938f62ca64SPatrick Georgi } 10948f62ca64SPatrick Georgi 10958f62ca64SPatrick Georgi static int periodic_schedules; 10968f62ca64SPatrick Georgi 10978f62ca64SPatrick Georgi struct int_queue * 10988f62ca64SPatrick Georgi create_int_queue(struct usb_device *dev, unsigned long pipe, int queuesize, 10998f62ca64SPatrick Georgi int elementsize, void *buffer) 11008f62ca64SPatrick Georgi { 11018f62ca64SPatrick Georgi struct ehci_ctrl *ctrl = dev->controller; 11028f62ca64SPatrick Georgi struct int_queue *result = NULL; 11038f62ca64SPatrick Georgi int i; 11048f62ca64SPatrick Georgi 11058f62ca64SPatrick Georgi debug("Enter create_int_queue\n"); 11068f62ca64SPatrick Georgi if (usb_pipetype(pipe) != PIPE_INTERRUPT) { 11078f62ca64SPatrick Georgi debug("non-interrupt pipe (type=%lu)", usb_pipetype(pipe)); 11088f62ca64SPatrick Georgi return NULL; 11098f62ca64SPatrick Georgi } 11108f62ca64SPatrick Georgi 11118f62ca64SPatrick Georgi /* limit to 4 full pages worth of data - 11128f62ca64SPatrick Georgi * we can safely fit them in a single TD, 11138f62ca64SPatrick Georgi * no matter the alignment 11148f62ca64SPatrick Georgi */ 11158f62ca64SPatrick Georgi if (elementsize >= 16384) { 11168f62ca64SPatrick Georgi debug("too large elements for interrupt transfers\n"); 11178f62ca64SPatrick Georgi return NULL; 11188f62ca64SPatrick Georgi } 11198f62ca64SPatrick Georgi 11208f62ca64SPatrick Georgi result = malloc(sizeof(*result)); 11218f62ca64SPatrick Georgi if (!result) { 11228f62ca64SPatrick Georgi debug("ehci intr queue: out of memory\n"); 11238f62ca64SPatrick Georgi goto fail1; 11248f62ca64SPatrick Georgi } 11258f62ca64SPatrick Georgi result->first = memalign(32, sizeof(struct QH) * queuesize); 11268f62ca64SPatrick Georgi if (!result->first) { 11278f62ca64SPatrick Georgi debug("ehci intr queue: out of memory\n"); 11288f62ca64SPatrick Georgi goto fail2; 11298f62ca64SPatrick Georgi } 11308f62ca64SPatrick Georgi result->current = result->first; 11318f62ca64SPatrick Georgi result->last = result->first + queuesize - 1; 11328f62ca64SPatrick Georgi result->tds = memalign(32, sizeof(struct qTD) * queuesize); 11338f62ca64SPatrick Georgi if (!result->tds) { 11348f62ca64SPatrick Georgi debug("ehci intr queue: out of memory\n"); 11358f62ca64SPatrick Georgi goto fail3; 11368f62ca64SPatrick Georgi } 11378f62ca64SPatrick Georgi memset(result->first, 0, sizeof(struct QH) * queuesize); 11388f62ca64SPatrick Georgi memset(result->tds, 0, sizeof(struct qTD) * queuesize); 11398f62ca64SPatrick Georgi 11408f62ca64SPatrick Georgi for (i = 0; i < queuesize; i++) { 11418f62ca64SPatrick Georgi struct QH *qh = result->first + i; 11428f62ca64SPatrick Georgi struct qTD *td = result->tds + i; 11438f62ca64SPatrick Georgi void **buf = &qh->buffer; 11448f62ca64SPatrick Georgi 11458f62ca64SPatrick Georgi qh->qh_link = (uint32_t)(qh+1) | QH_LINK_TYPE_QH; 11468f62ca64SPatrick Georgi if (i == queuesize - 1) 11478f62ca64SPatrick Georgi qh->qh_link = QH_LINK_TERMINATE; 11488f62ca64SPatrick Georgi 11498f62ca64SPatrick Georgi qh->qh_overlay.qt_next = (uint32_t)td; 11508f62ca64SPatrick Georgi qh->qh_endpt1 = (0 << 28) | /* No NAK reload (ehci 4.9) */ 11518f62ca64SPatrick Georgi (usb_maxpacket(dev, pipe) << 16) | /* MPS */ 11528f62ca64SPatrick Georgi (1 << 14) | 11538f62ca64SPatrick Georgi QH_ENDPT1_EPS(ehci_encode_speed(dev->speed)) | 11548f62ca64SPatrick Georgi (usb_pipeendpoint(pipe) << 8) | /* Endpoint Number */ 11558f62ca64SPatrick Georgi (usb_pipedevice(pipe) << 0); 11568f62ca64SPatrick Georgi qh->qh_endpt2 = (1 << 30) | /* 1 Tx per mframe */ 11578f62ca64SPatrick Georgi (1 << 0); /* S-mask: microframe 0 */ 11588f62ca64SPatrick Georgi if (dev->speed == USB_SPEED_LOW || 11598f62ca64SPatrick Georgi dev->speed == USB_SPEED_FULL) { 11608f62ca64SPatrick Georgi debug("TT: port: %d, hub address: %d\n", 11618f62ca64SPatrick Georgi dev->portnr, dev->parent->devnum); 11628f62ca64SPatrick Georgi qh->qh_endpt2 |= (dev->portnr << 23) | 11638f62ca64SPatrick Georgi (dev->parent->devnum << 16) | 11648f62ca64SPatrick Georgi (0x1c << 8); /* C-mask: microframes 2-4 */ 11658f62ca64SPatrick Georgi } 11668f62ca64SPatrick Georgi 11678f62ca64SPatrick Georgi td->qt_next = QT_NEXT_TERMINATE; 11688f62ca64SPatrick Georgi td->qt_altnext = QT_NEXT_TERMINATE; 11698f62ca64SPatrick Georgi debug("communication direction is '%s'\n", 11708f62ca64SPatrick Georgi usb_pipein(pipe) ? "in" : "out"); 11718f62ca64SPatrick Georgi td->qt_token = (elementsize << 16) | 11728f62ca64SPatrick Georgi ((usb_pipein(pipe) ? 1 : 0) << 8) | /* IN/OUT token */ 11738f62ca64SPatrick Georgi 0x80; /* active */ 11748f62ca64SPatrick Georgi td->qt_buffer[0] = (uint32_t)buffer + i * elementsize; 11758f62ca64SPatrick Georgi td->qt_buffer[1] = (td->qt_buffer[0] + 0x1000) & ~0xfff; 11768f62ca64SPatrick Georgi td->qt_buffer[2] = (td->qt_buffer[0] + 0x2000) & ~0xfff; 11778f62ca64SPatrick Georgi td->qt_buffer[3] = (td->qt_buffer[0] + 0x3000) & ~0xfff; 11788f62ca64SPatrick Georgi td->qt_buffer[4] = (td->qt_buffer[0] + 0x4000) & ~0xfff; 11798f62ca64SPatrick Georgi 11808f62ca64SPatrick Georgi *buf = buffer + i * elementsize; 11818f62ca64SPatrick Georgi } 11828f62ca64SPatrick Georgi 1183*d3e07478SStephen Warren flush_dcache_range((uint32_t)buffer, 1184*d3e07478SStephen Warren ALIGN_END_ADDR(char, buffer, 1185*d3e07478SStephen Warren queuesize * elementsize)); 1186*d3e07478SStephen Warren flush_dcache_range((uint32_t)result->first, 1187*d3e07478SStephen Warren ALIGN_END_ADDR(struct QH, result->first, 1188*d3e07478SStephen Warren queuesize)); 1189*d3e07478SStephen Warren flush_dcache_range((uint32_t)result->tds, 1190*d3e07478SStephen Warren ALIGN_END_ADDR(struct qTD, result->tds, 1191*d3e07478SStephen Warren queuesize)); 1192*d3e07478SStephen Warren 11938f62ca64SPatrick Georgi if (disable_periodic(ctrl) < 0) { 11948f62ca64SPatrick Georgi debug("FATAL: periodic should never fail, but did"); 11958f62ca64SPatrick Georgi goto fail3; 11968f62ca64SPatrick Georgi } 11978f62ca64SPatrick Georgi 11988f62ca64SPatrick Georgi /* hook up to periodic list */ 11998f62ca64SPatrick Georgi struct QH *list = &ctrl->periodic_queue; 12008f62ca64SPatrick Georgi result->last->qh_link = list->qh_link; 12018f62ca64SPatrick Georgi list->qh_link = (uint32_t)result->first | QH_LINK_TYPE_QH; 12028f62ca64SPatrick Georgi 1203*d3e07478SStephen Warren flush_dcache_range((uint32_t)result->last, 1204*d3e07478SStephen Warren ALIGN_END_ADDR(struct QH, result->last, 1)); 1205*d3e07478SStephen Warren flush_dcache_range((uint32_t)list, 1206*d3e07478SStephen Warren ALIGN_END_ADDR(struct QH, list, 1)); 1207*d3e07478SStephen Warren 12088f62ca64SPatrick Georgi if (enable_periodic(ctrl) < 0) { 12098f62ca64SPatrick Georgi debug("FATAL: periodic should never fail, but did"); 12108f62ca64SPatrick Georgi goto fail3; 12118f62ca64SPatrick Georgi } 12128f62ca64SPatrick Georgi periodic_schedules++; 12138f62ca64SPatrick Georgi 12148f62ca64SPatrick Georgi debug("Exit create_int_queue\n"); 12158f62ca64SPatrick Georgi return result; 12168f62ca64SPatrick Georgi fail3: 12178f62ca64SPatrick Georgi if (result->tds) 12188f62ca64SPatrick Georgi free(result->tds); 12198f62ca64SPatrick Georgi fail2: 12208f62ca64SPatrick Georgi if (result->first) 12218f62ca64SPatrick Georgi free(result->first); 12228f62ca64SPatrick Georgi if (result) 12238f62ca64SPatrick Georgi free(result); 12248f62ca64SPatrick Georgi fail1: 12258f62ca64SPatrick Georgi return NULL; 12268f62ca64SPatrick Georgi } 12278f62ca64SPatrick Georgi 12288f62ca64SPatrick Georgi void *poll_int_queue(struct usb_device *dev, struct int_queue *queue) 12298f62ca64SPatrick Georgi { 12308f62ca64SPatrick Georgi struct QH *cur = queue->current; 12318f62ca64SPatrick Georgi 12328f62ca64SPatrick Georgi /* depleted queue */ 12338f62ca64SPatrick Georgi if (cur == NULL) { 12348f62ca64SPatrick Georgi debug("Exit poll_int_queue with completed queue\n"); 12358f62ca64SPatrick Georgi return NULL; 12368f62ca64SPatrick Georgi } 12378f62ca64SPatrick Georgi /* still active */ 1238*d3e07478SStephen Warren invalidate_dcache_range((uint32_t)cur, 1239*d3e07478SStephen Warren ALIGN_END_ADDR(struct QH, cur, 1)); 12408f62ca64SPatrick Georgi if (cur->qh_overlay.qt_token & 0x80) { 12418f62ca64SPatrick Georgi debug("Exit poll_int_queue with no completed intr transfer. " 12428f62ca64SPatrick Georgi "token is %x\n", cur->qh_overlay.qt_token); 12438f62ca64SPatrick Georgi return NULL; 12448f62ca64SPatrick Georgi } 12458f62ca64SPatrick Georgi if (!(cur->qh_link & QH_LINK_TERMINATE)) 12468f62ca64SPatrick Georgi queue->current++; 12478f62ca64SPatrick Georgi else 12488f62ca64SPatrick Georgi queue->current = NULL; 12498f62ca64SPatrick Georgi debug("Exit poll_int_queue with completed intr transfer. " 12508f62ca64SPatrick Georgi "token is %x at %p (first at %p)\n", cur->qh_overlay.qt_token, 12518f62ca64SPatrick Georgi &cur->qh_overlay.qt_token, queue->first); 12528f62ca64SPatrick Georgi return cur->buffer; 12538f62ca64SPatrick Georgi } 12548f62ca64SPatrick Georgi 12558f62ca64SPatrick Georgi /* Do not free buffers associated with QHs, they're owned by someone else */ 12568f62ca64SPatrick Georgi int 12578f62ca64SPatrick Georgi destroy_int_queue(struct usb_device *dev, struct int_queue *queue) 12588f62ca64SPatrick Georgi { 12598f62ca64SPatrick Georgi struct ehci_ctrl *ctrl = dev->controller; 12608f62ca64SPatrick Georgi int result = -1; 12618f62ca64SPatrick Georgi unsigned long timeout; 12628f62ca64SPatrick Georgi 12638f62ca64SPatrick Georgi if (disable_periodic(ctrl) < 0) { 12648f62ca64SPatrick Georgi debug("FATAL: periodic should never fail, but did"); 12658f62ca64SPatrick Georgi goto out; 12668f62ca64SPatrick Georgi } 12678f62ca64SPatrick Georgi periodic_schedules--; 12688f62ca64SPatrick Georgi 12698f62ca64SPatrick Georgi struct QH *cur = &ctrl->periodic_queue; 12708f62ca64SPatrick Georgi timeout = get_timer(0) + 500; /* abort after 500ms */ 12718f62ca64SPatrick Georgi while (!(cur->qh_link & QH_LINK_TERMINATE)) { 12728f62ca64SPatrick Georgi debug("considering %p, with qh_link %x\n", cur, cur->qh_link); 12738f62ca64SPatrick Georgi if (NEXT_QH(cur) == queue->first) { 12748f62ca64SPatrick Georgi debug("found candidate. removing from chain\n"); 12758f62ca64SPatrick Georgi cur->qh_link = queue->last->qh_link; 12768f62ca64SPatrick Georgi result = 0; 12778f62ca64SPatrick Georgi break; 12788f62ca64SPatrick Georgi } 12798f62ca64SPatrick Georgi cur = NEXT_QH(cur); 12808f62ca64SPatrick Georgi if (get_timer(0) > timeout) { 12818f62ca64SPatrick Georgi printf("Timeout destroying interrupt endpoint queue\n"); 12828f62ca64SPatrick Georgi result = -1; 12838f62ca64SPatrick Georgi goto out; 12848f62ca64SPatrick Georgi } 12858f62ca64SPatrick Georgi } 12868f62ca64SPatrick Georgi 12878f62ca64SPatrick Georgi if (periodic_schedules > 0) { 12888f62ca64SPatrick Georgi result = enable_periodic(ctrl); 12898f62ca64SPatrick Georgi if (result < 0) 12908f62ca64SPatrick Georgi debug("FATAL: periodic should never fail, but did"); 12918f62ca64SPatrick Georgi } 12928f62ca64SPatrick Georgi 12938f62ca64SPatrick Georgi out: 12948f62ca64SPatrick Georgi free(queue->tds); 12958f62ca64SPatrick Georgi free(queue->first); 12968f62ca64SPatrick Georgi free(queue); 12978f62ca64SPatrick Georgi 12988f62ca64SPatrick Georgi return result; 12998f62ca64SPatrick Georgi } 13008f62ca64SPatrick Georgi 13012731b9a8SJean-Christophe PLAGNIOL-VILLARD int 13022731b9a8SJean-Christophe PLAGNIOL-VILLARD submit_int_msg(struct usb_device *dev, unsigned long pipe, void *buffer, 13032731b9a8SJean-Christophe PLAGNIOL-VILLARD int length, int interval) 13042731b9a8SJean-Christophe PLAGNIOL-VILLARD { 13058f62ca64SPatrick Georgi void *backbuffer; 13068f62ca64SPatrick Georgi struct int_queue *queue; 13078f62ca64SPatrick Georgi unsigned long timeout; 13088f62ca64SPatrick Georgi int result = 0, ret; 13098f62ca64SPatrick Georgi 13102731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("dev=%p, pipe=%lu, buffer=%p, length=%d, interval=%d", 13112731b9a8SJean-Christophe PLAGNIOL-VILLARD dev, pipe, buffer, length, interval); 131244ae0be7SBenoît Thébaudeau 131344ae0be7SBenoît Thébaudeau /* 131444ae0be7SBenoît Thébaudeau * Interrupt transfers requiring several transactions are not supported 131544ae0be7SBenoît Thébaudeau * because bInterval is ignored. 13165cec214eSBenoît Thébaudeau * 13175cec214eSBenoît Thébaudeau * Also, ehci_submit_async() relies on wMaxPacketSize being a power of 2 1318db191346SBenoît Thébaudeau * <= PKT_ALIGN if several qTDs are required, while the USB 1319db191346SBenoît Thébaudeau * specification does not constrain this for interrupt transfers. That 1320db191346SBenoît Thébaudeau * means that ehci_submit_async() would support interrupt transfers 1321db191346SBenoît Thébaudeau * requiring several transactions only as long as the transfer size does 1322db191346SBenoît Thébaudeau * not require more than a single qTD. 132344ae0be7SBenoît Thébaudeau */ 132444ae0be7SBenoît Thébaudeau if (length > usb_maxpacket(dev, pipe)) { 13258f62ca64SPatrick Georgi printf("%s: Interrupt transfers requiring several " 13268f62ca64SPatrick Georgi "transactions are not supported.\n", __func__); 132744ae0be7SBenoît Thébaudeau return -1; 132844ae0be7SBenoît Thébaudeau } 13298f62ca64SPatrick Georgi 13308f62ca64SPatrick Georgi queue = create_int_queue(dev, pipe, 1, length, buffer); 13318f62ca64SPatrick Georgi 13328f62ca64SPatrick Georgi timeout = get_timer(0) + USB_TIMEOUT_MS(pipe); 13338f62ca64SPatrick Georgi while ((backbuffer = poll_int_queue(dev, queue)) == NULL) 13348f62ca64SPatrick Georgi if (get_timer(0) > timeout) { 13358f62ca64SPatrick Georgi printf("Timeout poll on interrupt endpoint\n"); 13368f62ca64SPatrick Georgi result = -ETIMEDOUT; 13378f62ca64SPatrick Georgi break; 13388f62ca64SPatrick Georgi } 13398f62ca64SPatrick Georgi 13408f62ca64SPatrick Georgi if (backbuffer != buffer) { 13418f62ca64SPatrick Georgi debug("got wrong buffer back (%x instead of %x)\n", 13428f62ca64SPatrick Georgi (uint32_t)backbuffer, (uint32_t)buffer); 13438f62ca64SPatrick Georgi return -EINVAL; 13448f62ca64SPatrick Georgi } 13458f62ca64SPatrick Georgi 1346*d3e07478SStephen Warren invalidate_dcache_range((uint32_t)buffer, 1347*d3e07478SStephen Warren ALIGN_END_ADDR(char, buffer, length)); 1348*d3e07478SStephen Warren 13498f62ca64SPatrick Georgi ret = destroy_int_queue(dev, queue); 13508f62ca64SPatrick Georgi if (ret < 0) 13518f62ca64SPatrick Georgi return ret; 13528f62ca64SPatrick Georgi 13538f62ca64SPatrick Georgi /* everything worked out fine */ 13548f62ca64SPatrick Georgi return result; 13552731b9a8SJean-Christophe PLAGNIOL-VILLARD } 1356