12731b9a8SJean-Christophe PLAGNIOL-VILLARD /*- 22731b9a8SJean-Christophe PLAGNIOL-VILLARD * Copyright (c) 2007-2008, Juniper Networks, Inc. 32731b9a8SJean-Christophe PLAGNIOL-VILLARD * Copyright (c) 2008, Excito Elektronik i Skåne AB 42731b9a8SJean-Christophe PLAGNIOL-VILLARD * Copyright (c) 2008, Michael Trimarchi <trimarchimichael@yahoo.it> 52731b9a8SJean-Christophe PLAGNIOL-VILLARD * 62731b9a8SJean-Christophe PLAGNIOL-VILLARD * All rights reserved. 72731b9a8SJean-Christophe PLAGNIOL-VILLARD * 82731b9a8SJean-Christophe PLAGNIOL-VILLARD * This program is free software; you can redistribute it and/or 92731b9a8SJean-Christophe PLAGNIOL-VILLARD * modify it under the terms of the GNU General Public License as 102731b9a8SJean-Christophe PLAGNIOL-VILLARD * published by the Free Software Foundation version 2 of 112731b9a8SJean-Christophe PLAGNIOL-VILLARD * the License. 122731b9a8SJean-Christophe PLAGNIOL-VILLARD * 132731b9a8SJean-Christophe PLAGNIOL-VILLARD * This program is distributed in the hope that it will be useful, 142731b9a8SJean-Christophe PLAGNIOL-VILLARD * but WITHOUT ANY WARRANTY; without even the implied warranty of 152731b9a8SJean-Christophe PLAGNIOL-VILLARD * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 162731b9a8SJean-Christophe PLAGNIOL-VILLARD * GNU General Public License for more details. 172731b9a8SJean-Christophe PLAGNIOL-VILLARD * 182731b9a8SJean-Christophe PLAGNIOL-VILLARD * You should have received a copy of the GNU General Public License 192731b9a8SJean-Christophe PLAGNIOL-VILLARD * along with this program; if not, write to the Free Software 202731b9a8SJean-Christophe PLAGNIOL-VILLARD * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 212731b9a8SJean-Christophe PLAGNIOL-VILLARD * MA 02111-1307 USA 222731b9a8SJean-Christophe PLAGNIOL-VILLARD */ 232731b9a8SJean-Christophe PLAGNIOL-VILLARD #include <common.h> 248f62ca64SPatrick Georgi #include <errno.h> 252731b9a8SJean-Christophe PLAGNIOL-VILLARD #include <asm/byteorder.h> 2693ad908cSLucas Stach #include <asm/unaligned.h> 272731b9a8SJean-Christophe PLAGNIOL-VILLARD #include <usb.h> 282731b9a8SJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h> 292731b9a8SJean-Christophe PLAGNIOL-VILLARD #include <malloc.h> 3067333f76SStefan Roese #include <watchdog.h> 318f62ca64SPatrick Georgi #include <linux/compiler.h> 322731b9a8SJean-Christophe PLAGNIOL-VILLARD 332731b9a8SJean-Christophe PLAGNIOL-VILLARD #include "ehci.h" 342731b9a8SJean-Christophe PLAGNIOL-VILLARD 35676ae068SLucas Stach #ifndef CONFIG_USB_MAX_CONTROLLER_COUNT 36676ae068SLucas Stach #define CONFIG_USB_MAX_CONTROLLER_COUNT 1 37676ae068SLucas Stach #endif 382731b9a8SJean-Christophe PLAGNIOL-VILLARD 395077f96fSJulius Werner /* 405077f96fSJulius Werner * EHCI spec page 20 says that the HC may take up to 16 uFrames (= 4ms) to halt. 415077f96fSJulius Werner * Let's time out after 8 to have a little safety margin on top of that. 425077f96fSJulius Werner */ 435077f96fSJulius Werner #define HCHALT_TIMEOUT (8 * 1000) 445077f96fSJulius Werner 45b959655fSMarek Vasut static struct ehci_ctrl ehcic[CONFIG_USB_MAX_CONTROLLER_COUNT]; 4671c5de4fSTom Rini 4771c5de4fSTom Rini #define ALIGN_END_ADDR(type, ptr, size) \ 4871c5de4fSTom Rini ((uint32_t)(ptr) + roundup((size) * sizeof(type), USB_DMA_MINALIGN)) 492731b9a8SJean-Christophe PLAGNIOL-VILLARD 502731b9a8SJean-Christophe PLAGNIOL-VILLARD static struct descriptor { 512731b9a8SJean-Christophe PLAGNIOL-VILLARD struct usb_hub_descriptor hub; 522731b9a8SJean-Christophe PLAGNIOL-VILLARD struct usb_device_descriptor device; 532731b9a8SJean-Christophe PLAGNIOL-VILLARD struct usb_linux_config_descriptor config; 542731b9a8SJean-Christophe PLAGNIOL-VILLARD struct usb_linux_interface_descriptor interface; 552731b9a8SJean-Christophe PLAGNIOL-VILLARD struct usb_endpoint_descriptor endpoint; 562731b9a8SJean-Christophe PLAGNIOL-VILLARD } __attribute__ ((packed)) descriptor = { 572731b9a8SJean-Christophe PLAGNIOL-VILLARD { 582731b9a8SJean-Christophe PLAGNIOL-VILLARD 0x8, /* bDescLength */ 592731b9a8SJean-Christophe PLAGNIOL-VILLARD 0x29, /* bDescriptorType: hub descriptor */ 602731b9a8SJean-Christophe PLAGNIOL-VILLARD 2, /* bNrPorts -- runtime modified */ 612731b9a8SJean-Christophe PLAGNIOL-VILLARD 0, /* wHubCharacteristics */ 625f4b4f2fSVincent Palatin 10, /* bPwrOn2PwrGood */ 632731b9a8SJean-Christophe PLAGNIOL-VILLARD 0, /* bHubCntrCurrent */ 642731b9a8SJean-Christophe PLAGNIOL-VILLARD {}, /* Device removable */ 652731b9a8SJean-Christophe PLAGNIOL-VILLARD {} /* at most 7 ports! XXX */ 662731b9a8SJean-Christophe PLAGNIOL-VILLARD }, 672731b9a8SJean-Christophe PLAGNIOL-VILLARD { 682731b9a8SJean-Christophe PLAGNIOL-VILLARD 0x12, /* bLength */ 692731b9a8SJean-Christophe PLAGNIOL-VILLARD 1, /* bDescriptorType: UDESC_DEVICE */ 706d313c84SSergei Shtylyov cpu_to_le16(0x0200), /* bcdUSB: v2.0 */ 712731b9a8SJean-Christophe PLAGNIOL-VILLARD 9, /* bDeviceClass: UDCLASS_HUB */ 722731b9a8SJean-Christophe PLAGNIOL-VILLARD 0, /* bDeviceSubClass: UDSUBCLASS_HUB */ 732731b9a8SJean-Christophe PLAGNIOL-VILLARD 1, /* bDeviceProtocol: UDPROTO_HSHUBSTT */ 742731b9a8SJean-Christophe PLAGNIOL-VILLARD 64, /* bMaxPacketSize: 64 bytes */ 752731b9a8SJean-Christophe PLAGNIOL-VILLARD 0x0000, /* idVendor */ 762731b9a8SJean-Christophe PLAGNIOL-VILLARD 0x0000, /* idProduct */ 776d313c84SSergei Shtylyov cpu_to_le16(0x0100), /* bcdDevice */ 782731b9a8SJean-Christophe PLAGNIOL-VILLARD 1, /* iManufacturer */ 792731b9a8SJean-Christophe PLAGNIOL-VILLARD 2, /* iProduct */ 802731b9a8SJean-Christophe PLAGNIOL-VILLARD 0, /* iSerialNumber */ 812731b9a8SJean-Christophe PLAGNIOL-VILLARD 1 /* bNumConfigurations: 1 */ 822731b9a8SJean-Christophe PLAGNIOL-VILLARD }, 832731b9a8SJean-Christophe PLAGNIOL-VILLARD { 842731b9a8SJean-Christophe PLAGNIOL-VILLARD 0x9, 852731b9a8SJean-Christophe PLAGNIOL-VILLARD 2, /* bDescriptorType: UDESC_CONFIG */ 862731b9a8SJean-Christophe PLAGNIOL-VILLARD cpu_to_le16(0x19), 872731b9a8SJean-Christophe PLAGNIOL-VILLARD 1, /* bNumInterface */ 882731b9a8SJean-Christophe PLAGNIOL-VILLARD 1, /* bConfigurationValue */ 892731b9a8SJean-Christophe PLAGNIOL-VILLARD 0, /* iConfiguration */ 902731b9a8SJean-Christophe PLAGNIOL-VILLARD 0x40, /* bmAttributes: UC_SELF_POWER */ 912731b9a8SJean-Christophe PLAGNIOL-VILLARD 0 /* bMaxPower */ 922731b9a8SJean-Christophe PLAGNIOL-VILLARD }, 932731b9a8SJean-Christophe PLAGNIOL-VILLARD { 942731b9a8SJean-Christophe PLAGNIOL-VILLARD 0x9, /* bLength */ 952731b9a8SJean-Christophe PLAGNIOL-VILLARD 4, /* bDescriptorType: UDESC_INTERFACE */ 962731b9a8SJean-Christophe PLAGNIOL-VILLARD 0, /* bInterfaceNumber */ 972731b9a8SJean-Christophe PLAGNIOL-VILLARD 0, /* bAlternateSetting */ 982731b9a8SJean-Christophe PLAGNIOL-VILLARD 1, /* bNumEndpoints */ 992731b9a8SJean-Christophe PLAGNIOL-VILLARD 9, /* bInterfaceClass: UICLASS_HUB */ 1002731b9a8SJean-Christophe PLAGNIOL-VILLARD 0, /* bInterfaceSubClass: UISUBCLASS_HUB */ 1012731b9a8SJean-Christophe PLAGNIOL-VILLARD 0, /* bInterfaceProtocol: UIPROTO_HSHUBSTT */ 1022731b9a8SJean-Christophe PLAGNIOL-VILLARD 0 /* iInterface */ 1032731b9a8SJean-Christophe PLAGNIOL-VILLARD }, 1042731b9a8SJean-Christophe PLAGNIOL-VILLARD { 1052731b9a8SJean-Christophe PLAGNIOL-VILLARD 0x7, /* bLength */ 1062731b9a8SJean-Christophe PLAGNIOL-VILLARD 5, /* bDescriptorType: UDESC_ENDPOINT */ 1072731b9a8SJean-Christophe PLAGNIOL-VILLARD 0x81, /* bEndpointAddress: 1082731b9a8SJean-Christophe PLAGNIOL-VILLARD * UE_DIR_IN | EHCI_INTR_ENDPT 1092731b9a8SJean-Christophe PLAGNIOL-VILLARD */ 1102731b9a8SJean-Christophe PLAGNIOL-VILLARD 3, /* bmAttributes: UE_INTERRUPT */ 1118f8bd565STom Rix 8, /* wMaxPacketSize */ 1122731b9a8SJean-Christophe PLAGNIOL-VILLARD 255 /* bInterval */ 1132731b9a8SJean-Christophe PLAGNIOL-VILLARD }, 1142731b9a8SJean-Christophe PLAGNIOL-VILLARD }; 1152731b9a8SJean-Christophe PLAGNIOL-VILLARD 1162731b9a8SJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_EHCI_IS_TDI) 1172731b9a8SJean-Christophe PLAGNIOL-VILLARD #define ehci_is_TDI() (1) 1182731b9a8SJean-Christophe PLAGNIOL-VILLARD #else 1192731b9a8SJean-Christophe PLAGNIOL-VILLARD #define ehci_is_TDI() (0) 1202731b9a8SJean-Christophe PLAGNIOL-VILLARD #endif 1212731b9a8SJean-Christophe PLAGNIOL-VILLARD 122b068deb3SJim Lin int __ehci_get_port_speed(struct ehci_hcor *hcor, uint32_t reg) 123b068deb3SJim Lin { 124b068deb3SJim Lin return PORTSC_PSPD(reg); 125b068deb3SJim Lin } 126b068deb3SJim Lin 127b068deb3SJim Lin int ehci_get_port_speed(struct ehci_hcor *hcor, uint32_t reg) 128b068deb3SJim Lin __attribute__((weak, alias("__ehci_get_port_speed"))); 129b068deb3SJim Lin 130b068deb3SJim Lin void __ehci_set_usbmode(int index) 131b068deb3SJim Lin { 132b068deb3SJim Lin uint32_t tmp; 133b068deb3SJim Lin uint32_t *reg_ptr; 134b068deb3SJim Lin 135b068deb3SJim Lin reg_ptr = (uint32_t *)((u8 *)&ehcic[index].hcor->or_usbcmd + USBMODE); 136b068deb3SJim Lin tmp = ehci_readl(reg_ptr); 137b068deb3SJim Lin tmp |= USBMODE_CM_HC; 138b068deb3SJim Lin #if defined(CONFIG_EHCI_MMIO_BIG_ENDIAN) 139b068deb3SJim Lin tmp |= USBMODE_BE; 140b068deb3SJim Lin #endif 141b068deb3SJim Lin ehci_writel(reg_ptr, tmp); 142b068deb3SJim Lin } 143b068deb3SJim Lin 144b068deb3SJim Lin void ehci_set_usbmode(int index) 145b068deb3SJim Lin __attribute__((weak, alias("__ehci_set_usbmode"))); 146b068deb3SJim Lin 1473874b6d6SMarek Vasut void __ehci_powerup_fixup(uint32_t *status_reg, uint32_t *reg) 1483874b6d6SMarek Vasut { 1493874b6d6SMarek Vasut mdelay(50); 1503874b6d6SMarek Vasut } 1513874b6d6SMarek Vasut 1523874b6d6SMarek Vasut void ehci_powerup_fixup(uint32_t *status_reg, uint32_t *reg) 1533874b6d6SMarek Vasut __attribute__((weak, alias("__ehci_powerup_fixup"))); 1543874b6d6SMarek Vasut 1552731b9a8SJean-Christophe PLAGNIOL-VILLARD static int handshake(uint32_t *ptr, uint32_t mask, uint32_t done, int usec) 1562731b9a8SJean-Christophe PLAGNIOL-VILLARD { 1572731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t result; 1582731b9a8SJean-Christophe PLAGNIOL-VILLARD do { 1592731b9a8SJean-Christophe PLAGNIOL-VILLARD result = ehci_readl(ptr); 16009c83a45SWolfgang Denk udelay(5); 1612731b9a8SJean-Christophe PLAGNIOL-VILLARD if (result == ~(uint32_t)0) 1622731b9a8SJean-Christophe PLAGNIOL-VILLARD return -1; 1632731b9a8SJean-Christophe PLAGNIOL-VILLARD result &= mask; 1642731b9a8SJean-Christophe PLAGNIOL-VILLARD if (result == done) 1652731b9a8SJean-Christophe PLAGNIOL-VILLARD return 0; 1662731b9a8SJean-Christophe PLAGNIOL-VILLARD usec--; 1672731b9a8SJean-Christophe PLAGNIOL-VILLARD } while (usec > 0); 1682731b9a8SJean-Christophe PLAGNIOL-VILLARD return -1; 1692731b9a8SJean-Christophe PLAGNIOL-VILLARD } 1702731b9a8SJean-Christophe PLAGNIOL-VILLARD 171676ae068SLucas Stach static int ehci_reset(int index) 1722731b9a8SJean-Christophe PLAGNIOL-VILLARD { 1732731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t cmd; 1742731b9a8SJean-Christophe PLAGNIOL-VILLARD int ret = 0; 1752731b9a8SJean-Christophe PLAGNIOL-VILLARD 176676ae068SLucas Stach cmd = ehci_readl(&ehcic[index].hcor->or_usbcmd); 177273d7204SStefan Roese cmd = (cmd & ~CMD_RUN) | CMD_RESET; 178676ae068SLucas Stach ehci_writel(&ehcic[index].hcor->or_usbcmd, cmd); 179676ae068SLucas Stach ret = handshake((uint32_t *)&ehcic[index].hcor->or_usbcmd, 180676ae068SLucas Stach CMD_RESET, 0, 250 * 1000); 1812731b9a8SJean-Christophe PLAGNIOL-VILLARD if (ret < 0) { 1822731b9a8SJean-Christophe PLAGNIOL-VILLARD printf("EHCI fail to reset\n"); 1832731b9a8SJean-Christophe PLAGNIOL-VILLARD goto out; 1842731b9a8SJean-Christophe PLAGNIOL-VILLARD } 1852731b9a8SJean-Christophe PLAGNIOL-VILLARD 186b068deb3SJim Lin if (ehci_is_TDI()) 187b068deb3SJim Lin ehci_set_usbmode(index); 1889ab4ce22SSimon Glass 1899ab4ce22SSimon Glass #ifdef CONFIG_USB_EHCI_TXFIFO_THRESH 190676ae068SLucas Stach cmd = ehci_readl(&ehcic[index].hcor->or_txfilltuning); 19114eb79b7SBenoît Thébaudeau cmd &= ~TXFIFO_THRESH_MASK; 1929ab4ce22SSimon Glass cmd |= TXFIFO_THRESH(CONFIG_USB_EHCI_TXFIFO_THRESH); 193676ae068SLucas Stach ehci_writel(&ehcic[index].hcor->or_txfilltuning, cmd); 1949ab4ce22SSimon Glass #endif 1952731b9a8SJean-Christophe PLAGNIOL-VILLARD out: 1962731b9a8SJean-Christophe PLAGNIOL-VILLARD return ret; 1972731b9a8SJean-Christophe PLAGNIOL-VILLARD } 1982731b9a8SJean-Christophe PLAGNIOL-VILLARD 1995077f96fSJulius Werner static int ehci_shutdown(struct ehci_ctrl *ctrl) 2005077f96fSJulius Werner { 2015077f96fSJulius Werner int i, ret = 0; 2025077f96fSJulius Werner uint32_t cmd, reg; 2035077f96fSJulius Werner 2041e1be6d4SMarek Vasut if (!ctrl || !ctrl->hcor) 2051e1be6d4SMarek Vasut return -EINVAL; 2061e1be6d4SMarek Vasut 2075077f96fSJulius Werner cmd = ehci_readl(&ctrl->hcor->or_usbcmd); 2085077f96fSJulius Werner cmd &= ~(CMD_PSE | CMD_ASE); 2095077f96fSJulius Werner ehci_writel(&ctrl->hcor->or_usbcmd, cmd); 2105077f96fSJulius Werner ret = handshake(&ctrl->hcor->or_usbsts, STS_ASS | STS_PSS, 0, 2115077f96fSJulius Werner 100 * 1000); 2125077f96fSJulius Werner 2135077f96fSJulius Werner if (!ret) { 2145077f96fSJulius Werner for (i = 0; i < CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS; i++) { 2155077f96fSJulius Werner reg = ehci_readl(&ctrl->hcor->or_portsc[i]); 2165077f96fSJulius Werner reg |= EHCI_PS_SUSP; 2175077f96fSJulius Werner ehci_writel(&ctrl->hcor->or_portsc[i], reg); 2185077f96fSJulius Werner } 2195077f96fSJulius Werner 2205077f96fSJulius Werner cmd &= ~CMD_RUN; 2215077f96fSJulius Werner ehci_writel(&ctrl->hcor->or_usbcmd, cmd); 2225077f96fSJulius Werner ret = handshake(&ctrl->hcor->or_usbsts, STS_HALT, STS_HALT, 2235077f96fSJulius Werner HCHALT_TIMEOUT); 2245077f96fSJulius Werner } 2255077f96fSJulius Werner 2265077f96fSJulius Werner if (ret) 2275077f96fSJulius Werner puts("EHCI failed to shut down host controller.\n"); 2285077f96fSJulius Werner 2295077f96fSJulius Werner return ret; 2305077f96fSJulius Werner } 2315077f96fSJulius Werner 2322731b9a8SJean-Christophe PLAGNIOL-VILLARD static int ehci_td_buffer(struct qTD *td, void *buf, size_t sz) 2332731b9a8SJean-Christophe PLAGNIOL-VILLARD { 234b8adb120SMarek Vasut uint32_t delta, next; 235b8adb120SMarek Vasut uint32_t addr = (uint32_t)buf; 2362731b9a8SJean-Christophe PLAGNIOL-VILLARD int idx; 2372731b9a8SJean-Christophe PLAGNIOL-VILLARD 238189a6956SIlya Yanok if (addr != ALIGN(addr, ARCH_DMA_MINALIGN)) 239b8adb120SMarek Vasut debug("EHCI-HCD: Misaligned buffer address (%p)\n", buf); 240b8adb120SMarek Vasut 241189a6956SIlya Yanok flush_dcache_range(addr, ALIGN(addr + sz, ARCH_DMA_MINALIGN)); 242189a6956SIlya Yanok 2432731b9a8SJean-Christophe PLAGNIOL-VILLARD idx = 0; 244cdeb9161SBenoît Thébaudeau while (idx < QT_BUFFER_CNT) { 2452731b9a8SJean-Christophe PLAGNIOL-VILLARD td->qt_buffer[idx] = cpu_to_hc32(addr); 2463ed16071SWolfgang Denk td->qt_buffer_hi[idx] = 0; 24714eb79b7SBenoît Thébaudeau next = (addr + EHCI_PAGE_SIZE) & ~(EHCI_PAGE_SIZE - 1); 2482731b9a8SJean-Christophe PLAGNIOL-VILLARD delta = next - addr; 2492731b9a8SJean-Christophe PLAGNIOL-VILLARD if (delta >= sz) 2502731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 2512731b9a8SJean-Christophe PLAGNIOL-VILLARD sz -= delta; 2522731b9a8SJean-Christophe PLAGNIOL-VILLARD addr = next; 2532731b9a8SJean-Christophe PLAGNIOL-VILLARD idx++; 2542731b9a8SJean-Christophe PLAGNIOL-VILLARD } 2552731b9a8SJean-Christophe PLAGNIOL-VILLARD 256cdeb9161SBenoît Thébaudeau if (idx == QT_BUFFER_CNT) { 2572af16f85SIlya Yanok printf("out of buffer pointers (%u bytes left)\n", sz); 2582731b9a8SJean-Christophe PLAGNIOL-VILLARD return -1; 2592731b9a8SJean-Christophe PLAGNIOL-VILLARD } 2602731b9a8SJean-Christophe PLAGNIOL-VILLARD 2612731b9a8SJean-Christophe PLAGNIOL-VILLARD return 0; 2622731b9a8SJean-Christophe PLAGNIOL-VILLARD } 2632731b9a8SJean-Christophe PLAGNIOL-VILLARD 264c60795f4SIlya Yanok static inline u8 ehci_encode_speed(enum usb_device_speed speed) 265c60795f4SIlya Yanok { 266c60795f4SIlya Yanok #define QH_HIGH_SPEED 2 267c60795f4SIlya Yanok #define QH_FULL_SPEED 0 268c60795f4SIlya Yanok #define QH_LOW_SPEED 1 269c60795f4SIlya Yanok if (speed == USB_SPEED_HIGH) 270c60795f4SIlya Yanok return QH_HIGH_SPEED; 271c60795f4SIlya Yanok if (speed == USB_SPEED_LOW) 272c60795f4SIlya Yanok return QH_LOW_SPEED; 273c60795f4SIlya Yanok return QH_FULL_SPEED; 274c60795f4SIlya Yanok } 275c60795f4SIlya Yanok 2762731b9a8SJean-Christophe PLAGNIOL-VILLARD static int 2772731b9a8SJean-Christophe PLAGNIOL-VILLARD ehci_submit_async(struct usb_device *dev, unsigned long pipe, void *buffer, 2782731b9a8SJean-Christophe PLAGNIOL-VILLARD int length, struct devrequest *req) 2792731b9a8SJean-Christophe PLAGNIOL-VILLARD { 28071c5de4fSTom Rini ALLOC_ALIGN_BUFFER(struct QH, qh, 1, USB_DMA_MINALIGN); 2815cec214eSBenoît Thébaudeau struct qTD *qtd; 2825cec214eSBenoît Thébaudeau int qtd_count = 0; 283de98e8b2SMarek Vasut int qtd_counter = 0; 2842731b9a8SJean-Christophe PLAGNIOL-VILLARD volatile struct qTD *vtd; 2852731b9a8SJean-Christophe PLAGNIOL-VILLARD unsigned long ts; 2862731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t *tdp; 287db191346SBenoît Thébaudeau uint32_t endpt, maxpacket, token, usbsts; 2882731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t c, toggle; 2892731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t cmd; 29096820a35SSimon Glass int timeout; 2912731b9a8SJean-Christophe PLAGNIOL-VILLARD int ret = 0; 292676ae068SLucas Stach struct ehci_ctrl *ctrl = dev->controller; 2932731b9a8SJean-Christophe PLAGNIOL-VILLARD 2942731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("dev=%p, pipe=%lx, buffer=%p, length=%d, req=%p\n", dev, pipe, 2952731b9a8SJean-Christophe PLAGNIOL-VILLARD buffer, length, req); 2962731b9a8SJean-Christophe PLAGNIOL-VILLARD if (req != NULL) 2972731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("req=%u (%#x), type=%u (%#x), value=%u (%#x), index=%u\n", 2982731b9a8SJean-Christophe PLAGNIOL-VILLARD req->request, req->request, 2992731b9a8SJean-Christophe PLAGNIOL-VILLARD req->requesttype, req->requesttype, 3002731b9a8SJean-Christophe PLAGNIOL-VILLARD le16_to_cpu(req->value), le16_to_cpu(req->value), 3012731b9a8SJean-Christophe PLAGNIOL-VILLARD le16_to_cpu(req->index)); 3022731b9a8SJean-Christophe PLAGNIOL-VILLARD 303db191346SBenoît Thébaudeau #define PKT_ALIGN 512 3045cec214eSBenoît Thébaudeau /* 3055cec214eSBenoît Thébaudeau * The USB transfer is split into qTD transfers. Eeach qTD transfer is 3065cec214eSBenoît Thébaudeau * described by a transfer descriptor (the qTD). The qTDs form a linked 3075cec214eSBenoît Thébaudeau * list with a queue head (QH). 3085cec214eSBenoît Thébaudeau * 3095cec214eSBenoît Thébaudeau * Each qTD transfer starts with a new USB packet, i.e. a packet cannot 3105cec214eSBenoît Thébaudeau * have its beginning in a qTD transfer and its end in the following 3115cec214eSBenoît Thébaudeau * one, so the qTD transfer lengths have to be chosen accordingly. 3125cec214eSBenoît Thébaudeau * 3135cec214eSBenoît Thébaudeau * Each qTD transfer uses up to QT_BUFFER_CNT data buffers, mapped to 3145cec214eSBenoît Thébaudeau * single pages. The first data buffer can start at any offset within a 3155cec214eSBenoît Thébaudeau * page (not considering the cache-line alignment issues), while the 3165cec214eSBenoît Thébaudeau * following buffers must be page-aligned. There is no alignment 3175cec214eSBenoît Thébaudeau * constraint on the size of a qTD transfer. 3185cec214eSBenoît Thébaudeau */ 3195cec214eSBenoît Thébaudeau if (req != NULL) 3205cec214eSBenoît Thébaudeau /* 1 qTD will be needed for SETUP, and 1 for ACK. */ 3215cec214eSBenoît Thébaudeau qtd_count += 1 + 1; 3225cec214eSBenoît Thébaudeau if (length > 0 || req == NULL) { 3235cec214eSBenoît Thébaudeau /* 3245cec214eSBenoît Thébaudeau * Determine the qTD transfer size that will be used for the 325db191346SBenoît Thébaudeau * data payload (not considering the first qTD transfer, which 326db191346SBenoît Thébaudeau * may be longer or shorter, and the final one, which may be 327db191346SBenoît Thébaudeau * shorter). 3285cec214eSBenoît Thébaudeau * 3295cec214eSBenoît Thébaudeau * In order to keep each packet within a qTD transfer, the qTD 330db191346SBenoît Thébaudeau * transfer size is aligned to PKT_ALIGN, which is a multiple of 331db191346SBenoît Thébaudeau * wMaxPacketSize (except in some cases for interrupt transfers, 332db191346SBenoît Thébaudeau * see comment in submit_int_msg()). 3335cec214eSBenoît Thébaudeau * 334db191346SBenoît Thébaudeau * By default, i.e. if the input buffer is aligned to PKT_ALIGN, 3355cec214eSBenoît Thébaudeau * QT_BUFFER_CNT full pages will be used. 3365cec214eSBenoît Thébaudeau */ 3375cec214eSBenoît Thébaudeau int xfr_sz = QT_BUFFER_CNT; 3385cec214eSBenoît Thébaudeau /* 339db191346SBenoît Thébaudeau * However, if the input buffer is not aligned to PKT_ALIGN, the 340db191346SBenoît Thébaudeau * qTD transfer size will be one page shorter, and the first qTD 3415cec214eSBenoît Thébaudeau * data buffer of each transfer will be page-unaligned. 3425cec214eSBenoît Thébaudeau */ 343db191346SBenoît Thébaudeau if ((uint32_t)buffer & (PKT_ALIGN - 1)) 3445cec214eSBenoît Thébaudeau xfr_sz--; 3455cec214eSBenoît Thébaudeau /* Convert the qTD transfer size to bytes. */ 3465cec214eSBenoît Thébaudeau xfr_sz *= EHCI_PAGE_SIZE; 3475cec214eSBenoît Thébaudeau /* 348db191346SBenoît Thébaudeau * Approximate by excess the number of qTDs that will be 349db191346SBenoît Thébaudeau * required for the data payload. The exact formula is way more 350db191346SBenoît Thébaudeau * complicated and saves at most 2 qTDs, i.e. a total of 128 351db191346SBenoît Thébaudeau * bytes. 3525cec214eSBenoît Thébaudeau */ 353db191346SBenoît Thébaudeau qtd_count += 2 + length / xfr_sz; 3545cec214eSBenoît Thébaudeau } 3555cec214eSBenoît Thébaudeau /* 356db191346SBenoît Thébaudeau * Threshold value based on the worst-case total size of the allocated qTDs for 357db191346SBenoît Thébaudeau * a mass-storage transfer of 65535 blocks of 512 bytes. 3585cec214eSBenoît Thébaudeau */ 359db191346SBenoît Thébaudeau #if CONFIG_SYS_MALLOC_LEN <= 64 + 128 * 1024 3605cec214eSBenoît Thébaudeau #warning CONFIG_SYS_MALLOC_LEN may be too small for EHCI 3615cec214eSBenoît Thébaudeau #endif 3625cec214eSBenoît Thébaudeau qtd = memalign(USB_DMA_MINALIGN, qtd_count * sizeof(struct qTD)); 3635cec214eSBenoît Thébaudeau if (qtd == NULL) { 3645cec214eSBenoît Thébaudeau printf("unable to allocate TDs\n"); 3655cec214eSBenoît Thébaudeau return -1; 3665cec214eSBenoît Thébaudeau } 3675cec214eSBenoît Thébaudeau 36871c5de4fSTom Rini memset(qh, 0, sizeof(struct QH)); 3695cec214eSBenoît Thébaudeau memset(qtd, 0, qtd_count * sizeof(*qtd)); 370de98e8b2SMarek Vasut 371b8adb120SMarek Vasut toggle = usb_gettoggle(dev, usb_pipeendpoint(pipe), usb_pipeout(pipe)); 372b8adb120SMarek Vasut 37341b1f0acSMarek Vasut /* 37441b1f0acSMarek Vasut * Setup QH (3.6 in ehci-r10.pdf) 37541b1f0acSMarek Vasut * 37641b1f0acSMarek Vasut * qh_link ................. 03-00 H 37741b1f0acSMarek Vasut * qh_endpt1 ............... 07-04 H 37841b1f0acSMarek Vasut * qh_endpt2 ............... 0B-08 H 37941b1f0acSMarek Vasut * - qh_curtd 38041b1f0acSMarek Vasut * qh_overlay.qt_next ...... 13-10 H 38141b1f0acSMarek Vasut * - qh_overlay.qt_altnext 38241b1f0acSMarek Vasut */ 383676ae068SLucas Stach qh->qh_link = cpu_to_hc32((uint32_t)&ctrl->qh_list | QH_LINK_TYPE_QH); 384c60795f4SIlya Yanok c = (dev->speed != USB_SPEED_HIGH) && !usb_pipeendpoint(pipe); 385db191346SBenoît Thébaudeau maxpacket = usb_maxpacket(dev, pipe); 38614eb79b7SBenoît Thébaudeau endpt = QH_ENDPT1_RL(8) | QH_ENDPT1_C(c) | 387db191346SBenoît Thébaudeau QH_ENDPT1_MAXPKTLEN(maxpacket) | QH_ENDPT1_H(0) | 38814eb79b7SBenoît Thébaudeau QH_ENDPT1_DTC(QH_ENDPT1_DTC_DT_FROM_QTD) | 389c60795f4SIlya Yanok QH_ENDPT1_EPS(ehci_encode_speed(dev->speed)) | 39014eb79b7SBenoît Thébaudeau QH_ENDPT1_ENDPT(usb_pipeendpoint(pipe)) | QH_ENDPT1_I(0) | 39114eb79b7SBenoît Thébaudeau QH_ENDPT1_DEVADDR(usb_pipedevice(pipe)); 39271c5de4fSTom Rini qh->qh_endpt1 = cpu_to_hc32(endpt); 39314eb79b7SBenoît Thébaudeau endpt = QH_ENDPT2_MULT(1) | QH_ENDPT2_PORTNUM(dev->portnr) | 39414eb79b7SBenoît Thébaudeau QH_ENDPT2_HUBADDR(dev->parent->devnum) | 39514eb79b7SBenoît Thébaudeau QH_ENDPT2_UFCMASK(0) | QH_ENDPT2_UFSMASK(0); 39671c5de4fSTom Rini qh->qh_endpt2 = cpu_to_hc32(endpt); 39771c5de4fSTom Rini qh->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE); 3982456b97fSStephen Warren qh->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE); 3992731b9a8SJean-Christophe PLAGNIOL-VILLARD 40071c5de4fSTom Rini tdp = &qh->qh_overlay.qt_next; 4012731b9a8SJean-Christophe PLAGNIOL-VILLARD 4022731b9a8SJean-Christophe PLAGNIOL-VILLARD if (req != NULL) { 40341b1f0acSMarek Vasut /* 40441b1f0acSMarek Vasut * Setup request qTD (3.5 in ehci-r10.pdf) 40541b1f0acSMarek Vasut * 40641b1f0acSMarek Vasut * qt_next ................ 03-00 H 40741b1f0acSMarek Vasut * qt_altnext ............. 07-04 H 40841b1f0acSMarek Vasut * qt_token ............... 0B-08 H 40941b1f0acSMarek Vasut * 41041b1f0acSMarek Vasut * [ buffer, buffer_hi ] loaded with "req". 41141b1f0acSMarek Vasut */ 412de98e8b2SMarek Vasut qtd[qtd_counter].qt_next = cpu_to_hc32(QT_NEXT_TERMINATE); 413de98e8b2SMarek Vasut qtd[qtd_counter].qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE); 41414eb79b7SBenoît Thébaudeau token = QT_TOKEN_DT(0) | QT_TOKEN_TOTALBYTES(sizeof(*req)) | 41514eb79b7SBenoît Thébaudeau QT_TOKEN_IOC(0) | QT_TOKEN_CPAGE(0) | QT_TOKEN_CERR(3) | 41614eb79b7SBenoît Thébaudeau QT_TOKEN_PID(QT_TOKEN_PID_SETUP) | 41714eb79b7SBenoît Thébaudeau QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE); 418de98e8b2SMarek Vasut qtd[qtd_counter].qt_token = cpu_to_hc32(token); 41914eb79b7SBenoît Thébaudeau if (ehci_td_buffer(&qtd[qtd_counter], req, sizeof(*req))) { 42014eb79b7SBenoît Thébaudeau printf("unable to construct SETUP TD\n"); 4212731b9a8SJean-Christophe PLAGNIOL-VILLARD goto fail; 4222731b9a8SJean-Christophe PLAGNIOL-VILLARD } 42341b1f0acSMarek Vasut /* Update previous qTD! */ 424de98e8b2SMarek Vasut *tdp = cpu_to_hc32((uint32_t)&qtd[qtd_counter]); 425de98e8b2SMarek Vasut tdp = &qtd[qtd_counter++].qt_next; 4262731b9a8SJean-Christophe PLAGNIOL-VILLARD toggle = 1; 4272731b9a8SJean-Christophe PLAGNIOL-VILLARD } 4282731b9a8SJean-Christophe PLAGNIOL-VILLARD 4292731b9a8SJean-Christophe PLAGNIOL-VILLARD if (length > 0 || req == NULL) { 4305cec214eSBenoît Thébaudeau uint8_t *buf_ptr = buffer; 4315cec214eSBenoît Thébaudeau int left_length = length; 4325cec214eSBenoît Thébaudeau 4335cec214eSBenoît Thébaudeau do { 4345cec214eSBenoît Thébaudeau /* 4355cec214eSBenoît Thébaudeau * Determine the size of this qTD transfer. By default, 4365cec214eSBenoît Thébaudeau * QT_BUFFER_CNT full pages can be used. 4375cec214eSBenoît Thébaudeau */ 4385cec214eSBenoît Thébaudeau int xfr_bytes = QT_BUFFER_CNT * EHCI_PAGE_SIZE; 4395cec214eSBenoît Thébaudeau /* 4405cec214eSBenoît Thébaudeau * However, if the input buffer is not page-aligned, the 4415cec214eSBenoît Thébaudeau * portion of the first page before the buffer start 4425cec214eSBenoît Thébaudeau * offset within that page is unusable. 4435cec214eSBenoît Thébaudeau */ 4445cec214eSBenoît Thébaudeau xfr_bytes -= (uint32_t)buf_ptr & (EHCI_PAGE_SIZE - 1); 4455cec214eSBenoît Thébaudeau /* 4465cec214eSBenoît Thébaudeau * In order to keep each packet within a qTD transfer, 447db191346SBenoît Thébaudeau * align the qTD transfer size to PKT_ALIGN. 4485cec214eSBenoît Thébaudeau */ 449db191346SBenoît Thébaudeau xfr_bytes &= ~(PKT_ALIGN - 1); 4505cec214eSBenoît Thébaudeau /* 4515cec214eSBenoît Thébaudeau * This transfer may be shorter than the available qTD 4525cec214eSBenoît Thébaudeau * transfer size that has just been computed. 4535cec214eSBenoît Thébaudeau */ 4545cec214eSBenoît Thébaudeau xfr_bytes = min(xfr_bytes, left_length); 4555cec214eSBenoît Thébaudeau 45641b1f0acSMarek Vasut /* 45741b1f0acSMarek Vasut * Setup request qTD (3.5 in ehci-r10.pdf) 45841b1f0acSMarek Vasut * 45941b1f0acSMarek Vasut * qt_next ................ 03-00 H 46041b1f0acSMarek Vasut * qt_altnext ............. 07-04 H 46141b1f0acSMarek Vasut * qt_token ............... 0B-08 H 46241b1f0acSMarek Vasut * 46341b1f0acSMarek Vasut * [ buffer, buffer_hi ] loaded with "buffer". 46441b1f0acSMarek Vasut */ 4655cec214eSBenoît Thébaudeau qtd[qtd_counter].qt_next = 4665cec214eSBenoît Thébaudeau cpu_to_hc32(QT_NEXT_TERMINATE); 4675cec214eSBenoît Thébaudeau qtd[qtd_counter].qt_altnext = 4685cec214eSBenoît Thébaudeau cpu_to_hc32(QT_NEXT_TERMINATE); 4695cec214eSBenoît Thébaudeau token = QT_TOKEN_DT(toggle) | 4705cec214eSBenoît Thébaudeau QT_TOKEN_TOTALBYTES(xfr_bytes) | 47114eb79b7SBenoît Thébaudeau QT_TOKEN_IOC(req == NULL) | QT_TOKEN_CPAGE(0) | 4725cec214eSBenoît Thébaudeau QT_TOKEN_CERR(3) | 4735cec214eSBenoît Thébaudeau QT_TOKEN_PID(usb_pipein(pipe) ? 47414eb79b7SBenoît Thébaudeau QT_TOKEN_PID_IN : QT_TOKEN_PID_OUT) | 47514eb79b7SBenoît Thébaudeau QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE); 476de98e8b2SMarek Vasut qtd[qtd_counter].qt_token = cpu_to_hc32(token); 4775cec214eSBenoît Thébaudeau if (ehci_td_buffer(&qtd[qtd_counter], buf_ptr, 4785cec214eSBenoît Thébaudeau xfr_bytes)) { 47914eb79b7SBenoît Thébaudeau printf("unable to construct DATA TD\n"); 4802731b9a8SJean-Christophe PLAGNIOL-VILLARD goto fail; 4812731b9a8SJean-Christophe PLAGNIOL-VILLARD } 48241b1f0acSMarek Vasut /* Update previous qTD! */ 483de98e8b2SMarek Vasut *tdp = cpu_to_hc32((uint32_t)&qtd[qtd_counter]); 484de98e8b2SMarek Vasut tdp = &qtd[qtd_counter++].qt_next; 485db191346SBenoît Thébaudeau /* 486db191346SBenoît Thébaudeau * Data toggle has to be adjusted since the qTD transfer 487db191346SBenoît Thébaudeau * size is not always an even multiple of 488db191346SBenoît Thébaudeau * wMaxPacketSize. 489db191346SBenoît Thébaudeau */ 490db191346SBenoît Thébaudeau if ((xfr_bytes / maxpacket) & 1) 491db191346SBenoît Thébaudeau toggle ^= 1; 4925cec214eSBenoît Thébaudeau buf_ptr += xfr_bytes; 4935cec214eSBenoît Thébaudeau left_length -= xfr_bytes; 4945cec214eSBenoît Thébaudeau } while (left_length > 0); 4952731b9a8SJean-Christophe PLAGNIOL-VILLARD } 4962731b9a8SJean-Christophe PLAGNIOL-VILLARD 4972731b9a8SJean-Christophe PLAGNIOL-VILLARD if (req != NULL) { 49841b1f0acSMarek Vasut /* 49941b1f0acSMarek Vasut * Setup request qTD (3.5 in ehci-r10.pdf) 50041b1f0acSMarek Vasut * 50141b1f0acSMarek Vasut * qt_next ................ 03-00 H 50241b1f0acSMarek Vasut * qt_altnext ............. 07-04 H 50341b1f0acSMarek Vasut * qt_token ............... 0B-08 H 50441b1f0acSMarek Vasut */ 505de98e8b2SMarek Vasut qtd[qtd_counter].qt_next = cpu_to_hc32(QT_NEXT_TERMINATE); 506de98e8b2SMarek Vasut qtd[qtd_counter].qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE); 507db191346SBenoît Thébaudeau token = QT_TOKEN_DT(1) | QT_TOKEN_TOTALBYTES(0) | 50814eb79b7SBenoît Thébaudeau QT_TOKEN_IOC(1) | QT_TOKEN_CPAGE(0) | QT_TOKEN_CERR(3) | 50914eb79b7SBenoît Thébaudeau QT_TOKEN_PID(usb_pipein(pipe) ? 51014eb79b7SBenoît Thébaudeau QT_TOKEN_PID_OUT : QT_TOKEN_PID_IN) | 51114eb79b7SBenoît Thébaudeau QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE); 512de98e8b2SMarek Vasut qtd[qtd_counter].qt_token = cpu_to_hc32(token); 51341b1f0acSMarek Vasut /* Update previous qTD! */ 514de98e8b2SMarek Vasut *tdp = cpu_to_hc32((uint32_t)&qtd[qtd_counter]); 515de98e8b2SMarek Vasut tdp = &qtd[qtd_counter++].qt_next; 5162731b9a8SJean-Christophe PLAGNIOL-VILLARD } 5172731b9a8SJean-Christophe PLAGNIOL-VILLARD 518676ae068SLucas Stach ctrl->qh_list.qh_link = cpu_to_hc32((uint32_t)qh | QH_LINK_TYPE_QH); 5192731b9a8SJean-Christophe PLAGNIOL-VILLARD 5202731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Flush dcache */ 521676ae068SLucas Stach flush_dcache_range((uint32_t)&ctrl->qh_list, 522676ae068SLucas Stach ALIGN_END_ADDR(struct QH, &ctrl->qh_list, 1)); 52371c5de4fSTom Rini flush_dcache_range((uint32_t)qh, ALIGN_END_ADDR(struct QH, qh, 1)); 52414eb79b7SBenoît Thébaudeau flush_dcache_range((uint32_t)qtd, 5255cec214eSBenoît Thébaudeau ALIGN_END_ADDR(struct qTD, qtd, qtd_count)); 5262731b9a8SJean-Christophe PLAGNIOL-VILLARD 527c7701af5SIlya Yanok /* Set async. queue head pointer. */ 528676ae068SLucas Stach ehci_writel(&ctrl->hcor->or_asynclistaddr, (uint32_t)&ctrl->qh_list); 529c7701af5SIlya Yanok 530676ae068SLucas Stach usbsts = ehci_readl(&ctrl->hcor->or_usbsts); 531676ae068SLucas Stach ehci_writel(&ctrl->hcor->or_usbsts, (usbsts & 0x3f)); 5322731b9a8SJean-Christophe PLAGNIOL-VILLARD 5332731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Enable async. schedule. */ 534676ae068SLucas Stach cmd = ehci_readl(&ctrl->hcor->or_usbcmd); 5352731b9a8SJean-Christophe PLAGNIOL-VILLARD cmd |= CMD_ASE; 536676ae068SLucas Stach ehci_writel(&ctrl->hcor->or_usbcmd, cmd); 5372731b9a8SJean-Christophe PLAGNIOL-VILLARD 538676ae068SLucas Stach ret = handshake((uint32_t *)&ctrl->hcor->or_usbsts, STS_ASS, STS_ASS, 5392731b9a8SJean-Christophe PLAGNIOL-VILLARD 100 * 1000); 5402731b9a8SJean-Christophe PLAGNIOL-VILLARD if (ret < 0) { 54114eb79b7SBenoît Thébaudeau printf("EHCI fail timeout STS_ASS set\n"); 5422731b9a8SJean-Christophe PLAGNIOL-VILLARD goto fail; 5432731b9a8SJean-Christophe PLAGNIOL-VILLARD } 5442731b9a8SJean-Christophe PLAGNIOL-VILLARD 5452731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Wait for TDs to be processed. */ 5462731b9a8SJean-Christophe PLAGNIOL-VILLARD ts = get_timer(0); 547de98e8b2SMarek Vasut vtd = &qtd[qtd_counter - 1]; 54896820a35SSimon Glass timeout = USB_TIMEOUT_MS(pipe); 5492731b9a8SJean-Christophe PLAGNIOL-VILLARD do { 5502731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Invalidate dcache */ 551676ae068SLucas Stach invalidate_dcache_range((uint32_t)&ctrl->qh_list, 552676ae068SLucas Stach ALIGN_END_ADDR(struct QH, &ctrl->qh_list, 1)); 55371c5de4fSTom Rini invalidate_dcache_range((uint32_t)qh, 55471c5de4fSTom Rini ALIGN_END_ADDR(struct QH, qh, 1)); 555b8adb120SMarek Vasut invalidate_dcache_range((uint32_t)qtd, 5565cec214eSBenoît Thébaudeau ALIGN_END_ADDR(struct qTD, qtd, qtd_count)); 557b8adb120SMarek Vasut 5582731b9a8SJean-Christophe PLAGNIOL-VILLARD token = hc32_to_cpu(vtd->qt_token); 55914eb79b7SBenoît Thébaudeau if (!(QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE)) 5602731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 56167333f76SStefan Roese WATCHDOG_RESET(); 56296820a35SSimon Glass } while (get_timer(ts) < timeout); 56396820a35SSimon Glass 564189a6956SIlya Yanok /* 565189a6956SIlya Yanok * Invalidate the memory area occupied by buffer 566189a6956SIlya Yanok * Don't try to fix the buffer alignment, if it isn't properly 567189a6956SIlya Yanok * aligned it's upper layer's fault so let invalidate_dcache_range() 568189a6956SIlya Yanok * vow about it. But we have to fix the length as it's actual 569189a6956SIlya Yanok * transfer length and can be unaligned. This is potentially 570189a6956SIlya Yanok * dangerous operation, it's responsibility of the calling 571189a6956SIlya Yanok * code to make sure enough space is reserved. 572189a6956SIlya Yanok */ 573189a6956SIlya Yanok invalidate_dcache_range((uint32_t)buffer, 574189a6956SIlya Yanok ALIGN((uint32_t)buffer + length, ARCH_DMA_MINALIGN)); 575b8adb120SMarek Vasut 57696820a35SSimon Glass /* Check that the TD processing happened */ 57714eb79b7SBenoît Thébaudeau if (QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE) 57896820a35SSimon Glass printf("EHCI timed out on TD - token=%#x\n", token); 5792731b9a8SJean-Christophe PLAGNIOL-VILLARD 5802731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Disable async schedule. */ 581676ae068SLucas Stach cmd = ehci_readl(&ctrl->hcor->or_usbcmd); 5822731b9a8SJean-Christophe PLAGNIOL-VILLARD cmd &= ~CMD_ASE; 583676ae068SLucas Stach ehci_writel(&ctrl->hcor->or_usbcmd, cmd); 5842731b9a8SJean-Christophe PLAGNIOL-VILLARD 585676ae068SLucas Stach ret = handshake((uint32_t *)&ctrl->hcor->or_usbsts, STS_ASS, 0, 5862731b9a8SJean-Christophe PLAGNIOL-VILLARD 100 * 1000); 5872731b9a8SJean-Christophe PLAGNIOL-VILLARD if (ret < 0) { 58814eb79b7SBenoît Thébaudeau printf("EHCI fail timeout STS_ASS reset\n"); 5892731b9a8SJean-Christophe PLAGNIOL-VILLARD goto fail; 5902731b9a8SJean-Christophe PLAGNIOL-VILLARD } 5912731b9a8SJean-Christophe PLAGNIOL-VILLARD 59271c5de4fSTom Rini token = hc32_to_cpu(qh->qh_overlay.qt_token); 59314eb79b7SBenoît Thébaudeau if (!(QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE)) { 5942731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("TOKEN=%#x\n", token); 59514eb79b7SBenoît Thébaudeau switch (QT_TOKEN_GET_STATUS(token) & 59614eb79b7SBenoît Thébaudeau ~(QT_TOKEN_STATUS_SPLITXSTATE | QT_TOKEN_STATUS_PERR)) { 5972731b9a8SJean-Christophe PLAGNIOL-VILLARD case 0: 59814eb79b7SBenoît Thébaudeau toggle = QT_TOKEN_GET_DT(token); 5992731b9a8SJean-Christophe PLAGNIOL-VILLARD usb_settoggle(dev, usb_pipeendpoint(pipe), 6002731b9a8SJean-Christophe PLAGNIOL-VILLARD usb_pipeout(pipe), toggle); 6012731b9a8SJean-Christophe PLAGNIOL-VILLARD dev->status = 0; 6022731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 60314eb79b7SBenoît Thébaudeau case QT_TOKEN_STATUS_HALTED: 6042731b9a8SJean-Christophe PLAGNIOL-VILLARD dev->status = USB_ST_STALLED; 6052731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 60614eb79b7SBenoît Thébaudeau case QT_TOKEN_STATUS_ACTIVE | QT_TOKEN_STATUS_DATBUFERR: 60714eb79b7SBenoît Thébaudeau case QT_TOKEN_STATUS_DATBUFERR: 6082731b9a8SJean-Christophe PLAGNIOL-VILLARD dev->status = USB_ST_BUF_ERR; 6092731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 61014eb79b7SBenoît Thébaudeau case QT_TOKEN_STATUS_HALTED | QT_TOKEN_STATUS_BABBLEDET: 61114eb79b7SBenoît Thébaudeau case QT_TOKEN_STATUS_BABBLEDET: 6122731b9a8SJean-Christophe PLAGNIOL-VILLARD dev->status = USB_ST_BABBLE_DET; 6132731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 6142731b9a8SJean-Christophe PLAGNIOL-VILLARD default: 6152731b9a8SJean-Christophe PLAGNIOL-VILLARD dev->status = USB_ST_CRC_ERR; 61614eb79b7SBenoît Thébaudeau if (QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_HALTED) 617222d6dffSAnatolij Gustschin dev->status |= USB_ST_STALLED; 6182731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 6192731b9a8SJean-Christophe PLAGNIOL-VILLARD } 62014eb79b7SBenoît Thébaudeau dev->act_len = length - QT_TOKEN_GET_TOTALBYTES(token); 6212731b9a8SJean-Christophe PLAGNIOL-VILLARD } else { 6222731b9a8SJean-Christophe PLAGNIOL-VILLARD dev->act_len = 0; 623e82a316dSKuo-Jung Su #ifndef CONFIG_USB_EHCI_FARADAY 6242731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("dev=%u, usbsts=%#x, p[1]=%#x, p[2]=%#x\n", 625676ae068SLucas Stach dev->devnum, ehci_readl(&ctrl->hcor->or_usbsts), 626676ae068SLucas Stach ehci_readl(&ctrl->hcor->or_portsc[0]), 627676ae068SLucas Stach ehci_readl(&ctrl->hcor->or_portsc[1])); 628e82a316dSKuo-Jung Su #endif 6292731b9a8SJean-Christophe PLAGNIOL-VILLARD } 6302731b9a8SJean-Christophe PLAGNIOL-VILLARD 6315cec214eSBenoît Thébaudeau free(qtd); 6322731b9a8SJean-Christophe PLAGNIOL-VILLARD return (dev->status != USB_ST_NOT_PROC) ? 0 : -1; 6332731b9a8SJean-Christophe PLAGNIOL-VILLARD 6342731b9a8SJean-Christophe PLAGNIOL-VILLARD fail: 6355cec214eSBenoît Thébaudeau free(qtd); 6362731b9a8SJean-Christophe PLAGNIOL-VILLARD return -1; 6372731b9a8SJean-Christophe PLAGNIOL-VILLARD } 6382731b9a8SJean-Christophe PLAGNIOL-VILLARD 6391dde1423SKuo-Jung Su __weak uint32_t *ehci_get_portsc_register(struct ehci_hcor *hcor, int port) 6401dde1423SKuo-Jung Su { 6411dde1423SKuo-Jung Su if (port < 0 || port >= CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS) { 6421dde1423SKuo-Jung Su /* Printing the message would cause a scan failure! */ 6431dde1423SKuo-Jung Su debug("The request port(%u) is not configured\n", port); 6441dde1423SKuo-Jung Su return NULL; 6451dde1423SKuo-Jung Su } 6461dde1423SKuo-Jung Su 6471dde1423SKuo-Jung Su return (uint32_t *)&hcor->or_portsc[port]; 6481dde1423SKuo-Jung Su } 6491dde1423SKuo-Jung Su 6502731b9a8SJean-Christophe PLAGNIOL-VILLARD int 6512731b9a8SJean-Christophe PLAGNIOL-VILLARD ehci_submit_root(struct usb_device *dev, unsigned long pipe, void *buffer, 6522731b9a8SJean-Christophe PLAGNIOL-VILLARD int length, struct devrequest *req) 6532731b9a8SJean-Christophe PLAGNIOL-VILLARD { 6542731b9a8SJean-Christophe PLAGNIOL-VILLARD uint8_t tmpbuf[4]; 6552731b9a8SJean-Christophe PLAGNIOL-VILLARD u16 typeReq; 6562731b9a8SJean-Christophe PLAGNIOL-VILLARD void *srcptr = NULL; 6572731b9a8SJean-Christophe PLAGNIOL-VILLARD int len, srclen; 6582731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t reg; 6592731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t *status_reg; 6607d9aa8fdSJulius Werner int port = le16_to_cpu(req->index) & 0xff; 661676ae068SLucas Stach struct ehci_ctrl *ctrl = dev->controller; 6622731b9a8SJean-Christophe PLAGNIOL-VILLARD 6632731b9a8SJean-Christophe PLAGNIOL-VILLARD srclen = 0; 6642731b9a8SJean-Christophe PLAGNIOL-VILLARD 6652731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("req=%u (%#x), type=%u (%#x), value=%u, index=%u\n", 6662731b9a8SJean-Christophe PLAGNIOL-VILLARD req->request, req->request, 6672731b9a8SJean-Christophe PLAGNIOL-VILLARD req->requesttype, req->requesttype, 6682731b9a8SJean-Christophe PLAGNIOL-VILLARD le16_to_cpu(req->value), le16_to_cpu(req->index)); 6692731b9a8SJean-Christophe PLAGNIOL-VILLARD 67044259bb9SPrafulla Wadaskar typeReq = req->request | req->requesttype << 8; 6712731b9a8SJean-Christophe PLAGNIOL-VILLARD 67244259bb9SPrafulla Wadaskar switch (typeReq) { 6739c6a9d7cSKuo-Jung Su case USB_REQ_GET_STATUS | ((USB_RT_PORT | USB_DIR_IN) << 8): 6749c6a9d7cSKuo-Jung Su case USB_REQ_SET_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8): 6759c6a9d7cSKuo-Jung Su case USB_REQ_CLEAR_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8): 6761dde1423SKuo-Jung Su status_reg = ehci_get_portsc_register(ctrl->hcor, port - 1); 6771dde1423SKuo-Jung Su if (!status_reg) 6789c6a9d7cSKuo-Jung Su return -1; 6799c6a9d7cSKuo-Jung Su break; 6809c6a9d7cSKuo-Jung Su default: 6819c6a9d7cSKuo-Jung Su status_reg = NULL; 6829c6a9d7cSKuo-Jung Su break; 6839c6a9d7cSKuo-Jung Su } 6849c6a9d7cSKuo-Jung Su 6859c6a9d7cSKuo-Jung Su switch (typeReq) { 6862731b9a8SJean-Christophe PLAGNIOL-VILLARD case DeviceRequest | USB_REQ_GET_DESCRIPTOR: 6872731b9a8SJean-Christophe PLAGNIOL-VILLARD switch (le16_to_cpu(req->value) >> 8) { 6882731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_DT_DEVICE: 6892731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("USB_DT_DEVICE request\n"); 6902731b9a8SJean-Christophe PLAGNIOL-VILLARD srcptr = &descriptor.device; 69114eb79b7SBenoît Thébaudeau srclen = descriptor.device.bLength; 6922731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 6932731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_DT_CONFIG: 6942731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("USB_DT_CONFIG config\n"); 6952731b9a8SJean-Christophe PLAGNIOL-VILLARD srcptr = &descriptor.config; 69614eb79b7SBenoît Thébaudeau srclen = descriptor.config.bLength + 69714eb79b7SBenoît Thébaudeau descriptor.interface.bLength + 69814eb79b7SBenoît Thébaudeau descriptor.endpoint.bLength; 6992731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 7002731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_DT_STRING: 7012731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("USB_DT_STRING config\n"); 7022731b9a8SJean-Christophe PLAGNIOL-VILLARD switch (le16_to_cpu(req->value) & 0xff) { 7032731b9a8SJean-Christophe PLAGNIOL-VILLARD case 0: /* Language */ 7042731b9a8SJean-Christophe PLAGNIOL-VILLARD srcptr = "\4\3\1\0"; 7052731b9a8SJean-Christophe PLAGNIOL-VILLARD srclen = 4; 7062731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 7072731b9a8SJean-Christophe PLAGNIOL-VILLARD case 1: /* Vendor */ 7082731b9a8SJean-Christophe PLAGNIOL-VILLARD srcptr = "\16\3u\0-\0b\0o\0o\0t\0"; 7092731b9a8SJean-Christophe PLAGNIOL-VILLARD srclen = 14; 7102731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 7112731b9a8SJean-Christophe PLAGNIOL-VILLARD case 2: /* Product */ 7122731b9a8SJean-Christophe PLAGNIOL-VILLARD srcptr = "\52\3E\0H\0C\0I\0 " 7132731b9a8SJean-Christophe PLAGNIOL-VILLARD "\0H\0o\0s\0t\0 " 7142731b9a8SJean-Christophe PLAGNIOL-VILLARD "\0C\0o\0n\0t\0r\0o\0l\0l\0e\0r\0"; 7152731b9a8SJean-Christophe PLAGNIOL-VILLARD srclen = 42; 7162731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 7172731b9a8SJean-Christophe PLAGNIOL-VILLARD default: 7182731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("unknown value DT_STRING %x\n", 7192731b9a8SJean-Christophe PLAGNIOL-VILLARD le16_to_cpu(req->value)); 7202731b9a8SJean-Christophe PLAGNIOL-VILLARD goto unknown; 7212731b9a8SJean-Christophe PLAGNIOL-VILLARD } 7222731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 7232731b9a8SJean-Christophe PLAGNIOL-VILLARD default: 7242731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("unknown value %x\n", le16_to_cpu(req->value)); 7252731b9a8SJean-Christophe PLAGNIOL-VILLARD goto unknown; 7262731b9a8SJean-Christophe PLAGNIOL-VILLARD } 7272731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 7282731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_REQ_GET_DESCRIPTOR | ((USB_DIR_IN | USB_RT_HUB) << 8): 7292731b9a8SJean-Christophe PLAGNIOL-VILLARD switch (le16_to_cpu(req->value) >> 8) { 7302731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_DT_HUB: 7312731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("USB_DT_HUB config\n"); 7322731b9a8SJean-Christophe PLAGNIOL-VILLARD srcptr = &descriptor.hub; 73314eb79b7SBenoît Thébaudeau srclen = descriptor.hub.bLength; 7342731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 7352731b9a8SJean-Christophe PLAGNIOL-VILLARD default: 7362731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("unknown value %x\n", le16_to_cpu(req->value)); 7372731b9a8SJean-Christophe PLAGNIOL-VILLARD goto unknown; 7382731b9a8SJean-Christophe PLAGNIOL-VILLARD } 7392731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 7402731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_REQ_SET_ADDRESS | (USB_RECIP_DEVICE << 8): 7412731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("USB_REQ_SET_ADDRESS\n"); 742676ae068SLucas Stach ctrl->rootdev = le16_to_cpu(req->value); 7432731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 7442731b9a8SJean-Christophe PLAGNIOL-VILLARD case DeviceOutRequest | USB_REQ_SET_CONFIGURATION: 7452731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("USB_REQ_SET_CONFIGURATION\n"); 7462731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Nothing to do */ 7472731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 7482731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_REQ_GET_STATUS | ((USB_DIR_IN | USB_RT_HUB) << 8): 7492731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[0] = 1; /* USB_STATUS_SELFPOWERED */ 7502731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[1] = 0; 7512731b9a8SJean-Christophe PLAGNIOL-VILLARD srcptr = tmpbuf; 7522731b9a8SJean-Christophe PLAGNIOL-VILLARD srclen = 2; 7532731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 7542731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_REQ_GET_STATUS | ((USB_RT_PORT | USB_DIR_IN) << 8): 7552731b9a8SJean-Christophe PLAGNIOL-VILLARD memset(tmpbuf, 0, 4); 7562731b9a8SJean-Christophe PLAGNIOL-VILLARD reg = ehci_readl(status_reg); 7572731b9a8SJean-Christophe PLAGNIOL-VILLARD if (reg & EHCI_PS_CS) 7582731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[0] |= USB_PORT_STAT_CONNECTION; 7592731b9a8SJean-Christophe PLAGNIOL-VILLARD if (reg & EHCI_PS_PE) 7602731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[0] |= USB_PORT_STAT_ENABLE; 7612731b9a8SJean-Christophe PLAGNIOL-VILLARD if (reg & EHCI_PS_SUSP) 7622731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[0] |= USB_PORT_STAT_SUSPEND; 7632731b9a8SJean-Christophe PLAGNIOL-VILLARD if (reg & EHCI_PS_OCA) 7642731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[0] |= USB_PORT_STAT_OVERCURRENT; 765c8b2d1dcSSergei Shtylyov if (reg & EHCI_PS_PR) 7662731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[0] |= USB_PORT_STAT_RESET; 7672731b9a8SJean-Christophe PLAGNIOL-VILLARD if (reg & EHCI_PS_PP) 7682731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[1] |= USB_PORT_STAT_POWER >> 8; 7692731b9a8SJean-Christophe PLAGNIOL-VILLARD 7702731b9a8SJean-Christophe PLAGNIOL-VILLARD if (ehci_is_TDI()) { 771b068deb3SJim Lin switch (ehci_get_port_speed(ctrl->hcor, reg)) { 77214eb79b7SBenoît Thébaudeau case PORTSC_PSPD_FS: 7732731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 77414eb79b7SBenoît Thébaudeau case PORTSC_PSPD_LS: 7752731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[1] |= USB_PORT_STAT_LOW_SPEED >> 8; 7762731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 77714eb79b7SBenoît Thébaudeau case PORTSC_PSPD_HS: 7782731b9a8SJean-Christophe PLAGNIOL-VILLARD default: 7792731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[1] |= USB_PORT_STAT_HIGH_SPEED >> 8; 7802731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 7812731b9a8SJean-Christophe PLAGNIOL-VILLARD } 7822731b9a8SJean-Christophe PLAGNIOL-VILLARD } else { 7832731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[1] |= USB_PORT_STAT_HIGH_SPEED >> 8; 7842731b9a8SJean-Christophe PLAGNIOL-VILLARD } 7852731b9a8SJean-Christophe PLAGNIOL-VILLARD 7862731b9a8SJean-Christophe PLAGNIOL-VILLARD if (reg & EHCI_PS_CSC) 7872731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[2] |= USB_PORT_STAT_C_CONNECTION; 7882731b9a8SJean-Christophe PLAGNIOL-VILLARD if (reg & EHCI_PS_PEC) 7892731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[2] |= USB_PORT_STAT_C_ENABLE; 7902731b9a8SJean-Christophe PLAGNIOL-VILLARD if (reg & EHCI_PS_OCC) 7912731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[2] |= USB_PORT_STAT_C_OVERCURRENT; 7927d9aa8fdSJulius Werner if (ctrl->portreset & (1 << port)) 7932731b9a8SJean-Christophe PLAGNIOL-VILLARD tmpbuf[2] |= USB_PORT_STAT_C_RESET; 7942731b9a8SJean-Christophe PLAGNIOL-VILLARD 7952731b9a8SJean-Christophe PLAGNIOL-VILLARD srcptr = tmpbuf; 7962731b9a8SJean-Christophe PLAGNIOL-VILLARD srclen = 4; 7972731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 7982731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_REQ_SET_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8): 7992731b9a8SJean-Christophe PLAGNIOL-VILLARD reg = ehci_readl(status_reg); 8002731b9a8SJean-Christophe PLAGNIOL-VILLARD reg &= ~EHCI_PS_CLEAR; 8012731b9a8SJean-Christophe PLAGNIOL-VILLARD switch (le16_to_cpu(req->value)) { 8022731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_PORT_FEAT_ENABLE: 8032731b9a8SJean-Christophe PLAGNIOL-VILLARD reg |= EHCI_PS_PE; 8042731b9a8SJean-Christophe PLAGNIOL-VILLARD ehci_writel(status_reg, reg); 8052731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 8062731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_PORT_FEAT_POWER: 807676ae068SLucas Stach if (HCS_PPC(ehci_readl(&ctrl->hccr->cr_hcsparams))) { 8082731b9a8SJean-Christophe PLAGNIOL-VILLARD reg |= EHCI_PS_PP; 8092731b9a8SJean-Christophe PLAGNIOL-VILLARD ehci_writel(status_reg, reg); 8102731b9a8SJean-Christophe PLAGNIOL-VILLARD } 8112731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 8122731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_PORT_FEAT_RESET: 8132731b9a8SJean-Christophe PLAGNIOL-VILLARD if ((reg & (EHCI_PS_PE | EHCI_PS_CS)) == EHCI_PS_CS && 8142731b9a8SJean-Christophe PLAGNIOL-VILLARD !ehci_is_TDI() && 8152731b9a8SJean-Christophe PLAGNIOL-VILLARD EHCI_PS_IS_LOWSPEED(reg)) { 8162731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Low speed device, give up ownership. */ 8172731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("port %d low speed --> companion\n", 8187d9aa8fdSJulius Werner port - 1); 8192731b9a8SJean-Christophe PLAGNIOL-VILLARD reg |= EHCI_PS_PO; 8202731b9a8SJean-Christophe PLAGNIOL-VILLARD ehci_writel(status_reg, reg); 8212731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 8222731b9a8SJean-Christophe PLAGNIOL-VILLARD } else { 823c8b2d1dcSSergei Shtylyov int ret; 824c8b2d1dcSSergei Shtylyov 8252731b9a8SJean-Christophe PLAGNIOL-VILLARD reg |= EHCI_PS_PR; 8262731b9a8SJean-Christophe PLAGNIOL-VILLARD reg &= ~EHCI_PS_PE; 8272731b9a8SJean-Christophe PLAGNIOL-VILLARD ehci_writel(status_reg, reg); 8282731b9a8SJean-Christophe PLAGNIOL-VILLARD /* 8292731b9a8SJean-Christophe PLAGNIOL-VILLARD * caller must wait, then call GetPortStatus 8302731b9a8SJean-Christophe PLAGNIOL-VILLARD * usb 2.0 specification say 50 ms resets on 8312731b9a8SJean-Christophe PLAGNIOL-VILLARD * root 8322731b9a8SJean-Christophe PLAGNIOL-VILLARD */ 8333874b6d6SMarek Vasut ehci_powerup_fixup(status_reg, ®); 8343874b6d6SMarek Vasut 835b416191aSChris Zhang ehci_writel(status_reg, reg & ~EHCI_PS_PR); 836c8b2d1dcSSergei Shtylyov /* 837c8b2d1dcSSergei Shtylyov * A host controller must terminate the reset 838c8b2d1dcSSergei Shtylyov * and stabilize the state of the port within 839c8b2d1dcSSergei Shtylyov * 2 milliseconds 840c8b2d1dcSSergei Shtylyov */ 841c8b2d1dcSSergei Shtylyov ret = handshake(status_reg, EHCI_PS_PR, 0, 842c8b2d1dcSSergei Shtylyov 2 * 1000); 843c8b2d1dcSSergei Shtylyov if (!ret) 8447d9aa8fdSJulius Werner ctrl->portreset |= 1 << port; 845c8b2d1dcSSergei Shtylyov else 846c8b2d1dcSSergei Shtylyov printf("port(%d) reset error\n", 8477d9aa8fdSJulius Werner port - 1); 8482731b9a8SJean-Christophe PLAGNIOL-VILLARD } 8492731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 8507d9aa8fdSJulius Werner case USB_PORT_FEAT_TEST: 8515077f96fSJulius Werner ehci_shutdown(ctrl); 8527d9aa8fdSJulius Werner reg &= ~(0xf << 16); 8537d9aa8fdSJulius Werner reg |= ((le16_to_cpu(req->index) >> 8) & 0xf) << 16; 8547d9aa8fdSJulius Werner ehci_writel(status_reg, reg); 8557d9aa8fdSJulius Werner break; 8562731b9a8SJean-Christophe PLAGNIOL-VILLARD default: 8572731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("unknown feature %x\n", le16_to_cpu(req->value)); 8582731b9a8SJean-Christophe PLAGNIOL-VILLARD goto unknown; 8592731b9a8SJean-Christophe PLAGNIOL-VILLARD } 8602731b9a8SJean-Christophe PLAGNIOL-VILLARD /* unblock posted writes */ 861676ae068SLucas Stach (void) ehci_readl(&ctrl->hcor->or_usbcmd); 8622731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 8632731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_REQ_CLEAR_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8): 8642731b9a8SJean-Christophe PLAGNIOL-VILLARD reg = ehci_readl(status_reg); 865ed10e66aSSimon Glass reg &= ~EHCI_PS_CLEAR; 8662731b9a8SJean-Christophe PLAGNIOL-VILLARD switch (le16_to_cpu(req->value)) { 8672731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_PORT_FEAT_ENABLE: 8682731b9a8SJean-Christophe PLAGNIOL-VILLARD reg &= ~EHCI_PS_PE; 8692731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 8702731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_PORT_FEAT_C_ENABLE: 871ed10e66aSSimon Glass reg |= EHCI_PS_PE; 8722731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 8732731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_PORT_FEAT_POWER: 874676ae068SLucas Stach if (HCS_PPC(ehci_readl(&ctrl->hccr->cr_hcsparams))) 875ed10e66aSSimon Glass reg &= ~EHCI_PS_PP; 876ed10e66aSSimon Glass break; 8772731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_PORT_FEAT_C_CONNECTION: 878ed10e66aSSimon Glass reg |= EHCI_PS_CSC; 8792731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 8802731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_PORT_FEAT_OVER_CURRENT: 881ed10e66aSSimon Glass reg |= EHCI_PS_OCC; 8822731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 8832731b9a8SJean-Christophe PLAGNIOL-VILLARD case USB_PORT_FEAT_C_RESET: 8847d9aa8fdSJulius Werner ctrl->portreset &= ~(1 << port); 8852731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 8862731b9a8SJean-Christophe PLAGNIOL-VILLARD default: 8872731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("unknown feature %x\n", le16_to_cpu(req->value)); 8882731b9a8SJean-Christophe PLAGNIOL-VILLARD goto unknown; 8892731b9a8SJean-Christophe PLAGNIOL-VILLARD } 8902731b9a8SJean-Christophe PLAGNIOL-VILLARD ehci_writel(status_reg, reg); 8912731b9a8SJean-Christophe PLAGNIOL-VILLARD /* unblock posted write */ 892676ae068SLucas Stach (void) ehci_readl(&ctrl->hcor->or_usbcmd); 8932731b9a8SJean-Christophe PLAGNIOL-VILLARD break; 8942731b9a8SJean-Christophe PLAGNIOL-VILLARD default: 8952731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("Unknown request\n"); 8962731b9a8SJean-Christophe PLAGNIOL-VILLARD goto unknown; 8972731b9a8SJean-Christophe PLAGNIOL-VILLARD } 8982731b9a8SJean-Christophe PLAGNIOL-VILLARD 8995b84dd67SMike Frysinger mdelay(1); 9002731b9a8SJean-Christophe PLAGNIOL-VILLARD len = min3(srclen, le16_to_cpu(req->length), length); 9012731b9a8SJean-Christophe PLAGNIOL-VILLARD if (srcptr != NULL && len > 0) 9022731b9a8SJean-Christophe PLAGNIOL-VILLARD memcpy(buffer, srcptr, len); 9032731b9a8SJean-Christophe PLAGNIOL-VILLARD else 9042731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("Len is 0\n"); 9052731b9a8SJean-Christophe PLAGNIOL-VILLARD 9062731b9a8SJean-Christophe PLAGNIOL-VILLARD dev->act_len = len; 9072731b9a8SJean-Christophe PLAGNIOL-VILLARD dev->status = 0; 9082731b9a8SJean-Christophe PLAGNIOL-VILLARD return 0; 9092731b9a8SJean-Christophe PLAGNIOL-VILLARD 9102731b9a8SJean-Christophe PLAGNIOL-VILLARD unknown: 9112731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("requesttype=%x, request=%x, value=%x, index=%x, length=%x\n", 9122731b9a8SJean-Christophe PLAGNIOL-VILLARD req->requesttype, req->request, le16_to_cpu(req->value), 9132731b9a8SJean-Christophe PLAGNIOL-VILLARD le16_to_cpu(req->index), le16_to_cpu(req->length)); 9142731b9a8SJean-Christophe PLAGNIOL-VILLARD 9152731b9a8SJean-Christophe PLAGNIOL-VILLARD dev->act_len = 0; 9162731b9a8SJean-Christophe PLAGNIOL-VILLARD dev->status = USB_ST_STALLED; 9172731b9a8SJean-Christophe PLAGNIOL-VILLARD return -1; 9182731b9a8SJean-Christophe PLAGNIOL-VILLARD } 9192731b9a8SJean-Christophe PLAGNIOL-VILLARD 920c7e3b2b5SLucas Stach int usb_lowlevel_stop(int index) 9212731b9a8SJean-Christophe PLAGNIOL-VILLARD { 9225077f96fSJulius Werner ehci_shutdown(&ehcic[index]); 923676ae068SLucas Stach return ehci_hcd_stop(index); 9242731b9a8SJean-Christophe PLAGNIOL-VILLARD } 9252731b9a8SJean-Christophe PLAGNIOL-VILLARD 92606d513ecSTroy Kisky int usb_lowlevel_init(int index, enum usb_init_type init, void **controller) 9272731b9a8SJean-Christophe PLAGNIOL-VILLARD { 9282731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t reg; 9292731b9a8SJean-Christophe PLAGNIOL-VILLARD uint32_t cmd; 930676ae068SLucas Stach struct QH *qh_list; 9318f62ca64SPatrick Georgi struct QH *periodic; 9328f62ca64SPatrick Georgi int i; 933127efc4fSTroy Kisky int rc; 9342731b9a8SJean-Christophe PLAGNIOL-VILLARD 935127efc4fSTroy Kisky rc = ehci_hcd_init(index, init, &ehcic[index].hccr, &ehcic[index].hcor); 936127efc4fSTroy Kisky if (rc) 937127efc4fSTroy Kisky return rc; 938127efc4fSTroy Kisky if (init == USB_INIT_DEVICE) 939127efc4fSTroy Kisky goto done; 9402731b9a8SJean-Christophe PLAGNIOL-VILLARD 9412731b9a8SJean-Christophe PLAGNIOL-VILLARD /* EHCI spec section 4.1 */ 942676ae068SLucas Stach if (ehci_reset(index)) 9432731b9a8SJean-Christophe PLAGNIOL-VILLARD return -1; 9442731b9a8SJean-Christophe PLAGNIOL-VILLARD 9452731b9a8SJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_EHCI_HCD_INIT_AFTER_RESET) 946127efc4fSTroy Kisky rc = ehci_hcd_init(index, init, &ehcic[index].hccr, &ehcic[index].hcor); 947127efc4fSTroy Kisky if (rc) 948127efc4fSTroy Kisky return rc; 9492731b9a8SJean-Christophe PLAGNIOL-VILLARD #endif 9502982837eSVincent Palatin /* Set the high address word (aka segment) for 64-bit controller */ 9512982837eSVincent Palatin if (ehci_readl(&ehcic[index].hccr->cr_hccparams) & 1) 952eb63218bSMarek Vasut ehci_writel(&ehcic[index].hcor->or_ctrldssegment, 0); 9532731b9a8SJean-Christophe PLAGNIOL-VILLARD 954676ae068SLucas Stach qh_list = &ehcic[index].qh_list; 955676ae068SLucas Stach 9562731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Set head of reclaim list */ 95771c5de4fSTom Rini memset(qh_list, 0, sizeof(*qh_list)); 95871c5de4fSTom Rini qh_list->qh_link = cpu_to_hc32((uint32_t)qh_list | QH_LINK_TYPE_QH); 95914eb79b7SBenoît Thébaudeau qh_list->qh_endpt1 = cpu_to_hc32(QH_ENDPT1_H(1) | 96014eb79b7SBenoît Thébaudeau QH_ENDPT1_EPS(USB_SPEED_HIGH)); 96171c5de4fSTom Rini qh_list->qh_curtd = cpu_to_hc32(QT_NEXT_TERMINATE); 96271c5de4fSTom Rini qh_list->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE); 96371c5de4fSTom Rini qh_list->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE); 96414eb79b7SBenoît Thébaudeau qh_list->qh_overlay.qt_token = 96514eb79b7SBenoît Thébaudeau cpu_to_hc32(QT_TOKEN_STATUS(QT_TOKEN_STATUS_HALTED)); 9662731b9a8SJean-Christophe PLAGNIOL-VILLARD 967d3e07478SStephen Warren flush_dcache_range((uint32_t)qh_list, 968d3e07478SStephen Warren ALIGN_END_ADDR(struct QH, qh_list, 1)); 969d3e07478SStephen Warren 9708f62ca64SPatrick Georgi /* Set async. queue head pointer. */ 9718f62ca64SPatrick Georgi ehci_writel(&ehcic[index].hcor->or_asynclistaddr, (uint32_t)qh_list); 9728f62ca64SPatrick Georgi 9738f62ca64SPatrick Georgi /* 9748f62ca64SPatrick Georgi * Set up periodic list 9758f62ca64SPatrick Georgi * Step 1: Parent QH for all periodic transfers. 9768f62ca64SPatrick Georgi */ 9778f62ca64SPatrick Georgi periodic = &ehcic[index].periodic_queue; 9788f62ca64SPatrick Georgi memset(periodic, 0, sizeof(*periodic)); 9798f62ca64SPatrick Georgi periodic->qh_link = cpu_to_hc32(QH_LINK_TERMINATE); 9808f62ca64SPatrick Georgi periodic->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE); 9818f62ca64SPatrick Georgi periodic->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE); 9828f62ca64SPatrick Georgi 983d3e07478SStephen Warren flush_dcache_range((uint32_t)periodic, 984d3e07478SStephen Warren ALIGN_END_ADDR(struct QH, periodic, 1)); 985d3e07478SStephen Warren 9868f62ca64SPatrick Georgi /* 9878f62ca64SPatrick Georgi * Step 2: Setup frame-list: Every microframe, USB tries the same list. 9888f62ca64SPatrick Georgi * In particular, device specifications on polling frequency 9898f62ca64SPatrick Georgi * are disregarded. Keyboards seem to send NAK/NYet reliably 9908f62ca64SPatrick Georgi * when polled with an empty buffer. 9918f62ca64SPatrick Georgi * 9928f62ca64SPatrick Georgi * Split Transactions will be spread across microframes using 9938f62ca64SPatrick Georgi * S-mask and C-mask. 9948f62ca64SPatrick Georgi */ 9958bc36036SNikita Kiryanov if (ehcic[index].periodic_list == NULL) 9968f62ca64SPatrick Georgi ehcic[index].periodic_list = memalign(4096, 1024 * 4); 9978bc36036SNikita Kiryanov 9988f62ca64SPatrick Georgi if (!ehcic[index].periodic_list) 9998f62ca64SPatrick Georgi return -ENOMEM; 10008f62ca64SPatrick Georgi for (i = 0; i < 1024; i++) { 10018f62ca64SPatrick Georgi ehcic[index].periodic_list[i] = (uint32_t)periodic 10028f62ca64SPatrick Georgi | QH_LINK_TYPE_QH; 10038f62ca64SPatrick Georgi } 10048f62ca64SPatrick Georgi 1005d3e07478SStephen Warren flush_dcache_range((uint32_t)ehcic[index].periodic_list, 1006d3e07478SStephen Warren ALIGN_END_ADDR(uint32_t, ehcic[index].periodic_list, 1007d3e07478SStephen Warren 1024)); 1008d3e07478SStephen Warren 10098f62ca64SPatrick Georgi /* Set periodic list base address */ 10108f62ca64SPatrick Georgi ehci_writel(&ehcic[index].hcor->or_periodiclistbase, 10118f62ca64SPatrick Georgi (uint32_t)ehcic[index].periodic_list); 10128f62ca64SPatrick Georgi 1013676ae068SLucas Stach reg = ehci_readl(&ehcic[index].hccr->cr_hcsparams); 10142731b9a8SJean-Christophe PLAGNIOL-VILLARD descriptor.hub.bNbrPorts = HCS_N_PORTS(reg); 10157a46b2c7SLucas Stach debug("Register %x NbrPorts %d\n", reg, descriptor.hub.bNbrPorts); 10162731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Port Indicators */ 10172731b9a8SJean-Christophe PLAGNIOL-VILLARD if (HCS_INDICATOR(reg)) 101893ad908cSLucas Stach put_unaligned(get_unaligned(&descriptor.hub.wHubCharacteristics) 101993ad908cSLucas Stach | 0x80, &descriptor.hub.wHubCharacteristics); 10202731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Port Power Control */ 10212731b9a8SJean-Christophe PLAGNIOL-VILLARD if (HCS_PPC(reg)) 102293ad908cSLucas Stach put_unaligned(get_unaligned(&descriptor.hub.wHubCharacteristics) 102393ad908cSLucas Stach | 0x01, &descriptor.hub.wHubCharacteristics); 10242731b9a8SJean-Christophe PLAGNIOL-VILLARD 10252731b9a8SJean-Christophe PLAGNIOL-VILLARD /* Start the host controller. */ 1026676ae068SLucas Stach cmd = ehci_readl(&ehcic[index].hcor->or_usbcmd); 10272731b9a8SJean-Christophe PLAGNIOL-VILLARD /* 10282731b9a8SJean-Christophe PLAGNIOL-VILLARD * Philips, Intel, and maybe others need CMD_RUN before the 10292731b9a8SJean-Christophe PLAGNIOL-VILLARD * root hub will detect new devices (why?); NEC doesn't 10302731b9a8SJean-Christophe PLAGNIOL-VILLARD */ 10312731b9a8SJean-Christophe PLAGNIOL-VILLARD cmd &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET); 10322731b9a8SJean-Christophe PLAGNIOL-VILLARD cmd |= CMD_RUN; 1033676ae068SLucas Stach ehci_writel(&ehcic[index].hcor->or_usbcmd, cmd); 10342731b9a8SJean-Christophe PLAGNIOL-VILLARD 1035e82a316dSKuo-Jung Su #ifndef CONFIG_USB_EHCI_FARADAY 10362731b9a8SJean-Christophe PLAGNIOL-VILLARD /* take control over the ports */ 1037676ae068SLucas Stach cmd = ehci_readl(&ehcic[index].hcor->or_configflag); 10382731b9a8SJean-Christophe PLAGNIOL-VILLARD cmd |= FLAG_CF; 1039676ae068SLucas Stach ehci_writel(&ehcic[index].hcor->or_configflag, cmd); 1040e82a316dSKuo-Jung Su #endif 1041e82a316dSKuo-Jung Su 10422731b9a8SJean-Christophe PLAGNIOL-VILLARD /* unblock posted write */ 1043676ae068SLucas Stach cmd = ehci_readl(&ehcic[index].hcor->or_usbcmd); 10445b84dd67SMike Frysinger mdelay(5); 1045676ae068SLucas Stach reg = HC_VERSION(ehci_readl(&ehcic[index].hccr->cr_capbase)); 10462731b9a8SJean-Christophe PLAGNIOL-VILLARD printf("USB EHCI %x.%02x\n", reg >> 8, reg & 0xff); 10472731b9a8SJean-Christophe PLAGNIOL-VILLARD 1048676ae068SLucas Stach ehcic[index].rootdev = 0; 1049127efc4fSTroy Kisky done: 1050676ae068SLucas Stach *controller = &ehcic[index]; 10512731b9a8SJean-Christophe PLAGNIOL-VILLARD return 0; 10522731b9a8SJean-Christophe PLAGNIOL-VILLARD } 10532731b9a8SJean-Christophe PLAGNIOL-VILLARD 10542731b9a8SJean-Christophe PLAGNIOL-VILLARD int 10552731b9a8SJean-Christophe PLAGNIOL-VILLARD submit_bulk_msg(struct usb_device *dev, unsigned long pipe, void *buffer, 10562731b9a8SJean-Christophe PLAGNIOL-VILLARD int length) 10572731b9a8SJean-Christophe PLAGNIOL-VILLARD { 10582731b9a8SJean-Christophe PLAGNIOL-VILLARD 10592731b9a8SJean-Christophe PLAGNIOL-VILLARD if (usb_pipetype(pipe) != PIPE_BULK) { 10602731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("non-bulk pipe (type=%lu)", usb_pipetype(pipe)); 10612731b9a8SJean-Christophe PLAGNIOL-VILLARD return -1; 10622731b9a8SJean-Christophe PLAGNIOL-VILLARD } 10632731b9a8SJean-Christophe PLAGNIOL-VILLARD return ehci_submit_async(dev, pipe, buffer, length, NULL); 10642731b9a8SJean-Christophe PLAGNIOL-VILLARD } 10652731b9a8SJean-Christophe PLAGNIOL-VILLARD 10662731b9a8SJean-Christophe PLAGNIOL-VILLARD int 10672731b9a8SJean-Christophe PLAGNIOL-VILLARD submit_control_msg(struct usb_device *dev, unsigned long pipe, void *buffer, 10682731b9a8SJean-Christophe PLAGNIOL-VILLARD int length, struct devrequest *setup) 10692731b9a8SJean-Christophe PLAGNIOL-VILLARD { 1070676ae068SLucas Stach struct ehci_ctrl *ctrl = dev->controller; 10712731b9a8SJean-Christophe PLAGNIOL-VILLARD 10722731b9a8SJean-Christophe PLAGNIOL-VILLARD if (usb_pipetype(pipe) != PIPE_CONTROL) { 10732731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("non-control pipe (type=%lu)", usb_pipetype(pipe)); 10742731b9a8SJean-Christophe PLAGNIOL-VILLARD return -1; 10752731b9a8SJean-Christophe PLAGNIOL-VILLARD } 10762731b9a8SJean-Christophe PLAGNIOL-VILLARD 1077676ae068SLucas Stach if (usb_pipedevice(pipe) == ctrl->rootdev) { 1078676ae068SLucas Stach if (!ctrl->rootdev) 10792731b9a8SJean-Christophe PLAGNIOL-VILLARD dev->speed = USB_SPEED_HIGH; 10802731b9a8SJean-Christophe PLAGNIOL-VILLARD return ehci_submit_root(dev, pipe, buffer, length, setup); 10812731b9a8SJean-Christophe PLAGNIOL-VILLARD } 10822731b9a8SJean-Christophe PLAGNIOL-VILLARD return ehci_submit_async(dev, pipe, buffer, length, setup); 10832731b9a8SJean-Christophe PLAGNIOL-VILLARD } 10842731b9a8SJean-Christophe PLAGNIOL-VILLARD 10858f62ca64SPatrick Georgi struct int_queue { 10868f62ca64SPatrick Georgi struct QH *first; 10878f62ca64SPatrick Georgi struct QH *current; 10888f62ca64SPatrick Georgi struct QH *last; 10898f62ca64SPatrick Georgi struct qTD *tds; 10908f62ca64SPatrick Georgi }; 10918f62ca64SPatrick Georgi 10928f62ca64SPatrick Georgi #define NEXT_QH(qh) (struct QH *)((qh)->qh_link & ~0x1f) 10938f62ca64SPatrick Georgi 10948f62ca64SPatrick Georgi static int 10958f62ca64SPatrick Georgi enable_periodic(struct ehci_ctrl *ctrl) 10968f62ca64SPatrick Georgi { 10978f62ca64SPatrick Georgi uint32_t cmd; 10988f62ca64SPatrick Georgi struct ehci_hcor *hcor = ctrl->hcor; 10998f62ca64SPatrick Georgi int ret; 11008f62ca64SPatrick Georgi 11018f62ca64SPatrick Georgi cmd = ehci_readl(&hcor->or_usbcmd); 11028f62ca64SPatrick Georgi cmd |= CMD_PSE; 11038f62ca64SPatrick Georgi ehci_writel(&hcor->or_usbcmd, cmd); 11048f62ca64SPatrick Georgi 11058f62ca64SPatrick Georgi ret = handshake((uint32_t *)&hcor->or_usbsts, 11068f62ca64SPatrick Georgi STS_PSS, STS_PSS, 100 * 1000); 11078f62ca64SPatrick Georgi if (ret < 0) { 11088f62ca64SPatrick Georgi printf("EHCI failed: timeout when enabling periodic list\n"); 11098f62ca64SPatrick Georgi return -ETIMEDOUT; 11108f62ca64SPatrick Georgi } 11118f62ca64SPatrick Georgi udelay(1000); 11128f62ca64SPatrick Georgi return 0; 11138f62ca64SPatrick Georgi } 11148f62ca64SPatrick Georgi 11158f62ca64SPatrick Georgi static int 11168f62ca64SPatrick Georgi disable_periodic(struct ehci_ctrl *ctrl) 11178f62ca64SPatrick Georgi { 11188f62ca64SPatrick Georgi uint32_t cmd; 11198f62ca64SPatrick Georgi struct ehci_hcor *hcor = ctrl->hcor; 11208f62ca64SPatrick Georgi int ret; 11218f62ca64SPatrick Georgi 11228f62ca64SPatrick Georgi cmd = ehci_readl(&hcor->or_usbcmd); 11238f62ca64SPatrick Georgi cmd &= ~CMD_PSE; 11248f62ca64SPatrick Georgi ehci_writel(&hcor->or_usbcmd, cmd); 11258f62ca64SPatrick Georgi 11268f62ca64SPatrick Georgi ret = handshake((uint32_t *)&hcor->or_usbsts, 11278f62ca64SPatrick Georgi STS_PSS, 0, 100 * 1000); 11288f62ca64SPatrick Georgi if (ret < 0) { 11298f62ca64SPatrick Georgi printf("EHCI failed: timeout when disabling periodic list\n"); 11308f62ca64SPatrick Georgi return -ETIMEDOUT; 11318f62ca64SPatrick Georgi } 11328f62ca64SPatrick Georgi return 0; 11338f62ca64SPatrick Georgi } 11348f62ca64SPatrick Georgi 11358f62ca64SPatrick Georgi static int periodic_schedules; 11368f62ca64SPatrick Georgi 11378f62ca64SPatrick Georgi struct int_queue * 11388f62ca64SPatrick Georgi create_int_queue(struct usb_device *dev, unsigned long pipe, int queuesize, 11398f62ca64SPatrick Georgi int elementsize, void *buffer) 11408f62ca64SPatrick Georgi { 11418f62ca64SPatrick Georgi struct ehci_ctrl *ctrl = dev->controller; 11428f62ca64SPatrick Georgi struct int_queue *result = NULL; 11438f62ca64SPatrick Georgi int i; 11448f62ca64SPatrick Georgi 11458f62ca64SPatrick Georgi debug("Enter create_int_queue\n"); 11468f62ca64SPatrick Georgi if (usb_pipetype(pipe) != PIPE_INTERRUPT) { 11478f62ca64SPatrick Georgi debug("non-interrupt pipe (type=%lu)", usb_pipetype(pipe)); 11488f62ca64SPatrick Georgi return NULL; 11498f62ca64SPatrick Georgi } 11508f62ca64SPatrick Georgi 11518f62ca64SPatrick Georgi /* limit to 4 full pages worth of data - 11528f62ca64SPatrick Georgi * we can safely fit them in a single TD, 11538f62ca64SPatrick Georgi * no matter the alignment 11548f62ca64SPatrick Georgi */ 11558f62ca64SPatrick Georgi if (elementsize >= 16384) { 11568f62ca64SPatrick Georgi debug("too large elements for interrupt transfers\n"); 11578f62ca64SPatrick Georgi return NULL; 11588f62ca64SPatrick Georgi } 11598f62ca64SPatrick Georgi 11608f62ca64SPatrick Georgi result = malloc(sizeof(*result)); 11618f62ca64SPatrick Georgi if (!result) { 11628f62ca64SPatrick Georgi debug("ehci intr queue: out of memory\n"); 11638f62ca64SPatrick Georgi goto fail1; 11648f62ca64SPatrick Georgi } 1165*8165e34bSStephen Warren result->first = memalign(USB_DMA_MINALIGN, 1166*8165e34bSStephen Warren sizeof(struct QH) * queuesize); 11678f62ca64SPatrick Georgi if (!result->first) { 11688f62ca64SPatrick Georgi debug("ehci intr queue: out of memory\n"); 11698f62ca64SPatrick Georgi goto fail2; 11708f62ca64SPatrick Georgi } 11718f62ca64SPatrick Georgi result->current = result->first; 11728f62ca64SPatrick Georgi result->last = result->first + queuesize - 1; 1173*8165e34bSStephen Warren result->tds = memalign(USB_DMA_MINALIGN, 1174*8165e34bSStephen Warren sizeof(struct qTD) * queuesize); 11758f62ca64SPatrick Georgi if (!result->tds) { 11768f62ca64SPatrick Georgi debug("ehci intr queue: out of memory\n"); 11778f62ca64SPatrick Georgi goto fail3; 11788f62ca64SPatrick Georgi } 11798f62ca64SPatrick Georgi memset(result->first, 0, sizeof(struct QH) * queuesize); 11808f62ca64SPatrick Georgi memset(result->tds, 0, sizeof(struct qTD) * queuesize); 11818f62ca64SPatrick Georgi 11828f62ca64SPatrick Georgi for (i = 0; i < queuesize; i++) { 11838f62ca64SPatrick Georgi struct QH *qh = result->first + i; 11848f62ca64SPatrick Georgi struct qTD *td = result->tds + i; 11858f62ca64SPatrick Georgi void **buf = &qh->buffer; 11868f62ca64SPatrick Georgi 11878f62ca64SPatrick Georgi qh->qh_link = (uint32_t)(qh+1) | QH_LINK_TYPE_QH; 11888f62ca64SPatrick Georgi if (i == queuesize - 1) 11898f62ca64SPatrick Georgi qh->qh_link = QH_LINK_TERMINATE; 11908f62ca64SPatrick Georgi 11918f62ca64SPatrick Georgi qh->qh_overlay.qt_next = (uint32_t)td; 11922456b97fSStephen Warren qh->qh_overlay.qt_altnext = QT_NEXT_TERMINATE; 11938f62ca64SPatrick Georgi qh->qh_endpt1 = (0 << 28) | /* No NAK reload (ehci 4.9) */ 11948f62ca64SPatrick Georgi (usb_maxpacket(dev, pipe) << 16) | /* MPS */ 11958f62ca64SPatrick Georgi (1 << 14) | 11968f62ca64SPatrick Georgi QH_ENDPT1_EPS(ehci_encode_speed(dev->speed)) | 11978f62ca64SPatrick Georgi (usb_pipeendpoint(pipe) << 8) | /* Endpoint Number */ 11988f62ca64SPatrick Georgi (usb_pipedevice(pipe) << 0); 11998f62ca64SPatrick Georgi qh->qh_endpt2 = (1 << 30) | /* 1 Tx per mframe */ 12008f62ca64SPatrick Georgi (1 << 0); /* S-mask: microframe 0 */ 12018f62ca64SPatrick Georgi if (dev->speed == USB_SPEED_LOW || 12028f62ca64SPatrick Georgi dev->speed == USB_SPEED_FULL) { 12038f62ca64SPatrick Georgi debug("TT: port: %d, hub address: %d\n", 12048f62ca64SPatrick Georgi dev->portnr, dev->parent->devnum); 12058f62ca64SPatrick Georgi qh->qh_endpt2 |= (dev->portnr << 23) | 12068f62ca64SPatrick Georgi (dev->parent->devnum << 16) | 12078f62ca64SPatrick Georgi (0x1c << 8); /* C-mask: microframes 2-4 */ 12088f62ca64SPatrick Georgi } 12098f62ca64SPatrick Georgi 12108f62ca64SPatrick Georgi td->qt_next = QT_NEXT_TERMINATE; 12118f62ca64SPatrick Georgi td->qt_altnext = QT_NEXT_TERMINATE; 12128f62ca64SPatrick Georgi debug("communication direction is '%s'\n", 12138f62ca64SPatrick Georgi usb_pipein(pipe) ? "in" : "out"); 12148f62ca64SPatrick Georgi td->qt_token = (elementsize << 16) | 12158f62ca64SPatrick Georgi ((usb_pipein(pipe) ? 1 : 0) << 8) | /* IN/OUT token */ 12168f62ca64SPatrick Georgi 0x80; /* active */ 12178f62ca64SPatrick Georgi td->qt_buffer[0] = (uint32_t)buffer + i * elementsize; 12188f62ca64SPatrick Georgi td->qt_buffer[1] = (td->qt_buffer[0] + 0x1000) & ~0xfff; 12198f62ca64SPatrick Georgi td->qt_buffer[2] = (td->qt_buffer[0] + 0x2000) & ~0xfff; 12208f62ca64SPatrick Georgi td->qt_buffer[3] = (td->qt_buffer[0] + 0x3000) & ~0xfff; 12218f62ca64SPatrick Georgi td->qt_buffer[4] = (td->qt_buffer[0] + 0x4000) & ~0xfff; 12228f62ca64SPatrick Georgi 12238f62ca64SPatrick Georgi *buf = buffer + i * elementsize; 12248f62ca64SPatrick Georgi } 12258f62ca64SPatrick Georgi 1226d3e07478SStephen Warren flush_dcache_range((uint32_t)buffer, 1227d3e07478SStephen Warren ALIGN_END_ADDR(char, buffer, 1228d3e07478SStephen Warren queuesize * elementsize)); 1229d3e07478SStephen Warren flush_dcache_range((uint32_t)result->first, 1230d3e07478SStephen Warren ALIGN_END_ADDR(struct QH, result->first, 1231d3e07478SStephen Warren queuesize)); 1232d3e07478SStephen Warren flush_dcache_range((uint32_t)result->tds, 1233d3e07478SStephen Warren ALIGN_END_ADDR(struct qTD, result->tds, 1234d3e07478SStephen Warren queuesize)); 1235d3e07478SStephen Warren 12368f62ca64SPatrick Georgi if (disable_periodic(ctrl) < 0) { 12378f62ca64SPatrick Georgi debug("FATAL: periodic should never fail, but did"); 12388f62ca64SPatrick Georgi goto fail3; 12398f62ca64SPatrick Georgi } 12408f62ca64SPatrick Georgi 12418f62ca64SPatrick Georgi /* hook up to periodic list */ 12428f62ca64SPatrick Georgi struct QH *list = &ctrl->periodic_queue; 12438f62ca64SPatrick Georgi result->last->qh_link = list->qh_link; 12448f62ca64SPatrick Georgi list->qh_link = (uint32_t)result->first | QH_LINK_TYPE_QH; 12458f62ca64SPatrick Georgi 1246d3e07478SStephen Warren flush_dcache_range((uint32_t)result->last, 1247d3e07478SStephen Warren ALIGN_END_ADDR(struct QH, result->last, 1)); 1248d3e07478SStephen Warren flush_dcache_range((uint32_t)list, 1249d3e07478SStephen Warren ALIGN_END_ADDR(struct QH, list, 1)); 1250d3e07478SStephen Warren 12518f62ca64SPatrick Georgi if (enable_periodic(ctrl) < 0) { 12528f62ca64SPatrick Georgi debug("FATAL: periodic should never fail, but did"); 12538f62ca64SPatrick Georgi goto fail3; 12548f62ca64SPatrick Georgi } 12558f62ca64SPatrick Georgi periodic_schedules++; 12568f62ca64SPatrick Georgi 12578f62ca64SPatrick Georgi debug("Exit create_int_queue\n"); 12588f62ca64SPatrick Georgi return result; 12598f62ca64SPatrick Georgi fail3: 12608f62ca64SPatrick Georgi if (result->tds) 12618f62ca64SPatrick Georgi free(result->tds); 12628f62ca64SPatrick Georgi fail2: 12638f62ca64SPatrick Georgi if (result->first) 12648f62ca64SPatrick Georgi free(result->first); 12658f62ca64SPatrick Georgi if (result) 12668f62ca64SPatrick Georgi free(result); 12678f62ca64SPatrick Georgi fail1: 12688f62ca64SPatrick Georgi return NULL; 12698f62ca64SPatrick Georgi } 12708f62ca64SPatrick Georgi 12718f62ca64SPatrick Georgi void *poll_int_queue(struct usb_device *dev, struct int_queue *queue) 12728f62ca64SPatrick Georgi { 12738f62ca64SPatrick Georgi struct QH *cur = queue->current; 12748f62ca64SPatrick Georgi 12758f62ca64SPatrick Georgi /* depleted queue */ 12768f62ca64SPatrick Georgi if (cur == NULL) { 12778f62ca64SPatrick Georgi debug("Exit poll_int_queue with completed queue\n"); 12788f62ca64SPatrick Georgi return NULL; 12798f62ca64SPatrick Georgi } 12808f62ca64SPatrick Georgi /* still active */ 1281d3e07478SStephen Warren invalidate_dcache_range((uint32_t)cur, 1282d3e07478SStephen Warren ALIGN_END_ADDR(struct QH, cur, 1)); 12838f62ca64SPatrick Georgi if (cur->qh_overlay.qt_token & 0x80) { 12848f62ca64SPatrick Georgi debug("Exit poll_int_queue with no completed intr transfer. " 12858f62ca64SPatrick Georgi "token is %x\n", cur->qh_overlay.qt_token); 12868f62ca64SPatrick Georgi return NULL; 12878f62ca64SPatrick Georgi } 12888f62ca64SPatrick Georgi if (!(cur->qh_link & QH_LINK_TERMINATE)) 12898f62ca64SPatrick Georgi queue->current++; 12908f62ca64SPatrick Georgi else 12918f62ca64SPatrick Georgi queue->current = NULL; 12928f62ca64SPatrick Georgi debug("Exit poll_int_queue with completed intr transfer. " 12938f62ca64SPatrick Georgi "token is %x at %p (first at %p)\n", cur->qh_overlay.qt_token, 12948f62ca64SPatrick Georgi &cur->qh_overlay.qt_token, queue->first); 12958f62ca64SPatrick Georgi return cur->buffer; 12968f62ca64SPatrick Georgi } 12978f62ca64SPatrick Georgi 12988f62ca64SPatrick Georgi /* Do not free buffers associated with QHs, they're owned by someone else */ 12998f62ca64SPatrick Georgi int 13008f62ca64SPatrick Georgi destroy_int_queue(struct usb_device *dev, struct int_queue *queue) 13018f62ca64SPatrick Georgi { 13028f62ca64SPatrick Georgi struct ehci_ctrl *ctrl = dev->controller; 13038f62ca64SPatrick Georgi int result = -1; 13048f62ca64SPatrick Georgi unsigned long timeout; 13058f62ca64SPatrick Georgi 13068f62ca64SPatrick Georgi if (disable_periodic(ctrl) < 0) { 13078f62ca64SPatrick Georgi debug("FATAL: periodic should never fail, but did"); 13088f62ca64SPatrick Georgi goto out; 13098f62ca64SPatrick Georgi } 13108f62ca64SPatrick Georgi periodic_schedules--; 13118f62ca64SPatrick Georgi 13128f62ca64SPatrick Georgi struct QH *cur = &ctrl->periodic_queue; 13138f62ca64SPatrick Georgi timeout = get_timer(0) + 500; /* abort after 500ms */ 13148f62ca64SPatrick Georgi while (!(cur->qh_link & QH_LINK_TERMINATE)) { 13158f62ca64SPatrick Georgi debug("considering %p, with qh_link %x\n", cur, cur->qh_link); 13168f62ca64SPatrick Georgi if (NEXT_QH(cur) == queue->first) { 13178f62ca64SPatrick Georgi debug("found candidate. removing from chain\n"); 13188f62ca64SPatrick Georgi cur->qh_link = queue->last->qh_link; 13198f62ca64SPatrick Georgi result = 0; 13208f62ca64SPatrick Georgi break; 13218f62ca64SPatrick Georgi } 13228f62ca64SPatrick Georgi cur = NEXT_QH(cur); 13238f62ca64SPatrick Georgi if (get_timer(0) > timeout) { 13248f62ca64SPatrick Georgi printf("Timeout destroying interrupt endpoint queue\n"); 13258f62ca64SPatrick Georgi result = -1; 13268f62ca64SPatrick Georgi goto out; 13278f62ca64SPatrick Georgi } 13288f62ca64SPatrick Georgi } 13298f62ca64SPatrick Georgi 13308f62ca64SPatrick Georgi if (periodic_schedules > 0) { 13318f62ca64SPatrick Georgi result = enable_periodic(ctrl); 13328f62ca64SPatrick Georgi if (result < 0) 13338f62ca64SPatrick Georgi debug("FATAL: periodic should never fail, but did"); 13348f62ca64SPatrick Georgi } 13358f62ca64SPatrick Georgi 13368f62ca64SPatrick Georgi out: 13378f62ca64SPatrick Georgi free(queue->tds); 13388f62ca64SPatrick Georgi free(queue->first); 13398f62ca64SPatrick Georgi free(queue); 13408f62ca64SPatrick Georgi 13418f62ca64SPatrick Georgi return result; 13428f62ca64SPatrick Georgi } 13438f62ca64SPatrick Georgi 13442731b9a8SJean-Christophe PLAGNIOL-VILLARD int 13452731b9a8SJean-Christophe PLAGNIOL-VILLARD submit_int_msg(struct usb_device *dev, unsigned long pipe, void *buffer, 13462731b9a8SJean-Christophe PLAGNIOL-VILLARD int length, int interval) 13472731b9a8SJean-Christophe PLAGNIOL-VILLARD { 13488f62ca64SPatrick Georgi void *backbuffer; 13498f62ca64SPatrick Georgi struct int_queue *queue; 13508f62ca64SPatrick Georgi unsigned long timeout; 13518f62ca64SPatrick Georgi int result = 0, ret; 13528f62ca64SPatrick Georgi 13532731b9a8SJean-Christophe PLAGNIOL-VILLARD debug("dev=%p, pipe=%lu, buffer=%p, length=%d, interval=%d", 13542731b9a8SJean-Christophe PLAGNIOL-VILLARD dev, pipe, buffer, length, interval); 135544ae0be7SBenoît Thébaudeau 135644ae0be7SBenoît Thébaudeau /* 135744ae0be7SBenoît Thébaudeau * Interrupt transfers requiring several transactions are not supported 135844ae0be7SBenoît Thébaudeau * because bInterval is ignored. 13595cec214eSBenoît Thébaudeau * 13605cec214eSBenoît Thébaudeau * Also, ehci_submit_async() relies on wMaxPacketSize being a power of 2 1361db191346SBenoît Thébaudeau * <= PKT_ALIGN if several qTDs are required, while the USB 1362db191346SBenoît Thébaudeau * specification does not constrain this for interrupt transfers. That 1363db191346SBenoît Thébaudeau * means that ehci_submit_async() would support interrupt transfers 1364db191346SBenoît Thébaudeau * requiring several transactions only as long as the transfer size does 1365db191346SBenoît Thébaudeau * not require more than a single qTD. 136644ae0be7SBenoît Thébaudeau */ 136744ae0be7SBenoît Thébaudeau if (length > usb_maxpacket(dev, pipe)) { 13688f62ca64SPatrick Georgi printf("%s: Interrupt transfers requiring several " 13698f62ca64SPatrick Georgi "transactions are not supported.\n", __func__); 137044ae0be7SBenoît Thébaudeau return -1; 137144ae0be7SBenoît Thébaudeau } 13728f62ca64SPatrick Georgi 13738f62ca64SPatrick Georgi queue = create_int_queue(dev, pipe, 1, length, buffer); 13748f62ca64SPatrick Georgi 13758f62ca64SPatrick Georgi timeout = get_timer(0) + USB_TIMEOUT_MS(pipe); 13768f62ca64SPatrick Georgi while ((backbuffer = poll_int_queue(dev, queue)) == NULL) 13778f62ca64SPatrick Georgi if (get_timer(0) > timeout) { 13788f62ca64SPatrick Georgi printf("Timeout poll on interrupt endpoint\n"); 13798f62ca64SPatrick Georgi result = -ETIMEDOUT; 13808f62ca64SPatrick Georgi break; 13818f62ca64SPatrick Georgi } 13828f62ca64SPatrick Georgi 13838f62ca64SPatrick Georgi if (backbuffer != buffer) { 13848f62ca64SPatrick Georgi debug("got wrong buffer back (%x instead of %x)\n", 13858f62ca64SPatrick Georgi (uint32_t)backbuffer, (uint32_t)buffer); 13868f62ca64SPatrick Georgi return -EINVAL; 13878f62ca64SPatrick Georgi } 13888f62ca64SPatrick Georgi 1389d3e07478SStephen Warren invalidate_dcache_range((uint32_t)buffer, 1390d3e07478SStephen Warren ALIGN_END_ADDR(char, buffer, length)); 1391d3e07478SStephen Warren 13928f62ca64SPatrick Georgi ret = destroy_int_queue(dev, queue); 13938f62ca64SPatrick Georgi if (ret < 0) 13948f62ca64SPatrick Georgi return ret; 13958f62ca64SPatrick Georgi 13968f62ca64SPatrick Georgi /* everything worked out fine */ 13978f62ca64SPatrick Georgi return result; 13982731b9a8SJean-Christophe PLAGNIOL-VILLARD } 1399