xref: /rk3399_rockchip-uboot/drivers/usb/host/ehci-hcd.c (revision 4e2c4ad3604ba6f5053090749d64ed3ce5914805)
12731b9a8SJean-Christophe PLAGNIOL-VILLARD /*-
22731b9a8SJean-Christophe PLAGNIOL-VILLARD  * Copyright (c) 2007-2008, Juniper Networks, Inc.
32731b9a8SJean-Christophe PLAGNIOL-VILLARD  * Copyright (c) 2008, Excito Elektronik i Skåne AB
42731b9a8SJean-Christophe PLAGNIOL-VILLARD  * Copyright (c) 2008, Michael Trimarchi <trimarchimichael@yahoo.it>
52731b9a8SJean-Christophe PLAGNIOL-VILLARD  *
62731b9a8SJean-Christophe PLAGNIOL-VILLARD  * All rights reserved.
72731b9a8SJean-Christophe PLAGNIOL-VILLARD  *
82731b9a8SJean-Christophe PLAGNIOL-VILLARD  * This program is free software; you can redistribute it and/or
92731b9a8SJean-Christophe PLAGNIOL-VILLARD  * modify it under the terms of the GNU General Public License as
102731b9a8SJean-Christophe PLAGNIOL-VILLARD  * published by the Free Software Foundation version 2 of
112731b9a8SJean-Christophe PLAGNIOL-VILLARD  * the License.
122731b9a8SJean-Christophe PLAGNIOL-VILLARD  *
132731b9a8SJean-Christophe PLAGNIOL-VILLARD  * This program is distributed in the hope that it will be useful,
142731b9a8SJean-Christophe PLAGNIOL-VILLARD  * but WITHOUT ANY WARRANTY; without even the implied warranty of
152731b9a8SJean-Christophe PLAGNIOL-VILLARD  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
162731b9a8SJean-Christophe PLAGNIOL-VILLARD  * GNU General Public License for more details.
172731b9a8SJean-Christophe PLAGNIOL-VILLARD  *
182731b9a8SJean-Christophe PLAGNIOL-VILLARD  * You should have received a copy of the GNU General Public License
192731b9a8SJean-Christophe PLAGNIOL-VILLARD  * along with this program; if not, write to the Free Software
202731b9a8SJean-Christophe PLAGNIOL-VILLARD  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
212731b9a8SJean-Christophe PLAGNIOL-VILLARD  * MA 02111-1307 USA
222731b9a8SJean-Christophe PLAGNIOL-VILLARD  */
232731b9a8SJean-Christophe PLAGNIOL-VILLARD #include <common.h>
248f62ca64SPatrick Georgi #include <errno.h>
252731b9a8SJean-Christophe PLAGNIOL-VILLARD #include <asm/byteorder.h>
2693ad908cSLucas Stach #include <asm/unaligned.h>
272731b9a8SJean-Christophe PLAGNIOL-VILLARD #include <usb.h>
282731b9a8SJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h>
292731b9a8SJean-Christophe PLAGNIOL-VILLARD #include <malloc.h>
3067333f76SStefan Roese #include <watchdog.h>
318f62ca64SPatrick Georgi #include <linux/compiler.h>
322731b9a8SJean-Christophe PLAGNIOL-VILLARD 
332731b9a8SJean-Christophe PLAGNIOL-VILLARD #include "ehci.h"
342731b9a8SJean-Christophe PLAGNIOL-VILLARD 
35676ae068SLucas Stach #ifndef CONFIG_USB_MAX_CONTROLLER_COUNT
36676ae068SLucas Stach #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
37676ae068SLucas Stach #endif
382731b9a8SJean-Christophe PLAGNIOL-VILLARD 
395077f96fSJulius Werner /*
405077f96fSJulius Werner  * EHCI spec page 20 says that the HC may take up to 16 uFrames (= 4ms) to halt.
415077f96fSJulius Werner  * Let's time out after 8 to have a little safety margin on top of that.
425077f96fSJulius Werner  */
435077f96fSJulius Werner #define HCHALT_TIMEOUT (8 * 1000)
445077f96fSJulius Werner 
45b959655fSMarek Vasut static struct ehci_ctrl ehcic[CONFIG_USB_MAX_CONTROLLER_COUNT];
4671c5de4fSTom Rini 
4771c5de4fSTom Rini #define ALIGN_END_ADDR(type, ptr, size)			\
4871c5de4fSTom Rini 	((uint32_t)(ptr) + roundup((size) * sizeof(type), USB_DMA_MINALIGN))
492731b9a8SJean-Christophe PLAGNIOL-VILLARD 
502731b9a8SJean-Christophe PLAGNIOL-VILLARD static struct descriptor {
512731b9a8SJean-Christophe PLAGNIOL-VILLARD 	struct usb_hub_descriptor hub;
522731b9a8SJean-Christophe PLAGNIOL-VILLARD 	struct usb_device_descriptor device;
532731b9a8SJean-Christophe PLAGNIOL-VILLARD 	struct usb_linux_config_descriptor config;
542731b9a8SJean-Christophe PLAGNIOL-VILLARD 	struct usb_linux_interface_descriptor interface;
552731b9a8SJean-Christophe PLAGNIOL-VILLARD 	struct usb_endpoint_descriptor endpoint;
562731b9a8SJean-Christophe PLAGNIOL-VILLARD }  __attribute__ ((packed)) descriptor = {
572731b9a8SJean-Christophe PLAGNIOL-VILLARD 	{
582731b9a8SJean-Christophe PLAGNIOL-VILLARD 		0x8,		/* bDescLength */
592731b9a8SJean-Christophe PLAGNIOL-VILLARD 		0x29,		/* bDescriptorType: hub descriptor */
602731b9a8SJean-Christophe PLAGNIOL-VILLARD 		2,		/* bNrPorts -- runtime modified */
612731b9a8SJean-Christophe PLAGNIOL-VILLARD 		0,		/* wHubCharacteristics */
625f4b4f2fSVincent Palatin 		10,		/* bPwrOn2PwrGood */
632731b9a8SJean-Christophe PLAGNIOL-VILLARD 		0,		/* bHubCntrCurrent */
642731b9a8SJean-Christophe PLAGNIOL-VILLARD 		{},		/* Device removable */
652731b9a8SJean-Christophe PLAGNIOL-VILLARD 		{}		/* at most 7 ports! XXX */
662731b9a8SJean-Christophe PLAGNIOL-VILLARD 	},
672731b9a8SJean-Christophe PLAGNIOL-VILLARD 	{
682731b9a8SJean-Christophe PLAGNIOL-VILLARD 		0x12,		/* bLength */
692731b9a8SJean-Christophe PLAGNIOL-VILLARD 		1,		/* bDescriptorType: UDESC_DEVICE */
706d313c84SSergei Shtylyov 		cpu_to_le16(0x0200), /* bcdUSB: v2.0 */
712731b9a8SJean-Christophe PLAGNIOL-VILLARD 		9,		/* bDeviceClass: UDCLASS_HUB */
722731b9a8SJean-Christophe PLAGNIOL-VILLARD 		0,		/* bDeviceSubClass: UDSUBCLASS_HUB */
732731b9a8SJean-Christophe PLAGNIOL-VILLARD 		1,		/* bDeviceProtocol: UDPROTO_HSHUBSTT */
742731b9a8SJean-Christophe PLAGNIOL-VILLARD 		64,		/* bMaxPacketSize: 64 bytes */
752731b9a8SJean-Christophe PLAGNIOL-VILLARD 		0x0000,		/* idVendor */
762731b9a8SJean-Christophe PLAGNIOL-VILLARD 		0x0000,		/* idProduct */
776d313c84SSergei Shtylyov 		cpu_to_le16(0x0100), /* bcdDevice */
782731b9a8SJean-Christophe PLAGNIOL-VILLARD 		1,		/* iManufacturer */
792731b9a8SJean-Christophe PLAGNIOL-VILLARD 		2,		/* iProduct */
802731b9a8SJean-Christophe PLAGNIOL-VILLARD 		0,		/* iSerialNumber */
812731b9a8SJean-Christophe PLAGNIOL-VILLARD 		1		/* bNumConfigurations: 1 */
822731b9a8SJean-Christophe PLAGNIOL-VILLARD 	},
832731b9a8SJean-Christophe PLAGNIOL-VILLARD 	{
842731b9a8SJean-Christophe PLAGNIOL-VILLARD 		0x9,
852731b9a8SJean-Christophe PLAGNIOL-VILLARD 		2,		/* bDescriptorType: UDESC_CONFIG */
862731b9a8SJean-Christophe PLAGNIOL-VILLARD 		cpu_to_le16(0x19),
872731b9a8SJean-Christophe PLAGNIOL-VILLARD 		1,		/* bNumInterface */
882731b9a8SJean-Christophe PLAGNIOL-VILLARD 		1,		/* bConfigurationValue */
892731b9a8SJean-Christophe PLAGNIOL-VILLARD 		0,		/* iConfiguration */
902731b9a8SJean-Christophe PLAGNIOL-VILLARD 		0x40,		/* bmAttributes: UC_SELF_POWER */
912731b9a8SJean-Christophe PLAGNIOL-VILLARD 		0		/* bMaxPower */
922731b9a8SJean-Christophe PLAGNIOL-VILLARD 	},
932731b9a8SJean-Christophe PLAGNIOL-VILLARD 	{
942731b9a8SJean-Christophe PLAGNIOL-VILLARD 		0x9,		/* bLength */
952731b9a8SJean-Christophe PLAGNIOL-VILLARD 		4,		/* bDescriptorType: UDESC_INTERFACE */
962731b9a8SJean-Christophe PLAGNIOL-VILLARD 		0,		/* bInterfaceNumber */
972731b9a8SJean-Christophe PLAGNIOL-VILLARD 		0,		/* bAlternateSetting */
982731b9a8SJean-Christophe PLAGNIOL-VILLARD 		1,		/* bNumEndpoints */
992731b9a8SJean-Christophe PLAGNIOL-VILLARD 		9,		/* bInterfaceClass: UICLASS_HUB */
1002731b9a8SJean-Christophe PLAGNIOL-VILLARD 		0,		/* bInterfaceSubClass: UISUBCLASS_HUB */
1012731b9a8SJean-Christophe PLAGNIOL-VILLARD 		0,		/* bInterfaceProtocol: UIPROTO_HSHUBSTT */
1022731b9a8SJean-Christophe PLAGNIOL-VILLARD 		0		/* iInterface */
1032731b9a8SJean-Christophe PLAGNIOL-VILLARD 	},
1042731b9a8SJean-Christophe PLAGNIOL-VILLARD 	{
1052731b9a8SJean-Christophe PLAGNIOL-VILLARD 		0x7,		/* bLength */
1062731b9a8SJean-Christophe PLAGNIOL-VILLARD 		5,		/* bDescriptorType: UDESC_ENDPOINT */
1072731b9a8SJean-Christophe PLAGNIOL-VILLARD 		0x81,		/* bEndpointAddress:
1082731b9a8SJean-Christophe PLAGNIOL-VILLARD 				 * UE_DIR_IN | EHCI_INTR_ENDPT
1092731b9a8SJean-Christophe PLAGNIOL-VILLARD 				 */
1102731b9a8SJean-Christophe PLAGNIOL-VILLARD 		3,		/* bmAttributes: UE_INTERRUPT */
1118f8bd565STom Rix 		8,		/* wMaxPacketSize */
1122731b9a8SJean-Christophe PLAGNIOL-VILLARD 		255		/* bInterval */
1132731b9a8SJean-Christophe PLAGNIOL-VILLARD 	},
1142731b9a8SJean-Christophe PLAGNIOL-VILLARD };
1152731b9a8SJean-Christophe PLAGNIOL-VILLARD 
1162731b9a8SJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_EHCI_IS_TDI)
1172731b9a8SJean-Christophe PLAGNIOL-VILLARD #define ehci_is_TDI()	(1)
1182731b9a8SJean-Christophe PLAGNIOL-VILLARD #else
1192731b9a8SJean-Christophe PLAGNIOL-VILLARD #define ehci_is_TDI()	(0)
1202731b9a8SJean-Christophe PLAGNIOL-VILLARD #endif
1212731b9a8SJean-Christophe PLAGNIOL-VILLARD 
122b068deb3SJim Lin int __ehci_get_port_speed(struct ehci_hcor *hcor, uint32_t reg)
123b068deb3SJim Lin {
124b068deb3SJim Lin 	return PORTSC_PSPD(reg);
125b068deb3SJim Lin }
126b068deb3SJim Lin 
127b068deb3SJim Lin int ehci_get_port_speed(struct ehci_hcor *hcor, uint32_t reg)
128b068deb3SJim Lin 	__attribute__((weak, alias("__ehci_get_port_speed")));
129b068deb3SJim Lin 
130b068deb3SJim Lin void __ehci_set_usbmode(int index)
131b068deb3SJim Lin {
132b068deb3SJim Lin 	uint32_t tmp;
133b068deb3SJim Lin 	uint32_t *reg_ptr;
134b068deb3SJim Lin 
135b068deb3SJim Lin 	reg_ptr = (uint32_t *)((u8 *)&ehcic[index].hcor->or_usbcmd + USBMODE);
136b068deb3SJim Lin 	tmp = ehci_readl(reg_ptr);
137b068deb3SJim Lin 	tmp |= USBMODE_CM_HC;
138b068deb3SJim Lin #if defined(CONFIG_EHCI_MMIO_BIG_ENDIAN)
139b068deb3SJim Lin 	tmp |= USBMODE_BE;
140b068deb3SJim Lin #endif
141b068deb3SJim Lin 	ehci_writel(reg_ptr, tmp);
142b068deb3SJim Lin }
143b068deb3SJim Lin 
144b068deb3SJim Lin void ehci_set_usbmode(int index)
145b068deb3SJim Lin 	__attribute__((weak, alias("__ehci_set_usbmode")));
146b068deb3SJim Lin 
1473874b6d6SMarek Vasut void __ehci_powerup_fixup(uint32_t *status_reg, uint32_t *reg)
1483874b6d6SMarek Vasut {
1493874b6d6SMarek Vasut 	mdelay(50);
1503874b6d6SMarek Vasut }
1513874b6d6SMarek Vasut 
1523874b6d6SMarek Vasut void ehci_powerup_fixup(uint32_t *status_reg, uint32_t *reg)
1533874b6d6SMarek Vasut 	__attribute__((weak, alias("__ehci_powerup_fixup")));
1543874b6d6SMarek Vasut 
1552731b9a8SJean-Christophe PLAGNIOL-VILLARD static int handshake(uint32_t *ptr, uint32_t mask, uint32_t done, int usec)
1562731b9a8SJean-Christophe PLAGNIOL-VILLARD {
1572731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t result;
1582731b9a8SJean-Christophe PLAGNIOL-VILLARD 	do {
1592731b9a8SJean-Christophe PLAGNIOL-VILLARD 		result = ehci_readl(ptr);
16009c83a45SWolfgang Denk 		udelay(5);
1612731b9a8SJean-Christophe PLAGNIOL-VILLARD 		if (result == ~(uint32_t)0)
1622731b9a8SJean-Christophe PLAGNIOL-VILLARD 			return -1;
1632731b9a8SJean-Christophe PLAGNIOL-VILLARD 		result &= mask;
1642731b9a8SJean-Christophe PLAGNIOL-VILLARD 		if (result == done)
1652731b9a8SJean-Christophe PLAGNIOL-VILLARD 			return 0;
1662731b9a8SJean-Christophe PLAGNIOL-VILLARD 		usec--;
1672731b9a8SJean-Christophe PLAGNIOL-VILLARD 	} while (usec > 0);
1682731b9a8SJean-Christophe PLAGNIOL-VILLARD 	return -1;
1692731b9a8SJean-Christophe PLAGNIOL-VILLARD }
1702731b9a8SJean-Christophe PLAGNIOL-VILLARD 
171676ae068SLucas Stach static int ehci_reset(int index)
1722731b9a8SJean-Christophe PLAGNIOL-VILLARD {
1732731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t cmd;
1742731b9a8SJean-Christophe PLAGNIOL-VILLARD 	int ret = 0;
1752731b9a8SJean-Christophe PLAGNIOL-VILLARD 
176676ae068SLucas Stach 	cmd = ehci_readl(&ehcic[index].hcor->or_usbcmd);
177273d7204SStefan Roese 	cmd = (cmd & ~CMD_RUN) | CMD_RESET;
178676ae068SLucas Stach 	ehci_writel(&ehcic[index].hcor->or_usbcmd, cmd);
179676ae068SLucas Stach 	ret = handshake((uint32_t *)&ehcic[index].hcor->or_usbcmd,
180676ae068SLucas Stach 			CMD_RESET, 0, 250 * 1000);
1812731b9a8SJean-Christophe PLAGNIOL-VILLARD 	if (ret < 0) {
1822731b9a8SJean-Christophe PLAGNIOL-VILLARD 		printf("EHCI fail to reset\n");
1832731b9a8SJean-Christophe PLAGNIOL-VILLARD 		goto out;
1842731b9a8SJean-Christophe PLAGNIOL-VILLARD 	}
1852731b9a8SJean-Christophe PLAGNIOL-VILLARD 
186b068deb3SJim Lin 	if (ehci_is_TDI())
187b068deb3SJim Lin 		ehci_set_usbmode(index);
1889ab4ce22SSimon Glass 
1899ab4ce22SSimon Glass #ifdef CONFIG_USB_EHCI_TXFIFO_THRESH
190676ae068SLucas Stach 	cmd = ehci_readl(&ehcic[index].hcor->or_txfilltuning);
19114eb79b7SBenoît Thébaudeau 	cmd &= ~TXFIFO_THRESH_MASK;
1929ab4ce22SSimon Glass 	cmd |= TXFIFO_THRESH(CONFIG_USB_EHCI_TXFIFO_THRESH);
193676ae068SLucas Stach 	ehci_writel(&ehcic[index].hcor->or_txfilltuning, cmd);
1949ab4ce22SSimon Glass #endif
1952731b9a8SJean-Christophe PLAGNIOL-VILLARD out:
1962731b9a8SJean-Christophe PLAGNIOL-VILLARD 	return ret;
1972731b9a8SJean-Christophe PLAGNIOL-VILLARD }
1982731b9a8SJean-Christophe PLAGNIOL-VILLARD 
1995077f96fSJulius Werner static int ehci_shutdown(struct ehci_ctrl *ctrl)
2005077f96fSJulius Werner {
2015077f96fSJulius Werner 	int i, ret = 0;
2025077f96fSJulius Werner 	uint32_t cmd, reg;
2035077f96fSJulius Werner 
2041e1be6d4SMarek Vasut 	if (!ctrl || !ctrl->hcor)
2051e1be6d4SMarek Vasut 		return -EINVAL;
2061e1be6d4SMarek Vasut 
2075077f96fSJulius Werner 	cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
2085077f96fSJulius Werner 	cmd &= ~(CMD_PSE | CMD_ASE);
2095077f96fSJulius Werner 	ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
2105077f96fSJulius Werner 	ret = handshake(&ctrl->hcor->or_usbsts, STS_ASS | STS_PSS, 0,
2115077f96fSJulius Werner 		100 * 1000);
2125077f96fSJulius Werner 
2135077f96fSJulius Werner 	if (!ret) {
2145077f96fSJulius Werner 		for (i = 0; i < CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS; i++) {
2155077f96fSJulius Werner 			reg = ehci_readl(&ctrl->hcor->or_portsc[i]);
2165077f96fSJulius Werner 			reg |= EHCI_PS_SUSP;
2175077f96fSJulius Werner 			ehci_writel(&ctrl->hcor->or_portsc[i], reg);
2185077f96fSJulius Werner 		}
2195077f96fSJulius Werner 
2205077f96fSJulius Werner 		cmd &= ~CMD_RUN;
2215077f96fSJulius Werner 		ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
2225077f96fSJulius Werner 		ret = handshake(&ctrl->hcor->or_usbsts, STS_HALT, STS_HALT,
2235077f96fSJulius Werner 			HCHALT_TIMEOUT);
2245077f96fSJulius Werner 	}
2255077f96fSJulius Werner 
2265077f96fSJulius Werner 	if (ret)
2275077f96fSJulius Werner 		puts("EHCI failed to shut down host controller.\n");
2285077f96fSJulius Werner 
2295077f96fSJulius Werner 	return ret;
2305077f96fSJulius Werner }
2315077f96fSJulius Werner 
2322731b9a8SJean-Christophe PLAGNIOL-VILLARD static int ehci_td_buffer(struct qTD *td, void *buf, size_t sz)
2332731b9a8SJean-Christophe PLAGNIOL-VILLARD {
234b8adb120SMarek Vasut 	uint32_t delta, next;
235b8adb120SMarek Vasut 	uint32_t addr = (uint32_t)buf;
2362731b9a8SJean-Christophe PLAGNIOL-VILLARD 	int idx;
2372731b9a8SJean-Christophe PLAGNIOL-VILLARD 
238189a6956SIlya Yanok 	if (addr != ALIGN(addr, ARCH_DMA_MINALIGN))
239b8adb120SMarek Vasut 		debug("EHCI-HCD: Misaligned buffer address (%p)\n", buf);
240b8adb120SMarek Vasut 
241189a6956SIlya Yanok 	flush_dcache_range(addr, ALIGN(addr + sz, ARCH_DMA_MINALIGN));
242189a6956SIlya Yanok 
2432731b9a8SJean-Christophe PLAGNIOL-VILLARD 	idx = 0;
244cdeb9161SBenoît Thébaudeau 	while (idx < QT_BUFFER_CNT) {
2452731b9a8SJean-Christophe PLAGNIOL-VILLARD 		td->qt_buffer[idx] = cpu_to_hc32(addr);
2463ed16071SWolfgang Denk 		td->qt_buffer_hi[idx] = 0;
24714eb79b7SBenoît Thébaudeau 		next = (addr + EHCI_PAGE_SIZE) & ~(EHCI_PAGE_SIZE - 1);
2482731b9a8SJean-Christophe PLAGNIOL-VILLARD 		delta = next - addr;
2492731b9a8SJean-Christophe PLAGNIOL-VILLARD 		if (delta >= sz)
2502731b9a8SJean-Christophe PLAGNIOL-VILLARD 			break;
2512731b9a8SJean-Christophe PLAGNIOL-VILLARD 		sz -= delta;
2522731b9a8SJean-Christophe PLAGNIOL-VILLARD 		addr = next;
2532731b9a8SJean-Christophe PLAGNIOL-VILLARD 		idx++;
2542731b9a8SJean-Christophe PLAGNIOL-VILLARD 	}
2552731b9a8SJean-Christophe PLAGNIOL-VILLARD 
256cdeb9161SBenoît Thébaudeau 	if (idx == QT_BUFFER_CNT) {
2572af16f85SIlya Yanok 		printf("out of buffer pointers (%u bytes left)\n", sz);
2582731b9a8SJean-Christophe PLAGNIOL-VILLARD 		return -1;
2592731b9a8SJean-Christophe PLAGNIOL-VILLARD 	}
2602731b9a8SJean-Christophe PLAGNIOL-VILLARD 
2612731b9a8SJean-Christophe PLAGNIOL-VILLARD 	return 0;
2622731b9a8SJean-Christophe PLAGNIOL-VILLARD }
2632731b9a8SJean-Christophe PLAGNIOL-VILLARD 
264c60795f4SIlya Yanok static inline u8 ehci_encode_speed(enum usb_device_speed speed)
265c60795f4SIlya Yanok {
266c60795f4SIlya Yanok 	#define QH_HIGH_SPEED	2
267c60795f4SIlya Yanok 	#define QH_FULL_SPEED	0
268c60795f4SIlya Yanok 	#define QH_LOW_SPEED	1
269c60795f4SIlya Yanok 	if (speed == USB_SPEED_HIGH)
270c60795f4SIlya Yanok 		return QH_HIGH_SPEED;
271c60795f4SIlya Yanok 	if (speed == USB_SPEED_LOW)
272c60795f4SIlya Yanok 		return QH_LOW_SPEED;
273c60795f4SIlya Yanok 	return QH_FULL_SPEED;
274c60795f4SIlya Yanok }
275c60795f4SIlya Yanok 
276*4e2c4ad3SHans de Goede static void ehci_update_endpt2_dev_n_port(struct usb_device *dev,
277*4e2c4ad3SHans de Goede 					  struct QH *qh)
278*4e2c4ad3SHans de Goede {
279*4e2c4ad3SHans de Goede 	struct usb_device *ttdev;
280*4e2c4ad3SHans de Goede 
281*4e2c4ad3SHans de Goede 	if (dev->speed != USB_SPEED_LOW && dev->speed != USB_SPEED_FULL)
282*4e2c4ad3SHans de Goede 		return;
283*4e2c4ad3SHans de Goede 
284*4e2c4ad3SHans de Goede 	/*
285*4e2c4ad3SHans de Goede 	 * For full / low speed devices we need to get the devnum and portnr of
286*4e2c4ad3SHans de Goede 	 * the tt, so of the first upstream usb-2 hub, there may be usb-1 hubs
287*4e2c4ad3SHans de Goede 	 * in the tree before that one!
288*4e2c4ad3SHans de Goede 	 */
289*4e2c4ad3SHans de Goede 	ttdev = dev;
290*4e2c4ad3SHans de Goede 	while (ttdev->parent && ttdev->parent->speed != USB_SPEED_HIGH)
291*4e2c4ad3SHans de Goede 		ttdev = ttdev->parent;
292*4e2c4ad3SHans de Goede 	if (!ttdev->parent)
293*4e2c4ad3SHans de Goede 		return;
294*4e2c4ad3SHans de Goede 
295*4e2c4ad3SHans de Goede 	qh->qh_endpt2 |= cpu_to_hc32(QH_ENDPT2_PORTNUM(ttdev->portnr) |
296*4e2c4ad3SHans de Goede 				     QH_ENDPT2_HUBADDR(ttdev->parent->devnum));
297*4e2c4ad3SHans de Goede }
298*4e2c4ad3SHans de Goede 
2992731b9a8SJean-Christophe PLAGNIOL-VILLARD static int
3002731b9a8SJean-Christophe PLAGNIOL-VILLARD ehci_submit_async(struct usb_device *dev, unsigned long pipe, void *buffer,
3012731b9a8SJean-Christophe PLAGNIOL-VILLARD 		   int length, struct devrequest *req)
3022731b9a8SJean-Christophe PLAGNIOL-VILLARD {
30371c5de4fSTom Rini 	ALLOC_ALIGN_BUFFER(struct QH, qh, 1, USB_DMA_MINALIGN);
3045cec214eSBenoît Thébaudeau 	struct qTD *qtd;
3055cec214eSBenoît Thébaudeau 	int qtd_count = 0;
306de98e8b2SMarek Vasut 	int qtd_counter = 0;
3072731b9a8SJean-Christophe PLAGNIOL-VILLARD 	volatile struct qTD *vtd;
3082731b9a8SJean-Christophe PLAGNIOL-VILLARD 	unsigned long ts;
3092731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t *tdp;
310db191346SBenoît Thébaudeau 	uint32_t endpt, maxpacket, token, usbsts;
3112731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t c, toggle;
3122731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t cmd;
31396820a35SSimon Glass 	int timeout;
3142731b9a8SJean-Christophe PLAGNIOL-VILLARD 	int ret = 0;
315676ae068SLucas Stach 	struct ehci_ctrl *ctrl = dev->controller;
3162731b9a8SJean-Christophe PLAGNIOL-VILLARD 
3172731b9a8SJean-Christophe PLAGNIOL-VILLARD 	debug("dev=%p, pipe=%lx, buffer=%p, length=%d, req=%p\n", dev, pipe,
3182731b9a8SJean-Christophe PLAGNIOL-VILLARD 	      buffer, length, req);
3192731b9a8SJean-Christophe PLAGNIOL-VILLARD 	if (req != NULL)
3202731b9a8SJean-Christophe PLAGNIOL-VILLARD 		debug("req=%u (%#x), type=%u (%#x), value=%u (%#x), index=%u\n",
3212731b9a8SJean-Christophe PLAGNIOL-VILLARD 		      req->request, req->request,
3222731b9a8SJean-Christophe PLAGNIOL-VILLARD 		      req->requesttype, req->requesttype,
3232731b9a8SJean-Christophe PLAGNIOL-VILLARD 		      le16_to_cpu(req->value), le16_to_cpu(req->value),
3242731b9a8SJean-Christophe PLAGNIOL-VILLARD 		      le16_to_cpu(req->index));
3252731b9a8SJean-Christophe PLAGNIOL-VILLARD 
326db191346SBenoît Thébaudeau #define PKT_ALIGN	512
3275cec214eSBenoît Thébaudeau 	/*
3285cec214eSBenoît Thébaudeau 	 * The USB transfer is split into qTD transfers. Eeach qTD transfer is
3295cec214eSBenoît Thébaudeau 	 * described by a transfer descriptor (the qTD). The qTDs form a linked
3305cec214eSBenoît Thébaudeau 	 * list with a queue head (QH).
3315cec214eSBenoît Thébaudeau 	 *
3325cec214eSBenoît Thébaudeau 	 * Each qTD transfer starts with a new USB packet, i.e. a packet cannot
3335cec214eSBenoît Thébaudeau 	 * have its beginning in a qTD transfer and its end in the following
3345cec214eSBenoît Thébaudeau 	 * one, so the qTD transfer lengths have to be chosen accordingly.
3355cec214eSBenoît Thébaudeau 	 *
3365cec214eSBenoît Thébaudeau 	 * Each qTD transfer uses up to QT_BUFFER_CNT data buffers, mapped to
3375cec214eSBenoît Thébaudeau 	 * single pages. The first data buffer can start at any offset within a
3385cec214eSBenoît Thébaudeau 	 * page (not considering the cache-line alignment issues), while the
3395cec214eSBenoît Thébaudeau 	 * following buffers must be page-aligned. There is no alignment
3405cec214eSBenoît Thébaudeau 	 * constraint on the size of a qTD transfer.
3415cec214eSBenoît Thébaudeau 	 */
3425cec214eSBenoît Thébaudeau 	if (req != NULL)
3435cec214eSBenoît Thébaudeau 		/* 1 qTD will be needed for SETUP, and 1 for ACK. */
3445cec214eSBenoît Thébaudeau 		qtd_count += 1 + 1;
3455cec214eSBenoît Thébaudeau 	if (length > 0 || req == NULL) {
3465cec214eSBenoît Thébaudeau 		/*
3475cec214eSBenoît Thébaudeau 		 * Determine the qTD transfer size that will be used for the
348db191346SBenoît Thébaudeau 		 * data payload (not considering the first qTD transfer, which
349db191346SBenoît Thébaudeau 		 * may be longer or shorter, and the final one, which may be
350db191346SBenoît Thébaudeau 		 * shorter).
3515cec214eSBenoît Thébaudeau 		 *
3525cec214eSBenoît Thébaudeau 		 * In order to keep each packet within a qTD transfer, the qTD
353db191346SBenoît Thébaudeau 		 * transfer size is aligned to PKT_ALIGN, which is a multiple of
354db191346SBenoît Thébaudeau 		 * wMaxPacketSize (except in some cases for interrupt transfers,
355db191346SBenoît Thébaudeau 		 * see comment in submit_int_msg()).
3565cec214eSBenoît Thébaudeau 		 *
357db191346SBenoît Thébaudeau 		 * By default, i.e. if the input buffer is aligned to PKT_ALIGN,
3585cec214eSBenoît Thébaudeau 		 * QT_BUFFER_CNT full pages will be used.
3595cec214eSBenoît Thébaudeau 		 */
3605cec214eSBenoît Thébaudeau 		int xfr_sz = QT_BUFFER_CNT;
3615cec214eSBenoît Thébaudeau 		/*
362db191346SBenoît Thébaudeau 		 * However, if the input buffer is not aligned to PKT_ALIGN, the
363db191346SBenoît Thébaudeau 		 * qTD transfer size will be one page shorter, and the first qTD
3645cec214eSBenoît Thébaudeau 		 * data buffer of each transfer will be page-unaligned.
3655cec214eSBenoît Thébaudeau 		 */
366db191346SBenoît Thébaudeau 		if ((uint32_t)buffer & (PKT_ALIGN - 1))
3675cec214eSBenoît Thébaudeau 			xfr_sz--;
3685cec214eSBenoît Thébaudeau 		/* Convert the qTD transfer size to bytes. */
3695cec214eSBenoît Thébaudeau 		xfr_sz *= EHCI_PAGE_SIZE;
3705cec214eSBenoît Thébaudeau 		/*
371db191346SBenoît Thébaudeau 		 * Approximate by excess the number of qTDs that will be
372db191346SBenoît Thébaudeau 		 * required for the data payload. The exact formula is way more
373db191346SBenoît Thébaudeau 		 * complicated and saves at most 2 qTDs, i.e. a total of 128
374db191346SBenoît Thébaudeau 		 * bytes.
3755cec214eSBenoît Thébaudeau 		 */
376db191346SBenoît Thébaudeau 		qtd_count += 2 + length / xfr_sz;
3775cec214eSBenoît Thébaudeau 	}
3785cec214eSBenoît Thébaudeau /*
379db191346SBenoît Thébaudeau  * Threshold value based on the worst-case total size of the allocated qTDs for
380db191346SBenoît Thébaudeau  * a mass-storage transfer of 65535 blocks of 512 bytes.
3815cec214eSBenoît Thébaudeau  */
382db191346SBenoît Thébaudeau #if CONFIG_SYS_MALLOC_LEN <= 64 + 128 * 1024
3835cec214eSBenoît Thébaudeau #warning CONFIG_SYS_MALLOC_LEN may be too small for EHCI
3845cec214eSBenoît Thébaudeau #endif
3855cec214eSBenoît Thébaudeau 	qtd = memalign(USB_DMA_MINALIGN, qtd_count * sizeof(struct qTD));
3865cec214eSBenoît Thébaudeau 	if (qtd == NULL) {
3875cec214eSBenoît Thébaudeau 		printf("unable to allocate TDs\n");
3885cec214eSBenoît Thébaudeau 		return -1;
3895cec214eSBenoît Thébaudeau 	}
3905cec214eSBenoît Thébaudeau 
39171c5de4fSTom Rini 	memset(qh, 0, sizeof(struct QH));
3925cec214eSBenoît Thébaudeau 	memset(qtd, 0, qtd_count * sizeof(*qtd));
393de98e8b2SMarek Vasut 
394b8adb120SMarek Vasut 	toggle = usb_gettoggle(dev, usb_pipeendpoint(pipe), usb_pipeout(pipe));
395b8adb120SMarek Vasut 
39641b1f0acSMarek Vasut 	/*
39741b1f0acSMarek Vasut 	 * Setup QH (3.6 in ehci-r10.pdf)
39841b1f0acSMarek Vasut 	 *
39941b1f0acSMarek Vasut 	 *   qh_link ................. 03-00 H
40041b1f0acSMarek Vasut 	 *   qh_endpt1 ............... 07-04 H
40141b1f0acSMarek Vasut 	 *   qh_endpt2 ............... 0B-08 H
40241b1f0acSMarek Vasut 	 * - qh_curtd
40341b1f0acSMarek Vasut 	 *   qh_overlay.qt_next ...... 13-10 H
40441b1f0acSMarek Vasut 	 * - qh_overlay.qt_altnext
40541b1f0acSMarek Vasut 	 */
406676ae068SLucas Stach 	qh->qh_link = cpu_to_hc32((uint32_t)&ctrl->qh_list | QH_LINK_TYPE_QH);
407c60795f4SIlya Yanok 	c = (dev->speed != USB_SPEED_HIGH) && !usb_pipeendpoint(pipe);
408db191346SBenoît Thébaudeau 	maxpacket = usb_maxpacket(dev, pipe);
40914eb79b7SBenoît Thébaudeau 	endpt = QH_ENDPT1_RL(8) | QH_ENDPT1_C(c) |
410db191346SBenoît Thébaudeau 		QH_ENDPT1_MAXPKTLEN(maxpacket) | QH_ENDPT1_H(0) |
41114eb79b7SBenoît Thébaudeau 		QH_ENDPT1_DTC(QH_ENDPT1_DTC_DT_FROM_QTD) |
412c60795f4SIlya Yanok 		QH_ENDPT1_EPS(ehci_encode_speed(dev->speed)) |
41314eb79b7SBenoît Thébaudeau 		QH_ENDPT1_ENDPT(usb_pipeendpoint(pipe)) | QH_ENDPT1_I(0) |
41414eb79b7SBenoît Thébaudeau 		QH_ENDPT1_DEVADDR(usb_pipedevice(pipe));
41571c5de4fSTom Rini 	qh->qh_endpt1 = cpu_to_hc32(endpt);
416*4e2c4ad3SHans de Goede 	endpt = QH_ENDPT2_MULT(1) | QH_ENDPT2_UFCMASK(0) | QH_ENDPT2_UFSMASK(0);
41771c5de4fSTom Rini 	qh->qh_endpt2 = cpu_to_hc32(endpt);
418*4e2c4ad3SHans de Goede 	ehci_update_endpt2_dev_n_port(dev, qh);
41971c5de4fSTom Rini 	qh->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
4202456b97fSStephen Warren 	qh->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
4212731b9a8SJean-Christophe PLAGNIOL-VILLARD 
42271c5de4fSTom Rini 	tdp = &qh->qh_overlay.qt_next;
4232731b9a8SJean-Christophe PLAGNIOL-VILLARD 
4242731b9a8SJean-Christophe PLAGNIOL-VILLARD 	if (req != NULL) {
42541b1f0acSMarek Vasut 		/*
42641b1f0acSMarek Vasut 		 * Setup request qTD (3.5 in ehci-r10.pdf)
42741b1f0acSMarek Vasut 		 *
42841b1f0acSMarek Vasut 		 *   qt_next ................ 03-00 H
42941b1f0acSMarek Vasut 		 *   qt_altnext ............. 07-04 H
43041b1f0acSMarek Vasut 		 *   qt_token ............... 0B-08 H
43141b1f0acSMarek Vasut 		 *
43241b1f0acSMarek Vasut 		 *   [ buffer, buffer_hi ] loaded with "req".
43341b1f0acSMarek Vasut 		 */
434de98e8b2SMarek Vasut 		qtd[qtd_counter].qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
435de98e8b2SMarek Vasut 		qtd[qtd_counter].qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
43614eb79b7SBenoît Thébaudeau 		token = QT_TOKEN_DT(0) | QT_TOKEN_TOTALBYTES(sizeof(*req)) |
43714eb79b7SBenoît Thébaudeau 			QT_TOKEN_IOC(0) | QT_TOKEN_CPAGE(0) | QT_TOKEN_CERR(3) |
43814eb79b7SBenoît Thébaudeau 			QT_TOKEN_PID(QT_TOKEN_PID_SETUP) |
43914eb79b7SBenoît Thébaudeau 			QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE);
440de98e8b2SMarek Vasut 		qtd[qtd_counter].qt_token = cpu_to_hc32(token);
44114eb79b7SBenoît Thébaudeau 		if (ehci_td_buffer(&qtd[qtd_counter], req, sizeof(*req))) {
44214eb79b7SBenoît Thébaudeau 			printf("unable to construct SETUP TD\n");
4432731b9a8SJean-Christophe PLAGNIOL-VILLARD 			goto fail;
4442731b9a8SJean-Christophe PLAGNIOL-VILLARD 		}
44541b1f0acSMarek Vasut 		/* Update previous qTD! */
446de98e8b2SMarek Vasut 		*tdp = cpu_to_hc32((uint32_t)&qtd[qtd_counter]);
447de98e8b2SMarek Vasut 		tdp = &qtd[qtd_counter++].qt_next;
4482731b9a8SJean-Christophe PLAGNIOL-VILLARD 		toggle = 1;
4492731b9a8SJean-Christophe PLAGNIOL-VILLARD 	}
4502731b9a8SJean-Christophe PLAGNIOL-VILLARD 
4512731b9a8SJean-Christophe PLAGNIOL-VILLARD 	if (length > 0 || req == NULL) {
4525cec214eSBenoît Thébaudeau 		uint8_t *buf_ptr = buffer;
4535cec214eSBenoît Thébaudeau 		int left_length = length;
4545cec214eSBenoît Thébaudeau 
4555cec214eSBenoît Thébaudeau 		do {
4565cec214eSBenoît Thébaudeau 			/*
4575cec214eSBenoît Thébaudeau 			 * Determine the size of this qTD transfer. By default,
4585cec214eSBenoît Thébaudeau 			 * QT_BUFFER_CNT full pages can be used.
4595cec214eSBenoît Thébaudeau 			 */
4605cec214eSBenoît Thébaudeau 			int xfr_bytes = QT_BUFFER_CNT * EHCI_PAGE_SIZE;
4615cec214eSBenoît Thébaudeau 			/*
4625cec214eSBenoît Thébaudeau 			 * However, if the input buffer is not page-aligned, the
4635cec214eSBenoît Thébaudeau 			 * portion of the first page before the buffer start
4645cec214eSBenoît Thébaudeau 			 * offset within that page is unusable.
4655cec214eSBenoît Thébaudeau 			 */
4665cec214eSBenoît Thébaudeau 			xfr_bytes -= (uint32_t)buf_ptr & (EHCI_PAGE_SIZE - 1);
4675cec214eSBenoît Thébaudeau 			/*
4685cec214eSBenoît Thébaudeau 			 * In order to keep each packet within a qTD transfer,
469db191346SBenoît Thébaudeau 			 * align the qTD transfer size to PKT_ALIGN.
4705cec214eSBenoît Thébaudeau 			 */
471db191346SBenoît Thébaudeau 			xfr_bytes &= ~(PKT_ALIGN - 1);
4725cec214eSBenoît Thébaudeau 			/*
4735cec214eSBenoît Thébaudeau 			 * This transfer may be shorter than the available qTD
4745cec214eSBenoît Thébaudeau 			 * transfer size that has just been computed.
4755cec214eSBenoît Thébaudeau 			 */
4765cec214eSBenoît Thébaudeau 			xfr_bytes = min(xfr_bytes, left_length);
4775cec214eSBenoît Thébaudeau 
47841b1f0acSMarek Vasut 			/*
47941b1f0acSMarek Vasut 			 * Setup request qTD (3.5 in ehci-r10.pdf)
48041b1f0acSMarek Vasut 			 *
48141b1f0acSMarek Vasut 			 *   qt_next ................ 03-00 H
48241b1f0acSMarek Vasut 			 *   qt_altnext ............. 07-04 H
48341b1f0acSMarek Vasut 			 *   qt_token ............... 0B-08 H
48441b1f0acSMarek Vasut 			 *
48541b1f0acSMarek Vasut 			 *   [ buffer, buffer_hi ] loaded with "buffer".
48641b1f0acSMarek Vasut 			 */
4875cec214eSBenoît Thébaudeau 			qtd[qtd_counter].qt_next =
4885cec214eSBenoît Thébaudeau 					cpu_to_hc32(QT_NEXT_TERMINATE);
4895cec214eSBenoît Thébaudeau 			qtd[qtd_counter].qt_altnext =
4905cec214eSBenoît Thébaudeau 					cpu_to_hc32(QT_NEXT_TERMINATE);
4915cec214eSBenoît Thébaudeau 			token = QT_TOKEN_DT(toggle) |
4925cec214eSBenoît Thébaudeau 				QT_TOKEN_TOTALBYTES(xfr_bytes) |
49314eb79b7SBenoît Thébaudeau 				QT_TOKEN_IOC(req == NULL) | QT_TOKEN_CPAGE(0) |
4945cec214eSBenoît Thébaudeau 				QT_TOKEN_CERR(3) |
4955cec214eSBenoît Thébaudeau 				QT_TOKEN_PID(usb_pipein(pipe) ?
49614eb79b7SBenoît Thébaudeau 					QT_TOKEN_PID_IN : QT_TOKEN_PID_OUT) |
49714eb79b7SBenoît Thébaudeau 				QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE);
498de98e8b2SMarek Vasut 			qtd[qtd_counter].qt_token = cpu_to_hc32(token);
4995cec214eSBenoît Thébaudeau 			if (ehci_td_buffer(&qtd[qtd_counter], buf_ptr,
5005cec214eSBenoît Thébaudeau 						xfr_bytes)) {
50114eb79b7SBenoît Thébaudeau 				printf("unable to construct DATA TD\n");
5022731b9a8SJean-Christophe PLAGNIOL-VILLARD 				goto fail;
5032731b9a8SJean-Christophe PLAGNIOL-VILLARD 			}
50441b1f0acSMarek Vasut 			/* Update previous qTD! */
505de98e8b2SMarek Vasut 			*tdp = cpu_to_hc32((uint32_t)&qtd[qtd_counter]);
506de98e8b2SMarek Vasut 			tdp = &qtd[qtd_counter++].qt_next;
507db191346SBenoît Thébaudeau 			/*
508db191346SBenoît Thébaudeau 			 * Data toggle has to be adjusted since the qTD transfer
509db191346SBenoît Thébaudeau 			 * size is not always an even multiple of
510db191346SBenoît Thébaudeau 			 * wMaxPacketSize.
511db191346SBenoît Thébaudeau 			 */
512db191346SBenoît Thébaudeau 			if ((xfr_bytes / maxpacket) & 1)
513db191346SBenoît Thébaudeau 				toggle ^= 1;
5145cec214eSBenoît Thébaudeau 			buf_ptr += xfr_bytes;
5155cec214eSBenoît Thébaudeau 			left_length -= xfr_bytes;
5165cec214eSBenoît Thébaudeau 		} while (left_length > 0);
5172731b9a8SJean-Christophe PLAGNIOL-VILLARD 	}
5182731b9a8SJean-Christophe PLAGNIOL-VILLARD 
5192731b9a8SJean-Christophe PLAGNIOL-VILLARD 	if (req != NULL) {
52041b1f0acSMarek Vasut 		/*
52141b1f0acSMarek Vasut 		 * Setup request qTD (3.5 in ehci-r10.pdf)
52241b1f0acSMarek Vasut 		 *
52341b1f0acSMarek Vasut 		 *   qt_next ................ 03-00 H
52441b1f0acSMarek Vasut 		 *   qt_altnext ............. 07-04 H
52541b1f0acSMarek Vasut 		 *   qt_token ............... 0B-08 H
52641b1f0acSMarek Vasut 		 */
527de98e8b2SMarek Vasut 		qtd[qtd_counter].qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
528de98e8b2SMarek Vasut 		qtd[qtd_counter].qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
529db191346SBenoît Thébaudeau 		token = QT_TOKEN_DT(1) | QT_TOKEN_TOTALBYTES(0) |
53014eb79b7SBenoît Thébaudeau 			QT_TOKEN_IOC(1) | QT_TOKEN_CPAGE(0) | QT_TOKEN_CERR(3) |
53114eb79b7SBenoît Thébaudeau 			QT_TOKEN_PID(usb_pipein(pipe) ?
53214eb79b7SBenoît Thébaudeau 				QT_TOKEN_PID_OUT : QT_TOKEN_PID_IN) |
53314eb79b7SBenoît Thébaudeau 			QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE);
534de98e8b2SMarek Vasut 		qtd[qtd_counter].qt_token = cpu_to_hc32(token);
53541b1f0acSMarek Vasut 		/* Update previous qTD! */
536de98e8b2SMarek Vasut 		*tdp = cpu_to_hc32((uint32_t)&qtd[qtd_counter]);
537de98e8b2SMarek Vasut 		tdp = &qtd[qtd_counter++].qt_next;
5382731b9a8SJean-Christophe PLAGNIOL-VILLARD 	}
5392731b9a8SJean-Christophe PLAGNIOL-VILLARD 
540676ae068SLucas Stach 	ctrl->qh_list.qh_link = cpu_to_hc32((uint32_t)qh | QH_LINK_TYPE_QH);
5412731b9a8SJean-Christophe PLAGNIOL-VILLARD 
5422731b9a8SJean-Christophe PLAGNIOL-VILLARD 	/* Flush dcache */
543676ae068SLucas Stach 	flush_dcache_range((uint32_t)&ctrl->qh_list,
544676ae068SLucas Stach 		ALIGN_END_ADDR(struct QH, &ctrl->qh_list, 1));
54571c5de4fSTom Rini 	flush_dcache_range((uint32_t)qh, ALIGN_END_ADDR(struct QH, qh, 1));
54614eb79b7SBenoît Thébaudeau 	flush_dcache_range((uint32_t)qtd,
5475cec214eSBenoît Thébaudeau 			   ALIGN_END_ADDR(struct qTD, qtd, qtd_count));
5482731b9a8SJean-Christophe PLAGNIOL-VILLARD 
549c7701af5SIlya Yanok 	/* Set async. queue head pointer. */
550676ae068SLucas Stach 	ehci_writel(&ctrl->hcor->or_asynclistaddr, (uint32_t)&ctrl->qh_list);
551c7701af5SIlya Yanok 
552676ae068SLucas Stach 	usbsts = ehci_readl(&ctrl->hcor->or_usbsts);
553676ae068SLucas Stach 	ehci_writel(&ctrl->hcor->or_usbsts, (usbsts & 0x3f));
5542731b9a8SJean-Christophe PLAGNIOL-VILLARD 
5552731b9a8SJean-Christophe PLAGNIOL-VILLARD 	/* Enable async. schedule. */
556676ae068SLucas Stach 	cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
5572731b9a8SJean-Christophe PLAGNIOL-VILLARD 	cmd |= CMD_ASE;
558676ae068SLucas Stach 	ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
5592731b9a8SJean-Christophe PLAGNIOL-VILLARD 
560676ae068SLucas Stach 	ret = handshake((uint32_t *)&ctrl->hcor->or_usbsts, STS_ASS, STS_ASS,
5612731b9a8SJean-Christophe PLAGNIOL-VILLARD 			100 * 1000);
5622731b9a8SJean-Christophe PLAGNIOL-VILLARD 	if (ret < 0) {
56314eb79b7SBenoît Thébaudeau 		printf("EHCI fail timeout STS_ASS set\n");
5642731b9a8SJean-Christophe PLAGNIOL-VILLARD 		goto fail;
5652731b9a8SJean-Christophe PLAGNIOL-VILLARD 	}
5662731b9a8SJean-Christophe PLAGNIOL-VILLARD 
5672731b9a8SJean-Christophe PLAGNIOL-VILLARD 	/* Wait for TDs to be processed. */
5682731b9a8SJean-Christophe PLAGNIOL-VILLARD 	ts = get_timer(0);
569de98e8b2SMarek Vasut 	vtd = &qtd[qtd_counter - 1];
57096820a35SSimon Glass 	timeout = USB_TIMEOUT_MS(pipe);
5712731b9a8SJean-Christophe PLAGNIOL-VILLARD 	do {
5722731b9a8SJean-Christophe PLAGNIOL-VILLARD 		/* Invalidate dcache */
573676ae068SLucas Stach 		invalidate_dcache_range((uint32_t)&ctrl->qh_list,
574676ae068SLucas Stach 			ALIGN_END_ADDR(struct QH, &ctrl->qh_list, 1));
57571c5de4fSTom Rini 		invalidate_dcache_range((uint32_t)qh,
57671c5de4fSTom Rini 			ALIGN_END_ADDR(struct QH, qh, 1));
577b8adb120SMarek Vasut 		invalidate_dcache_range((uint32_t)qtd,
5785cec214eSBenoît Thébaudeau 			ALIGN_END_ADDR(struct qTD, qtd, qtd_count));
579b8adb120SMarek Vasut 
5802731b9a8SJean-Christophe PLAGNIOL-VILLARD 		token = hc32_to_cpu(vtd->qt_token);
58114eb79b7SBenoît Thébaudeau 		if (!(QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE))
5822731b9a8SJean-Christophe PLAGNIOL-VILLARD 			break;
58367333f76SStefan Roese 		WATCHDOG_RESET();
58496820a35SSimon Glass 	} while (get_timer(ts) < timeout);
58596820a35SSimon Glass 
586189a6956SIlya Yanok 	/*
587189a6956SIlya Yanok 	 * Invalidate the memory area occupied by buffer
588189a6956SIlya Yanok 	 * Don't try to fix the buffer alignment, if it isn't properly
589189a6956SIlya Yanok 	 * aligned it's upper layer's fault so let invalidate_dcache_range()
590189a6956SIlya Yanok 	 * vow about it. But we have to fix the length as it's actual
591189a6956SIlya Yanok 	 * transfer length and can be unaligned. This is potentially
592189a6956SIlya Yanok 	 * dangerous operation, it's responsibility of the calling
593189a6956SIlya Yanok 	 * code to make sure enough space is reserved.
594189a6956SIlya Yanok 	 */
595189a6956SIlya Yanok 	invalidate_dcache_range((uint32_t)buffer,
596189a6956SIlya Yanok 		ALIGN((uint32_t)buffer + length, ARCH_DMA_MINALIGN));
597b8adb120SMarek Vasut 
59896820a35SSimon Glass 	/* Check that the TD processing happened */
59914eb79b7SBenoît Thébaudeau 	if (QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE)
60096820a35SSimon Glass 		printf("EHCI timed out on TD - token=%#x\n", token);
6012731b9a8SJean-Christophe PLAGNIOL-VILLARD 
6022731b9a8SJean-Christophe PLAGNIOL-VILLARD 	/* Disable async schedule. */
603676ae068SLucas Stach 	cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
6042731b9a8SJean-Christophe PLAGNIOL-VILLARD 	cmd &= ~CMD_ASE;
605676ae068SLucas Stach 	ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
6062731b9a8SJean-Christophe PLAGNIOL-VILLARD 
607676ae068SLucas Stach 	ret = handshake((uint32_t *)&ctrl->hcor->or_usbsts, STS_ASS, 0,
6082731b9a8SJean-Christophe PLAGNIOL-VILLARD 			100 * 1000);
6092731b9a8SJean-Christophe PLAGNIOL-VILLARD 	if (ret < 0) {
61014eb79b7SBenoît Thébaudeau 		printf("EHCI fail timeout STS_ASS reset\n");
6112731b9a8SJean-Christophe PLAGNIOL-VILLARD 		goto fail;
6122731b9a8SJean-Christophe PLAGNIOL-VILLARD 	}
6132731b9a8SJean-Christophe PLAGNIOL-VILLARD 
61471c5de4fSTom Rini 	token = hc32_to_cpu(qh->qh_overlay.qt_token);
61514eb79b7SBenoît Thébaudeau 	if (!(QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE)) {
6162731b9a8SJean-Christophe PLAGNIOL-VILLARD 		debug("TOKEN=%#x\n", token);
61714eb79b7SBenoît Thébaudeau 		switch (QT_TOKEN_GET_STATUS(token) &
61814eb79b7SBenoît Thébaudeau 			~(QT_TOKEN_STATUS_SPLITXSTATE | QT_TOKEN_STATUS_PERR)) {
6192731b9a8SJean-Christophe PLAGNIOL-VILLARD 		case 0:
62014eb79b7SBenoît Thébaudeau 			toggle = QT_TOKEN_GET_DT(token);
6212731b9a8SJean-Christophe PLAGNIOL-VILLARD 			usb_settoggle(dev, usb_pipeendpoint(pipe),
6222731b9a8SJean-Christophe PLAGNIOL-VILLARD 				       usb_pipeout(pipe), toggle);
6232731b9a8SJean-Christophe PLAGNIOL-VILLARD 			dev->status = 0;
6242731b9a8SJean-Christophe PLAGNIOL-VILLARD 			break;
62514eb79b7SBenoît Thébaudeau 		case QT_TOKEN_STATUS_HALTED:
6262731b9a8SJean-Christophe PLAGNIOL-VILLARD 			dev->status = USB_ST_STALLED;
6272731b9a8SJean-Christophe PLAGNIOL-VILLARD 			break;
62814eb79b7SBenoît Thébaudeau 		case QT_TOKEN_STATUS_ACTIVE | QT_TOKEN_STATUS_DATBUFERR:
62914eb79b7SBenoît Thébaudeau 		case QT_TOKEN_STATUS_DATBUFERR:
6302731b9a8SJean-Christophe PLAGNIOL-VILLARD 			dev->status = USB_ST_BUF_ERR;
6312731b9a8SJean-Christophe PLAGNIOL-VILLARD 			break;
63214eb79b7SBenoît Thébaudeau 		case QT_TOKEN_STATUS_HALTED | QT_TOKEN_STATUS_BABBLEDET:
63314eb79b7SBenoît Thébaudeau 		case QT_TOKEN_STATUS_BABBLEDET:
6342731b9a8SJean-Christophe PLAGNIOL-VILLARD 			dev->status = USB_ST_BABBLE_DET;
6352731b9a8SJean-Christophe PLAGNIOL-VILLARD 			break;
6362731b9a8SJean-Christophe PLAGNIOL-VILLARD 		default:
6372731b9a8SJean-Christophe PLAGNIOL-VILLARD 			dev->status = USB_ST_CRC_ERR;
63814eb79b7SBenoît Thébaudeau 			if (QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_HALTED)
639222d6dffSAnatolij Gustschin 				dev->status |= USB_ST_STALLED;
6402731b9a8SJean-Christophe PLAGNIOL-VILLARD 			break;
6412731b9a8SJean-Christophe PLAGNIOL-VILLARD 		}
64214eb79b7SBenoît Thébaudeau 		dev->act_len = length - QT_TOKEN_GET_TOTALBYTES(token);
6432731b9a8SJean-Christophe PLAGNIOL-VILLARD 	} else {
6442731b9a8SJean-Christophe PLAGNIOL-VILLARD 		dev->act_len = 0;
645e82a316dSKuo-Jung Su #ifndef CONFIG_USB_EHCI_FARADAY
6462731b9a8SJean-Christophe PLAGNIOL-VILLARD 		debug("dev=%u, usbsts=%#x, p[1]=%#x, p[2]=%#x\n",
647676ae068SLucas Stach 		      dev->devnum, ehci_readl(&ctrl->hcor->or_usbsts),
648676ae068SLucas Stach 		      ehci_readl(&ctrl->hcor->or_portsc[0]),
649676ae068SLucas Stach 		      ehci_readl(&ctrl->hcor->or_portsc[1]));
650e82a316dSKuo-Jung Su #endif
6512731b9a8SJean-Christophe PLAGNIOL-VILLARD 	}
6522731b9a8SJean-Christophe PLAGNIOL-VILLARD 
6535cec214eSBenoît Thébaudeau 	free(qtd);
6542731b9a8SJean-Christophe PLAGNIOL-VILLARD 	return (dev->status != USB_ST_NOT_PROC) ? 0 : -1;
6552731b9a8SJean-Christophe PLAGNIOL-VILLARD 
6562731b9a8SJean-Christophe PLAGNIOL-VILLARD fail:
6575cec214eSBenoît Thébaudeau 	free(qtd);
6582731b9a8SJean-Christophe PLAGNIOL-VILLARD 	return -1;
6592731b9a8SJean-Christophe PLAGNIOL-VILLARD }
6602731b9a8SJean-Christophe PLAGNIOL-VILLARD 
6611dde1423SKuo-Jung Su __weak uint32_t *ehci_get_portsc_register(struct ehci_hcor *hcor, int port)
6621dde1423SKuo-Jung Su {
6631dde1423SKuo-Jung Su 	if (port < 0 || port >= CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS) {
6641dde1423SKuo-Jung Su 		/* Printing the message would cause a scan failure! */
6651dde1423SKuo-Jung Su 		debug("The request port(%u) is not configured\n", port);
6661dde1423SKuo-Jung Su 		return NULL;
6671dde1423SKuo-Jung Su 	}
6681dde1423SKuo-Jung Su 
6691dde1423SKuo-Jung Su 	return (uint32_t *)&hcor->or_portsc[port];
6701dde1423SKuo-Jung Su }
6711dde1423SKuo-Jung Su 
6722731b9a8SJean-Christophe PLAGNIOL-VILLARD int
6732731b9a8SJean-Christophe PLAGNIOL-VILLARD ehci_submit_root(struct usb_device *dev, unsigned long pipe, void *buffer,
6742731b9a8SJean-Christophe PLAGNIOL-VILLARD 		 int length, struct devrequest *req)
6752731b9a8SJean-Christophe PLAGNIOL-VILLARD {
6762731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint8_t tmpbuf[4];
6772731b9a8SJean-Christophe PLAGNIOL-VILLARD 	u16 typeReq;
6782731b9a8SJean-Christophe PLAGNIOL-VILLARD 	void *srcptr = NULL;
6792731b9a8SJean-Christophe PLAGNIOL-VILLARD 	int len, srclen;
6802731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t reg;
6812731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t *status_reg;
6827d9aa8fdSJulius Werner 	int port = le16_to_cpu(req->index) & 0xff;
683676ae068SLucas Stach 	struct ehci_ctrl *ctrl = dev->controller;
6842731b9a8SJean-Christophe PLAGNIOL-VILLARD 
6852731b9a8SJean-Christophe PLAGNIOL-VILLARD 	srclen = 0;
6862731b9a8SJean-Christophe PLAGNIOL-VILLARD 
6872731b9a8SJean-Christophe PLAGNIOL-VILLARD 	debug("req=%u (%#x), type=%u (%#x), value=%u, index=%u\n",
6882731b9a8SJean-Christophe PLAGNIOL-VILLARD 	      req->request, req->request,
6892731b9a8SJean-Christophe PLAGNIOL-VILLARD 	      req->requesttype, req->requesttype,
6902731b9a8SJean-Christophe PLAGNIOL-VILLARD 	      le16_to_cpu(req->value), le16_to_cpu(req->index));
6912731b9a8SJean-Christophe PLAGNIOL-VILLARD 
69244259bb9SPrafulla Wadaskar 	typeReq = req->request | req->requesttype << 8;
6932731b9a8SJean-Christophe PLAGNIOL-VILLARD 
69444259bb9SPrafulla Wadaskar 	switch (typeReq) {
6959c6a9d7cSKuo-Jung Su 	case USB_REQ_GET_STATUS | ((USB_RT_PORT | USB_DIR_IN) << 8):
6969c6a9d7cSKuo-Jung Su 	case USB_REQ_SET_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
6979c6a9d7cSKuo-Jung Su 	case USB_REQ_CLEAR_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
6981dde1423SKuo-Jung Su 		status_reg = ehci_get_portsc_register(ctrl->hcor, port - 1);
6991dde1423SKuo-Jung Su 		if (!status_reg)
7009c6a9d7cSKuo-Jung Su 			return -1;
7019c6a9d7cSKuo-Jung Su 		break;
7029c6a9d7cSKuo-Jung Su 	default:
7039c6a9d7cSKuo-Jung Su 		status_reg = NULL;
7049c6a9d7cSKuo-Jung Su 		break;
7059c6a9d7cSKuo-Jung Su 	}
7069c6a9d7cSKuo-Jung Su 
7079c6a9d7cSKuo-Jung Su 	switch (typeReq) {
7082731b9a8SJean-Christophe PLAGNIOL-VILLARD 	case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
7092731b9a8SJean-Christophe PLAGNIOL-VILLARD 		switch (le16_to_cpu(req->value) >> 8) {
7102731b9a8SJean-Christophe PLAGNIOL-VILLARD 		case USB_DT_DEVICE:
7112731b9a8SJean-Christophe PLAGNIOL-VILLARD 			debug("USB_DT_DEVICE request\n");
7122731b9a8SJean-Christophe PLAGNIOL-VILLARD 			srcptr = &descriptor.device;
71314eb79b7SBenoît Thébaudeau 			srclen = descriptor.device.bLength;
7142731b9a8SJean-Christophe PLAGNIOL-VILLARD 			break;
7152731b9a8SJean-Christophe PLAGNIOL-VILLARD 		case USB_DT_CONFIG:
7162731b9a8SJean-Christophe PLAGNIOL-VILLARD 			debug("USB_DT_CONFIG config\n");
7172731b9a8SJean-Christophe PLAGNIOL-VILLARD 			srcptr = &descriptor.config;
71814eb79b7SBenoît Thébaudeau 			srclen = descriptor.config.bLength +
71914eb79b7SBenoît Thébaudeau 					descriptor.interface.bLength +
72014eb79b7SBenoît Thébaudeau 					descriptor.endpoint.bLength;
7212731b9a8SJean-Christophe PLAGNIOL-VILLARD 			break;
7222731b9a8SJean-Christophe PLAGNIOL-VILLARD 		case USB_DT_STRING:
7232731b9a8SJean-Christophe PLAGNIOL-VILLARD 			debug("USB_DT_STRING config\n");
7242731b9a8SJean-Christophe PLAGNIOL-VILLARD 			switch (le16_to_cpu(req->value) & 0xff) {
7252731b9a8SJean-Christophe PLAGNIOL-VILLARD 			case 0:	/* Language */
7262731b9a8SJean-Christophe PLAGNIOL-VILLARD 				srcptr = "\4\3\1\0";
7272731b9a8SJean-Christophe PLAGNIOL-VILLARD 				srclen = 4;
7282731b9a8SJean-Christophe PLAGNIOL-VILLARD 				break;
7292731b9a8SJean-Christophe PLAGNIOL-VILLARD 			case 1:	/* Vendor */
7302731b9a8SJean-Christophe PLAGNIOL-VILLARD 				srcptr = "\16\3u\0-\0b\0o\0o\0t\0";
7312731b9a8SJean-Christophe PLAGNIOL-VILLARD 				srclen = 14;
7322731b9a8SJean-Christophe PLAGNIOL-VILLARD 				break;
7332731b9a8SJean-Christophe PLAGNIOL-VILLARD 			case 2:	/* Product */
7342731b9a8SJean-Christophe PLAGNIOL-VILLARD 				srcptr = "\52\3E\0H\0C\0I\0 "
7352731b9a8SJean-Christophe PLAGNIOL-VILLARD 					 "\0H\0o\0s\0t\0 "
7362731b9a8SJean-Christophe PLAGNIOL-VILLARD 					 "\0C\0o\0n\0t\0r\0o\0l\0l\0e\0r\0";
7372731b9a8SJean-Christophe PLAGNIOL-VILLARD 				srclen = 42;
7382731b9a8SJean-Christophe PLAGNIOL-VILLARD 				break;
7392731b9a8SJean-Christophe PLAGNIOL-VILLARD 			default:
7402731b9a8SJean-Christophe PLAGNIOL-VILLARD 				debug("unknown value DT_STRING %x\n",
7412731b9a8SJean-Christophe PLAGNIOL-VILLARD 					le16_to_cpu(req->value));
7422731b9a8SJean-Christophe PLAGNIOL-VILLARD 				goto unknown;
7432731b9a8SJean-Christophe PLAGNIOL-VILLARD 			}
7442731b9a8SJean-Christophe PLAGNIOL-VILLARD 			break;
7452731b9a8SJean-Christophe PLAGNIOL-VILLARD 		default:
7462731b9a8SJean-Christophe PLAGNIOL-VILLARD 			debug("unknown value %x\n", le16_to_cpu(req->value));
7472731b9a8SJean-Christophe PLAGNIOL-VILLARD 			goto unknown;
7482731b9a8SJean-Christophe PLAGNIOL-VILLARD 		}
7492731b9a8SJean-Christophe PLAGNIOL-VILLARD 		break;
7502731b9a8SJean-Christophe PLAGNIOL-VILLARD 	case USB_REQ_GET_DESCRIPTOR | ((USB_DIR_IN | USB_RT_HUB) << 8):
7512731b9a8SJean-Christophe PLAGNIOL-VILLARD 		switch (le16_to_cpu(req->value) >> 8) {
7522731b9a8SJean-Christophe PLAGNIOL-VILLARD 		case USB_DT_HUB:
7532731b9a8SJean-Christophe PLAGNIOL-VILLARD 			debug("USB_DT_HUB config\n");
7542731b9a8SJean-Christophe PLAGNIOL-VILLARD 			srcptr = &descriptor.hub;
75514eb79b7SBenoît Thébaudeau 			srclen = descriptor.hub.bLength;
7562731b9a8SJean-Christophe PLAGNIOL-VILLARD 			break;
7572731b9a8SJean-Christophe PLAGNIOL-VILLARD 		default:
7582731b9a8SJean-Christophe PLAGNIOL-VILLARD 			debug("unknown value %x\n", le16_to_cpu(req->value));
7592731b9a8SJean-Christophe PLAGNIOL-VILLARD 			goto unknown;
7602731b9a8SJean-Christophe PLAGNIOL-VILLARD 		}
7612731b9a8SJean-Christophe PLAGNIOL-VILLARD 		break;
7622731b9a8SJean-Christophe PLAGNIOL-VILLARD 	case USB_REQ_SET_ADDRESS | (USB_RECIP_DEVICE << 8):
7632731b9a8SJean-Christophe PLAGNIOL-VILLARD 		debug("USB_REQ_SET_ADDRESS\n");
764676ae068SLucas Stach 		ctrl->rootdev = le16_to_cpu(req->value);
7652731b9a8SJean-Christophe PLAGNIOL-VILLARD 		break;
7662731b9a8SJean-Christophe PLAGNIOL-VILLARD 	case DeviceOutRequest | USB_REQ_SET_CONFIGURATION:
7672731b9a8SJean-Christophe PLAGNIOL-VILLARD 		debug("USB_REQ_SET_CONFIGURATION\n");
7682731b9a8SJean-Christophe PLAGNIOL-VILLARD 		/* Nothing to do */
7692731b9a8SJean-Christophe PLAGNIOL-VILLARD 		break;
7702731b9a8SJean-Christophe PLAGNIOL-VILLARD 	case USB_REQ_GET_STATUS | ((USB_DIR_IN | USB_RT_HUB) << 8):
7712731b9a8SJean-Christophe PLAGNIOL-VILLARD 		tmpbuf[0] = 1;	/* USB_STATUS_SELFPOWERED */
7722731b9a8SJean-Christophe PLAGNIOL-VILLARD 		tmpbuf[1] = 0;
7732731b9a8SJean-Christophe PLAGNIOL-VILLARD 		srcptr = tmpbuf;
7742731b9a8SJean-Christophe PLAGNIOL-VILLARD 		srclen = 2;
7752731b9a8SJean-Christophe PLAGNIOL-VILLARD 		break;
7762731b9a8SJean-Christophe PLAGNIOL-VILLARD 	case USB_REQ_GET_STATUS | ((USB_RT_PORT | USB_DIR_IN) << 8):
7772731b9a8SJean-Christophe PLAGNIOL-VILLARD 		memset(tmpbuf, 0, 4);
7782731b9a8SJean-Christophe PLAGNIOL-VILLARD 		reg = ehci_readl(status_reg);
7792731b9a8SJean-Christophe PLAGNIOL-VILLARD 		if (reg & EHCI_PS_CS)
7802731b9a8SJean-Christophe PLAGNIOL-VILLARD 			tmpbuf[0] |= USB_PORT_STAT_CONNECTION;
7812731b9a8SJean-Christophe PLAGNIOL-VILLARD 		if (reg & EHCI_PS_PE)
7822731b9a8SJean-Christophe PLAGNIOL-VILLARD 			tmpbuf[0] |= USB_PORT_STAT_ENABLE;
7832731b9a8SJean-Christophe PLAGNIOL-VILLARD 		if (reg & EHCI_PS_SUSP)
7842731b9a8SJean-Christophe PLAGNIOL-VILLARD 			tmpbuf[0] |= USB_PORT_STAT_SUSPEND;
7852731b9a8SJean-Christophe PLAGNIOL-VILLARD 		if (reg & EHCI_PS_OCA)
7862731b9a8SJean-Christophe PLAGNIOL-VILLARD 			tmpbuf[0] |= USB_PORT_STAT_OVERCURRENT;
787c8b2d1dcSSergei Shtylyov 		if (reg & EHCI_PS_PR)
7882731b9a8SJean-Christophe PLAGNIOL-VILLARD 			tmpbuf[0] |= USB_PORT_STAT_RESET;
7892731b9a8SJean-Christophe PLAGNIOL-VILLARD 		if (reg & EHCI_PS_PP)
7902731b9a8SJean-Christophe PLAGNIOL-VILLARD 			tmpbuf[1] |= USB_PORT_STAT_POWER >> 8;
7912731b9a8SJean-Christophe PLAGNIOL-VILLARD 
7922731b9a8SJean-Christophe PLAGNIOL-VILLARD 		if (ehci_is_TDI()) {
793b068deb3SJim Lin 			switch (ehci_get_port_speed(ctrl->hcor, reg)) {
79414eb79b7SBenoît Thébaudeau 			case PORTSC_PSPD_FS:
7952731b9a8SJean-Christophe PLAGNIOL-VILLARD 				break;
79614eb79b7SBenoît Thébaudeau 			case PORTSC_PSPD_LS:
7972731b9a8SJean-Christophe PLAGNIOL-VILLARD 				tmpbuf[1] |= USB_PORT_STAT_LOW_SPEED >> 8;
7982731b9a8SJean-Christophe PLAGNIOL-VILLARD 				break;
79914eb79b7SBenoît Thébaudeau 			case PORTSC_PSPD_HS:
8002731b9a8SJean-Christophe PLAGNIOL-VILLARD 			default:
8012731b9a8SJean-Christophe PLAGNIOL-VILLARD 				tmpbuf[1] |= USB_PORT_STAT_HIGH_SPEED >> 8;
8022731b9a8SJean-Christophe PLAGNIOL-VILLARD 				break;
8032731b9a8SJean-Christophe PLAGNIOL-VILLARD 			}
8042731b9a8SJean-Christophe PLAGNIOL-VILLARD 		} else {
8052731b9a8SJean-Christophe PLAGNIOL-VILLARD 			tmpbuf[1] |= USB_PORT_STAT_HIGH_SPEED >> 8;
8062731b9a8SJean-Christophe PLAGNIOL-VILLARD 		}
8072731b9a8SJean-Christophe PLAGNIOL-VILLARD 
8082731b9a8SJean-Christophe PLAGNIOL-VILLARD 		if (reg & EHCI_PS_CSC)
8092731b9a8SJean-Christophe PLAGNIOL-VILLARD 			tmpbuf[2] |= USB_PORT_STAT_C_CONNECTION;
8102731b9a8SJean-Christophe PLAGNIOL-VILLARD 		if (reg & EHCI_PS_PEC)
8112731b9a8SJean-Christophe PLAGNIOL-VILLARD 			tmpbuf[2] |= USB_PORT_STAT_C_ENABLE;
8122731b9a8SJean-Christophe PLAGNIOL-VILLARD 		if (reg & EHCI_PS_OCC)
8132731b9a8SJean-Christophe PLAGNIOL-VILLARD 			tmpbuf[2] |= USB_PORT_STAT_C_OVERCURRENT;
8147d9aa8fdSJulius Werner 		if (ctrl->portreset & (1 << port))
8152731b9a8SJean-Christophe PLAGNIOL-VILLARD 			tmpbuf[2] |= USB_PORT_STAT_C_RESET;
8162731b9a8SJean-Christophe PLAGNIOL-VILLARD 
8172731b9a8SJean-Christophe PLAGNIOL-VILLARD 		srcptr = tmpbuf;
8182731b9a8SJean-Christophe PLAGNIOL-VILLARD 		srclen = 4;
8192731b9a8SJean-Christophe PLAGNIOL-VILLARD 		break;
8202731b9a8SJean-Christophe PLAGNIOL-VILLARD 	case USB_REQ_SET_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
8212731b9a8SJean-Christophe PLAGNIOL-VILLARD 		reg = ehci_readl(status_reg);
8222731b9a8SJean-Christophe PLAGNIOL-VILLARD 		reg &= ~EHCI_PS_CLEAR;
8232731b9a8SJean-Christophe PLAGNIOL-VILLARD 		switch (le16_to_cpu(req->value)) {
8242731b9a8SJean-Christophe PLAGNIOL-VILLARD 		case USB_PORT_FEAT_ENABLE:
8252731b9a8SJean-Christophe PLAGNIOL-VILLARD 			reg |= EHCI_PS_PE;
8262731b9a8SJean-Christophe PLAGNIOL-VILLARD 			ehci_writel(status_reg, reg);
8272731b9a8SJean-Christophe PLAGNIOL-VILLARD 			break;
8282731b9a8SJean-Christophe PLAGNIOL-VILLARD 		case USB_PORT_FEAT_POWER:
829676ae068SLucas Stach 			if (HCS_PPC(ehci_readl(&ctrl->hccr->cr_hcsparams))) {
8302731b9a8SJean-Christophe PLAGNIOL-VILLARD 				reg |= EHCI_PS_PP;
8312731b9a8SJean-Christophe PLAGNIOL-VILLARD 				ehci_writel(status_reg, reg);
8322731b9a8SJean-Christophe PLAGNIOL-VILLARD 			}
8332731b9a8SJean-Christophe PLAGNIOL-VILLARD 			break;
8342731b9a8SJean-Christophe PLAGNIOL-VILLARD 		case USB_PORT_FEAT_RESET:
8352731b9a8SJean-Christophe PLAGNIOL-VILLARD 			if ((reg & (EHCI_PS_PE | EHCI_PS_CS)) == EHCI_PS_CS &&
8362731b9a8SJean-Christophe PLAGNIOL-VILLARD 			    !ehci_is_TDI() &&
8372731b9a8SJean-Christophe PLAGNIOL-VILLARD 			    EHCI_PS_IS_LOWSPEED(reg)) {
8382731b9a8SJean-Christophe PLAGNIOL-VILLARD 				/* Low speed device, give up ownership. */
8392731b9a8SJean-Christophe PLAGNIOL-VILLARD 				debug("port %d low speed --> companion\n",
8407d9aa8fdSJulius Werner 				      port - 1);
8412731b9a8SJean-Christophe PLAGNIOL-VILLARD 				reg |= EHCI_PS_PO;
8422731b9a8SJean-Christophe PLAGNIOL-VILLARD 				ehci_writel(status_reg, reg);
8432731b9a8SJean-Christophe PLAGNIOL-VILLARD 				break;
8442731b9a8SJean-Christophe PLAGNIOL-VILLARD 			} else {
845c8b2d1dcSSergei Shtylyov 				int ret;
846c8b2d1dcSSergei Shtylyov 
8472731b9a8SJean-Christophe PLAGNIOL-VILLARD 				reg |= EHCI_PS_PR;
8482731b9a8SJean-Christophe PLAGNIOL-VILLARD 				reg &= ~EHCI_PS_PE;
8492731b9a8SJean-Christophe PLAGNIOL-VILLARD 				ehci_writel(status_reg, reg);
8502731b9a8SJean-Christophe PLAGNIOL-VILLARD 				/*
8512731b9a8SJean-Christophe PLAGNIOL-VILLARD 				 * caller must wait, then call GetPortStatus
8522731b9a8SJean-Christophe PLAGNIOL-VILLARD 				 * usb 2.0 specification say 50 ms resets on
8532731b9a8SJean-Christophe PLAGNIOL-VILLARD 				 * root
8542731b9a8SJean-Christophe PLAGNIOL-VILLARD 				 */
8553874b6d6SMarek Vasut 				ehci_powerup_fixup(status_reg, &reg);
8563874b6d6SMarek Vasut 
857b416191aSChris Zhang 				ehci_writel(status_reg, reg & ~EHCI_PS_PR);
858c8b2d1dcSSergei Shtylyov 				/*
859c8b2d1dcSSergei Shtylyov 				 * A host controller must terminate the reset
860c8b2d1dcSSergei Shtylyov 				 * and stabilize the state of the port within
861c8b2d1dcSSergei Shtylyov 				 * 2 milliseconds
862c8b2d1dcSSergei Shtylyov 				 */
863c8b2d1dcSSergei Shtylyov 				ret = handshake(status_reg, EHCI_PS_PR, 0,
864c8b2d1dcSSergei Shtylyov 						2 * 1000);
865c8b2d1dcSSergei Shtylyov 				if (!ret)
8667d9aa8fdSJulius Werner 					ctrl->portreset |= 1 << port;
867c8b2d1dcSSergei Shtylyov 				else
868c8b2d1dcSSergei Shtylyov 					printf("port(%d) reset error\n",
8697d9aa8fdSJulius Werner 					       port - 1);
8702731b9a8SJean-Christophe PLAGNIOL-VILLARD 			}
8712731b9a8SJean-Christophe PLAGNIOL-VILLARD 			break;
8727d9aa8fdSJulius Werner 		case USB_PORT_FEAT_TEST:
8735077f96fSJulius Werner 			ehci_shutdown(ctrl);
8747d9aa8fdSJulius Werner 			reg &= ~(0xf << 16);
8757d9aa8fdSJulius Werner 			reg |= ((le16_to_cpu(req->index) >> 8) & 0xf) << 16;
8767d9aa8fdSJulius Werner 			ehci_writel(status_reg, reg);
8777d9aa8fdSJulius Werner 			break;
8782731b9a8SJean-Christophe PLAGNIOL-VILLARD 		default:
8792731b9a8SJean-Christophe PLAGNIOL-VILLARD 			debug("unknown feature %x\n", le16_to_cpu(req->value));
8802731b9a8SJean-Christophe PLAGNIOL-VILLARD 			goto unknown;
8812731b9a8SJean-Christophe PLAGNIOL-VILLARD 		}
8822731b9a8SJean-Christophe PLAGNIOL-VILLARD 		/* unblock posted writes */
883676ae068SLucas Stach 		(void) ehci_readl(&ctrl->hcor->or_usbcmd);
8842731b9a8SJean-Christophe PLAGNIOL-VILLARD 		break;
8852731b9a8SJean-Christophe PLAGNIOL-VILLARD 	case USB_REQ_CLEAR_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
8862731b9a8SJean-Christophe PLAGNIOL-VILLARD 		reg = ehci_readl(status_reg);
887ed10e66aSSimon Glass 		reg &= ~EHCI_PS_CLEAR;
8882731b9a8SJean-Christophe PLAGNIOL-VILLARD 		switch (le16_to_cpu(req->value)) {
8892731b9a8SJean-Christophe PLAGNIOL-VILLARD 		case USB_PORT_FEAT_ENABLE:
8902731b9a8SJean-Christophe PLAGNIOL-VILLARD 			reg &= ~EHCI_PS_PE;
8912731b9a8SJean-Christophe PLAGNIOL-VILLARD 			break;
8922731b9a8SJean-Christophe PLAGNIOL-VILLARD 		case USB_PORT_FEAT_C_ENABLE:
893ed10e66aSSimon Glass 			reg |= EHCI_PS_PE;
8942731b9a8SJean-Christophe PLAGNIOL-VILLARD 			break;
8952731b9a8SJean-Christophe PLAGNIOL-VILLARD 		case USB_PORT_FEAT_POWER:
896676ae068SLucas Stach 			if (HCS_PPC(ehci_readl(&ctrl->hccr->cr_hcsparams)))
897ed10e66aSSimon Glass 				reg &= ~EHCI_PS_PP;
898ed10e66aSSimon Glass 			break;
8992731b9a8SJean-Christophe PLAGNIOL-VILLARD 		case USB_PORT_FEAT_C_CONNECTION:
900ed10e66aSSimon Glass 			reg |= EHCI_PS_CSC;
9012731b9a8SJean-Christophe PLAGNIOL-VILLARD 			break;
9022731b9a8SJean-Christophe PLAGNIOL-VILLARD 		case USB_PORT_FEAT_OVER_CURRENT:
903ed10e66aSSimon Glass 			reg |= EHCI_PS_OCC;
9042731b9a8SJean-Christophe PLAGNIOL-VILLARD 			break;
9052731b9a8SJean-Christophe PLAGNIOL-VILLARD 		case USB_PORT_FEAT_C_RESET:
9067d9aa8fdSJulius Werner 			ctrl->portreset &= ~(1 << port);
9072731b9a8SJean-Christophe PLAGNIOL-VILLARD 			break;
9082731b9a8SJean-Christophe PLAGNIOL-VILLARD 		default:
9092731b9a8SJean-Christophe PLAGNIOL-VILLARD 			debug("unknown feature %x\n", le16_to_cpu(req->value));
9102731b9a8SJean-Christophe PLAGNIOL-VILLARD 			goto unknown;
9112731b9a8SJean-Christophe PLAGNIOL-VILLARD 		}
9122731b9a8SJean-Christophe PLAGNIOL-VILLARD 		ehci_writel(status_reg, reg);
9132731b9a8SJean-Christophe PLAGNIOL-VILLARD 		/* unblock posted write */
914676ae068SLucas Stach 		(void) ehci_readl(&ctrl->hcor->or_usbcmd);
9152731b9a8SJean-Christophe PLAGNIOL-VILLARD 		break;
9162731b9a8SJean-Christophe PLAGNIOL-VILLARD 	default:
9172731b9a8SJean-Christophe PLAGNIOL-VILLARD 		debug("Unknown request\n");
9182731b9a8SJean-Christophe PLAGNIOL-VILLARD 		goto unknown;
9192731b9a8SJean-Christophe PLAGNIOL-VILLARD 	}
9202731b9a8SJean-Christophe PLAGNIOL-VILLARD 
9215b84dd67SMike Frysinger 	mdelay(1);
9222731b9a8SJean-Christophe PLAGNIOL-VILLARD 	len = min3(srclen, le16_to_cpu(req->length), length);
9232731b9a8SJean-Christophe PLAGNIOL-VILLARD 	if (srcptr != NULL && len > 0)
9242731b9a8SJean-Christophe PLAGNIOL-VILLARD 		memcpy(buffer, srcptr, len);
9252731b9a8SJean-Christophe PLAGNIOL-VILLARD 	else
9262731b9a8SJean-Christophe PLAGNIOL-VILLARD 		debug("Len is 0\n");
9272731b9a8SJean-Christophe PLAGNIOL-VILLARD 
9282731b9a8SJean-Christophe PLAGNIOL-VILLARD 	dev->act_len = len;
9292731b9a8SJean-Christophe PLAGNIOL-VILLARD 	dev->status = 0;
9302731b9a8SJean-Christophe PLAGNIOL-VILLARD 	return 0;
9312731b9a8SJean-Christophe PLAGNIOL-VILLARD 
9322731b9a8SJean-Christophe PLAGNIOL-VILLARD unknown:
9332731b9a8SJean-Christophe PLAGNIOL-VILLARD 	debug("requesttype=%x, request=%x, value=%x, index=%x, length=%x\n",
9342731b9a8SJean-Christophe PLAGNIOL-VILLARD 	      req->requesttype, req->request, le16_to_cpu(req->value),
9352731b9a8SJean-Christophe PLAGNIOL-VILLARD 	      le16_to_cpu(req->index), le16_to_cpu(req->length));
9362731b9a8SJean-Christophe PLAGNIOL-VILLARD 
9372731b9a8SJean-Christophe PLAGNIOL-VILLARD 	dev->act_len = 0;
9382731b9a8SJean-Christophe PLAGNIOL-VILLARD 	dev->status = USB_ST_STALLED;
9392731b9a8SJean-Christophe PLAGNIOL-VILLARD 	return -1;
9402731b9a8SJean-Christophe PLAGNIOL-VILLARD }
9412731b9a8SJean-Christophe PLAGNIOL-VILLARD 
942c7e3b2b5SLucas Stach int usb_lowlevel_stop(int index)
9432731b9a8SJean-Christophe PLAGNIOL-VILLARD {
9445077f96fSJulius Werner 	ehci_shutdown(&ehcic[index]);
945676ae068SLucas Stach 	return ehci_hcd_stop(index);
9462731b9a8SJean-Christophe PLAGNIOL-VILLARD }
9472731b9a8SJean-Christophe PLAGNIOL-VILLARD 
94806d513ecSTroy Kisky int usb_lowlevel_init(int index, enum usb_init_type init, void **controller)
9492731b9a8SJean-Christophe PLAGNIOL-VILLARD {
9502731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t reg;
9512731b9a8SJean-Christophe PLAGNIOL-VILLARD 	uint32_t cmd;
952676ae068SLucas Stach 	struct QH *qh_list;
9538f62ca64SPatrick Georgi 	struct QH *periodic;
9548f62ca64SPatrick Georgi 	int i;
955127efc4fSTroy Kisky 	int rc;
9562731b9a8SJean-Christophe PLAGNIOL-VILLARD 
957127efc4fSTroy Kisky 	rc = ehci_hcd_init(index, init, &ehcic[index].hccr, &ehcic[index].hcor);
958127efc4fSTroy Kisky 	if (rc)
959127efc4fSTroy Kisky 		return rc;
960127efc4fSTroy Kisky 	if (init == USB_INIT_DEVICE)
961127efc4fSTroy Kisky 		goto done;
9622731b9a8SJean-Christophe PLAGNIOL-VILLARD 
9632731b9a8SJean-Christophe PLAGNIOL-VILLARD 	/* EHCI spec section 4.1 */
964676ae068SLucas Stach 	if (ehci_reset(index))
9652731b9a8SJean-Christophe PLAGNIOL-VILLARD 		return -1;
9662731b9a8SJean-Christophe PLAGNIOL-VILLARD 
9672731b9a8SJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_EHCI_HCD_INIT_AFTER_RESET)
968127efc4fSTroy Kisky 	rc = ehci_hcd_init(index, init, &ehcic[index].hccr, &ehcic[index].hcor);
969127efc4fSTroy Kisky 	if (rc)
970127efc4fSTroy Kisky 		return rc;
9712731b9a8SJean-Christophe PLAGNIOL-VILLARD #endif
9722982837eSVincent Palatin 	/* Set the high address word (aka segment) for 64-bit controller */
9732982837eSVincent Palatin 	if (ehci_readl(&ehcic[index].hccr->cr_hccparams) & 1)
974eb63218bSMarek Vasut 		ehci_writel(&ehcic[index].hcor->or_ctrldssegment, 0);
9752731b9a8SJean-Christophe PLAGNIOL-VILLARD 
976676ae068SLucas Stach 	qh_list = &ehcic[index].qh_list;
977676ae068SLucas Stach 
9782731b9a8SJean-Christophe PLAGNIOL-VILLARD 	/* Set head of reclaim list */
97971c5de4fSTom Rini 	memset(qh_list, 0, sizeof(*qh_list));
98071c5de4fSTom Rini 	qh_list->qh_link = cpu_to_hc32((uint32_t)qh_list | QH_LINK_TYPE_QH);
98114eb79b7SBenoît Thébaudeau 	qh_list->qh_endpt1 = cpu_to_hc32(QH_ENDPT1_H(1) |
98214eb79b7SBenoît Thébaudeau 						QH_ENDPT1_EPS(USB_SPEED_HIGH));
98371c5de4fSTom Rini 	qh_list->qh_curtd = cpu_to_hc32(QT_NEXT_TERMINATE);
98471c5de4fSTom Rini 	qh_list->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
98571c5de4fSTom Rini 	qh_list->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
98614eb79b7SBenoît Thébaudeau 	qh_list->qh_overlay.qt_token =
98714eb79b7SBenoît Thébaudeau 			cpu_to_hc32(QT_TOKEN_STATUS(QT_TOKEN_STATUS_HALTED));
9882731b9a8SJean-Christophe PLAGNIOL-VILLARD 
989d3e07478SStephen Warren 	flush_dcache_range((uint32_t)qh_list,
990d3e07478SStephen Warren 			   ALIGN_END_ADDR(struct QH, qh_list, 1));
991d3e07478SStephen Warren 
9928f62ca64SPatrick Georgi 	/* Set async. queue head pointer. */
9938f62ca64SPatrick Georgi 	ehci_writel(&ehcic[index].hcor->or_asynclistaddr, (uint32_t)qh_list);
9948f62ca64SPatrick Georgi 
9958f62ca64SPatrick Georgi 	/*
9968f62ca64SPatrick Georgi 	 * Set up periodic list
9978f62ca64SPatrick Georgi 	 * Step 1: Parent QH for all periodic transfers.
9988f62ca64SPatrick Georgi 	 */
9998f62ca64SPatrick Georgi 	periodic = &ehcic[index].periodic_queue;
10008f62ca64SPatrick Georgi 	memset(periodic, 0, sizeof(*periodic));
10018f62ca64SPatrick Georgi 	periodic->qh_link = cpu_to_hc32(QH_LINK_TERMINATE);
10028f62ca64SPatrick Georgi 	periodic->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
10038f62ca64SPatrick Georgi 	periodic->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
10048f62ca64SPatrick Georgi 
1005d3e07478SStephen Warren 	flush_dcache_range((uint32_t)periodic,
1006d3e07478SStephen Warren 			   ALIGN_END_ADDR(struct QH, periodic, 1));
1007d3e07478SStephen Warren 
10088f62ca64SPatrick Georgi 	/*
10098f62ca64SPatrick Georgi 	 * Step 2: Setup frame-list: Every microframe, USB tries the same list.
10108f62ca64SPatrick Georgi 	 *         In particular, device specifications on polling frequency
10118f62ca64SPatrick Georgi 	 *         are disregarded. Keyboards seem to send NAK/NYet reliably
10128f62ca64SPatrick Georgi 	 *         when polled with an empty buffer.
10138f62ca64SPatrick Georgi 	 *
10148f62ca64SPatrick Georgi 	 *         Split Transactions will be spread across microframes using
10158f62ca64SPatrick Georgi 	 *         S-mask and C-mask.
10168f62ca64SPatrick Georgi 	 */
10178bc36036SNikita Kiryanov 	if (ehcic[index].periodic_list == NULL)
10188f62ca64SPatrick Georgi 		ehcic[index].periodic_list = memalign(4096, 1024 * 4);
10198bc36036SNikita Kiryanov 
10208f62ca64SPatrick Georgi 	if (!ehcic[index].periodic_list)
10218f62ca64SPatrick Georgi 		return -ENOMEM;
10228f62ca64SPatrick Georgi 	for (i = 0; i < 1024; i++) {
1023ea427775SAdrian Cox 		ehcic[index].periodic_list[i] = cpu_to_hc32((uint32_t)periodic
1024ea427775SAdrian Cox 						| QH_LINK_TYPE_QH);
10258f62ca64SPatrick Georgi 	}
10268f62ca64SPatrick Georgi 
1027d3e07478SStephen Warren 	flush_dcache_range((uint32_t)ehcic[index].periodic_list,
1028d3e07478SStephen Warren 			   ALIGN_END_ADDR(uint32_t, ehcic[index].periodic_list,
1029d3e07478SStephen Warren 					  1024));
1030d3e07478SStephen Warren 
10318f62ca64SPatrick Georgi 	/* Set periodic list base address */
10328f62ca64SPatrick Georgi 	ehci_writel(&ehcic[index].hcor->or_periodiclistbase,
10338f62ca64SPatrick Georgi 		(uint32_t)ehcic[index].periodic_list);
10348f62ca64SPatrick Georgi 
1035676ae068SLucas Stach 	reg = ehci_readl(&ehcic[index].hccr->cr_hcsparams);
10362731b9a8SJean-Christophe PLAGNIOL-VILLARD 	descriptor.hub.bNbrPorts = HCS_N_PORTS(reg);
10377a46b2c7SLucas Stach 	debug("Register %x NbrPorts %d\n", reg, descriptor.hub.bNbrPorts);
10382731b9a8SJean-Christophe PLAGNIOL-VILLARD 	/* Port Indicators */
10392731b9a8SJean-Christophe PLAGNIOL-VILLARD 	if (HCS_INDICATOR(reg))
104093ad908cSLucas Stach 		put_unaligned(get_unaligned(&descriptor.hub.wHubCharacteristics)
104193ad908cSLucas Stach 				| 0x80, &descriptor.hub.wHubCharacteristics);
10422731b9a8SJean-Christophe PLAGNIOL-VILLARD 	/* Port Power Control */
10432731b9a8SJean-Christophe PLAGNIOL-VILLARD 	if (HCS_PPC(reg))
104493ad908cSLucas Stach 		put_unaligned(get_unaligned(&descriptor.hub.wHubCharacteristics)
104593ad908cSLucas Stach 				| 0x01, &descriptor.hub.wHubCharacteristics);
10462731b9a8SJean-Christophe PLAGNIOL-VILLARD 
10472731b9a8SJean-Christophe PLAGNIOL-VILLARD 	/* Start the host controller. */
1048676ae068SLucas Stach 	cmd = ehci_readl(&ehcic[index].hcor->or_usbcmd);
10492731b9a8SJean-Christophe PLAGNIOL-VILLARD 	/*
10502731b9a8SJean-Christophe PLAGNIOL-VILLARD 	 * Philips, Intel, and maybe others need CMD_RUN before the
10512731b9a8SJean-Christophe PLAGNIOL-VILLARD 	 * root hub will detect new devices (why?); NEC doesn't
10522731b9a8SJean-Christophe PLAGNIOL-VILLARD 	 */
10532731b9a8SJean-Christophe PLAGNIOL-VILLARD 	cmd &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET);
10542731b9a8SJean-Christophe PLAGNIOL-VILLARD 	cmd |= CMD_RUN;
1055676ae068SLucas Stach 	ehci_writel(&ehcic[index].hcor->or_usbcmd, cmd);
10562731b9a8SJean-Christophe PLAGNIOL-VILLARD 
1057e82a316dSKuo-Jung Su #ifndef CONFIG_USB_EHCI_FARADAY
10582731b9a8SJean-Christophe PLAGNIOL-VILLARD 	/* take control over the ports */
1059676ae068SLucas Stach 	cmd = ehci_readl(&ehcic[index].hcor->or_configflag);
10602731b9a8SJean-Christophe PLAGNIOL-VILLARD 	cmd |= FLAG_CF;
1061676ae068SLucas Stach 	ehci_writel(&ehcic[index].hcor->or_configflag, cmd);
1062e82a316dSKuo-Jung Su #endif
1063e82a316dSKuo-Jung Su 
10642731b9a8SJean-Christophe PLAGNIOL-VILLARD 	/* unblock posted write */
1065676ae068SLucas Stach 	cmd = ehci_readl(&ehcic[index].hcor->or_usbcmd);
10665b84dd67SMike Frysinger 	mdelay(5);
1067676ae068SLucas Stach 	reg = HC_VERSION(ehci_readl(&ehcic[index].hccr->cr_capbase));
10682731b9a8SJean-Christophe PLAGNIOL-VILLARD 	printf("USB EHCI %x.%02x\n", reg >> 8, reg & 0xff);
10692731b9a8SJean-Christophe PLAGNIOL-VILLARD 
1070676ae068SLucas Stach 	ehcic[index].rootdev = 0;
1071127efc4fSTroy Kisky done:
1072676ae068SLucas Stach 	*controller = &ehcic[index];
10732731b9a8SJean-Christophe PLAGNIOL-VILLARD 	return 0;
10742731b9a8SJean-Christophe PLAGNIOL-VILLARD }
10752731b9a8SJean-Christophe PLAGNIOL-VILLARD 
10762731b9a8SJean-Christophe PLAGNIOL-VILLARD int
10772731b9a8SJean-Christophe PLAGNIOL-VILLARD submit_bulk_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
10782731b9a8SJean-Christophe PLAGNIOL-VILLARD 		int length)
10792731b9a8SJean-Christophe PLAGNIOL-VILLARD {
10802731b9a8SJean-Christophe PLAGNIOL-VILLARD 
10812731b9a8SJean-Christophe PLAGNIOL-VILLARD 	if (usb_pipetype(pipe) != PIPE_BULK) {
10822731b9a8SJean-Christophe PLAGNIOL-VILLARD 		debug("non-bulk pipe (type=%lu)", usb_pipetype(pipe));
10832731b9a8SJean-Christophe PLAGNIOL-VILLARD 		return -1;
10842731b9a8SJean-Christophe PLAGNIOL-VILLARD 	}
10852731b9a8SJean-Christophe PLAGNIOL-VILLARD 	return ehci_submit_async(dev, pipe, buffer, length, NULL);
10862731b9a8SJean-Christophe PLAGNIOL-VILLARD }
10872731b9a8SJean-Christophe PLAGNIOL-VILLARD 
10882731b9a8SJean-Christophe PLAGNIOL-VILLARD int
10892731b9a8SJean-Christophe PLAGNIOL-VILLARD submit_control_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
10902731b9a8SJean-Christophe PLAGNIOL-VILLARD 		   int length, struct devrequest *setup)
10912731b9a8SJean-Christophe PLAGNIOL-VILLARD {
1092676ae068SLucas Stach 	struct ehci_ctrl *ctrl = dev->controller;
10932731b9a8SJean-Christophe PLAGNIOL-VILLARD 
10942731b9a8SJean-Christophe PLAGNIOL-VILLARD 	if (usb_pipetype(pipe) != PIPE_CONTROL) {
10952731b9a8SJean-Christophe PLAGNIOL-VILLARD 		debug("non-control pipe (type=%lu)", usb_pipetype(pipe));
10962731b9a8SJean-Christophe PLAGNIOL-VILLARD 		return -1;
10972731b9a8SJean-Christophe PLAGNIOL-VILLARD 	}
10982731b9a8SJean-Christophe PLAGNIOL-VILLARD 
1099676ae068SLucas Stach 	if (usb_pipedevice(pipe) == ctrl->rootdev) {
1100676ae068SLucas Stach 		if (!ctrl->rootdev)
11012731b9a8SJean-Christophe PLAGNIOL-VILLARD 			dev->speed = USB_SPEED_HIGH;
11022731b9a8SJean-Christophe PLAGNIOL-VILLARD 		return ehci_submit_root(dev, pipe, buffer, length, setup);
11032731b9a8SJean-Christophe PLAGNIOL-VILLARD 	}
11042731b9a8SJean-Christophe PLAGNIOL-VILLARD 	return ehci_submit_async(dev, pipe, buffer, length, setup);
11052731b9a8SJean-Christophe PLAGNIOL-VILLARD }
11062731b9a8SJean-Christophe PLAGNIOL-VILLARD 
11078f62ca64SPatrick Georgi struct int_queue {
11088f62ca64SPatrick Georgi 	struct QH *first;
11098f62ca64SPatrick Georgi 	struct QH *current;
11108f62ca64SPatrick Georgi 	struct QH *last;
11118f62ca64SPatrick Georgi 	struct qTD *tds;
11128f62ca64SPatrick Georgi };
11138f62ca64SPatrick Georgi 
1114ea427775SAdrian Cox #define NEXT_QH(qh) (struct QH *)(hc32_to_cpu((qh)->qh_link) & ~0x1f)
11158f62ca64SPatrick Georgi 
11168f62ca64SPatrick Georgi static int
11178f62ca64SPatrick Georgi enable_periodic(struct ehci_ctrl *ctrl)
11188f62ca64SPatrick Georgi {
11198f62ca64SPatrick Georgi 	uint32_t cmd;
11208f62ca64SPatrick Georgi 	struct ehci_hcor *hcor = ctrl->hcor;
11218f62ca64SPatrick Georgi 	int ret;
11228f62ca64SPatrick Georgi 
11238f62ca64SPatrick Georgi 	cmd = ehci_readl(&hcor->or_usbcmd);
11248f62ca64SPatrick Georgi 	cmd |= CMD_PSE;
11258f62ca64SPatrick Georgi 	ehci_writel(&hcor->or_usbcmd, cmd);
11268f62ca64SPatrick Georgi 
11278f62ca64SPatrick Georgi 	ret = handshake((uint32_t *)&hcor->or_usbsts,
11288f62ca64SPatrick Georgi 			STS_PSS, STS_PSS, 100 * 1000);
11298f62ca64SPatrick Georgi 	if (ret < 0) {
11308f62ca64SPatrick Georgi 		printf("EHCI failed: timeout when enabling periodic list\n");
11318f62ca64SPatrick Georgi 		return -ETIMEDOUT;
11328f62ca64SPatrick Georgi 	}
11338f62ca64SPatrick Georgi 	udelay(1000);
11348f62ca64SPatrick Georgi 	return 0;
11358f62ca64SPatrick Georgi }
11368f62ca64SPatrick Georgi 
11378f62ca64SPatrick Georgi static int
11388f62ca64SPatrick Georgi disable_periodic(struct ehci_ctrl *ctrl)
11398f62ca64SPatrick Georgi {
11408f62ca64SPatrick Georgi 	uint32_t cmd;
11418f62ca64SPatrick Georgi 	struct ehci_hcor *hcor = ctrl->hcor;
11428f62ca64SPatrick Georgi 	int ret;
11438f62ca64SPatrick Georgi 
11448f62ca64SPatrick Georgi 	cmd = ehci_readl(&hcor->or_usbcmd);
11458f62ca64SPatrick Georgi 	cmd &= ~CMD_PSE;
11468f62ca64SPatrick Georgi 	ehci_writel(&hcor->or_usbcmd, cmd);
11478f62ca64SPatrick Georgi 
11488f62ca64SPatrick Georgi 	ret = handshake((uint32_t *)&hcor->or_usbsts,
11498f62ca64SPatrick Georgi 			STS_PSS, 0, 100 * 1000);
11508f62ca64SPatrick Georgi 	if (ret < 0) {
11518f62ca64SPatrick Georgi 		printf("EHCI failed: timeout when disabling periodic list\n");
11528f62ca64SPatrick Georgi 		return -ETIMEDOUT;
11538f62ca64SPatrick Georgi 	}
11548f62ca64SPatrick Georgi 	return 0;
11558f62ca64SPatrick Georgi }
11568f62ca64SPatrick Georgi 
11578f62ca64SPatrick Georgi static int periodic_schedules;
11588f62ca64SPatrick Georgi 
11598f62ca64SPatrick Georgi struct int_queue *
11608f62ca64SPatrick Georgi create_int_queue(struct usb_device *dev, unsigned long pipe, int queuesize,
11618f62ca64SPatrick Georgi 		 int elementsize, void *buffer)
11628f62ca64SPatrick Georgi {
11638f62ca64SPatrick Georgi 	struct ehci_ctrl *ctrl = dev->controller;
11648f62ca64SPatrick Georgi 	struct int_queue *result = NULL;
11658f62ca64SPatrick Georgi 	int i;
11668f62ca64SPatrick Georgi 
11678f62ca64SPatrick Georgi 	debug("Enter create_int_queue\n");
11688f62ca64SPatrick Georgi 	if (usb_pipetype(pipe) != PIPE_INTERRUPT) {
11698f62ca64SPatrick Georgi 		debug("non-interrupt pipe (type=%lu)", usb_pipetype(pipe));
11708f62ca64SPatrick Georgi 		return NULL;
11718f62ca64SPatrick Georgi 	}
11728f62ca64SPatrick Georgi 
11738f62ca64SPatrick Georgi 	/* limit to 4 full pages worth of data -
11748f62ca64SPatrick Georgi 	 * we can safely fit them in a single TD,
11758f62ca64SPatrick Georgi 	 * no matter the alignment
11768f62ca64SPatrick Georgi 	 */
11778f62ca64SPatrick Georgi 	if (elementsize >= 16384) {
11788f62ca64SPatrick Georgi 		debug("too large elements for interrupt transfers\n");
11798f62ca64SPatrick Georgi 		return NULL;
11808f62ca64SPatrick Georgi 	}
11818f62ca64SPatrick Georgi 
11828f62ca64SPatrick Georgi 	result = malloc(sizeof(*result));
11838f62ca64SPatrick Georgi 	if (!result) {
11848f62ca64SPatrick Georgi 		debug("ehci intr queue: out of memory\n");
11858f62ca64SPatrick Georgi 		goto fail1;
11868f62ca64SPatrick Georgi 	}
11878165e34bSStephen Warren 	result->first = memalign(USB_DMA_MINALIGN,
11888165e34bSStephen Warren 				 sizeof(struct QH) * queuesize);
11898f62ca64SPatrick Georgi 	if (!result->first) {
11908f62ca64SPatrick Georgi 		debug("ehci intr queue: out of memory\n");
11918f62ca64SPatrick Georgi 		goto fail2;
11928f62ca64SPatrick Georgi 	}
11938f62ca64SPatrick Georgi 	result->current = result->first;
11948f62ca64SPatrick Georgi 	result->last = result->first + queuesize - 1;
11958165e34bSStephen Warren 	result->tds = memalign(USB_DMA_MINALIGN,
11968165e34bSStephen Warren 			       sizeof(struct qTD) * queuesize);
11978f62ca64SPatrick Georgi 	if (!result->tds) {
11988f62ca64SPatrick Georgi 		debug("ehci intr queue: out of memory\n");
11998f62ca64SPatrick Georgi 		goto fail3;
12008f62ca64SPatrick Georgi 	}
12018f62ca64SPatrick Georgi 	memset(result->first, 0, sizeof(struct QH) * queuesize);
12028f62ca64SPatrick Georgi 	memset(result->tds, 0, sizeof(struct qTD) * queuesize);
12038f62ca64SPatrick Georgi 
12048f62ca64SPatrick Georgi 	for (i = 0; i < queuesize; i++) {
12058f62ca64SPatrick Georgi 		struct QH *qh = result->first + i;
12068f62ca64SPatrick Georgi 		struct qTD *td = result->tds + i;
12078f62ca64SPatrick Georgi 		void **buf = &qh->buffer;
12088f62ca64SPatrick Georgi 
1209ea427775SAdrian Cox 		qh->qh_link = cpu_to_hc32((uint32_t)(qh+1) | QH_LINK_TYPE_QH);
12108f62ca64SPatrick Georgi 		if (i == queuesize - 1)
1211ea427775SAdrian Cox 			qh->qh_link = cpu_to_hc32(QH_LINK_TERMINATE);
12128f62ca64SPatrick Georgi 
1213ea427775SAdrian Cox 		qh->qh_overlay.qt_next = cpu_to_hc32((uint32_t)td);
1214ea427775SAdrian Cox 		qh->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
1215ea427775SAdrian Cox 		qh->qh_endpt1 =
1216ea427775SAdrian Cox 			cpu_to_hc32((0 << 28) | /* No NAK reload (ehci 4.9) */
12178f62ca64SPatrick Georgi 			(usb_maxpacket(dev, pipe) << 16) | /* MPS */
12188f62ca64SPatrick Georgi 			(1 << 14) |
12198f62ca64SPatrick Georgi 			QH_ENDPT1_EPS(ehci_encode_speed(dev->speed)) |
12208f62ca64SPatrick Georgi 			(usb_pipeendpoint(pipe) << 8) | /* Endpoint Number */
1221ea427775SAdrian Cox 			(usb_pipedevice(pipe) << 0));
1222ea427775SAdrian Cox 		qh->qh_endpt2 = cpu_to_hc32((1 << 30) | /* 1 Tx per mframe */
1223ea427775SAdrian Cox 			(1 << 0)); /* S-mask: microframe 0 */
12248f62ca64SPatrick Georgi 		if (dev->speed == USB_SPEED_LOW ||
12258f62ca64SPatrick Georgi 				dev->speed == USB_SPEED_FULL) {
1226*4e2c4ad3SHans de Goede 			/* C-mask: microframes 2-4 */
1227*4e2c4ad3SHans de Goede 			qh->qh_endpt2 |= cpu_to_hc32((0x1c << 8));
12288f62ca64SPatrick Georgi 		}
1229*4e2c4ad3SHans de Goede 		ehci_update_endpt2_dev_n_port(dev, qh);
12308f62ca64SPatrick Georgi 
1231ea427775SAdrian Cox 		td->qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
1232ea427775SAdrian Cox 		td->qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
12338f62ca64SPatrick Georgi 		debug("communication direction is '%s'\n",
12348f62ca64SPatrick Georgi 		      usb_pipein(pipe) ? "in" : "out");
1235ea427775SAdrian Cox 		td->qt_token = cpu_to_hc32((elementsize << 16) |
12368f62ca64SPatrick Georgi 			((usb_pipein(pipe) ? 1 : 0) << 8) | /* IN/OUT token */
1237ea427775SAdrian Cox 			0x80); /* active */
1238ea427775SAdrian Cox 		td->qt_buffer[0] =
1239ea427775SAdrian Cox 		    cpu_to_hc32((uint32_t)buffer + i * elementsize);
1240ea427775SAdrian Cox 		td->qt_buffer[1] =
1241ea427775SAdrian Cox 		    cpu_to_hc32((td->qt_buffer[0] + 0x1000) & ~0xfff);
1242ea427775SAdrian Cox 		td->qt_buffer[2] =
1243ea427775SAdrian Cox 		    cpu_to_hc32((td->qt_buffer[0] + 0x2000) & ~0xfff);
1244ea427775SAdrian Cox 		td->qt_buffer[3] =
1245ea427775SAdrian Cox 		    cpu_to_hc32((td->qt_buffer[0] + 0x3000) & ~0xfff);
1246ea427775SAdrian Cox 		td->qt_buffer[4] =
1247ea427775SAdrian Cox 		    cpu_to_hc32((td->qt_buffer[0] + 0x4000) & ~0xfff);
12488f62ca64SPatrick Georgi 
12498f62ca64SPatrick Georgi 		*buf = buffer + i * elementsize;
12508f62ca64SPatrick Georgi 	}
12518f62ca64SPatrick Georgi 
1252d3e07478SStephen Warren 	flush_dcache_range((uint32_t)buffer,
1253d3e07478SStephen Warren 			   ALIGN_END_ADDR(char, buffer,
1254d3e07478SStephen Warren 					  queuesize * elementsize));
1255d3e07478SStephen Warren 	flush_dcache_range((uint32_t)result->first,
1256d3e07478SStephen Warren 			   ALIGN_END_ADDR(struct QH, result->first,
1257d3e07478SStephen Warren 					  queuesize));
1258d3e07478SStephen Warren 	flush_dcache_range((uint32_t)result->tds,
1259d3e07478SStephen Warren 			   ALIGN_END_ADDR(struct qTD, result->tds,
1260d3e07478SStephen Warren 					  queuesize));
1261d3e07478SStephen Warren 
12628f62ca64SPatrick Georgi 	if (disable_periodic(ctrl) < 0) {
12638f62ca64SPatrick Georgi 		debug("FATAL: periodic should never fail, but did");
12648f62ca64SPatrick Georgi 		goto fail3;
12658f62ca64SPatrick Georgi 	}
12668f62ca64SPatrick Georgi 
12678f62ca64SPatrick Georgi 	/* hook up to periodic list */
12688f62ca64SPatrick Georgi 	struct QH *list = &ctrl->periodic_queue;
12698f62ca64SPatrick Georgi 	result->last->qh_link = list->qh_link;
1270ea427775SAdrian Cox 	list->qh_link = cpu_to_hc32((uint32_t)result->first | QH_LINK_TYPE_QH);
12718f62ca64SPatrick Georgi 
1272d3e07478SStephen Warren 	flush_dcache_range((uint32_t)result->last,
1273d3e07478SStephen Warren 			   ALIGN_END_ADDR(struct QH, result->last, 1));
1274d3e07478SStephen Warren 	flush_dcache_range((uint32_t)list,
1275d3e07478SStephen Warren 			   ALIGN_END_ADDR(struct QH, list, 1));
1276d3e07478SStephen Warren 
12778f62ca64SPatrick Georgi 	if (enable_periodic(ctrl) < 0) {
12788f62ca64SPatrick Georgi 		debug("FATAL: periodic should never fail, but did");
12798f62ca64SPatrick Georgi 		goto fail3;
12808f62ca64SPatrick Georgi 	}
12818f62ca64SPatrick Georgi 	periodic_schedules++;
12828f62ca64SPatrick Georgi 
12838f62ca64SPatrick Georgi 	debug("Exit create_int_queue\n");
12848f62ca64SPatrick Georgi 	return result;
12858f62ca64SPatrick Georgi fail3:
12868f62ca64SPatrick Georgi 	if (result->tds)
12878f62ca64SPatrick Georgi 		free(result->tds);
12888f62ca64SPatrick Georgi fail2:
12898f62ca64SPatrick Georgi 	if (result->first)
12908f62ca64SPatrick Georgi 		free(result->first);
12918f62ca64SPatrick Georgi 	if (result)
12928f62ca64SPatrick Georgi 		free(result);
12938f62ca64SPatrick Georgi fail1:
12948f62ca64SPatrick Georgi 	return NULL;
12958f62ca64SPatrick Georgi }
12968f62ca64SPatrick Georgi 
12978f62ca64SPatrick Georgi void *poll_int_queue(struct usb_device *dev, struct int_queue *queue)
12988f62ca64SPatrick Georgi {
12998f62ca64SPatrick Georgi 	struct QH *cur = queue->current;
13008f62ca64SPatrick Georgi 
13018f62ca64SPatrick Georgi 	/* depleted queue */
13028f62ca64SPatrick Georgi 	if (cur == NULL) {
13038f62ca64SPatrick Georgi 		debug("Exit poll_int_queue with completed queue\n");
13048f62ca64SPatrick Georgi 		return NULL;
13058f62ca64SPatrick Georgi 	}
13068f62ca64SPatrick Georgi 	/* still active */
1307d3e07478SStephen Warren 	invalidate_dcache_range((uint32_t)cur,
1308d3e07478SStephen Warren 				ALIGN_END_ADDR(struct QH, cur, 1));
1309ea427775SAdrian Cox 	if (cur->qh_overlay.qt_token & cpu_to_hc32(0x80)) {
13108f62ca64SPatrick Georgi 		debug("Exit poll_int_queue with no completed intr transfer. "
13118f62ca64SPatrick Georgi 		      "token is %x\n", cur->qh_overlay.qt_token);
13128f62ca64SPatrick Georgi 		return NULL;
13138f62ca64SPatrick Georgi 	}
13148f62ca64SPatrick Georgi 	if (!(cur->qh_link & QH_LINK_TERMINATE))
13158f62ca64SPatrick Georgi 		queue->current++;
13168f62ca64SPatrick Georgi 	else
13178f62ca64SPatrick Georgi 		queue->current = NULL;
13188f62ca64SPatrick Georgi 	debug("Exit poll_int_queue with completed intr transfer. "
13198f62ca64SPatrick Georgi 	      "token is %x at %p (first at %p)\n", cur->qh_overlay.qt_token,
13208f62ca64SPatrick Georgi 	      &cur->qh_overlay.qt_token, queue->first);
13218f62ca64SPatrick Georgi 	return cur->buffer;
13228f62ca64SPatrick Georgi }
13238f62ca64SPatrick Georgi 
13248f62ca64SPatrick Georgi /* Do not free buffers associated with QHs, they're owned by someone else */
13258f62ca64SPatrick Georgi int
13268f62ca64SPatrick Georgi destroy_int_queue(struct usb_device *dev, struct int_queue *queue)
13278f62ca64SPatrick Georgi {
13288f62ca64SPatrick Georgi 	struct ehci_ctrl *ctrl = dev->controller;
13298f62ca64SPatrick Georgi 	int result = -1;
13308f62ca64SPatrick Georgi 	unsigned long timeout;
13318f62ca64SPatrick Georgi 
13328f62ca64SPatrick Georgi 	if (disable_periodic(ctrl) < 0) {
13338f62ca64SPatrick Georgi 		debug("FATAL: periodic should never fail, but did");
13348f62ca64SPatrick Georgi 		goto out;
13358f62ca64SPatrick Georgi 	}
13368f62ca64SPatrick Georgi 	periodic_schedules--;
13378f62ca64SPatrick Georgi 
13388f62ca64SPatrick Georgi 	struct QH *cur = &ctrl->periodic_queue;
13398f62ca64SPatrick Georgi 	timeout = get_timer(0) + 500; /* abort after 500ms */
1340ea427775SAdrian Cox 	while (!(cur->qh_link & cpu_to_hc32(QH_LINK_TERMINATE))) {
13418f62ca64SPatrick Georgi 		debug("considering %p, with qh_link %x\n", cur, cur->qh_link);
13428f62ca64SPatrick Georgi 		if (NEXT_QH(cur) == queue->first) {
13438f62ca64SPatrick Georgi 			debug("found candidate. removing from chain\n");
13448f62ca64SPatrick Georgi 			cur->qh_link = queue->last->qh_link;
13458f62ca64SPatrick Georgi 			result = 0;
13468f62ca64SPatrick Georgi 			break;
13478f62ca64SPatrick Georgi 		}
13488f62ca64SPatrick Georgi 		cur = NEXT_QH(cur);
13498f62ca64SPatrick Georgi 		if (get_timer(0) > timeout) {
13508f62ca64SPatrick Georgi 			printf("Timeout destroying interrupt endpoint queue\n");
13518f62ca64SPatrick Georgi 			result = -1;
13528f62ca64SPatrick Georgi 			goto out;
13538f62ca64SPatrick Georgi 		}
13548f62ca64SPatrick Georgi 	}
13558f62ca64SPatrick Georgi 
13568f62ca64SPatrick Georgi 	if (periodic_schedules > 0) {
13578f62ca64SPatrick Georgi 		result = enable_periodic(ctrl);
13588f62ca64SPatrick Georgi 		if (result < 0)
13598f62ca64SPatrick Georgi 			debug("FATAL: periodic should never fail, but did");
13608f62ca64SPatrick Georgi 	}
13618f62ca64SPatrick Georgi 
13628f62ca64SPatrick Georgi out:
13638f62ca64SPatrick Georgi 	free(queue->tds);
13648f62ca64SPatrick Georgi 	free(queue->first);
13658f62ca64SPatrick Georgi 	free(queue);
13668f62ca64SPatrick Georgi 
13678f62ca64SPatrick Georgi 	return result;
13688f62ca64SPatrick Georgi }
13698f62ca64SPatrick Georgi 
13702731b9a8SJean-Christophe PLAGNIOL-VILLARD int
13712731b9a8SJean-Christophe PLAGNIOL-VILLARD submit_int_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
13722731b9a8SJean-Christophe PLAGNIOL-VILLARD 	       int length, int interval)
13732731b9a8SJean-Christophe PLAGNIOL-VILLARD {
13748f62ca64SPatrick Georgi 	void *backbuffer;
13758f62ca64SPatrick Georgi 	struct int_queue *queue;
13768f62ca64SPatrick Georgi 	unsigned long timeout;
13778f62ca64SPatrick Georgi 	int result = 0, ret;
13788f62ca64SPatrick Georgi 
13792731b9a8SJean-Christophe PLAGNIOL-VILLARD 	debug("dev=%p, pipe=%lu, buffer=%p, length=%d, interval=%d",
13802731b9a8SJean-Christophe PLAGNIOL-VILLARD 	      dev, pipe, buffer, length, interval);
138144ae0be7SBenoît Thébaudeau 
138244ae0be7SBenoît Thébaudeau 	/*
138344ae0be7SBenoît Thébaudeau 	 * Interrupt transfers requiring several transactions are not supported
138444ae0be7SBenoît Thébaudeau 	 * because bInterval is ignored.
13855cec214eSBenoît Thébaudeau 	 *
13865cec214eSBenoît Thébaudeau 	 * Also, ehci_submit_async() relies on wMaxPacketSize being a power of 2
1387db191346SBenoît Thébaudeau 	 * <= PKT_ALIGN if several qTDs are required, while the USB
1388db191346SBenoît Thébaudeau 	 * specification does not constrain this for interrupt transfers. That
1389db191346SBenoît Thébaudeau 	 * means that ehci_submit_async() would support interrupt transfers
1390db191346SBenoît Thébaudeau 	 * requiring several transactions only as long as the transfer size does
1391db191346SBenoît Thébaudeau 	 * not require more than a single qTD.
139244ae0be7SBenoît Thébaudeau 	 */
139344ae0be7SBenoît Thébaudeau 	if (length > usb_maxpacket(dev, pipe)) {
13948f62ca64SPatrick Georgi 		printf("%s: Interrupt transfers requiring several "
13958f62ca64SPatrick Georgi 			"transactions are not supported.\n", __func__);
139644ae0be7SBenoît Thébaudeau 		return -1;
139744ae0be7SBenoît Thébaudeau 	}
13988f62ca64SPatrick Georgi 
13998f62ca64SPatrick Georgi 	queue = create_int_queue(dev, pipe, 1, length, buffer);
14008f62ca64SPatrick Georgi 
14018f62ca64SPatrick Georgi 	timeout = get_timer(0) + USB_TIMEOUT_MS(pipe);
14028f62ca64SPatrick Georgi 	while ((backbuffer = poll_int_queue(dev, queue)) == NULL)
14038f62ca64SPatrick Georgi 		if (get_timer(0) > timeout) {
14048f62ca64SPatrick Georgi 			printf("Timeout poll on interrupt endpoint\n");
14058f62ca64SPatrick Georgi 			result = -ETIMEDOUT;
14068f62ca64SPatrick Georgi 			break;
14078f62ca64SPatrick Georgi 		}
14088f62ca64SPatrick Georgi 
14098f62ca64SPatrick Georgi 	if (backbuffer != buffer) {
14108f62ca64SPatrick Georgi 		debug("got wrong buffer back (%x instead of %x)\n",
14118f62ca64SPatrick Georgi 		      (uint32_t)backbuffer, (uint32_t)buffer);
14128f62ca64SPatrick Georgi 		return -EINVAL;
14138f62ca64SPatrick Georgi 	}
14148f62ca64SPatrick Georgi 
1415d3e07478SStephen Warren 	invalidate_dcache_range((uint32_t)buffer,
1416d3e07478SStephen Warren 				ALIGN_END_ADDR(char, buffer, length));
1417d3e07478SStephen Warren 
14188f62ca64SPatrick Georgi 	ret = destroy_int_queue(dev, queue);
14198f62ca64SPatrick Georgi 	if (ret < 0)
14208f62ca64SPatrick Georgi 		return ret;
14218f62ca64SPatrick Georgi 
14228f62ca64SPatrick Georgi 	/* everything worked out fine */
14238f62ca64SPatrick Georgi 	return result;
14242731b9a8SJean-Christophe PLAGNIOL-VILLARD }
1425