xref: /rk3399_rockchip-uboot/drivers/usb/host/ehci-fsl.c (revision 1a4f6af8bfd44c8ae6e87a81ff125eed47042cc5)
12731b9a8SJean-Christophe PLAGNIOL-VILLARD /*
2ba699a5fSRajesh Bhagat  * (C) Copyright 2009, 2011, 2016 Freescale Semiconductor, Inc.
34ef01010SVivek Mahajan  *
42731b9a8SJean-Christophe PLAGNIOL-VILLARD  * (C) Copyright 2008, Excito Elektronik i Sk=E5ne AB
52731b9a8SJean-Christophe PLAGNIOL-VILLARD  *
62731b9a8SJean-Christophe PLAGNIOL-VILLARD  * Author: Tor Krill tor@excito.com
72731b9a8SJean-Christophe PLAGNIOL-VILLARD  *
81a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
92731b9a8SJean-Christophe PLAGNIOL-VILLARD  */
102731b9a8SJean-Christophe PLAGNIOL-VILLARD 
112731b9a8SJean-Christophe PLAGNIOL-VILLARD #include <common.h>
122731b9a8SJean-Christophe PLAGNIOL-VILLARD #include <pci.h>
132731b9a8SJean-Christophe PLAGNIOL-VILLARD #include <usb.h>
142731b9a8SJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h>
15e162c6b1SMateusz Kulikowski #include <usb/ehci-ci.h>
161b719e66SRamneek Mehresh #include <hwconfig.h>
17c26c80a1SNikhil Badola #include <fsl_usb.h>
18a1c04e27SNikhil Badola #include <fdt_support.h>
19ba699a5fSRajesh Bhagat #include <dm.h>
202731b9a8SJean-Christophe PLAGNIOL-VILLARD 
212731b9a8SJean-Christophe PLAGNIOL-VILLARD #include "ehci.h"
222731b9a8SJean-Christophe PLAGNIOL-VILLARD 
23ba699a5fSRajesh Bhagat DECLARE_GLOBAL_DATA_PTR;
24ba699a5fSRajesh Bhagat 
25a1c04e27SNikhil Badola #ifndef CONFIG_USB_MAX_CONTROLLER_COUNT
26a1c04e27SNikhil Badola #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
27a1c04e27SNikhil Badola #endif
28a1c04e27SNikhil Badola 
293739bf7eSSven Schwermer #if CONFIG_IS_ENABLED(DM_USB)
30ba699a5fSRajesh Bhagat struct ehci_fsl_priv {
31ba699a5fSRajesh Bhagat 	struct ehci_ctrl ehci;
32ba699a5fSRajesh Bhagat 	fdt_addr_t hcd_base;
33ba699a5fSRajesh Bhagat 	char *phy_type;
34ba699a5fSRajesh Bhagat };
35ba699a5fSRajesh Bhagat #endif
36ba699a5fSRajesh Bhagat 
37896720ceSNikhil Badola static void set_txfifothresh(struct usb_ehci *, u32);
383739bf7eSSven Schwermer #if CONFIG_IS_ENABLED(DM_USB)
39ba699a5fSRajesh Bhagat static int ehci_fsl_init(struct ehci_fsl_priv *priv, struct usb_ehci *ehci,
40ba699a5fSRajesh Bhagat 		  struct ehci_hccr *hccr, struct ehci_hcor *hcor);
41ba699a5fSRajesh Bhagat #else
421e61ce9fSRajesh Bhagat static int ehci_fsl_init(int index, struct usb_ehci *ehci,
431e61ce9fSRajesh Bhagat 			 struct ehci_hccr *hccr, struct ehci_hcor *hcor);
44ba699a5fSRajesh Bhagat #endif
45896720ceSNikhil Badola 
46047cea36SShengzhou Liu /* Check USB PHY clock valid */
usb_phy_clk_valid(struct usb_ehci * ehci)47047cea36SShengzhou Liu static int usb_phy_clk_valid(struct usb_ehci *ehci)
48047cea36SShengzhou Liu {
49047cea36SShengzhou Liu 	if (!((in_be32(&ehci->control) & PHY_CLK_VALID) ||
50047cea36SShengzhou Liu 			in_be32(&ehci->prictrl))) {
51047cea36SShengzhou Liu 		printf("USB PHY clock invalid!\n");
52047cea36SShengzhou Liu 		return 0;
53047cea36SShengzhou Liu 	} else {
54047cea36SShengzhou Liu 		return 1;
55047cea36SShengzhou Liu 	}
56047cea36SShengzhou Liu }
57047cea36SShengzhou Liu 
583739bf7eSSven Schwermer #if CONFIG_IS_ENABLED(DM_USB)
ehci_fsl_ofdata_to_platdata(struct udevice * dev)59ba699a5fSRajesh Bhagat static int ehci_fsl_ofdata_to_platdata(struct udevice *dev)
60ba699a5fSRajesh Bhagat {
61ba699a5fSRajesh Bhagat 	struct ehci_fsl_priv *priv = dev_get_priv(dev);
62ba699a5fSRajesh Bhagat 	const void *prop;
63ba699a5fSRajesh Bhagat 
64e160f7d4SSimon Glass 	prop = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy_type",
65ba699a5fSRajesh Bhagat 			   NULL);
66ba699a5fSRajesh Bhagat 	if (prop) {
67ba699a5fSRajesh Bhagat 		priv->phy_type = (char *)prop;
68ba699a5fSRajesh Bhagat 		debug("phy_type %s\n", priv->phy_type);
69ba699a5fSRajesh Bhagat 	}
70ba699a5fSRajesh Bhagat 
71ba699a5fSRajesh Bhagat 	return 0;
72ba699a5fSRajesh Bhagat }
73ba699a5fSRajesh Bhagat 
ehci_fsl_init_after_reset(struct ehci_ctrl * ctrl)74ba699a5fSRajesh Bhagat static int ehci_fsl_init_after_reset(struct ehci_ctrl *ctrl)
75ba699a5fSRajesh Bhagat {
76ba699a5fSRajesh Bhagat 	struct usb_ehci *ehci = NULL;
77ba699a5fSRajesh Bhagat 	struct ehci_fsl_priv *priv = container_of(ctrl, struct ehci_fsl_priv,
78ba699a5fSRajesh Bhagat 						   ehci);
79*7472a52fSYinbo Zhu #ifdef CONFIG_PPC
80*7472a52fSYinbo Zhu 	ehci = (struct usb_ehci *)lower_32_bits(priv->hcd_base);
81*7472a52fSYinbo Zhu #else
82ba699a5fSRajesh Bhagat 	ehci = (struct usb_ehci *)priv->hcd_base;
83*7472a52fSYinbo Zhu #endif
84*7472a52fSYinbo Zhu 
85ba699a5fSRajesh Bhagat 	if (ehci_fsl_init(priv, ehci, priv->ehci.hccr, priv->ehci.hcor) < 0)
86ba699a5fSRajesh Bhagat 		return -ENXIO;
87ba699a5fSRajesh Bhagat 
88ba699a5fSRajesh Bhagat 	return 0;
89ba699a5fSRajesh Bhagat }
90ba699a5fSRajesh Bhagat 
91ba699a5fSRajesh Bhagat static const struct ehci_ops fsl_ehci_ops = {
92ba699a5fSRajesh Bhagat 	.init_after_reset = ehci_fsl_init_after_reset,
93ba699a5fSRajesh Bhagat };
94ba699a5fSRajesh Bhagat 
ehci_fsl_probe(struct udevice * dev)95ba699a5fSRajesh Bhagat static int ehci_fsl_probe(struct udevice *dev)
96ba699a5fSRajesh Bhagat {
97ba699a5fSRajesh Bhagat 	struct ehci_fsl_priv *priv = dev_get_priv(dev);
98ba699a5fSRajesh Bhagat 	struct usb_ehci *ehci = NULL;
99ba699a5fSRajesh Bhagat 	struct ehci_hccr *hccr;
100ba699a5fSRajesh Bhagat 	struct ehci_hcor *hcor;
101ba699a5fSRajesh Bhagat 
102ba699a5fSRajesh Bhagat 	/*
103ba699a5fSRajesh Bhagat 	 * Get the base address for EHCI controller from the device node
104ba699a5fSRajesh Bhagat 	 */
105a821c4afSSimon Glass 	priv->hcd_base = devfdt_get_addr(dev);
106ba699a5fSRajesh Bhagat 	if (priv->hcd_base == FDT_ADDR_T_NONE) {
107ba699a5fSRajesh Bhagat 		debug("Can't get the EHCI register base address\n");
108ba699a5fSRajesh Bhagat 		return -ENXIO;
109ba699a5fSRajesh Bhagat 	}
110*7472a52fSYinbo Zhu #ifdef CONFIG_PPC
111*7472a52fSYinbo Zhu 	ehci = (struct usb_ehci *)lower_32_bits(priv->hcd_base);
112*7472a52fSYinbo Zhu #else
113ba699a5fSRajesh Bhagat 	ehci = (struct usb_ehci *)priv->hcd_base;
114*7472a52fSYinbo Zhu #endif
115ba699a5fSRajesh Bhagat 	hccr = (struct ehci_hccr *)(&ehci->caplength);
116ba699a5fSRajesh Bhagat 	hcor = (struct ehci_hcor *)
11769c579ebSRan Wang 		((void *)hccr + HC_LENGTH(ehci_readl(&hccr->cr_capbase)));
118ba699a5fSRajesh Bhagat 
119ba699a5fSRajesh Bhagat 	if (ehci_fsl_init(priv, ehci, hccr, hcor) < 0)
120ba699a5fSRajesh Bhagat 		return -ENXIO;
121ba699a5fSRajesh Bhagat 
12269c579ebSRan Wang 	debug("ehci-fsl: init hccr %p and hcor %p hc_length %d\n",
12369c579ebSRan Wang 	      (void *)hccr, (void *)hcor,
12469c579ebSRan Wang 	      HC_LENGTH(ehci_readl(&hccr->cr_capbase)));
125ba699a5fSRajesh Bhagat 
126ba699a5fSRajesh Bhagat 	return ehci_register(dev, hccr, hcor, &fsl_ehci_ops, 0, USB_INIT_HOST);
127ba699a5fSRajesh Bhagat }
128ba699a5fSRajesh Bhagat 
129ba699a5fSRajesh Bhagat static const struct udevice_id ehci_usb_ids[] = {
130ba699a5fSRajesh Bhagat 	{ .compatible = "fsl-usb2-mph", },
131ba699a5fSRajesh Bhagat 	{ .compatible = "fsl-usb2-dr", },
132ba699a5fSRajesh Bhagat 	{ }
133ba699a5fSRajesh Bhagat };
134ba699a5fSRajesh Bhagat 
135ba699a5fSRajesh Bhagat U_BOOT_DRIVER(ehci_fsl) = {
136ba699a5fSRajesh Bhagat 	.name	= "ehci_fsl",
137ba699a5fSRajesh Bhagat 	.id	= UCLASS_USB,
138ba699a5fSRajesh Bhagat 	.of_match = ehci_usb_ids,
139ba699a5fSRajesh Bhagat 	.ofdata_to_platdata = ehci_fsl_ofdata_to_platdata,
140ba699a5fSRajesh Bhagat 	.probe = ehci_fsl_probe,
14140527342SMasahiro Yamada 	.remove = ehci_deregister,
142ba699a5fSRajesh Bhagat 	.ops	= &ehci_usb_ops,
143ba699a5fSRajesh Bhagat 	.platdata_auto_alloc_size = sizeof(struct usb_platdata),
144ba699a5fSRajesh Bhagat 	.priv_auto_alloc_size = sizeof(struct ehci_fsl_priv),
145ba699a5fSRajesh Bhagat 	.flags	= DM_FLAG_ALLOC_PRIV_DMA,
146ba699a5fSRajesh Bhagat };
147ba699a5fSRajesh Bhagat #else
1482731b9a8SJean-Christophe PLAGNIOL-VILLARD /*
1492731b9a8SJean-Christophe PLAGNIOL-VILLARD  * Create the appropriate control structures to manage
1502731b9a8SJean-Christophe PLAGNIOL-VILLARD  * a new EHCI host controller.
1512731b9a8SJean-Christophe PLAGNIOL-VILLARD  *
1522731b9a8SJean-Christophe PLAGNIOL-VILLARD  * Excerpts from linux ehci fsl driver.
1532731b9a8SJean-Christophe PLAGNIOL-VILLARD  */
ehci_hcd_init(int index,enum usb_init_type init,struct ehci_hccr ** hccr,struct ehci_hcor ** hcor)154127efc4fSTroy Kisky int ehci_hcd_init(int index, enum usb_init_type init,
155127efc4fSTroy Kisky 		struct ehci_hccr **hccr, struct ehci_hcor **hcor)
1562731b9a8SJean-Christophe PLAGNIOL-VILLARD {
15777354e9dSramneek mehresh 	struct usb_ehci *ehci = NULL;
1581e61ce9fSRajesh Bhagat 
1591e61ce9fSRajesh Bhagat 	switch (index) {
1601e61ce9fSRajesh Bhagat 	case 0:
1611e61ce9fSRajesh Bhagat 		ehci = (struct usb_ehci *)CONFIG_SYS_FSL_USB1_ADDR;
1621e61ce9fSRajesh Bhagat 		break;
1631e61ce9fSRajesh Bhagat 	case 1:
1641e61ce9fSRajesh Bhagat 		ehci = (struct usb_ehci *)CONFIG_SYS_FSL_USB2_ADDR;
1651e61ce9fSRajesh Bhagat 		break;
1661e61ce9fSRajesh Bhagat 	default:
1671e61ce9fSRajesh Bhagat 		printf("ERROR: wrong controller index!!\n");
1681e61ce9fSRajesh Bhagat 		return -EINVAL;
1691e61ce9fSRajesh Bhagat 	};
1701e61ce9fSRajesh Bhagat 
1711e61ce9fSRajesh Bhagat 	*hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength);
1721e61ce9fSRajesh Bhagat 	*hcor = (struct ehci_hcor *)((uint32_t) *hccr +
1731e61ce9fSRajesh Bhagat 			HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
1741e61ce9fSRajesh Bhagat 
1751e61ce9fSRajesh Bhagat 	return ehci_fsl_init(index, ehci, *hccr, *hcor);
1761e61ce9fSRajesh Bhagat }
1771e61ce9fSRajesh Bhagat 
1781e61ce9fSRajesh Bhagat /*
1791e61ce9fSRajesh Bhagat  * Destroy the appropriate control structures corresponding
1801e61ce9fSRajesh Bhagat  * the the EHCI host controller.
1811e61ce9fSRajesh Bhagat  */
ehci_hcd_stop(int index)1821e61ce9fSRajesh Bhagat int ehci_hcd_stop(int index)
1831e61ce9fSRajesh Bhagat {
1841e61ce9fSRajesh Bhagat 	return 0;
1851e61ce9fSRajesh Bhagat }
186ba699a5fSRajesh Bhagat #endif
1871e61ce9fSRajesh Bhagat 
1883739bf7eSSven Schwermer #if CONFIG_IS_ENABLED(DM_USB)
ehci_fsl_init(struct ehci_fsl_priv * priv,struct usb_ehci * ehci,struct ehci_hccr * hccr,struct ehci_hcor * hcor)189ba699a5fSRajesh Bhagat static int ehci_fsl_init(struct ehci_fsl_priv *priv, struct usb_ehci *ehci,
190ba699a5fSRajesh Bhagat 		  struct ehci_hccr *hccr, struct ehci_hcor *hcor)
191ba699a5fSRajesh Bhagat #else
1921e61ce9fSRajesh Bhagat static int ehci_fsl_init(int index, struct usb_ehci *ehci,
1931e61ce9fSRajesh Bhagat 			 struct ehci_hccr *hccr, struct ehci_hcor *hcor)
194ba699a5fSRajesh Bhagat #endif
1951e61ce9fSRajesh Bhagat {
1961b719e66SRamneek Mehresh 	const char *phy_type = NULL;
1973739bf7eSSven Schwermer #if !CONFIG_IS_ENABLED(DM_USB)
1981b719e66SRamneek Mehresh 	size_t len;
1990ecb15c8SNikhil Badola 	char current_usb_controller[5];
200ba699a5fSRajesh Bhagat #endif
201dd22f7cfSKumar Gala #ifdef CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
202dd22f7cfSKumar Gala 	char usb_phy[5];
2031b719e66SRamneek Mehresh 
2041b719e66SRamneek Mehresh 	usb_phy[0] = '\0';
205dd22f7cfSKumar Gala #endif
20611856919SNikhil Badola 	if (has_erratum_a007075()) {
20711856919SNikhil Badola 		/*
20811856919SNikhil Badola 		 * A 5ms delay is needed after applying soft-reset to the
20911856919SNikhil Badola 		 * controller to let external ULPI phy come out of reset.
21011856919SNikhil Badola 		 * This delay needs to be added before re-initializing
21111856919SNikhil Badola 		 * the controller after soft-resetting completes
21211856919SNikhil Badola 		 */
21311856919SNikhil Badola 		mdelay(5);
21411856919SNikhil Badola 	}
2152731b9a8SJean-Christophe PLAGNIOL-VILLARD 
2162731b9a8SJean-Christophe PLAGNIOL-VILLARD 	/* Set to Host mode */
21708066152SVivek Mahajan 	setbits_le32(&ehci->usbmode, CM_HOST);
2182731b9a8SJean-Christophe PLAGNIOL-VILLARD 
21908066152SVivek Mahajan 	out_be32(&ehci->snoop1, SNOOP_SIZE_2GB);
22008066152SVivek Mahajan 	out_be32(&ehci->snoop2, 0x80000000 | SNOOP_SIZE_2GB);
2212731b9a8SJean-Christophe PLAGNIOL-VILLARD 
2222731b9a8SJean-Christophe PLAGNIOL-VILLARD 	/* Init phy */
2233739bf7eSSven Schwermer #if CONFIG_IS_ENABLED(DM_USB)
224ba699a5fSRajesh Bhagat 	if (priv->phy_type)
225ba699a5fSRajesh Bhagat 		phy_type = priv->phy_type;
226ba699a5fSRajesh Bhagat #else
227ba699a5fSRajesh Bhagat 	memset(current_usb_controller, '\0', 5);
228ba699a5fSRajesh Bhagat 	snprintf(current_usb_controller, sizeof(current_usb_controller),
229ba699a5fSRajesh Bhagat 		 "usb%d", index+1);
230ba699a5fSRajesh Bhagat 
2310ecb15c8SNikhil Badola 	if (hwconfig_sub(current_usb_controller, "phy_type"))
2320ecb15c8SNikhil Badola 		phy_type = hwconfig_subarg(current_usb_controller,
2330ecb15c8SNikhil Badola 				"phy_type", &len);
234ba699a5fSRajesh Bhagat #endif
2354ef01010SVivek Mahajan 	else
23600caae6dSSimon Glass 		phy_type = env_get("usb_phy_type");
2371b719e66SRamneek Mehresh 
2381b719e66SRamneek Mehresh 	if (!phy_type) {
2391b719e66SRamneek Mehresh #ifdef CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
2401b719e66SRamneek Mehresh 		/* if none specified assume internal UTMI */
2411b719e66SRamneek Mehresh 		strcpy(usb_phy, "utmi");
2421b719e66SRamneek Mehresh 		phy_type = usb_phy;
2431b719e66SRamneek Mehresh #else
2441b719e66SRamneek Mehresh 		printf("WARNING: USB phy type not defined !!\n");
2451b719e66SRamneek Mehresh 		return -1;
2461b719e66SRamneek Mehresh #endif
2471b719e66SRamneek Mehresh 	}
2481b719e66SRamneek Mehresh 
24991d7746dSNikhil Badola 	if (!strncmp(phy_type, "utmi", 4)) {
2501b719e66SRamneek Mehresh #if defined(CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY)
25115231f6dSNikhil Badola 		clrsetbits_be32(&ehci->control, CONTROL_REGISTER_W1C_MASK,
25215231f6dSNikhil Badola 				PHY_CLK_SEL_UTMI);
25315231f6dSNikhil Badola 		clrsetbits_be32(&ehci->control, CONTROL_REGISTER_W1C_MASK,
25415231f6dSNikhil Badola 				UTMI_PHY_EN);
2551b719e66SRamneek Mehresh 		udelay(1000); /* delay required for PHY Clk to appear */
2561b719e66SRamneek Mehresh #endif
2571e61ce9fSRajesh Bhagat 		out_le32(&(hcor)->or_portsc[0], PORT_PTS_UTMI);
25815231f6dSNikhil Badola 		clrsetbits_be32(&ehci->control, CONTROL_REGISTER_W1C_MASK,
25915231f6dSNikhil Badola 				USB_EN);
2601b719e66SRamneek Mehresh 	} else {
26115231f6dSNikhil Badola 		clrsetbits_be32(&ehci->control, CONTROL_REGISTER_W1C_MASK,
26215231f6dSNikhil Badola 				PHY_CLK_SEL_ULPI);
26315231f6dSNikhil Badola 		clrsetbits_be32(&ehci->control, UTMI_PHY_EN |
26415231f6dSNikhil Badola 				CONTROL_REGISTER_W1C_MASK, USB_EN);
2651b719e66SRamneek Mehresh 		udelay(1000); /* delay required for PHY Clk to appear */
266047cea36SShengzhou Liu 		if (!usb_phy_clk_valid(ehci))
267047cea36SShengzhou Liu 			return -EINVAL;
2681e61ce9fSRajesh Bhagat 		out_le32(&(hcor)->or_portsc[0], PORT_PTS_ULPI);
2691b719e66SRamneek Mehresh 	}
2702731b9a8SJean-Christophe PLAGNIOL-VILLARD 
27108066152SVivek Mahajan 	out_be32(&ehci->prictrl, 0x0000000c);
27208066152SVivek Mahajan 	out_be32(&ehci->age_cnt_limit, 0x00000040);
27308066152SVivek Mahajan 	out_be32(&ehci->sictrl, 0x00000001);
2742731b9a8SJean-Christophe PLAGNIOL-VILLARD 
27508066152SVivek Mahajan 	in_le32(&ehci->usbmode);
2762731b9a8SJean-Christophe PLAGNIOL-VILLARD 
277f3dff695SNikhil Badola 	if (has_erratum_a007798())
278896720ceSNikhil Badola 		set_txfifothresh(ehci, TXFIFOTHRESH);
279896720ceSNikhil Badola 
2800dc78ff8SNikhil Badola 	if (has_erratum_a004477()) {
2810dc78ff8SNikhil Badola 		/*
2820dc78ff8SNikhil Badola 		 * When reset is issued while any ULPI transaction is ongoing
2830dc78ff8SNikhil Badola 		 * then it may result to corruption of ULPI Function Control
2840dc78ff8SNikhil Badola 		 * Register which eventually causes phy clock to enter low
2850dc78ff8SNikhil Badola 		 * power mode which stops the clock. Thus delay is required
2860dc78ff8SNikhil Badola 		 * before reset to let ongoing ULPI transaction complete.
2870dc78ff8SNikhil Badola 		 */
2880dc78ff8SNikhil Badola 		udelay(1);
2890dc78ff8SNikhil Badola 	}
2902731b9a8SJean-Christophe PLAGNIOL-VILLARD 	return 0;
2912731b9a8SJean-Christophe PLAGNIOL-VILLARD }
2922731b9a8SJean-Christophe PLAGNIOL-VILLARD 
2932731b9a8SJean-Christophe PLAGNIOL-VILLARD /*
294896720ceSNikhil Badola  * Setting the value of TXFIFO_THRESH field in TXFILLTUNING register
295896720ceSNikhil Badola  * to counter DDR latencies in writing data into Tx buffer.
296896720ceSNikhil Badola  * This prevents Tx buffer from getting underrun
297896720ceSNikhil Badola  */
set_txfifothresh(struct usb_ehci * ehci,u32 txfifo_thresh)298896720ceSNikhil Badola static void set_txfifothresh(struct usb_ehci *ehci, u32 txfifo_thresh)
299896720ceSNikhil Badola {
300896720ceSNikhil Badola 	u32 cmd;
301896720ceSNikhil Badola 	cmd = ehci_readl(&ehci->txfilltuning);
302896720ceSNikhil Badola 	cmd &= ~TXFIFO_THRESH_MASK;
303896720ceSNikhil Badola 	cmd |= TXFIFO_THRESH(txfifo_thresh);
304896720ceSNikhil Badola 	ehci_writel(&ehci->txfilltuning, cmd);
305896720ceSNikhil Badola }
306