17590d3ceSRajeshwari Shinde /*
27590d3ceSRajeshwari Shinde * SAMSUNG EXYNOS USB HOST EHCI Controller
37590d3ceSRajeshwari Shinde *
47590d3ceSRajeshwari Shinde * Copyright (C) 2012 Samsung Electronics Co.Ltd
57590d3ceSRajeshwari Shinde * Vivek Gautam <gautam.vivek@samsung.com>
67590d3ceSRajeshwari Shinde *
71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
87590d3ceSRajeshwari Shinde */
97590d3ceSRajeshwari Shinde
107590d3ceSRajeshwari Shinde #include <common.h>
11aae04d07SSimon Glass #include <dm.h>
12e18bf1f9SRajeshwari Shinde #include <fdtdec.h>
13*0e00a84cSMasahiro Yamada #include <linux/libfdt.h>
14e18bf1f9SRajeshwari Shinde #include <malloc.h>
157590d3ceSRajeshwari Shinde #include <usb.h>
167590d3ceSRajeshwari Shinde #include <asm/arch/cpu.h>
177590d3ceSRajeshwari Shinde #include <asm/arch/ehci.h>
1871045da8SRajeshwari Shinde #include <asm/arch/system.h>
19c48ac113SRajeshwari Shinde #include <asm/arch/power.h>
204a271cb1SJulius Werner #include <asm/gpio.h>
215d97dff0SMasahiro Yamada #include <linux/errno.h>
22e18bf1f9SRajeshwari Shinde #include <linux/compat.h>
237590d3ceSRajeshwari Shinde #include "ehci.h"
247590d3ceSRajeshwari Shinde
25e18bf1f9SRajeshwari Shinde /* Declare global data pointer */
26e18bf1f9SRajeshwari Shinde DECLARE_GLOBAL_DATA_PTR;
27e18bf1f9SRajeshwari Shinde
28aae04d07SSimon Glass struct exynos_ehci_platdata {
29aae04d07SSimon Glass struct usb_platdata usb_plat;
30aae04d07SSimon Glass fdt_addr_t hcd_base;
31aae04d07SSimon Glass fdt_addr_t phy_base;
32aae04d07SSimon Glass struct gpio_desc vbus_gpio;
33aae04d07SSimon Glass };
34aae04d07SSimon Glass
35e18bf1f9SRajeshwari Shinde /**
36e18bf1f9SRajeshwari Shinde * Contains pointers to register base addresses
37e18bf1f9SRajeshwari Shinde * for the usb controller.
38e18bf1f9SRajeshwari Shinde */
39e18bf1f9SRajeshwari Shinde struct exynos_ehci {
40aae04d07SSimon Glass struct ehci_ctrl ctrl;
41e18bf1f9SRajeshwari Shinde struct exynos_usb_phy *usb;
4224a4775fSVivek Gautam struct ehci_hccr *hcd;
43e18bf1f9SRajeshwari Shinde };
44e18bf1f9SRajeshwari Shinde
ehci_usb_ofdata_to_platdata(struct udevice * dev)45aae04d07SSimon Glass static int ehci_usb_ofdata_to_platdata(struct udevice *dev)
46aae04d07SSimon Glass {
47aae04d07SSimon Glass struct exynos_ehci_platdata *plat = dev_get_platdata(dev);
48aae04d07SSimon Glass const void *blob = gd->fdt_blob;
49aae04d07SSimon Glass unsigned int node;
50aae04d07SSimon Glass int depth;
51aae04d07SSimon Glass
52aae04d07SSimon Glass /*
53aae04d07SSimon Glass * Get the base address for XHCI controller from the device node
54aae04d07SSimon Glass */
55a821c4afSSimon Glass plat->hcd_base = devfdt_get_addr(dev);
56aae04d07SSimon Glass if (plat->hcd_base == FDT_ADDR_T_NONE) {
57aae04d07SSimon Glass debug("Can't get the XHCI register base address\n");
58aae04d07SSimon Glass return -ENXIO;
59aae04d07SSimon Glass }
60aae04d07SSimon Glass
61aae04d07SSimon Glass depth = 0;
62e160f7d4SSimon Glass node = fdtdec_next_compatible_subnode(blob, dev_of_offset(dev),
63aae04d07SSimon Glass COMPAT_SAMSUNG_EXYNOS_USB_PHY, &depth);
64aae04d07SSimon Glass if (node <= 0) {
65aae04d07SSimon Glass debug("XHCI: Can't get device node for usb3-phy controller\n");
66aae04d07SSimon Glass return -ENODEV;
67aae04d07SSimon Glass }
68aae04d07SSimon Glass
69aae04d07SSimon Glass /*
70aae04d07SSimon Glass * Get the base address for usbphy from the device node
71aae04d07SSimon Glass */
72aae04d07SSimon Glass plat->phy_base = fdtdec_get_addr(blob, node, "reg");
73aae04d07SSimon Glass if (plat->phy_base == FDT_ADDR_T_NONE) {
74aae04d07SSimon Glass debug("Can't get the usbphy register address\n");
75aae04d07SSimon Glass return -ENXIO;
76aae04d07SSimon Glass }
77aae04d07SSimon Glass
78aae04d07SSimon Glass /* Vbus gpio */
79aae04d07SSimon Glass gpio_request_by_name(dev, "samsung,vbus-gpio", 0,
80aae04d07SSimon Glass &plat->vbus_gpio, GPIOD_IS_OUT);
81aae04d07SSimon Glass
82aae04d07SSimon Glass return 0;
83aae04d07SSimon Glass }
84e18bf1f9SRajeshwari Shinde
exynos5_setup_usb_phy(struct exynos_usb_phy * usb)856a23c653SSuriyan Ramasami static void exynos5_setup_usb_phy(struct exynos_usb_phy *usb)
867590d3ceSRajeshwari Shinde {
8716f9480dSInderpal Singh u32 hsic_ctrl;
8816f9480dSInderpal Singh
897590d3ceSRajeshwari Shinde clrbits_le32(&usb->usbphyctrl0,
907590d3ceSRajeshwari Shinde HOST_CTRL0_FSEL_MASK |
917590d3ceSRajeshwari Shinde HOST_CTRL0_COMMONON_N |
927590d3ceSRajeshwari Shinde /* HOST Phy setting */
937590d3ceSRajeshwari Shinde HOST_CTRL0_PHYSWRST |
947590d3ceSRajeshwari Shinde HOST_CTRL0_PHYSWRSTALL |
957590d3ceSRajeshwari Shinde HOST_CTRL0_SIDDQ |
967590d3ceSRajeshwari Shinde HOST_CTRL0_FORCESUSPEND |
977590d3ceSRajeshwari Shinde HOST_CTRL0_FORCESLEEP);
987590d3ceSRajeshwari Shinde
997590d3ceSRajeshwari Shinde setbits_le32(&usb->usbphyctrl0,
1007590d3ceSRajeshwari Shinde /* Setting up the ref freq */
1017590d3ceSRajeshwari Shinde (CLK_24MHZ << 16) |
1027590d3ceSRajeshwari Shinde /* HOST Phy setting */
1037590d3ceSRajeshwari Shinde HOST_CTRL0_LINKSWRST |
1047590d3ceSRajeshwari Shinde HOST_CTRL0_UTMISWRST);
1057590d3ceSRajeshwari Shinde udelay(10);
1067590d3ceSRajeshwari Shinde clrbits_le32(&usb->usbphyctrl0,
1077590d3ceSRajeshwari Shinde HOST_CTRL0_LINKSWRST |
1087590d3ceSRajeshwari Shinde HOST_CTRL0_UTMISWRST);
10916f9480dSInderpal Singh
11016f9480dSInderpal Singh /* HSIC Phy Setting */
11116f9480dSInderpal Singh hsic_ctrl = (HSIC_CTRL_FORCESUSPEND |
11216f9480dSInderpal Singh HSIC_CTRL_FORCESLEEP |
11316f9480dSInderpal Singh HSIC_CTRL_SIDDQ);
11416f9480dSInderpal Singh
11516f9480dSInderpal Singh clrbits_le32(&usb->hsicphyctrl1, hsic_ctrl);
11616f9480dSInderpal Singh clrbits_le32(&usb->hsicphyctrl2, hsic_ctrl);
11716f9480dSInderpal Singh
11816f9480dSInderpal Singh hsic_ctrl = (((HSIC_CTRL_REFCLKDIV_12 & HSIC_CTRL_REFCLKDIV_MASK)
11916f9480dSInderpal Singh << HSIC_CTRL_REFCLKDIV_SHIFT)
12016f9480dSInderpal Singh | ((HSIC_CTRL_REFCLKSEL & HSIC_CTRL_REFCLKSEL_MASK)
12116f9480dSInderpal Singh << HSIC_CTRL_REFCLKSEL_SHIFT)
12216f9480dSInderpal Singh | HSIC_CTRL_UTMISWRST);
12316f9480dSInderpal Singh
12416f9480dSInderpal Singh setbits_le32(&usb->hsicphyctrl1, hsic_ctrl);
12516f9480dSInderpal Singh setbits_le32(&usb->hsicphyctrl2, hsic_ctrl);
12616f9480dSInderpal Singh
12716f9480dSInderpal Singh udelay(10);
12816f9480dSInderpal Singh
12916f9480dSInderpal Singh clrbits_le32(&usb->hsicphyctrl1, HSIC_CTRL_PHYSWRST |
13016f9480dSInderpal Singh HSIC_CTRL_UTMISWRST);
13116f9480dSInderpal Singh
13216f9480dSInderpal Singh clrbits_le32(&usb->hsicphyctrl2, HSIC_CTRL_PHYSWRST |
13316f9480dSInderpal Singh HSIC_CTRL_UTMISWRST);
13416f9480dSInderpal Singh
1357590d3ceSRajeshwari Shinde udelay(20);
1367590d3ceSRajeshwari Shinde
1377590d3ceSRajeshwari Shinde /* EHCI Ctrl setting */
1387590d3ceSRajeshwari Shinde setbits_le32(&usb->ehcictrl,
1397590d3ceSRajeshwari Shinde EHCICTRL_ENAINCRXALIGN |
1407590d3ceSRajeshwari Shinde EHCICTRL_ENAINCR4 |
1417590d3ceSRajeshwari Shinde EHCICTRL_ENAINCR8 |
1427590d3ceSRajeshwari Shinde EHCICTRL_ENAINCR16);
1437590d3ceSRajeshwari Shinde }
1447590d3ceSRajeshwari Shinde
exynos4412_setup_usb_phy(struct exynos4412_usb_phy * usb)1456a23c653SSuriyan Ramasami static void exynos4412_setup_usb_phy(struct exynos4412_usb_phy *usb)
1466a23c653SSuriyan Ramasami {
1476a23c653SSuriyan Ramasami writel(CLK_24MHZ, &usb->usbphyclk);
1486a23c653SSuriyan Ramasami
1496a23c653SSuriyan Ramasami clrbits_le32(&usb->usbphyctrl, (PHYPWR_NORMAL_MASK_HSIC0 |
1506a23c653SSuriyan Ramasami PHYPWR_NORMAL_MASK_HSIC1 | PHYPWR_NORMAL_MASK_PHY1 |
1516a23c653SSuriyan Ramasami PHYPWR_NORMAL_MASK_PHY0));
1526a23c653SSuriyan Ramasami
1536a23c653SSuriyan Ramasami setbits_le32(&usb->usbphyrstcon, (RSTCON_HOSTPHY_SWRST | RSTCON_SWRST));
1546a23c653SSuriyan Ramasami udelay(10);
1556a23c653SSuriyan Ramasami clrbits_le32(&usb->usbphyrstcon, (RSTCON_HOSTPHY_SWRST | RSTCON_SWRST));
1566a23c653SSuriyan Ramasami }
1576a23c653SSuriyan Ramasami
setup_usb_phy(struct exynos_usb_phy * usb)1586a23c653SSuriyan Ramasami static void setup_usb_phy(struct exynos_usb_phy *usb)
1596a23c653SSuriyan Ramasami {
1606a23c653SSuriyan Ramasami set_usbhost_mode(USB20_PHY_CFG_HOST_LINK_EN);
1616a23c653SSuriyan Ramasami
1626a23c653SSuriyan Ramasami set_usbhost_phy_ctrl(POWER_USB_HOST_PHY_CTRL_EN);
1636a23c653SSuriyan Ramasami
1646a23c653SSuriyan Ramasami if (cpu_is_exynos5())
1656a23c653SSuriyan Ramasami exynos5_setup_usb_phy(usb);
1666a23c653SSuriyan Ramasami else if (cpu_is_exynos4())
1676a23c653SSuriyan Ramasami if (proid_is_exynos4412())
1686a23c653SSuriyan Ramasami exynos4412_setup_usb_phy((struct exynos4412_usb_phy *)
1696a23c653SSuriyan Ramasami usb);
1706a23c653SSuriyan Ramasami }
1716a23c653SSuriyan Ramasami
exynos5_reset_usb_phy(struct exynos_usb_phy * usb)1726a23c653SSuriyan Ramasami static void exynos5_reset_usb_phy(struct exynos_usb_phy *usb)
1737590d3ceSRajeshwari Shinde {
17416f9480dSInderpal Singh u32 hsic_ctrl;
17516f9480dSInderpal Singh
1767590d3ceSRajeshwari Shinde /* HOST_PHY reset */
1777590d3ceSRajeshwari Shinde setbits_le32(&usb->usbphyctrl0,
1787590d3ceSRajeshwari Shinde HOST_CTRL0_PHYSWRST |
1797590d3ceSRajeshwari Shinde HOST_CTRL0_PHYSWRSTALL |
1807590d3ceSRajeshwari Shinde HOST_CTRL0_SIDDQ |
1817590d3ceSRajeshwari Shinde HOST_CTRL0_FORCESUSPEND |
1827590d3ceSRajeshwari Shinde HOST_CTRL0_FORCESLEEP);
183c48ac113SRajeshwari Shinde
18416f9480dSInderpal Singh /* HSIC Phy reset */
18516f9480dSInderpal Singh hsic_ctrl = (HSIC_CTRL_FORCESUSPEND |
18616f9480dSInderpal Singh HSIC_CTRL_FORCESLEEP |
18716f9480dSInderpal Singh HSIC_CTRL_SIDDQ |
18816f9480dSInderpal Singh HSIC_CTRL_PHYSWRST);
18916f9480dSInderpal Singh
19016f9480dSInderpal Singh setbits_le32(&usb->hsicphyctrl1, hsic_ctrl);
19116f9480dSInderpal Singh setbits_le32(&usb->hsicphyctrl2, hsic_ctrl);
1926a23c653SSuriyan Ramasami }
1936a23c653SSuriyan Ramasami
exynos4412_reset_usb_phy(struct exynos4412_usb_phy * usb)1946a23c653SSuriyan Ramasami static void exynos4412_reset_usb_phy(struct exynos4412_usb_phy *usb)
1956a23c653SSuriyan Ramasami {
1966a23c653SSuriyan Ramasami setbits_le32(&usb->usbphyctrl, (PHYPWR_NORMAL_MASK_HSIC0 |
1976a23c653SSuriyan Ramasami PHYPWR_NORMAL_MASK_HSIC1 | PHYPWR_NORMAL_MASK_PHY1 |
1986a23c653SSuriyan Ramasami PHYPWR_NORMAL_MASK_PHY0));
1996a23c653SSuriyan Ramasami }
2006a23c653SSuriyan Ramasami
2016a23c653SSuriyan Ramasami /* Reset the EHCI host controller. */
reset_usb_phy(struct exynos_usb_phy * usb)2026a23c653SSuriyan Ramasami static void reset_usb_phy(struct exynos_usb_phy *usb)
2036a23c653SSuriyan Ramasami {
2046a23c653SSuriyan Ramasami if (cpu_is_exynos5())
2056a23c653SSuriyan Ramasami exynos5_reset_usb_phy(usb);
2066a23c653SSuriyan Ramasami else if (cpu_is_exynos4())
2076a23c653SSuriyan Ramasami if (proid_is_exynos4412())
2086a23c653SSuriyan Ramasami exynos4412_reset_usb_phy((struct exynos4412_usb_phy *)
2096a23c653SSuriyan Ramasami usb);
21016f9480dSInderpal Singh
211c48ac113SRajeshwari Shinde set_usbhost_phy_ctrl(POWER_USB_HOST_PHY_CTRL_DISABLE);
2127590d3ceSRajeshwari Shinde }
2137590d3ceSRajeshwari Shinde
ehci_usb_probe(struct udevice * dev)214aae04d07SSimon Glass static int ehci_usb_probe(struct udevice *dev)
215aae04d07SSimon Glass {
216aae04d07SSimon Glass struct exynos_ehci_platdata *plat = dev_get_platdata(dev);
217aae04d07SSimon Glass struct exynos_ehci *ctx = dev_get_priv(dev);
218aae04d07SSimon Glass struct ehci_hcor *hcor;
219aae04d07SSimon Glass
220aae04d07SSimon Glass ctx->hcd = (struct ehci_hccr *)plat->hcd_base;
221aae04d07SSimon Glass ctx->usb = (struct exynos_usb_phy *)plat->phy_base;
222aae04d07SSimon Glass
223aae04d07SSimon Glass /* setup the Vbus gpio here */
224aae04d07SSimon Glass if (dm_gpio_is_valid(&plat->vbus_gpio))
225aae04d07SSimon Glass dm_gpio_set_value(&plat->vbus_gpio, 1);
226aae04d07SSimon Glass
227aae04d07SSimon Glass setup_usb_phy(ctx->usb);
22870cc443dSLukasz Majewski hcor = (struct ehci_hcor *)((uint32_t)ctx->hcd +
22970cc443dSLukasz Majewski HC_LENGTH(ehci_readl(&ctx->hcd->cr_capbase)));
230aae04d07SSimon Glass
231aae04d07SSimon Glass return ehci_register(dev, ctx->hcd, hcor, NULL, 0, USB_INIT_HOST);
232aae04d07SSimon Glass }
233aae04d07SSimon Glass
ehci_usb_remove(struct udevice * dev)234aae04d07SSimon Glass static int ehci_usb_remove(struct udevice *dev)
235aae04d07SSimon Glass {
236aae04d07SSimon Glass struct exynos_ehci *ctx = dev_get_priv(dev);
237aae04d07SSimon Glass int ret;
238aae04d07SSimon Glass
239aae04d07SSimon Glass ret = ehci_deregister(dev);
240aae04d07SSimon Glass if (ret)
241aae04d07SSimon Glass return ret;
242aae04d07SSimon Glass reset_usb_phy(ctx->usb);
243aae04d07SSimon Glass
244aae04d07SSimon Glass return 0;
245aae04d07SSimon Glass }
246aae04d07SSimon Glass
247aae04d07SSimon Glass static const struct udevice_id ehci_usb_ids[] = {
248aae04d07SSimon Glass { .compatible = "samsung,exynos-ehci" },
249aae04d07SSimon Glass { }
250aae04d07SSimon Glass };
251aae04d07SSimon Glass
252aae04d07SSimon Glass U_BOOT_DRIVER(usb_ehci) = {
253aae04d07SSimon Glass .name = "ehci_exynos",
254aae04d07SSimon Glass .id = UCLASS_USB,
255aae04d07SSimon Glass .of_match = ehci_usb_ids,
256aae04d07SSimon Glass .ofdata_to_platdata = ehci_usb_ofdata_to_platdata,
257aae04d07SSimon Glass .probe = ehci_usb_probe,
258aae04d07SSimon Glass .remove = ehci_usb_remove,
259aae04d07SSimon Glass .ops = &ehci_usb_ops,
260aae04d07SSimon Glass .priv_auto_alloc_size = sizeof(struct exynos_ehci),
261aae04d07SSimon Glass .platdata_auto_alloc_size = sizeof(struct exynos_ehci_platdata),
262aae04d07SSimon Glass .flags = DM_FLAG_ALLOC_PRIV_DMA,
263aae04d07SSimon Glass };
264