xref: /rk3399_rockchip-uboot/drivers/usb/host/dwc2.h (revision 6e9e06260d4fa8873fdebddc2a11f9205674d189)
1*6e9e0626SOleksandr Tymoshenko /*
2*6e9e0626SOleksandr Tymoshenko  * Copyright (C) 2014 Marek Vasut <marex@denx.de>
3*6e9e0626SOleksandr Tymoshenko  *
4*6e9e0626SOleksandr Tymoshenko  * SPDX-License-Identifier:     GPL-2.0+
5*6e9e0626SOleksandr Tymoshenko  */
6*6e9e0626SOleksandr Tymoshenko 
7*6e9e0626SOleksandr Tymoshenko #ifndef __DWC2_H__
8*6e9e0626SOleksandr Tymoshenko #define __DWC2_H__
9*6e9e0626SOleksandr Tymoshenko 
10*6e9e0626SOleksandr Tymoshenko struct dwc2_hc_regs {
11*6e9e0626SOleksandr Tymoshenko 	u32			hcchar;		/* 0x00 */
12*6e9e0626SOleksandr Tymoshenko 	u32			hcsplt;
13*6e9e0626SOleksandr Tymoshenko 	u32			hcint;
14*6e9e0626SOleksandr Tymoshenko 	u32			hcintmsk;
15*6e9e0626SOleksandr Tymoshenko 	u32			hctsiz;		/* 0x10 */
16*6e9e0626SOleksandr Tymoshenko 	u32			hcdma;
17*6e9e0626SOleksandr Tymoshenko 	u32			reserved;
18*6e9e0626SOleksandr Tymoshenko 	u32			hcdmab;
19*6e9e0626SOleksandr Tymoshenko };
20*6e9e0626SOleksandr Tymoshenko 
21*6e9e0626SOleksandr Tymoshenko struct dwc2_host_regs {
22*6e9e0626SOleksandr Tymoshenko 	u32			hcfg;		/* 0x00 */
23*6e9e0626SOleksandr Tymoshenko 	u32			hfir;
24*6e9e0626SOleksandr Tymoshenko 	u32			hfnum;
25*6e9e0626SOleksandr Tymoshenko 	u32			_pad_0x40c;
26*6e9e0626SOleksandr Tymoshenko 	u32			hptxsts;	/* 0x10 */
27*6e9e0626SOleksandr Tymoshenko 	u32			haint;
28*6e9e0626SOleksandr Tymoshenko 	u32			haintmsk;
29*6e9e0626SOleksandr Tymoshenko 	u32			hflbaddr;
30*6e9e0626SOleksandr Tymoshenko };
31*6e9e0626SOleksandr Tymoshenko 
32*6e9e0626SOleksandr Tymoshenko struct dwc2_core_regs {
33*6e9e0626SOleksandr Tymoshenko 	u32			gotgctl;	/* 0x000 */
34*6e9e0626SOleksandr Tymoshenko 	u32			gotgint;
35*6e9e0626SOleksandr Tymoshenko 	u32			gahbcfg;
36*6e9e0626SOleksandr Tymoshenko 	u32			gusbcfg;
37*6e9e0626SOleksandr Tymoshenko 	u32			grstctl;	/* 0x010 */
38*6e9e0626SOleksandr Tymoshenko 	u32			gintsts;
39*6e9e0626SOleksandr Tymoshenko 	u32			gintmsk;
40*6e9e0626SOleksandr Tymoshenko 	u32			grxstsr;
41*6e9e0626SOleksandr Tymoshenko 	u32			grxstsp;	/* 0x020 */
42*6e9e0626SOleksandr Tymoshenko 	u32			grxfsiz;
43*6e9e0626SOleksandr Tymoshenko 	u32			gnptxfsiz;
44*6e9e0626SOleksandr Tymoshenko 	u32			gnptxsts;
45*6e9e0626SOleksandr Tymoshenko 	u32			gi2cctl;	/* 0x030 */
46*6e9e0626SOleksandr Tymoshenko 	u32			gpvndctl;
47*6e9e0626SOleksandr Tymoshenko 	u32			ggpio;
48*6e9e0626SOleksandr Tymoshenko 	u32			guid;
49*6e9e0626SOleksandr Tymoshenko 	u32			gsnpsid;	/* 0x040 */
50*6e9e0626SOleksandr Tymoshenko 	u32			ghwcfg1;
51*6e9e0626SOleksandr Tymoshenko 	u32			ghwcfg2;
52*6e9e0626SOleksandr Tymoshenko 	u32			ghwcfg3;
53*6e9e0626SOleksandr Tymoshenko 	u32			ghwcfg4;	/* 0x050 */
54*6e9e0626SOleksandr Tymoshenko 	u32			glpmcfg;
55*6e9e0626SOleksandr Tymoshenko 	u32			_pad_0x58_0x9c[42];
56*6e9e0626SOleksandr Tymoshenko 	u32			hptxfsiz;	/* 0x100 */
57*6e9e0626SOleksandr Tymoshenko 	u32			dptxfsiz_dieptxf[15];
58*6e9e0626SOleksandr Tymoshenko 	u32			_pad_0x140_0x3fc[176];
59*6e9e0626SOleksandr Tymoshenko 	struct dwc2_host_regs	host_regs;	/* 0x400 */
60*6e9e0626SOleksandr Tymoshenko 	u32			_pad_0x420_0x43c[8];
61*6e9e0626SOleksandr Tymoshenko 	u32			hprt0;		/* 0x440 */
62*6e9e0626SOleksandr Tymoshenko 	u32			_pad_0x444_0x4fc[47];
63*6e9e0626SOleksandr Tymoshenko 	struct dwc2_hc_regs	hc_regs[16];	/* 0x500 */
64*6e9e0626SOleksandr Tymoshenko 	u32			_pad_0x700_0xe00[448];
65*6e9e0626SOleksandr Tymoshenko 	u32			pcgcctl;	/* 0xe00 */
66*6e9e0626SOleksandr Tymoshenko };
67*6e9e0626SOleksandr Tymoshenko 
68*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGCTL_SESREQSCS				(1 << 0)
69*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGCTL_SESREQSCS_OFFSET			0
70*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGCTL_SESREQ				(1 << 1)
71*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGCTL_SESREQ_OFFSET			1
72*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGCTL_HSTNEGSCS				(1 << 8)
73*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGCTL_HSTNEGSCS_OFFSET			8
74*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGCTL_HNPREQ				(1 << 9)
75*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGCTL_HNPREQ_OFFSET			9
76*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGCTL_HSTSETHNPEN			(1 << 10)
77*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGCTL_HSTSETHNPEN_OFFSET			10
78*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGCTL_DEVHNPEN				(1 << 11)
79*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGCTL_DEVHNPEN_OFFSET			11
80*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGCTL_CONIDSTS				(1 << 16)
81*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGCTL_CONIDSTS_OFFSET			16
82*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGCTL_DBNCTIME				(1 << 17)
83*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGCTL_DBNCTIME_OFFSET			17
84*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGCTL_ASESVLD				(1 << 18)
85*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGCTL_ASESVLD_OFFSET			18
86*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGCTL_BSESVLD				(1 << 19)
87*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGCTL_BSESVLD_OFFSET			19
88*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGCTL_OTGVER				(1 << 20)
89*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGCTL_OTGVER_OFFSET			20
90*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGINT_SESENDDET				(1 << 2)
91*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGINT_SESENDDET_OFFSET			2
92*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGINT_SESREQSUCSTSCHNG			(1 << 8)
93*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGINT_SESREQSUCSTSCHNG_OFFSET		8
94*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGINT_HSTNEGSUCSTSCHNG			(1 << 9)
95*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGINT_HSTNEGSUCSTSCHNG_OFFSET		9
96*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGINT_RESERVER10_16_MASK			(0x7F << 10)
97*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGINT_RESERVER10_16_OFFSET		10
98*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGINT_HSTNEGDET				(1 << 17)
99*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGINT_HSTNEGDET_OFFSET			17
100*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGINT_ADEVTOUTCHNG			(1 << 18)
101*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGINT_ADEVTOUTCHNG_OFFSET		18
102*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGINT_DEBDONE				(1 << 19)
103*6e9e0626SOleksandr Tymoshenko #define DWC2_GOTGINT_DEBDONE_OFFSET			19
104*6e9e0626SOleksandr Tymoshenko #define DWC2_GAHBCFG_GLBLINTRMSK			(1 << 0)
105*6e9e0626SOleksandr Tymoshenko #define DWC2_GAHBCFG_GLBLINTRMSK_OFFSET			0
106*6e9e0626SOleksandr Tymoshenko #define DWC2_GAHBCFG_HBURSTLEN_SINGLE			(0 << 1)
107*6e9e0626SOleksandr Tymoshenko #define DWC2_GAHBCFG_HBURSTLEN_INCR			(1 << 1)
108*6e9e0626SOleksandr Tymoshenko #define DWC2_GAHBCFG_HBURSTLEN_INCR4			(3 << 1)
109*6e9e0626SOleksandr Tymoshenko #define DWC2_GAHBCFG_HBURSTLEN_INCR8			(5 << 1)
110*6e9e0626SOleksandr Tymoshenko #define DWC2_GAHBCFG_HBURSTLEN_INCR16			(7 << 1)
111*6e9e0626SOleksandr Tymoshenko #define DWC2_GAHBCFG_HBURSTLEN_MASK			(0xF << 1)
112*6e9e0626SOleksandr Tymoshenko #define DWC2_GAHBCFG_HBURSTLEN_OFFSET			1
113*6e9e0626SOleksandr Tymoshenko #define DWC2_GAHBCFG_DMAENABLE				(1 << 5)
114*6e9e0626SOleksandr Tymoshenko #define DWC2_GAHBCFG_DMAENABLE_OFFSET			5
115*6e9e0626SOleksandr Tymoshenko #define DWC2_GAHBCFG_NPTXFEMPLVL_TXFEMPLVL		(1 << 7)
116*6e9e0626SOleksandr Tymoshenko #define DWC2_GAHBCFG_NPTXFEMPLVL_TXFEMPLVL_OFFSET	7
117*6e9e0626SOleksandr Tymoshenko #define DWC2_GAHBCFG_PTXFEMPLVL				(1 << 8)
118*6e9e0626SOleksandr Tymoshenko #define DWC2_GAHBCFG_PTXFEMPLVL_OFFSET			8
119*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_TOUTCAL_MASK			(0x7 << 0)
120*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_TOUTCAL_OFFSET			0
121*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_PHYIF				(1 << 3)
122*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_PHYIF_OFFSET			3
123*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_ULPI_UTMI_SEL			(1 << 4)
124*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_ULPI_UTMI_SEL_OFFSET		4
125*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_FSINTF				(1 << 5)
126*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_FSINTF_OFFSET			5
127*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_PHYSEL				(1 << 6)
128*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_PHYSEL_OFFSET			6
129*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_DDRSEL				(1 << 7)
130*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_DDRSEL_OFFSET			7
131*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_SRPCAP				(1 << 8)
132*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_SRPCAP_OFFSET			8
133*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_HNPCAP				(1 << 9)
134*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_HNPCAP_OFFSET			9
135*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_USBTRDTIM_MASK			(0xF << 10)
136*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_USBTRDTIM_OFFSET			10
137*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_NPTXFRWNDEN			(1 << 14)
138*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_NPTXFRWNDEN_OFFSET			14
139*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_PHYLPWRCLKSEL			(1 << 15)
140*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_PHYLPWRCLKSEL_OFFSET		15
141*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_OTGUTMIFSSEL			(1 << 16)
142*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_OTGUTMIFSSEL_OFFSET		16
143*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_ULPI_FSLS				(1 << 17)
144*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_ULPI_FSLS_OFFSET			17
145*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_ULPI_AUTO_RES			(1 << 18)
146*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_ULPI_AUTO_RES_OFFSET		18
147*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_ULPI_CLK_SUS_M			(1 << 19)
148*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_ULPI_CLK_SUS_M_OFFSET		19
149*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_ULPI_EXT_VBUS_DRV			(1 << 20)
150*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_ULPI_EXT_VBUS_DRV_OFFSET		20
151*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_ULPI_INT_VBUS_INDICATOR		(1 << 21)
152*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_ULPI_INT_VBUS_INDICATOR_OFFSET	21
153*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_TERM_SEL_DL_PULSE			(1 << 22)
154*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_TERM_SEL_DL_PULSE_OFFSET		22
155*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_IC_USB_CAP				(1 << 26)
156*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_IC_USB_CAP_OFFSET			26
157*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_IC_TRAFFIC_PULL_REMOVE		(1 << 27)
158*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_IC_TRAFFIC_PULL_REMOVE_OFFSET	27
159*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_TX_END_DELAY			(1 << 28)
160*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_TX_END_DELAY_OFFSET		28
161*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_FORCEHOSTMODE			(1 << 29)
162*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_FORCEHOSTMODE_OFFSET		29
163*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_FORCEDEVMODE			(1 << 30)
164*6e9e0626SOleksandr Tymoshenko #define DWC2_GUSBCFG_FORCEDEVMODE_OFFSET		30
165*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_LPM_CAP_EN				(1 << 0)
166*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_LPM_CAP_EN_OFFSET			0
167*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_APPL_RESP				(1 << 1)
168*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_APPL_RESP_OFFSET			1
169*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_HIRD_MASK				(0xF << 2)
170*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_HIRD_OFFSET			2
171*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_REM_WKUP_EN			(1 << 6)
172*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_REM_WKUP_EN_OFFSET			6
173*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_EN_UTMI_SLEEP			(1 << 7)
174*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_EN_UTMI_SLEEP_OFFSET		7
175*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_HIRD_THRES_MASK			(0x1F << 8)
176*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_HIRD_THRES_OFFSET			8
177*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_LPM_RESP_MASK			(0x3 << 13)
178*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_LPM_RESP_OFFSET			13
179*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_PRT_SLEEP_STS			(1 << 15)
180*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_PRT_SLEEP_STS_OFFSET		15
181*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_SLEEP_STATE_RESUMEOK		(1 << 16)
182*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_SLEEP_STATE_RESUMEOK_OFFSET	16
183*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_LPM_CHAN_INDEX_MASK		(0xF << 17)
184*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_LPM_CHAN_INDEX_OFFSET		17
185*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_RETRY_COUNT_MASK			(0x7 << 21)
186*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_RETRY_COUNT_OFFSET			21
187*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_SEND_LPM				(1 << 24)
188*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_SEND_LPM_OFFSET			24
189*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_RETRY_COUNT_STS_MASK		(0x7 << 25)
190*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_RETRY_COUNT_STS_OFFSET		25
191*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_HSIC_CONNECT			(1 << 30)
192*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_HSIC_CONNECT_OFFSET		30
193*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_INV_SEL_HSIC			(1 << 31)
194*6e9e0626SOleksandr Tymoshenko #define DWC2_GLPMCTL_INV_SEL_HSIC_OFFSET		31
195*6e9e0626SOleksandr Tymoshenko #define DWC2_GRSTCTL_CSFTRST				(1 << 0)
196*6e9e0626SOleksandr Tymoshenko #define DWC2_GRSTCTL_CSFTRST_OFFSET			0
197*6e9e0626SOleksandr Tymoshenko #define DWC2_GRSTCTL_HSFTRST				(1 << 1)
198*6e9e0626SOleksandr Tymoshenko #define DWC2_GRSTCTL_HSFTRST_OFFSET			1
199*6e9e0626SOleksandr Tymoshenko #define DWC2_GRSTCTL_HSTFRM				(1 << 2)
200*6e9e0626SOleksandr Tymoshenko #define DWC2_GRSTCTL_HSTFRM_OFFSET			2
201*6e9e0626SOleksandr Tymoshenko #define DWC2_GRSTCTL_INTKNQFLSH				(1 << 3)
202*6e9e0626SOleksandr Tymoshenko #define DWC2_GRSTCTL_INTKNQFLSH_OFFSET			3
203*6e9e0626SOleksandr Tymoshenko #define DWC2_GRSTCTL_RXFFLSH				(1 << 4)
204*6e9e0626SOleksandr Tymoshenko #define DWC2_GRSTCTL_RXFFLSH_OFFSET			4
205*6e9e0626SOleksandr Tymoshenko #define DWC2_GRSTCTL_TXFFLSH				(1 << 5)
206*6e9e0626SOleksandr Tymoshenko #define DWC2_GRSTCTL_TXFFLSH_OFFSET			5
207*6e9e0626SOleksandr Tymoshenko #define DWC2_GRSTCTL_TXFNUM_MASK			(0x1F << 6)
208*6e9e0626SOleksandr Tymoshenko #define DWC2_GRSTCTL_TXFNUM_OFFSET			6
209*6e9e0626SOleksandr Tymoshenko #define DWC2_GRSTCTL_DMAREQ				(1 << 30)
210*6e9e0626SOleksandr Tymoshenko #define DWC2_GRSTCTL_DMAREQ_OFFSET			30
211*6e9e0626SOleksandr Tymoshenko #define DWC2_GRSTCTL_AHBIDLE				(1 << 31)
212*6e9e0626SOleksandr Tymoshenko #define DWC2_GRSTCTL_AHBIDLE_OFFSET			31
213*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_MODEMISMATCH			(1 << 1)
214*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_MODEMISMATCH_OFFSET		1
215*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_OTGINTR				(1 << 2)
216*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_OTGINTR_OFFSET			2
217*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_SOFINTR				(1 << 3)
218*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_SOFINTR_OFFSET			3
219*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_RXSTSQLVL				(1 << 4)
220*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_RXSTSQLVL_OFFSET			4
221*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_NPTXFEMPTY				(1 << 5)
222*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_NPTXFEMPTY_OFFSET			5
223*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_GINNAKEFF				(1 << 6)
224*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_GINNAKEFF_OFFSET			6
225*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_GOUTNAKEFF				(1 << 7)
226*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_GOUTNAKEFF_OFFSET			7
227*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_I2CINTR				(1 << 9)
228*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_I2CINTR_OFFSET			9
229*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_ERLYSUSPEND			(1 << 10)
230*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_ERLYSUSPEND_OFFSET			10
231*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_USBSUSPEND				(1 << 11)
232*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_USBSUSPEND_OFFSET			11
233*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_USBRESET				(1 << 12)
234*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_USBRESET_OFFSET			12
235*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_ENUMDONE				(1 << 13)
236*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_ENUMDONE_OFFSET			13
237*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_ISOOUTDROP				(1 << 14)
238*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_ISOOUTDROP_OFFSET			14
239*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_EOPFRAME				(1 << 15)
240*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_EOPFRAME_OFFSET			15
241*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_EPMISMATCH				(1 << 17)
242*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_EPMISMATCH_OFFSET			17
243*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_INEPINTR				(1 << 18)
244*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_INEPINTR_OFFSET			18
245*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_OUTEPINTR				(1 << 19)
246*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_OUTEPINTR_OFFSET			19
247*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_INCOMPLISOIN			(1 << 20)
248*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_INCOMPLISOIN_OFFSET		20
249*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_INCOMPLISOOUT			(1 << 21)
250*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_INCOMPLISOOUT_OFFSET		21
251*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_PORTINTR				(1 << 24)
252*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_PORTINTR_OFFSET			24
253*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_HCINTR				(1 << 25)
254*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_HCINTR_OFFSET			25
255*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_PTXFEMPTY				(1 << 26)
256*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_PTXFEMPTY_OFFSET			26
257*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_LPMTRANRCVD			(1 << 27)
258*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_LPMTRANRCVD_OFFSET			27
259*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_CONIDSTSCHNG			(1 << 28)
260*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_CONIDSTSCHNG_OFFSET		28
261*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_DISCONNECT				(1 << 29)
262*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_DISCONNECT_OFFSET			29
263*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_SESSREQINTR			(1 << 30)
264*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_SESSREQINTR_OFFSET			30
265*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_WKUPINTR				(1 << 31)
266*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTMSK_WKUPINTR_OFFSET			31
267*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_CURMODE_DEVICE			(0 << 0)
268*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_CURMODE_HOST			(1 << 0)
269*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_CURMODE				(1 << 0)
270*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_CURMODE_OFFSET			0
271*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_MODEMISMATCH			(1 << 1)
272*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_MODEMISMATCH_OFFSET		1
273*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_OTGINTR				(1 << 2)
274*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_OTGINTR_OFFSET			2
275*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_SOFINTR				(1 << 3)
276*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_SOFINTR_OFFSET			3
277*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_RXSTSQLVL				(1 << 4)
278*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_RXSTSQLVL_OFFSET			4
279*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_NPTXFEMPTY				(1 << 5)
280*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_NPTXFEMPTY_OFFSET			5
281*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_GINNAKEFF				(1 << 6)
282*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_GINNAKEFF_OFFSET			6
283*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_GOUTNAKEFF				(1 << 7)
284*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_GOUTNAKEFF_OFFSET			7
285*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_I2CINTR				(1 << 9)
286*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_I2CINTR_OFFSET			9
287*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_ERLYSUSPEND			(1 << 10)
288*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_ERLYSUSPEND_OFFSET			10
289*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_USBSUSPEND				(1 << 11)
290*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_USBSUSPEND_OFFSET			11
291*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_USBRESET				(1 << 12)
292*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_USBRESET_OFFSET			12
293*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_ENUMDONE				(1 << 13)
294*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_ENUMDONE_OFFSET			13
295*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_ISOOUTDROP				(1 << 14)
296*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_ISOOUTDROP_OFFSET			14
297*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_EOPFRAME				(1 << 15)
298*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_EOPFRAME_OFFSET			15
299*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_INTOKENRX				(1 << 16)
300*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_INTOKENRX_OFFSET			16
301*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_EPMISMATCH				(1 << 17)
302*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_EPMISMATCH_OFFSET			17
303*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_INEPINT				(1 << 18)
304*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_INEPINT_OFFSET			18
305*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_OUTEPINTR				(1 << 19)
306*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_OUTEPINTR_OFFSET			19
307*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_INCOMPLISOIN			(1 << 20)
308*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_INCOMPLISOIN_OFFSET		20
309*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_INCOMPLISOOUT			(1 << 21)
310*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_INCOMPLISOOUT_OFFSET		21
311*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_PORTINTR				(1 << 24)
312*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_PORTINTR_OFFSET			24
313*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_HCINTR				(1 << 25)
314*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_HCINTR_OFFSET			25
315*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_PTXFEMPTY				(1 << 26)
316*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_PTXFEMPTY_OFFSET			26
317*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_LPMTRANRCVD			(1 << 27)
318*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_LPMTRANRCVD_OFFSET			27
319*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_CONIDSTSCHNG			(1 << 28)
320*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_CONIDSTSCHNG_OFFSET		28
321*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_DISCONNECT				(1 << 29)
322*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_DISCONNECT_OFFSET			29
323*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_SESSREQINTR			(1 << 30)
324*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_SESSREQINTR_OFFSET			30
325*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_WKUPINTR				(1 << 31)
326*6e9e0626SOleksandr Tymoshenko #define DWC2_GINTSTS_WKUPINTR_OFFSET			31
327*6e9e0626SOleksandr Tymoshenko #define DWC2_GRXSTS_EPNUM_MASK				(0xF << 0)
328*6e9e0626SOleksandr Tymoshenko #define DWC2_GRXSTS_EPNUM_OFFSET			0
329*6e9e0626SOleksandr Tymoshenko #define DWC2_GRXSTS_BCNT_MASK				(0x7FF << 4)
330*6e9e0626SOleksandr Tymoshenko #define DWC2_GRXSTS_BCNT_OFFSET				4
331*6e9e0626SOleksandr Tymoshenko #define DWC2_GRXSTS_DPID_MASK				(0x3 << 15)
332*6e9e0626SOleksandr Tymoshenko #define DWC2_GRXSTS_DPID_OFFSET				15
333*6e9e0626SOleksandr Tymoshenko #define DWC2_GRXSTS_PKTSTS_MASK				(0xF << 17)
334*6e9e0626SOleksandr Tymoshenko #define DWC2_GRXSTS_PKTSTS_OFFSET			17
335*6e9e0626SOleksandr Tymoshenko #define DWC2_GRXSTS_FN_MASK				(0xF << 21)
336*6e9e0626SOleksandr Tymoshenko #define DWC2_GRXSTS_FN_OFFSET				21
337*6e9e0626SOleksandr Tymoshenko #define DWC2_FIFOSIZE_STARTADDR_MASK			(0xFFFF << 0)
338*6e9e0626SOleksandr Tymoshenko #define DWC2_FIFOSIZE_STARTADDR_OFFSET			0
339*6e9e0626SOleksandr Tymoshenko #define DWC2_FIFOSIZE_DEPTH_MASK			(0xFFFF << 16)
340*6e9e0626SOleksandr Tymoshenko #define DWC2_FIFOSIZE_DEPTH_OFFSET			16
341*6e9e0626SOleksandr Tymoshenko #define DWC2_GNPTXSTS_NPTXFSPCAVAIL_MASK		(0xFFFF << 0)
342*6e9e0626SOleksandr Tymoshenko #define DWC2_GNPTXSTS_NPTXFSPCAVAIL_OFFSET		0
343*6e9e0626SOleksandr Tymoshenko #define DWC2_GNPTXSTS_NPTXQSPCAVAIL_MASK		(0xFF << 16)
344*6e9e0626SOleksandr Tymoshenko #define DWC2_GNPTXSTS_NPTXQSPCAVAIL_OFFSET		16
345*6e9e0626SOleksandr Tymoshenko #define DWC2_GNPTXSTS_NPTXQTOP_TERMINATE		(1 << 24)
346*6e9e0626SOleksandr Tymoshenko #define DWC2_GNPTXSTS_NPTXQTOP_TERMINATE_OFFSET		24
347*6e9e0626SOleksandr Tymoshenko #define DWC2_GNPTXSTS_NPTXQTOP_TOKEN_MASK		(0x3 << 25)
348*6e9e0626SOleksandr Tymoshenko #define DWC2_GNPTXSTS_NPTXQTOP_TOKEN_OFFSET		25
349*6e9e0626SOleksandr Tymoshenko #define DWC2_GNPTXSTS_NPTXQTOP_CHNEP_MASK		(0xF << 27)
350*6e9e0626SOleksandr Tymoshenko #define DWC2_GNPTXSTS_NPTXQTOP_CHNEP_OFFSET		27
351*6e9e0626SOleksandr Tymoshenko #define DWC2_DTXFSTS_TXFSPCAVAIL_MASK			(0xFFFF << 0)
352*6e9e0626SOleksandr Tymoshenko #define DWC2_DTXFSTS_TXFSPCAVAIL_OFFSET			0
353*6e9e0626SOleksandr Tymoshenko #define DWC2_GI2CCTL_RWDATA_MASK			(0xFF << 0)
354*6e9e0626SOleksandr Tymoshenko #define DWC2_GI2CCTL_RWDATA_OFFSET			0
355*6e9e0626SOleksandr Tymoshenko #define DWC2_GI2CCTL_REGADDR_MASK			(0xFF << 8)
356*6e9e0626SOleksandr Tymoshenko #define DWC2_GI2CCTL_REGADDR_OFFSET			8
357*6e9e0626SOleksandr Tymoshenko #define DWC2_GI2CCTL_ADDR_MASK				(0x7F << 16)
358*6e9e0626SOleksandr Tymoshenko #define DWC2_GI2CCTL_ADDR_OFFSET			16
359*6e9e0626SOleksandr Tymoshenko #define DWC2_GI2CCTL_I2CEN				(1 << 23)
360*6e9e0626SOleksandr Tymoshenko #define DWC2_GI2CCTL_I2CEN_OFFSET			23
361*6e9e0626SOleksandr Tymoshenko #define DWC2_GI2CCTL_ACK				(1 << 24)
362*6e9e0626SOleksandr Tymoshenko #define DWC2_GI2CCTL_ACK_OFFSET				24
363*6e9e0626SOleksandr Tymoshenko #define DWC2_GI2CCTL_I2CSUSPCTL				(1 << 25)
364*6e9e0626SOleksandr Tymoshenko #define DWC2_GI2CCTL_I2CSUSPCTL_OFFSET			25
365*6e9e0626SOleksandr Tymoshenko #define DWC2_GI2CCTL_I2CDEVADDR_MASK			(0x3 << 26)
366*6e9e0626SOleksandr Tymoshenko #define DWC2_GI2CCTL_I2CDEVADDR_OFFSET			26
367*6e9e0626SOleksandr Tymoshenko #define DWC2_GI2CCTL_RW					(1 << 30)
368*6e9e0626SOleksandr Tymoshenko #define DWC2_GI2CCTL_RW_OFFSET				30
369*6e9e0626SOleksandr Tymoshenko #define DWC2_GI2CCTL_BSYDNE				(1 << 31)
370*6e9e0626SOleksandr Tymoshenko #define DWC2_GI2CCTL_BSYDNE_OFFSET			31
371*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR0_MASK			(0x3 << 0)
372*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR0_OFFSET			0
373*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR1_MASK			(0x3 << 2)
374*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR1_OFFSET			2
375*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR2_MASK			(0x3 << 4)
376*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR2_OFFSET			4
377*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR3_MASK			(0x3 << 6)
378*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR3_OFFSET			6
379*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR4_MASK			(0x3 << 8)
380*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR4_OFFSET			8
381*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR5_MASK			(0x3 << 10)
382*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR5_OFFSET			10
383*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR6_MASK			(0x3 << 12)
384*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR6_OFFSET			12
385*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR7_MASK			(0x3 << 14)
386*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR7_OFFSET			14
387*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR8_MASK			(0x3 << 16)
388*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR8_OFFSET			16
389*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR9_MASK			(0x3 << 18)
390*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR9_OFFSET			18
391*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR10_MASK			(0x3 << 20)
392*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR10_OFFSET			20
393*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR11_MASK			(0x3 << 22)
394*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR11_OFFSET			22
395*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR12_MASK			(0x3 << 24)
396*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR12_OFFSET			24
397*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR13_MASK			(0x3 << 26)
398*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR13_OFFSET			26
399*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR14_MASK			(0x3 << 28)
400*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR14_OFFSET			28
401*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR15_MASK			(0x3 << 30)
402*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG1_EP_DIR15_OFFSET			30
403*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_OP_MODE_MASK			(0x7 << 0)
404*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_OP_MODE_OFFSET			0
405*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_ARCHITECTURE_SLAVE_ONLY		(0x0 << 3)
406*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_ARCHITECTURE_EXT_DMA		(0x1 << 3)
407*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_ARCHITECTURE_INT_DMA		(0x2 << 3)
408*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_ARCHITECTURE_MASK			(0x3 << 3)
409*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_ARCHITECTURE_OFFSET			3
410*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_POINT2POINT				(1 << 5)
411*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_POINT2POINT_OFFSET			5
412*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_HS_PHY_TYPE_MASK			(0x3 << 6)
413*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_HS_PHY_TYPE_OFFSET			6
414*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_FS_PHY_TYPE_MASK			(0x3 << 8)
415*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_FS_PHY_TYPE_OFFSET			8
416*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_NUM_DEV_EP_MASK			(0xF << 10)
417*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_NUM_DEV_EP_OFFSET			10
418*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_NUM_HOST_CHAN_MASK			(0xF << 14)
419*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_NUM_HOST_CHAN_OFFSET		14
420*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_PERIO_EP_SUPPORTED			(1 << 18)
421*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_PERIO_EP_SUPPORTED_OFFSET		18
422*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_DYNAMIC_FIFO			(1 << 19)
423*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_DYNAMIC_FIFO_OFFSET			19
424*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_MULTI_PROC_INT			(1 << 20)
425*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_MULTI_PROC_INT_OFFSET		20
426*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_NONPERIO_TX_Q_DEPTH_MASK		(0x3 << 22)
427*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_NONPERIO_TX_Q_DEPTH_OFFSET		22
428*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK		(0x3 << 24)
429*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_HOST_PERIO_TX_Q_DEPTH_OFFSET	24
430*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_DEV_TOKEN_Q_DEPTH_MASK		(0x1F << 26)
431*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG2_DEV_TOKEN_Q_DEPTH_OFFSET		26
432*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG3_XFER_SIZE_CNTR_WIDTH_MASK		(0xF << 0)
433*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG3_XFER_SIZE_CNTR_WIDTH_OFFSET		0
434*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK		(0x7 << 4)
435*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG3_PACKET_SIZE_CNTR_WIDTH_OFFSET	4
436*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG3_OTG_FUNC				(1 << 7)
437*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG3_OTG_FUNC_OFFSET			7
438*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG3_I2C					(1 << 8)
439*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG3_I2C_OFFSET				8
440*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG3_VENDOR_CTRL_IF			(1 << 9)
441*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG3_VENDOR_CTRL_IF_OFFSET		9
442*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG3_OPTIONAL_FEATURES			(1 << 10)
443*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG3_OPTIONAL_FEATURES_OFFSET		10
444*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG3_SYNCH_RESET_TYPE			(1 << 11)
445*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG3_SYNCH_RESET_TYPE_OFFSET		11
446*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG3_OTG_ENABLE_IC_USB			(1 << 12)
447*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG3_OTG_ENABLE_IC_USB_OFFSET		12
448*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG3_OTG_ENABLE_HSIC			(1 << 13)
449*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG3_OTG_ENABLE_HSIC_OFFSET		13
450*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG3_OTG_LPM_EN				(1 << 15)
451*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG3_OTG_LPM_EN_OFFSET			15
452*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG3_DFIFO_DEPTH_MASK			(0xFFFF << 16)
453*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG3_DFIFO_DEPTH_OFFSET			16
454*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_NUM_DEV_PERIO_IN_EP_MASK		(0xF << 0)
455*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_NUM_DEV_PERIO_IN_EP_OFFSET		0
456*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_POWER_OPTIMIZ			(1 << 4)
457*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_POWER_OPTIMIZ_OFFSET		4
458*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_MIN_AHB_FREQ_MASK			(0x1FF << 5)
459*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_MIN_AHB_FREQ_OFFSET			5
460*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_UTMI_PHY_DATA_WIDTH_MASK		(0x3 << 14)
461*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_UTMI_PHY_DATA_WIDTH_OFFSET		14
462*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_NUM_DEV_MODE_CTRL_EP_MASK		(0xF << 16)
463*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_NUM_DEV_MODE_CTRL_EP_OFFSET		16
464*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_IDDIG_FILT_EN			(1 << 20)
465*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_IDDIG_FILT_EN_OFFSET		20
466*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_VBUS_VALID_FILT_EN			(1 << 21)
467*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_VBUS_VALID_FILT_EN_OFFSET		21
468*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_A_VALID_FILT_EN			(1 << 22)
469*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_A_VALID_FILT_EN_OFFSET		22
470*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_B_VALID_FILT_EN			(1 << 23)
471*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_B_VALID_FILT_EN_OFFSET		23
472*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_SESSION_END_FILT_EN			(1 << 24)
473*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_SESSION_END_FILT_EN_OFFSET		24
474*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_DED_FIFO_EN				(1 << 25)
475*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_DED_FIFO_EN_OFFSET			25
476*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_NUM_IN_EPS_MASK			(0xF << 26)
477*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_NUM_IN_EPS_OFFSET			26
478*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_DESC_DMA				(1 << 30)
479*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_DESC_DMA_OFFSET			30
480*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_DESC_DMA_DYN			(1 << 31)
481*6e9e0626SOleksandr Tymoshenko #define DWC2_HWCFG4_DESC_DMA_DYN_OFFSET			31
482*6e9e0626SOleksandr Tymoshenko #define DWC2_HCFG_FSLSPCLKSEL_30_60_MHZ			0
483*6e9e0626SOleksandr Tymoshenko #define DWC2_HCFG_FSLSPCLKSEL_48_MHZ			1
484*6e9e0626SOleksandr Tymoshenko #define DWC2_HCFG_FSLSPCLKSEL_6_MHZ			2
485*6e9e0626SOleksandr Tymoshenko #define DWC2_HCFG_FSLSPCLKSEL_MASK			(0x3 << 0)
486*6e9e0626SOleksandr Tymoshenko #define DWC2_HCFG_FSLSPCLKSEL_OFFSET			0
487*6e9e0626SOleksandr Tymoshenko #define DWC2_HCFG_FSLSSUPP				(1 << 2)
488*6e9e0626SOleksandr Tymoshenko #define DWC2_HCFG_FSLSSUPP_OFFSET			2
489*6e9e0626SOleksandr Tymoshenko #define DWC2_HCFG_DESCDMA				(1 << 23)
490*6e9e0626SOleksandr Tymoshenko #define DWC2_HCFG_DESCDMA_OFFSET			23
491*6e9e0626SOleksandr Tymoshenko #define DWC2_HCFG_FRLISTEN_MASK				(0x3 << 24)
492*6e9e0626SOleksandr Tymoshenko #define DWC2_HCFG_FRLISTEN_OFFSET			24
493*6e9e0626SOleksandr Tymoshenko #define DWC2_HCFG_PERSCHEDENA				(1 << 26)
494*6e9e0626SOleksandr Tymoshenko #define DWC2_HCFG_PERSCHEDENA_OFFSET			26
495*6e9e0626SOleksandr Tymoshenko #define DWC2_HCFG_PERSCHEDSTAT				(1 << 27)
496*6e9e0626SOleksandr Tymoshenko #define DWC2_HCFG_PERSCHEDSTAT_OFFSET			27
497*6e9e0626SOleksandr Tymoshenko #define DWC2_HFIR_FRINT_MASK				(0xFFFF << 0)
498*6e9e0626SOleksandr Tymoshenko #define DWC2_HFIR_FRINT_OFFSET				0
499*6e9e0626SOleksandr Tymoshenko #define DWC2_HFNUM_FRNUM_MASK				(0xFFFF << 0)
500*6e9e0626SOleksandr Tymoshenko #define DWC2_HFNUM_FRNUM_OFFSET				0
501*6e9e0626SOleksandr Tymoshenko #define DWC2_HFNUM_FRREM_MASK				(0xFFFF << 16)
502*6e9e0626SOleksandr Tymoshenko #define DWC2_HFNUM_FRREM_OFFSET				16
503*6e9e0626SOleksandr Tymoshenko #define DWC2_HPTXSTS_PTXFSPCAVAIL_MASK			(0xFFFF << 0)
504*6e9e0626SOleksandr Tymoshenko #define DWC2_HPTXSTS_PTXFSPCAVAIL_OFFSET		0
505*6e9e0626SOleksandr Tymoshenko #define DWC2_HPTXSTS_PTXQSPCAVAIL_MASK			(0xFF << 16)
506*6e9e0626SOleksandr Tymoshenko #define DWC2_HPTXSTS_PTXQSPCAVAIL_OFFSET		16
507*6e9e0626SOleksandr Tymoshenko #define DWC2_HPTXSTS_PTXQTOP_TERMINATE			(1 << 24)
508*6e9e0626SOleksandr Tymoshenko #define DWC2_HPTXSTS_PTXQTOP_TERMINATE_OFFSET		24
509*6e9e0626SOleksandr Tymoshenko #define DWC2_HPTXSTS_PTXQTOP_TOKEN_MASK			(0x3 << 25)
510*6e9e0626SOleksandr Tymoshenko #define DWC2_HPTXSTS_PTXQTOP_TOKEN_OFFSET		25
511*6e9e0626SOleksandr Tymoshenko #define DWC2_HPTXSTS_PTXQTOP_CHNUM_MASK			(0xF << 27)
512*6e9e0626SOleksandr Tymoshenko #define DWC2_HPTXSTS_PTXQTOP_CHNUM_OFFSET		27
513*6e9e0626SOleksandr Tymoshenko #define DWC2_HPTXSTS_PTXQTOP_ODD			(1 << 31)
514*6e9e0626SOleksandr Tymoshenko #define DWC2_HPTXSTS_PTXQTOP_ODD_OFFSET			31
515*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTCONNSTS				(1 << 0)
516*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTCONNSTS_OFFSET			0
517*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTCONNDET				(1 << 1)
518*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTCONNDET_OFFSET			1
519*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTENA				(1 << 2)
520*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTENA_OFFSET			2
521*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTENCHNG				(1 << 3)
522*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTENCHNG_OFFSET			3
523*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTOVRCURRACT			(1 << 4)
524*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTOVRCURRACT_OFFSET			4
525*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTOVRCURRCHNG			(1 << 5)
526*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTOVRCURRCHNG_OFFSET		5
527*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTRES				(1 << 6)
528*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTRES_OFFSET			6
529*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTSUSP				(1 << 7)
530*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTSUSP_OFFSET			7
531*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTRST				(1 << 8)
532*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTRST_OFFSET			8
533*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTLNSTS_MASK			(0x3 << 10)
534*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTLNSTS_OFFSET			10
535*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTPWR				(1 << 12)
536*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTPWR_OFFSET			12
537*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTTSTCTL_MASK			(0xF << 13)
538*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTTSTCTL_OFFSET			13
539*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTSPD_MASK				(0x3 << 17)
540*6e9e0626SOleksandr Tymoshenko #define DWC2_HPRT0_PRTSPD_OFFSET			17
541*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH0					(1 << 0)
542*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH0_OFFSET				0
543*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH1					(1 << 1)
544*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH1_OFFSET				1
545*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH2					(1 << 2)
546*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH2_OFFSET				2
547*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH3					(1 << 3)
548*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH3_OFFSET				3
549*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH4					(1 << 4)
550*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH4_OFFSET				4
551*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH5					(1 << 5)
552*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH5_OFFSET				5
553*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH6					(1 << 6)
554*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH6_OFFSET				6
555*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH7					(1 << 7)
556*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH7_OFFSET				7
557*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH8					(1 << 8)
558*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH8_OFFSET				8
559*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH9					(1 << 9)
560*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH9_OFFSET				9
561*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH10					(1 << 10)
562*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH10_OFFSET				10
563*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH11					(1 << 11)
564*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH11_OFFSET				11
565*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH12					(1 << 12)
566*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH12_OFFSET				12
567*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH13					(1 << 13)
568*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH13_OFFSET				13
569*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH14					(1 << 14)
570*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH14_OFFSET				14
571*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH15					(1 << 15)
572*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CH15_OFFSET				15
573*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CHINT_MASK				0xffff
574*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINT_CHINT_OFFSET				0
575*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH0				(1 << 0)
576*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH0_OFFSET			0
577*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH1				(1 << 1)
578*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH1_OFFSET			1
579*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH2				(1 << 2)
580*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH2_OFFSET			2
581*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH3				(1 << 3)
582*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH3_OFFSET			3
583*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH4				(1 << 4)
584*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH4_OFFSET			4
585*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH5				(1 << 5)
586*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH5_OFFSET			5
587*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH6				(1 << 6)
588*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH6_OFFSET			6
589*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH7				(1 << 7)
590*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH7_OFFSET			7
591*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH8				(1 << 8)
592*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH8_OFFSET			8
593*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH9				(1 << 9)
594*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH9_OFFSET			9
595*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH10				(1 << 10)
596*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH10_OFFSET			10
597*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH11				(1 << 11)
598*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH11_OFFSET			11
599*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH12				(1 << 12)
600*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH12_OFFSET			12
601*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH13				(1 << 13)
602*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH13_OFFSET			13
603*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH14				(1 << 14)
604*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH14_OFFSET			14
605*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH15				(1 << 15)
606*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CH15_OFFSET			15
607*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CHINT_MASK			0xffff
608*6e9e0626SOleksandr Tymoshenko #define DWC2_HAINTMSK_CHINT_OFFSET			0
609*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_MPS_MASK				(0x7FF << 0)
610*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_MPS_OFFSET				0
611*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_EPNUM_MASK				(0xF << 11)
612*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_EPNUM_OFFSET			11
613*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_EPDIR				(1 << 15)
614*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_EPDIR_OFFSET			15
615*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_LSPDDEV				(1 << 17)
616*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_LSPDDEV_OFFSET			17
617*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_EPTYPE_CONTROL			0
618*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_EPTYPE_ISOC				1
619*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_EPTYPE_BULK				2
620*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_EPTYPE_INTR				3
621*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_EPTYPE_MASK				(0x3 << 18)
622*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_EPTYPE_OFFSET			18
623*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_MULTICNT_MASK			(0x3 << 20)
624*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_MULTICNT_OFFSET			20
625*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_DEVADDR_MASK			(0x7F << 22)
626*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_DEVADDR_OFFSET			22
627*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_ODDFRM				(1 << 29)
628*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_ODDFRM_OFFSET			29
629*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_CHDIS				(1 << 30)
630*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_CHDIS_OFFSET			30
631*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_CHEN				(1 << 31)
632*6e9e0626SOleksandr Tymoshenko #define DWC2_HCCHAR_CHEN_OFFSET				31
633*6e9e0626SOleksandr Tymoshenko #define DWC2_HCSPLT_PRTADDR_MASK			(0x7F << 0)
634*6e9e0626SOleksandr Tymoshenko #define DWC2_HCSPLT_PRTADDR_OFFSET			0
635*6e9e0626SOleksandr Tymoshenko #define DWC2_HCSPLT_HUBADDR_MASK			(0x7F << 7)
636*6e9e0626SOleksandr Tymoshenko #define DWC2_HCSPLT_HUBADDR_OFFSET			7
637*6e9e0626SOleksandr Tymoshenko #define DWC2_HCSPLT_XACTPOS_MASK			(0x3 << 14)
638*6e9e0626SOleksandr Tymoshenko #define DWC2_HCSPLT_XACTPOS_OFFSET			14
639*6e9e0626SOleksandr Tymoshenko #define DWC2_HCSPLT_COMPSPLT				(1 << 16)
640*6e9e0626SOleksandr Tymoshenko #define DWC2_HCSPLT_COMPSPLT_OFFSET			16
641*6e9e0626SOleksandr Tymoshenko #define DWC2_HCSPLT_SPLTENA				(1 << 31)
642*6e9e0626SOleksandr Tymoshenko #define DWC2_HCSPLT_SPLTENA_OFFSET			31
643*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_XFERCOMP				(1 << 0)
644*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_XFERCOMP_OFFSET			0
645*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_CHHLTD				(1 << 1)
646*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_CHHLTD_OFFSET			1
647*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_AHBERR				(1 << 2)
648*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_AHBERR_OFFSET			2
649*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_STALL				(1 << 3)
650*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_STALL_OFFSET				3
651*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_NAK					(1 << 4)
652*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_NAK_OFFSET				4
653*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_ACK					(1 << 5)
654*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_ACK_OFFSET				5
655*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_NYET					(1 << 6)
656*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_NYET_OFFSET				6
657*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_XACTERR				(1 << 7)
658*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_XACTERR_OFFSET			7
659*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_BBLERR				(1 << 8)
660*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_BBLERR_OFFSET			8
661*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_FRMOVRUN				(1 << 9)
662*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_FRMOVRUN_OFFSET			9
663*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_DATATGLERR				(1 << 10)
664*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_DATATGLERR_OFFSET			10
665*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_BNA					(1 << 11)
666*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_BNA_OFFSET				11
667*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_XCS_XACT				(1 << 12)
668*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_XCS_XACT_OFFSET			12
669*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_FRM_LIST_ROLL			(1 << 13)
670*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINT_FRM_LIST_ROLL_OFFSET			13
671*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_XFERCOMPL				(1 << 0)
672*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_XFERCOMPL_OFFSET			0
673*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_CHHLTD				(1 << 1)
674*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_CHHLTD_OFFSET			1
675*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_AHBERR				(1 << 2)
676*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_AHBERR_OFFSET			2
677*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_STALL				(1 << 3)
678*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_STALL_OFFSET			3
679*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_NAK				(1 << 4)
680*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_NAK_OFFSET			4
681*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_ACK				(1 << 5)
682*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_ACK_OFFSET			5
683*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_NYET				(1 << 6)
684*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_NYET_OFFSET			6
685*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_XACTERR				(1 << 7)
686*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_XACTERR_OFFSET			7
687*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_BBLERR				(1 << 8)
688*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_BBLERR_OFFSET			8
689*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_FRMOVRUN				(1 << 9)
690*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_FRMOVRUN_OFFSET			9
691*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_DATATGLERR			(1 << 10)
692*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_DATATGLERR_OFFSET			10
693*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_BNA				(1 << 11)
694*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_BNA_OFFSET			11
695*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_XCS_XACT				(1 << 12)
696*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_XCS_XACT_OFFSET			12
697*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_FRM_LIST_ROLL			(1 << 13)
698*6e9e0626SOleksandr Tymoshenko #define DWC2_HCINTMSK_FRM_LIST_ROLL_OFFSET		13
699*6e9e0626SOleksandr Tymoshenko #define DWC2_HCTSIZ_XFERSIZE_MASK			0x7ffff
700*6e9e0626SOleksandr Tymoshenko #define DWC2_HCTSIZ_XFERSIZE_OFFSET			0
701*6e9e0626SOleksandr Tymoshenko #define DWC2_HCTSIZ_SCHINFO_MASK			0xff
702*6e9e0626SOleksandr Tymoshenko #define DWC2_HCTSIZ_SCHINFO_OFFSET			0
703*6e9e0626SOleksandr Tymoshenko #define DWC2_HCTSIZ_NTD_MASK				(0xff << 8)
704*6e9e0626SOleksandr Tymoshenko #define DWC2_HCTSIZ_NTD_OFFSET				8
705*6e9e0626SOleksandr Tymoshenko #define DWC2_HCTSIZ_PKTCNT_MASK				(0x3ff << 19)
706*6e9e0626SOleksandr Tymoshenko #define DWC2_HCTSIZ_PKTCNT_OFFSET			19
707*6e9e0626SOleksandr Tymoshenko #define DWC2_HCTSIZ_PID_MASK				(0x3 << 29)
708*6e9e0626SOleksandr Tymoshenko #define DWC2_HCTSIZ_PID_OFFSET				29
709*6e9e0626SOleksandr Tymoshenko #define DWC2_HCTSIZ_DOPNG				(1 << 31)
710*6e9e0626SOleksandr Tymoshenko #define DWC2_HCTSIZ_DOPNG_OFFSET			31
711*6e9e0626SOleksandr Tymoshenko #define DWC2_HCDMA_CTD_MASK				(0xFF << 3)
712*6e9e0626SOleksandr Tymoshenko #define DWC2_HCDMA_CTD_OFFSET				3
713*6e9e0626SOleksandr Tymoshenko #define DWC2_HCDMA_DMA_ADDR_MASK			(0x1FFFFF << 11)
714*6e9e0626SOleksandr Tymoshenko #define DWC2_HCDMA_DMA_ADDR_OFFSET			11
715*6e9e0626SOleksandr Tymoshenko #define DWC2_PCGCCTL_STOPPCLK				(1 << 0)
716*6e9e0626SOleksandr Tymoshenko #define DWC2_PCGCCTL_STOPPCLK_OFFSET			0
717*6e9e0626SOleksandr Tymoshenko #define DWC2_PCGCCTL_GATEHCLK				(1 << 1)
718*6e9e0626SOleksandr Tymoshenko #define DWC2_PCGCCTL_GATEHCLK_OFFSET			1
719*6e9e0626SOleksandr Tymoshenko #define DWC2_PCGCCTL_PWRCLMP				(1 << 2)
720*6e9e0626SOleksandr Tymoshenko #define DWC2_PCGCCTL_PWRCLMP_OFFSET			2
721*6e9e0626SOleksandr Tymoshenko #define DWC2_PCGCCTL_RSTPDWNMODULE			(1 << 3)
722*6e9e0626SOleksandr Tymoshenko #define DWC2_PCGCCTL_RSTPDWNMODULE_OFFSET		3
723*6e9e0626SOleksandr Tymoshenko #define DWC2_PCGCCTL_PHYSUSPENDED			(1 << 4)
724*6e9e0626SOleksandr Tymoshenko #define DWC2_PCGCCTL_PHYSUSPENDED_OFFSET		4
725*6e9e0626SOleksandr Tymoshenko #define DWC2_PCGCCTL_ENBL_SLEEP_GATING			(1 << 5)
726*6e9e0626SOleksandr Tymoshenko #define DWC2_PCGCCTL_ENBL_SLEEP_GATING_OFFSET		5
727*6e9e0626SOleksandr Tymoshenko #define DWC2_PCGCCTL_PHY_IN_SLEEP			(1 << 6)
728*6e9e0626SOleksandr Tymoshenko #define DWC2_PCGCCTL_PHY_IN_SLEEP_OFFSET		6
729*6e9e0626SOleksandr Tymoshenko #define DWC2_PCGCCTL_DEEP_SLEEP				(1 << 7)
730*6e9e0626SOleksandr Tymoshenko #define DWC2_PCGCCTL_DEEP_SLEEP_OFFSET			7
731*6e9e0626SOleksandr Tymoshenko #define DWC2_SNPSID_DEVID_VER_2xx			(0x4f542 << 12)
732*6e9e0626SOleksandr Tymoshenko #define DWC2_SNPSID_DEVID_MASK				(0xfffff << 12)
733*6e9e0626SOleksandr Tymoshenko #define DWC2_SNPSID_DEVID_OFFSET			12
734*6e9e0626SOleksandr Tymoshenko 
735*6e9e0626SOleksandr Tymoshenko /* Host controller specific */
736*6e9e0626SOleksandr Tymoshenko #define DWC2_HC_PID_DATA0		0
737*6e9e0626SOleksandr Tymoshenko #define DWC2_HC_PID_DATA2		1
738*6e9e0626SOleksandr Tymoshenko #define DWC2_HC_PID_DATA1		2
739*6e9e0626SOleksandr Tymoshenko #define DWC2_HC_PID_MDATA		3
740*6e9e0626SOleksandr Tymoshenko #define DWC2_HC_PID_SETUP		3
741*6e9e0626SOleksandr Tymoshenko 
742*6e9e0626SOleksandr Tymoshenko /* roothub.a masks */
743*6e9e0626SOleksandr Tymoshenko #define RH_A_NDP	(0xff << 0)	/* number of downstream ports */
744*6e9e0626SOleksandr Tymoshenko #define RH_A_PSM	(1 << 8)	/* power switching mode */
745*6e9e0626SOleksandr Tymoshenko #define RH_A_NPS	(1 << 9)	/* no power switching */
746*6e9e0626SOleksandr Tymoshenko #define RH_A_DT		(1 << 10)	/* device type (mbz) */
747*6e9e0626SOleksandr Tymoshenko #define RH_A_OCPM	(1 << 11)	/* over current protection mode */
748*6e9e0626SOleksandr Tymoshenko #define RH_A_NOCP	(1 << 12)	/* no over current protection */
749*6e9e0626SOleksandr Tymoshenko #define RH_A_POTPGT	(0xff << 24)	/* power on to power good time */
750*6e9e0626SOleksandr Tymoshenko 
751*6e9e0626SOleksandr Tymoshenko /* roothub.b masks */
752*6e9e0626SOleksandr Tymoshenko #define RH_B_DR		0x0000ffff	/* device removable flags */
753*6e9e0626SOleksandr Tymoshenko #define RH_B_PPCM	0xffff0000	/* port power control mask */
754*6e9e0626SOleksandr Tymoshenko 
755*6e9e0626SOleksandr Tymoshenko /* Default driver configuration */
756*6e9e0626SOleksandr Tymoshenko #define CONFIG_DWC2_DMA_ENABLE
757*6e9e0626SOleksandr Tymoshenko #define CONFIG_DWC2_DMA_BURST_SIZE		32	/* DMA burst len */
758*6e9e0626SOleksandr Tymoshenko #undef CONFIG_DWC2_DFLT_SPEED_FULL		/* Do not force DWC2 to FS */
759*6e9e0626SOleksandr Tymoshenko #define CONFIG_DWC2_ENABLE_DYNAMIC_FIFO		/* Runtime FIFO size detect */
760*6e9e0626SOleksandr Tymoshenko #define CONFIG_DWC2_MAX_CHANNELS		16	/* Max # of EPs */
761*6e9e0626SOleksandr Tymoshenko #define CONFIG_DWC2_HOST_RX_FIFO_SIZE		(516 + CONFIG_DWC2_MAX_CHANNELS)
762*6e9e0626SOleksandr Tymoshenko #define CONFIG_DWC2_HOST_NPERIO_TX_FIFO_SIZE	0x100	/* nPeriodic TX FIFO */
763*6e9e0626SOleksandr Tymoshenko #define CONFIG_DWC2_HOST_PERIO_TX_FIFO_SIZE	0x200	/* Periodic TX FIFO */
764*6e9e0626SOleksandr Tymoshenko #define CONFIG_DWC2_MAX_TRANSFER_SIZE		65535
765*6e9e0626SOleksandr Tymoshenko #define CONFIG_DWC2_MAX_PACKET_COUNT		511
766*6e9e0626SOleksandr Tymoshenko 
767*6e9e0626SOleksandr Tymoshenko #define DWC2_PHY_TYPE_FS		0
768*6e9e0626SOleksandr Tymoshenko #define DWC2_PHY_TYPE_UTMI		1
769*6e9e0626SOleksandr Tymoshenko #define DWC2_PHY_TYPE_ULPI		2
770*6e9e0626SOleksandr Tymoshenko #define CONFIG_DWC2_PHY_TYPE		DWC2_PHY_TYPE_UTMI	/* PHY type */
771*6e9e0626SOleksandr Tymoshenko #define CONFIG_DWC2_UTMI_WIDTH		8	/* UTMI bus width (8/16) */
772*6e9e0626SOleksandr Tymoshenko 
773*6e9e0626SOleksandr Tymoshenko #undef CONFIG_DWC2_PHY_ULPI_DDR			/* ULPI PHY uses DDR mode */
774*6e9e0626SOleksandr Tymoshenko #define CONFIG_DWC2_PHY_ULPI_EXT_VBUS		/* ULPI PHY controls VBUS */
775*6e9e0626SOleksandr Tymoshenko #undef CONFIG_DWC2_I2C_ENABLE			/* Enable I2C */
776*6e9e0626SOleksandr Tymoshenko #undef CONFIG_DWC2_ULPI_FS_LS			/* ULPI is FS/LS */
777*6e9e0626SOleksandr Tymoshenko #undef CONFIG_DWC2_TS_DLINE			/* External DLine pulsing */
778*6e9e0626SOleksandr Tymoshenko #undef CONFIG_DWC2_THR_CTL			/* Threshold control */
779*6e9e0626SOleksandr Tymoshenko #define CONFIG_DWC2_TX_THR_LENGTH		64
780*6e9e0626SOleksandr Tymoshenko #undef CONFIG_DWC2_IC_USB_CAP			/* IC Cap */
781*6e9e0626SOleksandr Tymoshenko 
782*6e9e0626SOleksandr Tymoshenko #endif	/* __DWC2_H__ */
783