16e9e0626SOleksandr Tymoshenko /* 26e9e0626SOleksandr Tymoshenko * Copyright (C) 2012 Oleksandr Tymoshenko <gonzo@freebsd.org> 36e9e0626SOleksandr Tymoshenko * Copyright (C) 2014 Marek Vasut <marex@denx.de> 46e9e0626SOleksandr Tymoshenko * 56e9e0626SOleksandr Tymoshenko * SPDX-License-Identifier: GPL-2.0+ 66e9e0626SOleksandr Tymoshenko */ 76e9e0626SOleksandr Tymoshenko 86e9e0626SOleksandr Tymoshenko #include <common.h> 9f58a41e0SSimon Glass #include <dm.h> 106e9e0626SOleksandr Tymoshenko #include <errno.h> 116e9e0626SOleksandr Tymoshenko #include <usb.h> 126e9e0626SOleksandr Tymoshenko #include <malloc.h> 13cf92e05cSSimon Glass #include <memalign.h> 145c0beb5cSStephen Warren #include <phys2bus.h> 156e9e0626SOleksandr Tymoshenko #include <usbroothubdes.h> 16*fd2cd662SMateusz Kulikowski #include <wait_bit.h> 176e9e0626SOleksandr Tymoshenko #include <asm/io.h> 186e9e0626SOleksandr Tymoshenko 196e9e0626SOleksandr Tymoshenko #include "dwc2.h" 206e9e0626SOleksandr Tymoshenko 216e9e0626SOleksandr Tymoshenko /* Use only HC channel 0. */ 226e9e0626SOleksandr Tymoshenko #define DWC2_HC_CHANNEL 0 236e9e0626SOleksandr Tymoshenko 246e9e0626SOleksandr Tymoshenko #define DWC2_STATUS_BUF_SIZE 64 256e9e0626SOleksandr Tymoshenko #define DWC2_DATA_BUF_SIZE (64 * 1024) 266e9e0626SOleksandr Tymoshenko 276e9e0626SOleksandr Tymoshenko #define MAX_DEVICE 16 286e9e0626SOleksandr Tymoshenko #define MAX_ENDPOINT 16 296e9e0626SOleksandr Tymoshenko 30cc3e3a9eSSimon Glass struct dwc2_priv { 31f58a41e0SSimon Glass #ifdef CONFIG_DM_USB 32db402e00SAlexander Stein uint8_t aligned_buffer[DWC2_DATA_BUF_SIZE] __aligned(ARCH_DMA_MINALIGN); 33db402e00SAlexander Stein uint8_t status_buffer[DWC2_STATUS_BUF_SIZE] __aligned(ARCH_DMA_MINALIGN); 34f58a41e0SSimon Glass #else 35cc3e3a9eSSimon Glass uint8_t *aligned_buffer; 36cc3e3a9eSSimon Glass uint8_t *status_buffer; 37f58a41e0SSimon Glass #endif 38cc3e3a9eSSimon Glass int bulk_data_toggle[MAX_DEVICE][MAX_ENDPOINT]; 39cc3e3a9eSSimon Glass struct dwc2_core_regs *regs; 40cc3e3a9eSSimon Glass int root_hub_devnum; 41cc3e3a9eSSimon Glass }; 426e9e0626SOleksandr Tymoshenko 43f58a41e0SSimon Glass #ifndef CONFIG_DM_USB 44db402e00SAlexander Stein /* We need cacheline-aligned buffers for DMA transfers and dcache support */ 45db402e00SAlexander Stein DEFINE_ALIGN_BUFFER(uint8_t, aligned_buffer_addr, DWC2_DATA_BUF_SIZE, 46db402e00SAlexander Stein ARCH_DMA_MINALIGN); 47db402e00SAlexander Stein DEFINE_ALIGN_BUFFER(uint8_t, status_buffer_addr, DWC2_STATUS_BUF_SIZE, 48db402e00SAlexander Stein ARCH_DMA_MINALIGN); 49cc3e3a9eSSimon Glass 50cc3e3a9eSSimon Glass static struct dwc2_priv local; 51f58a41e0SSimon Glass #endif 526e9e0626SOleksandr Tymoshenko 536e9e0626SOleksandr Tymoshenko /* 546e9e0626SOleksandr Tymoshenko * DWC2 IP interface 556e9e0626SOleksandr Tymoshenko */ 566e9e0626SOleksandr Tymoshenko 576e9e0626SOleksandr Tymoshenko /* 586e9e0626SOleksandr Tymoshenko * Initializes the FSLSPClkSel field of the HCFG register 596e9e0626SOleksandr Tymoshenko * depending on the PHY type. 606e9e0626SOleksandr Tymoshenko */ 616e9e0626SOleksandr Tymoshenko static void init_fslspclksel(struct dwc2_core_regs *regs) 626e9e0626SOleksandr Tymoshenko { 636e9e0626SOleksandr Tymoshenko uint32_t phyclk; 646e9e0626SOleksandr Tymoshenko 656e9e0626SOleksandr Tymoshenko #if (CONFIG_DWC2_PHY_TYPE == DWC2_PHY_TYPE_FS) 666e9e0626SOleksandr Tymoshenko phyclk = DWC2_HCFG_FSLSPCLKSEL_48_MHZ; /* Full speed PHY */ 676e9e0626SOleksandr Tymoshenko #else 686e9e0626SOleksandr Tymoshenko /* High speed PHY running at full speed or high speed */ 696e9e0626SOleksandr Tymoshenko phyclk = DWC2_HCFG_FSLSPCLKSEL_30_60_MHZ; 706e9e0626SOleksandr Tymoshenko #endif 716e9e0626SOleksandr Tymoshenko 726e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_ULPI_FS_LS 736e9e0626SOleksandr Tymoshenko uint32_t hwcfg2 = readl(®s->ghwcfg2); 746e9e0626SOleksandr Tymoshenko uint32_t hval = (ghwcfg2 & DWC2_HWCFG2_HS_PHY_TYPE_MASK) >> 756e9e0626SOleksandr Tymoshenko DWC2_HWCFG2_HS_PHY_TYPE_OFFSET; 766e9e0626SOleksandr Tymoshenko uint32_t fval = (ghwcfg2 & DWC2_HWCFG2_FS_PHY_TYPE_MASK) >> 776e9e0626SOleksandr Tymoshenko DWC2_HWCFG2_FS_PHY_TYPE_OFFSET; 786e9e0626SOleksandr Tymoshenko 796e9e0626SOleksandr Tymoshenko if (hval == 2 && fval == 1) 806e9e0626SOleksandr Tymoshenko phyclk = DWC2_HCFG_FSLSPCLKSEL_48_MHZ; /* Full speed PHY */ 816e9e0626SOleksandr Tymoshenko #endif 826e9e0626SOleksandr Tymoshenko 836e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->host_regs.hcfg, 846e9e0626SOleksandr Tymoshenko DWC2_HCFG_FSLSPCLKSEL_MASK, 856e9e0626SOleksandr Tymoshenko phyclk << DWC2_HCFG_FSLSPCLKSEL_OFFSET); 866e9e0626SOleksandr Tymoshenko } 876e9e0626SOleksandr Tymoshenko 886e9e0626SOleksandr Tymoshenko /* 896e9e0626SOleksandr Tymoshenko * Flush a Tx FIFO. 906e9e0626SOleksandr Tymoshenko * 916e9e0626SOleksandr Tymoshenko * @param regs Programming view of DWC_otg controller. 926e9e0626SOleksandr Tymoshenko * @param num Tx FIFO to flush. 936e9e0626SOleksandr Tymoshenko */ 946e9e0626SOleksandr Tymoshenko static void dwc_otg_flush_tx_fifo(struct dwc2_core_regs *regs, const int num) 956e9e0626SOleksandr Tymoshenko { 966e9e0626SOleksandr Tymoshenko int ret; 976e9e0626SOleksandr Tymoshenko 986e9e0626SOleksandr Tymoshenko writel(DWC2_GRSTCTL_TXFFLSH | (num << DWC2_GRSTCTL_TXFNUM_OFFSET), 996e9e0626SOleksandr Tymoshenko ®s->grstctl); 100*fd2cd662SMateusz Kulikowski ret = wait_for_bit(__func__, ®s->grstctl, DWC2_GRSTCTL_TXFFLSH, 101*fd2cd662SMateusz Kulikowski false, 1000, false); 1026e9e0626SOleksandr Tymoshenko if (ret) 1036e9e0626SOleksandr Tymoshenko printf("%s: Timeout!\n", __func__); 1046e9e0626SOleksandr Tymoshenko 1056e9e0626SOleksandr Tymoshenko /* Wait for 3 PHY Clocks */ 1066e9e0626SOleksandr Tymoshenko udelay(1); 1076e9e0626SOleksandr Tymoshenko } 1086e9e0626SOleksandr Tymoshenko 1096e9e0626SOleksandr Tymoshenko /* 1106e9e0626SOleksandr Tymoshenko * Flush Rx FIFO. 1116e9e0626SOleksandr Tymoshenko * 1126e9e0626SOleksandr Tymoshenko * @param regs Programming view of DWC_otg controller. 1136e9e0626SOleksandr Tymoshenko */ 1146e9e0626SOleksandr Tymoshenko static void dwc_otg_flush_rx_fifo(struct dwc2_core_regs *regs) 1156e9e0626SOleksandr Tymoshenko { 1166e9e0626SOleksandr Tymoshenko int ret; 1176e9e0626SOleksandr Tymoshenko 1186e9e0626SOleksandr Tymoshenko writel(DWC2_GRSTCTL_RXFFLSH, ®s->grstctl); 119*fd2cd662SMateusz Kulikowski ret = wait_for_bit(__func__, ®s->grstctl, DWC2_GRSTCTL_RXFFLSH, 120*fd2cd662SMateusz Kulikowski false, 1000, false); 1216e9e0626SOleksandr Tymoshenko if (ret) 1226e9e0626SOleksandr Tymoshenko printf("%s: Timeout!\n", __func__); 1236e9e0626SOleksandr Tymoshenko 1246e9e0626SOleksandr Tymoshenko /* Wait for 3 PHY Clocks */ 1256e9e0626SOleksandr Tymoshenko udelay(1); 1266e9e0626SOleksandr Tymoshenko } 1276e9e0626SOleksandr Tymoshenko 1286e9e0626SOleksandr Tymoshenko /* 1296e9e0626SOleksandr Tymoshenko * Do core a soft reset of the core. Be careful with this because it 1306e9e0626SOleksandr Tymoshenko * resets all the internal state machines of the core. 1316e9e0626SOleksandr Tymoshenko */ 1326e9e0626SOleksandr Tymoshenko static void dwc_otg_core_reset(struct dwc2_core_regs *regs) 1336e9e0626SOleksandr Tymoshenko { 1346e9e0626SOleksandr Tymoshenko int ret; 1356e9e0626SOleksandr Tymoshenko 1366e9e0626SOleksandr Tymoshenko /* Wait for AHB master IDLE state. */ 137*fd2cd662SMateusz Kulikowski ret = wait_for_bit(__func__, ®s->grstctl, DWC2_GRSTCTL_AHBIDLE, 138*fd2cd662SMateusz Kulikowski true, 1000, false); 1396e9e0626SOleksandr Tymoshenko if (ret) 1406e9e0626SOleksandr Tymoshenko printf("%s: Timeout!\n", __func__); 1416e9e0626SOleksandr Tymoshenko 1426e9e0626SOleksandr Tymoshenko /* Core Soft Reset */ 1436e9e0626SOleksandr Tymoshenko writel(DWC2_GRSTCTL_CSFTRST, ®s->grstctl); 144*fd2cd662SMateusz Kulikowski ret = wait_for_bit(__func__, ®s->grstctl, DWC2_GRSTCTL_CSFTRST, 145*fd2cd662SMateusz Kulikowski false, 1000, false); 1466e9e0626SOleksandr Tymoshenko if (ret) 1476e9e0626SOleksandr Tymoshenko printf("%s: Timeout!\n", __func__); 1486e9e0626SOleksandr Tymoshenko 1496e9e0626SOleksandr Tymoshenko /* 1506e9e0626SOleksandr Tymoshenko * Wait for core to come out of reset. 1516e9e0626SOleksandr Tymoshenko * NOTE: This long sleep is _very_ important, otherwise the core will 1526e9e0626SOleksandr Tymoshenko * not stay in host mode after a connector ID change! 1536e9e0626SOleksandr Tymoshenko */ 1546e9e0626SOleksandr Tymoshenko mdelay(100); 1556e9e0626SOleksandr Tymoshenko } 1566e9e0626SOleksandr Tymoshenko 1576e9e0626SOleksandr Tymoshenko /* 1586e9e0626SOleksandr Tymoshenko * This function initializes the DWC_otg controller registers for 1596e9e0626SOleksandr Tymoshenko * host mode. 1606e9e0626SOleksandr Tymoshenko * 1616e9e0626SOleksandr Tymoshenko * This function flushes the Tx and Rx FIFOs and it flushes any entries in the 1626e9e0626SOleksandr Tymoshenko * request queues. Host channels are reset to ensure that they are ready for 1636e9e0626SOleksandr Tymoshenko * performing transfers. 1646e9e0626SOleksandr Tymoshenko * 1656e9e0626SOleksandr Tymoshenko * @param regs Programming view of DWC_otg controller 1666e9e0626SOleksandr Tymoshenko * 1676e9e0626SOleksandr Tymoshenko */ 1686e9e0626SOleksandr Tymoshenko static void dwc_otg_core_host_init(struct dwc2_core_regs *regs) 1696e9e0626SOleksandr Tymoshenko { 1706e9e0626SOleksandr Tymoshenko uint32_t nptxfifosize = 0; 1716e9e0626SOleksandr Tymoshenko uint32_t ptxfifosize = 0; 1726e9e0626SOleksandr Tymoshenko uint32_t hprt0 = 0; 1736e9e0626SOleksandr Tymoshenko int i, ret, num_channels; 1746e9e0626SOleksandr Tymoshenko 1756e9e0626SOleksandr Tymoshenko /* Restart the Phy Clock */ 1766e9e0626SOleksandr Tymoshenko writel(0, ®s->pcgcctl); 1776e9e0626SOleksandr Tymoshenko 1786e9e0626SOleksandr Tymoshenko /* Initialize Host Configuration Register */ 1796e9e0626SOleksandr Tymoshenko init_fslspclksel(regs); 1806e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_DFLT_SPEED_FULL 1816e9e0626SOleksandr Tymoshenko setbits_le32(®s->host_regs.hcfg, DWC2_HCFG_FSLSSUPP); 1826e9e0626SOleksandr Tymoshenko #endif 1836e9e0626SOleksandr Tymoshenko 1846e9e0626SOleksandr Tymoshenko /* Configure data FIFO sizes */ 1856e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_ENABLE_DYNAMIC_FIFO 1866e9e0626SOleksandr Tymoshenko if (readl(®s->ghwcfg2) & DWC2_HWCFG2_DYNAMIC_FIFO) { 1876e9e0626SOleksandr Tymoshenko /* Rx FIFO */ 1886e9e0626SOleksandr Tymoshenko writel(CONFIG_DWC2_HOST_RX_FIFO_SIZE, ®s->grxfsiz); 1896e9e0626SOleksandr Tymoshenko 1906e9e0626SOleksandr Tymoshenko /* Non-periodic Tx FIFO */ 1916e9e0626SOleksandr Tymoshenko nptxfifosize |= CONFIG_DWC2_HOST_NPERIO_TX_FIFO_SIZE << 1926e9e0626SOleksandr Tymoshenko DWC2_FIFOSIZE_DEPTH_OFFSET; 1936e9e0626SOleksandr Tymoshenko nptxfifosize |= CONFIG_DWC2_HOST_RX_FIFO_SIZE << 1946e9e0626SOleksandr Tymoshenko DWC2_FIFOSIZE_STARTADDR_OFFSET; 1956e9e0626SOleksandr Tymoshenko writel(nptxfifosize, ®s->gnptxfsiz); 1966e9e0626SOleksandr Tymoshenko 1976e9e0626SOleksandr Tymoshenko /* Periodic Tx FIFO */ 1986e9e0626SOleksandr Tymoshenko ptxfifosize |= CONFIG_DWC2_HOST_PERIO_TX_FIFO_SIZE << 1996e9e0626SOleksandr Tymoshenko DWC2_FIFOSIZE_DEPTH_OFFSET; 2006e9e0626SOleksandr Tymoshenko ptxfifosize |= (CONFIG_DWC2_HOST_RX_FIFO_SIZE + 2016e9e0626SOleksandr Tymoshenko CONFIG_DWC2_HOST_NPERIO_TX_FIFO_SIZE) << 2026e9e0626SOleksandr Tymoshenko DWC2_FIFOSIZE_STARTADDR_OFFSET; 2036e9e0626SOleksandr Tymoshenko writel(ptxfifosize, ®s->hptxfsiz); 2046e9e0626SOleksandr Tymoshenko } 2056e9e0626SOleksandr Tymoshenko #endif 2066e9e0626SOleksandr Tymoshenko 2076e9e0626SOleksandr Tymoshenko /* Clear Host Set HNP Enable in the OTG Control Register */ 2086e9e0626SOleksandr Tymoshenko clrbits_le32(®s->gotgctl, DWC2_GOTGCTL_HSTSETHNPEN); 2096e9e0626SOleksandr Tymoshenko 2106e9e0626SOleksandr Tymoshenko /* Make sure the FIFOs are flushed. */ 2116e9e0626SOleksandr Tymoshenko dwc_otg_flush_tx_fifo(regs, 0x10); /* All Tx FIFOs */ 2126e9e0626SOleksandr Tymoshenko dwc_otg_flush_rx_fifo(regs); 2136e9e0626SOleksandr Tymoshenko 2146e9e0626SOleksandr Tymoshenko /* Flush out any leftover queued requests. */ 2156e9e0626SOleksandr Tymoshenko num_channels = readl(®s->ghwcfg2); 2166e9e0626SOleksandr Tymoshenko num_channels &= DWC2_HWCFG2_NUM_HOST_CHAN_MASK; 2176e9e0626SOleksandr Tymoshenko num_channels >>= DWC2_HWCFG2_NUM_HOST_CHAN_OFFSET; 2186e9e0626SOleksandr Tymoshenko num_channels += 1; 2196e9e0626SOleksandr Tymoshenko 2206e9e0626SOleksandr Tymoshenko for (i = 0; i < num_channels; i++) 2216e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hc_regs[i].hcchar, 2226e9e0626SOleksandr Tymoshenko DWC2_HCCHAR_CHEN | DWC2_HCCHAR_EPDIR, 2236e9e0626SOleksandr Tymoshenko DWC2_HCCHAR_CHDIS); 2246e9e0626SOleksandr Tymoshenko 2256e9e0626SOleksandr Tymoshenko /* Halt all channels to put them into a known state. */ 2266e9e0626SOleksandr Tymoshenko for (i = 0; i < num_channels; i++) { 2276e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hc_regs[i].hcchar, 2286e9e0626SOleksandr Tymoshenko DWC2_HCCHAR_EPDIR, 2296e9e0626SOleksandr Tymoshenko DWC2_HCCHAR_CHEN | DWC2_HCCHAR_CHDIS); 230*fd2cd662SMateusz Kulikowski ret = wait_for_bit(__func__, ®s->hc_regs[i].hcchar, 231*fd2cd662SMateusz Kulikowski DWC2_HCCHAR_CHEN, false, 1000, false); 2326e9e0626SOleksandr Tymoshenko if (ret) 2336e9e0626SOleksandr Tymoshenko printf("%s: Timeout!\n", __func__); 2346e9e0626SOleksandr Tymoshenko } 2356e9e0626SOleksandr Tymoshenko 2366e9e0626SOleksandr Tymoshenko /* Turn on the vbus power. */ 2376e9e0626SOleksandr Tymoshenko if (readl(®s->gintsts) & DWC2_GINTSTS_CURMODE_HOST) { 2386e9e0626SOleksandr Tymoshenko hprt0 = readl(®s->hprt0); 2396e9e0626SOleksandr Tymoshenko hprt0 &= ~(DWC2_HPRT0_PRTENA | DWC2_HPRT0_PRTCONNDET); 2406e9e0626SOleksandr Tymoshenko hprt0 &= ~(DWC2_HPRT0_PRTENCHNG | DWC2_HPRT0_PRTOVRCURRCHNG); 2416e9e0626SOleksandr Tymoshenko if (!(hprt0 & DWC2_HPRT0_PRTPWR)) { 2426e9e0626SOleksandr Tymoshenko hprt0 |= DWC2_HPRT0_PRTPWR; 2436e9e0626SOleksandr Tymoshenko writel(hprt0, ®s->hprt0); 2446e9e0626SOleksandr Tymoshenko } 2456e9e0626SOleksandr Tymoshenko } 2466e9e0626SOleksandr Tymoshenko } 2476e9e0626SOleksandr Tymoshenko 2486e9e0626SOleksandr Tymoshenko /* 2496e9e0626SOleksandr Tymoshenko * This function initializes the DWC_otg controller registers and 2506e9e0626SOleksandr Tymoshenko * prepares the core for device mode or host mode operation. 2516e9e0626SOleksandr Tymoshenko * 2526e9e0626SOleksandr Tymoshenko * @param regs Programming view of the DWC_otg controller 2536e9e0626SOleksandr Tymoshenko */ 2546e9e0626SOleksandr Tymoshenko static void dwc_otg_core_init(struct dwc2_core_regs *regs) 2556e9e0626SOleksandr Tymoshenko { 2566e9e0626SOleksandr Tymoshenko uint32_t ahbcfg = 0; 2576e9e0626SOleksandr Tymoshenko uint32_t usbcfg = 0; 2586e9e0626SOleksandr Tymoshenko uint8_t brst_sz = CONFIG_DWC2_DMA_BURST_SIZE; 2596e9e0626SOleksandr Tymoshenko 2606e9e0626SOleksandr Tymoshenko /* Common Initialization */ 2616e9e0626SOleksandr Tymoshenko usbcfg = readl(®s->gusbcfg); 2626e9e0626SOleksandr Tymoshenko 2636e9e0626SOleksandr Tymoshenko /* Program the ULPI External VBUS bit if needed */ 2646e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_PHY_ULPI_EXT_VBUS 2656e9e0626SOleksandr Tymoshenko usbcfg |= DWC2_GUSBCFG_ULPI_EXT_VBUS_DRV; 2666e9e0626SOleksandr Tymoshenko #else 2676e9e0626SOleksandr Tymoshenko usbcfg &= ~DWC2_GUSBCFG_ULPI_EXT_VBUS_DRV; 2686e9e0626SOleksandr Tymoshenko #endif 2696e9e0626SOleksandr Tymoshenko 2706e9e0626SOleksandr Tymoshenko /* Set external TS Dline pulsing */ 2716e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_TS_DLINE 2726e9e0626SOleksandr Tymoshenko usbcfg |= DWC2_GUSBCFG_TERM_SEL_DL_PULSE; 2736e9e0626SOleksandr Tymoshenko #else 2746e9e0626SOleksandr Tymoshenko usbcfg &= ~DWC2_GUSBCFG_TERM_SEL_DL_PULSE; 2756e9e0626SOleksandr Tymoshenko #endif 2766e9e0626SOleksandr Tymoshenko writel(usbcfg, ®s->gusbcfg); 2776e9e0626SOleksandr Tymoshenko 2786e9e0626SOleksandr Tymoshenko /* Reset the Controller */ 2796e9e0626SOleksandr Tymoshenko dwc_otg_core_reset(regs); 2806e9e0626SOleksandr Tymoshenko 2816e9e0626SOleksandr Tymoshenko /* 2826e9e0626SOleksandr Tymoshenko * This programming sequence needs to happen in FS mode before 2836e9e0626SOleksandr Tymoshenko * any other programming occurs 2846e9e0626SOleksandr Tymoshenko */ 2856e9e0626SOleksandr Tymoshenko #if defined(CONFIG_DWC2_DFLT_SPEED_FULL) && \ 2866e9e0626SOleksandr Tymoshenko (CONFIG_DWC2_PHY_TYPE == DWC2_PHY_TYPE_FS) 2876e9e0626SOleksandr Tymoshenko /* If FS mode with FS PHY */ 2886e9e0626SOleksandr Tymoshenko setbits_le32(®s->gusbcfg, DWC2_GUSBCFG_PHYSEL); 2896e9e0626SOleksandr Tymoshenko 2906e9e0626SOleksandr Tymoshenko /* Reset after a PHY select */ 2916e9e0626SOleksandr Tymoshenko dwc_otg_core_reset(regs); 2926e9e0626SOleksandr Tymoshenko 2936e9e0626SOleksandr Tymoshenko /* 2946e9e0626SOleksandr Tymoshenko * Program DCFG.DevSpd or HCFG.FSLSPclkSel to 48Mhz in FS. 2956e9e0626SOleksandr Tymoshenko * Also do this on HNP Dev/Host mode switches (done in dev_init 2966e9e0626SOleksandr Tymoshenko * and host_init). 2976e9e0626SOleksandr Tymoshenko */ 2986e9e0626SOleksandr Tymoshenko if (readl(®s->gintsts) & DWC2_GINTSTS_CURMODE_HOST) 2996e9e0626SOleksandr Tymoshenko init_fslspclksel(regs); 3006e9e0626SOleksandr Tymoshenko 3016e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_I2C_ENABLE 3026e9e0626SOleksandr Tymoshenko /* Program GUSBCFG.OtgUtmifsSel to I2C */ 3036e9e0626SOleksandr Tymoshenko setbits_le32(®s->gusbcfg, DWC2_GUSBCFG_OTGUTMIFSSEL); 3046e9e0626SOleksandr Tymoshenko 3056e9e0626SOleksandr Tymoshenko /* Program GI2CCTL.I2CEn */ 3066e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->gi2cctl, DWC2_GI2CCTL_I2CEN | 3076e9e0626SOleksandr Tymoshenko DWC2_GI2CCTL_I2CDEVADDR_MASK, 3086e9e0626SOleksandr Tymoshenko 1 << DWC2_GI2CCTL_I2CDEVADDR_OFFSET); 3096e9e0626SOleksandr Tymoshenko setbits_le32(®s->gi2cctl, DWC2_GI2CCTL_I2CEN); 3106e9e0626SOleksandr Tymoshenko #endif 3116e9e0626SOleksandr Tymoshenko 3126e9e0626SOleksandr Tymoshenko #else 3136e9e0626SOleksandr Tymoshenko /* High speed PHY. */ 3146e9e0626SOleksandr Tymoshenko 3156e9e0626SOleksandr Tymoshenko /* 3166e9e0626SOleksandr Tymoshenko * HS PHY parameters. These parameters are preserved during 3176e9e0626SOleksandr Tymoshenko * soft reset so only program the first time. Do a soft reset 3186e9e0626SOleksandr Tymoshenko * immediately after setting phyif. 3196e9e0626SOleksandr Tymoshenko */ 3206e9e0626SOleksandr Tymoshenko usbcfg &= ~(DWC2_GUSBCFG_ULPI_UTMI_SEL | DWC2_GUSBCFG_PHYIF); 3216e9e0626SOleksandr Tymoshenko usbcfg |= CONFIG_DWC2_PHY_TYPE << DWC2_GUSBCFG_ULPI_UTMI_SEL_OFFSET; 3226e9e0626SOleksandr Tymoshenko 3236e9e0626SOleksandr Tymoshenko if (usbcfg & DWC2_GUSBCFG_ULPI_UTMI_SEL) { /* ULPI interface */ 3246e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_PHY_ULPI_DDR 3256e9e0626SOleksandr Tymoshenko usbcfg |= DWC2_GUSBCFG_DDRSEL; 3266e9e0626SOleksandr Tymoshenko #else 3276e9e0626SOleksandr Tymoshenko usbcfg &= ~DWC2_GUSBCFG_DDRSEL; 3286e9e0626SOleksandr Tymoshenko #endif 3296e9e0626SOleksandr Tymoshenko } else { /* UTMI+ interface */ 3306e9e0626SOleksandr Tymoshenko #if (CONFIG_DWC2_UTMI_PHY_WIDTH == 16) 3316e9e0626SOleksandr Tymoshenko usbcfg |= DWC2_GUSBCFG_PHYIF; 3326e9e0626SOleksandr Tymoshenko #endif 3336e9e0626SOleksandr Tymoshenko } 3346e9e0626SOleksandr Tymoshenko 3356e9e0626SOleksandr Tymoshenko writel(usbcfg, ®s->gusbcfg); 3366e9e0626SOleksandr Tymoshenko 3376e9e0626SOleksandr Tymoshenko /* Reset after setting the PHY parameters */ 3386e9e0626SOleksandr Tymoshenko dwc_otg_core_reset(regs); 3396e9e0626SOleksandr Tymoshenko #endif 3406e9e0626SOleksandr Tymoshenko 3416e9e0626SOleksandr Tymoshenko usbcfg = readl(®s->gusbcfg); 3426e9e0626SOleksandr Tymoshenko usbcfg &= ~(DWC2_GUSBCFG_ULPI_FSLS | DWC2_GUSBCFG_ULPI_CLK_SUS_M); 3436e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_ULPI_FS_LS 3446e9e0626SOleksandr Tymoshenko uint32_t hwcfg2 = readl(®s->ghwcfg2); 3456e9e0626SOleksandr Tymoshenko uint32_t hval = (ghwcfg2 & DWC2_HWCFG2_HS_PHY_TYPE_MASK) >> 3466e9e0626SOleksandr Tymoshenko DWC2_HWCFG2_HS_PHY_TYPE_OFFSET; 3476e9e0626SOleksandr Tymoshenko uint32_t fval = (ghwcfg2 & DWC2_HWCFG2_FS_PHY_TYPE_MASK) >> 3486e9e0626SOleksandr Tymoshenko DWC2_HWCFG2_FS_PHY_TYPE_OFFSET; 3496e9e0626SOleksandr Tymoshenko if (hval == 2 && fval == 1) { 3506e9e0626SOleksandr Tymoshenko usbcfg |= DWC2_GUSBCFG_ULPI_FSLS; 3516e9e0626SOleksandr Tymoshenko usbcfg |= DWC2_GUSBCFG_ULPI_CLK_SUS_M; 3526e9e0626SOleksandr Tymoshenko } 3536e9e0626SOleksandr Tymoshenko #endif 3546e9e0626SOleksandr Tymoshenko writel(usbcfg, ®s->gusbcfg); 3556e9e0626SOleksandr Tymoshenko 3566e9e0626SOleksandr Tymoshenko /* Program the GAHBCFG Register. */ 3576e9e0626SOleksandr Tymoshenko switch (readl(®s->ghwcfg2) & DWC2_HWCFG2_ARCHITECTURE_MASK) { 3586e9e0626SOleksandr Tymoshenko case DWC2_HWCFG2_ARCHITECTURE_SLAVE_ONLY: 3596e9e0626SOleksandr Tymoshenko break; 3606e9e0626SOleksandr Tymoshenko case DWC2_HWCFG2_ARCHITECTURE_EXT_DMA: 3616e9e0626SOleksandr Tymoshenko while (brst_sz > 1) { 3626e9e0626SOleksandr Tymoshenko ahbcfg |= ahbcfg + (1 << DWC2_GAHBCFG_HBURSTLEN_OFFSET); 3636e9e0626SOleksandr Tymoshenko ahbcfg &= DWC2_GAHBCFG_HBURSTLEN_MASK; 3646e9e0626SOleksandr Tymoshenko brst_sz >>= 1; 3656e9e0626SOleksandr Tymoshenko } 3666e9e0626SOleksandr Tymoshenko 3676e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_DMA_ENABLE 3686e9e0626SOleksandr Tymoshenko ahbcfg |= DWC2_GAHBCFG_DMAENABLE; 3696e9e0626SOleksandr Tymoshenko #endif 3706e9e0626SOleksandr Tymoshenko break; 3716e9e0626SOleksandr Tymoshenko 3726e9e0626SOleksandr Tymoshenko case DWC2_HWCFG2_ARCHITECTURE_INT_DMA: 3736e9e0626SOleksandr Tymoshenko ahbcfg |= DWC2_GAHBCFG_HBURSTLEN_INCR4; 3746e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_DMA_ENABLE 3756e9e0626SOleksandr Tymoshenko ahbcfg |= DWC2_GAHBCFG_DMAENABLE; 3766e9e0626SOleksandr Tymoshenko #endif 3776e9e0626SOleksandr Tymoshenko break; 3786e9e0626SOleksandr Tymoshenko } 3796e9e0626SOleksandr Tymoshenko 3806e9e0626SOleksandr Tymoshenko writel(ahbcfg, ®s->gahbcfg); 3816e9e0626SOleksandr Tymoshenko 3826e9e0626SOleksandr Tymoshenko /* Program the GUSBCFG register for HNP/SRP. */ 3836e9e0626SOleksandr Tymoshenko setbits_le32(®s->gusbcfg, DWC2_GUSBCFG_HNPCAP | DWC2_GUSBCFG_SRPCAP); 3846e9e0626SOleksandr Tymoshenko 3856e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_IC_USB_CAP 3866e9e0626SOleksandr Tymoshenko setbits_le32(®s->gusbcfg, DWC2_GUSBCFG_IC_USB_CAP); 3876e9e0626SOleksandr Tymoshenko #endif 3886e9e0626SOleksandr Tymoshenko } 3896e9e0626SOleksandr Tymoshenko 3906e9e0626SOleksandr Tymoshenko /* 3916e9e0626SOleksandr Tymoshenko * Prepares a host channel for transferring packets to/from a specific 3926e9e0626SOleksandr Tymoshenko * endpoint. The HCCHARn register is set up with the characteristics specified 3936e9e0626SOleksandr Tymoshenko * in _hc. Host channel interrupts that may need to be serviced while this 3946e9e0626SOleksandr Tymoshenko * transfer is in progress are enabled. 3956e9e0626SOleksandr Tymoshenko * 3966e9e0626SOleksandr Tymoshenko * @param regs Programming view of DWC_otg controller 3976e9e0626SOleksandr Tymoshenko * @param hc Information needed to initialize the host channel 3986e9e0626SOleksandr Tymoshenko */ 3996e9e0626SOleksandr Tymoshenko static void dwc_otg_hc_init(struct dwc2_core_regs *regs, uint8_t hc_num, 400ed9bcbc7SStephen Warren struct usb_device *dev, uint8_t dev_addr, uint8_t ep_num, 401ed9bcbc7SStephen Warren uint8_t ep_is_in, uint8_t ep_type, uint16_t max_packet) 4026e9e0626SOleksandr Tymoshenko { 4036e9e0626SOleksandr Tymoshenko struct dwc2_hc_regs *hc_regs = ®s->hc_regs[hc_num]; 404ed9bcbc7SStephen Warren uint32_t hcchar = (dev_addr << DWC2_HCCHAR_DEVADDR_OFFSET) | 4056e9e0626SOleksandr Tymoshenko (ep_num << DWC2_HCCHAR_EPNUM_OFFSET) | 4066e9e0626SOleksandr Tymoshenko (ep_is_in << DWC2_HCCHAR_EPDIR_OFFSET) | 4076e9e0626SOleksandr Tymoshenko (ep_type << DWC2_HCCHAR_EPTYPE_OFFSET) | 4086e9e0626SOleksandr Tymoshenko (max_packet << DWC2_HCCHAR_MPS_OFFSET); 4096e9e0626SOleksandr Tymoshenko 410ed9bcbc7SStephen Warren if (dev->speed == USB_SPEED_LOW) 411ed9bcbc7SStephen Warren hcchar |= DWC2_HCCHAR_LSPDDEV; 412ed9bcbc7SStephen Warren 4136e9e0626SOleksandr Tymoshenko /* Clear old interrupt conditions for this host channel. */ 4146e9e0626SOleksandr Tymoshenko writel(0x3fff, &hc_regs->hcint); 4156e9e0626SOleksandr Tymoshenko 4166e9e0626SOleksandr Tymoshenko /* 4176e9e0626SOleksandr Tymoshenko * Program the HCCHARn register with the endpoint characteristics 4186e9e0626SOleksandr Tymoshenko * for the current transfer. 4196e9e0626SOleksandr Tymoshenko */ 4206e9e0626SOleksandr Tymoshenko writel(hcchar, &hc_regs->hcchar); 4216e9e0626SOleksandr Tymoshenko 4226e9e0626SOleksandr Tymoshenko /* Program the HCSPLIT register for SPLITs */ 4236e9e0626SOleksandr Tymoshenko writel(0, &hc_regs->hcsplt); 4246e9e0626SOleksandr Tymoshenko } 4256e9e0626SOleksandr Tymoshenko 4266e9e0626SOleksandr Tymoshenko /* 4276e9e0626SOleksandr Tymoshenko * DWC2 to USB API interface 4286e9e0626SOleksandr Tymoshenko */ 4296e9e0626SOleksandr Tymoshenko /* Direction: In ; Request: Status */ 430cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg_in_status(struct dwc2_core_regs *regs, 431cc3e3a9eSSimon Glass struct usb_device *dev, void *buffer, 4326e9e0626SOleksandr Tymoshenko int txlen, struct devrequest *cmd) 4336e9e0626SOleksandr Tymoshenko { 4346e9e0626SOleksandr Tymoshenko uint32_t hprt0 = 0; 4356e9e0626SOleksandr Tymoshenko uint32_t port_status = 0; 4366e9e0626SOleksandr Tymoshenko uint32_t port_change = 0; 4376e9e0626SOleksandr Tymoshenko int len = 0; 4386e9e0626SOleksandr Tymoshenko int stat = 0; 4396e9e0626SOleksandr Tymoshenko 4406e9e0626SOleksandr Tymoshenko switch (cmd->requesttype & ~USB_DIR_IN) { 4416e9e0626SOleksandr Tymoshenko case 0: 4426e9e0626SOleksandr Tymoshenko *(uint16_t *)buffer = cpu_to_le16(1); 4436e9e0626SOleksandr Tymoshenko len = 2; 4446e9e0626SOleksandr Tymoshenko break; 4456e9e0626SOleksandr Tymoshenko case USB_RECIP_INTERFACE: 4466e9e0626SOleksandr Tymoshenko case USB_RECIP_ENDPOINT: 4476e9e0626SOleksandr Tymoshenko *(uint16_t *)buffer = cpu_to_le16(0); 4486e9e0626SOleksandr Tymoshenko len = 2; 4496e9e0626SOleksandr Tymoshenko break; 4506e9e0626SOleksandr Tymoshenko case USB_TYPE_CLASS: 4516e9e0626SOleksandr Tymoshenko *(uint32_t *)buffer = cpu_to_le32(0); 4526e9e0626SOleksandr Tymoshenko len = 4; 4536e9e0626SOleksandr Tymoshenko break; 4546e9e0626SOleksandr Tymoshenko case USB_RECIP_OTHER | USB_TYPE_CLASS: 4556e9e0626SOleksandr Tymoshenko hprt0 = readl(®s->hprt0); 4566e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTCONNSTS) 4576e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_CONNECTION; 4586e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTENA) 4596e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_ENABLE; 4606e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTSUSP) 4616e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_SUSPEND; 4626e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTOVRCURRACT) 4636e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_OVERCURRENT; 4646e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTRST) 4656e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_RESET; 4666e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTPWR) 4676e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_POWER; 4686e9e0626SOleksandr Tymoshenko 4694748cce5SStephen Warren if ((hprt0 & DWC2_HPRT0_PRTSPD_MASK) == DWC2_HPRT0_PRTSPD_LOW) 4704748cce5SStephen Warren port_status |= USB_PORT_STAT_LOW_SPEED; 4714748cce5SStephen Warren else if ((hprt0 & DWC2_HPRT0_PRTSPD_MASK) == 4724748cce5SStephen Warren DWC2_HPRT0_PRTSPD_HIGH) 4736e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_HIGH_SPEED; 4746e9e0626SOleksandr Tymoshenko 4756e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTENCHNG) 4766e9e0626SOleksandr Tymoshenko port_change |= USB_PORT_STAT_C_ENABLE; 4776e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTCONNDET) 4786e9e0626SOleksandr Tymoshenko port_change |= USB_PORT_STAT_C_CONNECTION; 4796e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTOVRCURRCHNG) 4806e9e0626SOleksandr Tymoshenko port_change |= USB_PORT_STAT_C_OVERCURRENT; 4816e9e0626SOleksandr Tymoshenko 4826e9e0626SOleksandr Tymoshenko *(uint32_t *)buffer = cpu_to_le32(port_status | 4836e9e0626SOleksandr Tymoshenko (port_change << 16)); 4846e9e0626SOleksandr Tymoshenko len = 4; 4856e9e0626SOleksandr Tymoshenko break; 4866e9e0626SOleksandr Tymoshenko default: 4876e9e0626SOleksandr Tymoshenko puts("unsupported root hub command\n"); 4886e9e0626SOleksandr Tymoshenko stat = USB_ST_STALLED; 4896e9e0626SOleksandr Tymoshenko } 4906e9e0626SOleksandr Tymoshenko 4916e9e0626SOleksandr Tymoshenko dev->act_len = min(len, txlen); 4926e9e0626SOleksandr Tymoshenko dev->status = stat; 4936e9e0626SOleksandr Tymoshenko 4946e9e0626SOleksandr Tymoshenko return stat; 4956e9e0626SOleksandr Tymoshenko } 4966e9e0626SOleksandr Tymoshenko 4976e9e0626SOleksandr Tymoshenko /* Direction: In ; Request: Descriptor */ 4986e9e0626SOleksandr Tymoshenko static int dwc_otg_submit_rh_msg_in_descriptor(struct usb_device *dev, 4996e9e0626SOleksandr Tymoshenko void *buffer, int txlen, 5006e9e0626SOleksandr Tymoshenko struct devrequest *cmd) 5016e9e0626SOleksandr Tymoshenko { 5026e9e0626SOleksandr Tymoshenko unsigned char data[32]; 5036e9e0626SOleksandr Tymoshenko uint32_t dsc; 5046e9e0626SOleksandr Tymoshenko int len = 0; 5056e9e0626SOleksandr Tymoshenko int stat = 0; 5066e9e0626SOleksandr Tymoshenko uint16_t wValue = cpu_to_le16(cmd->value); 5076e9e0626SOleksandr Tymoshenko uint16_t wLength = cpu_to_le16(cmd->length); 5086e9e0626SOleksandr Tymoshenko 5096e9e0626SOleksandr Tymoshenko switch (cmd->requesttype & ~USB_DIR_IN) { 5106e9e0626SOleksandr Tymoshenko case 0: 5116e9e0626SOleksandr Tymoshenko switch (wValue & 0xff00) { 5126e9e0626SOleksandr Tymoshenko case 0x0100: /* device descriptor */ 513b4141195SMasahiro Yamada len = min3(txlen, (int)sizeof(root_hub_dev_des), (int)wLength); 5146e9e0626SOleksandr Tymoshenko memcpy(buffer, root_hub_dev_des, len); 5156e9e0626SOleksandr Tymoshenko break; 5166e9e0626SOleksandr Tymoshenko case 0x0200: /* configuration descriptor */ 517b4141195SMasahiro Yamada len = min3(txlen, (int)sizeof(root_hub_config_des), (int)wLength); 5186e9e0626SOleksandr Tymoshenko memcpy(buffer, root_hub_config_des, len); 5196e9e0626SOleksandr Tymoshenko break; 5206e9e0626SOleksandr Tymoshenko case 0x0300: /* string descriptors */ 5216e9e0626SOleksandr Tymoshenko switch (wValue & 0xff) { 5226e9e0626SOleksandr Tymoshenko case 0x00: 523b4141195SMasahiro Yamada len = min3(txlen, (int)sizeof(root_hub_str_index0), 524b4141195SMasahiro Yamada (int)wLength); 5256e9e0626SOleksandr Tymoshenko memcpy(buffer, root_hub_str_index0, len); 5266e9e0626SOleksandr Tymoshenko break; 5276e9e0626SOleksandr Tymoshenko case 0x01: 528b4141195SMasahiro Yamada len = min3(txlen, (int)sizeof(root_hub_str_index1), 529b4141195SMasahiro Yamada (int)wLength); 5306e9e0626SOleksandr Tymoshenko memcpy(buffer, root_hub_str_index1, len); 5316e9e0626SOleksandr Tymoshenko break; 5326e9e0626SOleksandr Tymoshenko } 5336e9e0626SOleksandr Tymoshenko break; 5346e9e0626SOleksandr Tymoshenko default: 5356e9e0626SOleksandr Tymoshenko stat = USB_ST_STALLED; 5366e9e0626SOleksandr Tymoshenko } 5376e9e0626SOleksandr Tymoshenko break; 5386e9e0626SOleksandr Tymoshenko 5396e9e0626SOleksandr Tymoshenko case USB_TYPE_CLASS: 5406e9e0626SOleksandr Tymoshenko /* Root port config, set 1 port and nothing else. */ 5416e9e0626SOleksandr Tymoshenko dsc = 0x00000001; 5426e9e0626SOleksandr Tymoshenko 5436e9e0626SOleksandr Tymoshenko data[0] = 9; /* min length; */ 5446e9e0626SOleksandr Tymoshenko data[1] = 0x29; 5456e9e0626SOleksandr Tymoshenko data[2] = dsc & RH_A_NDP; 5466e9e0626SOleksandr Tymoshenko data[3] = 0; 5476e9e0626SOleksandr Tymoshenko if (dsc & RH_A_PSM) 5486e9e0626SOleksandr Tymoshenko data[3] |= 0x1; 5496e9e0626SOleksandr Tymoshenko if (dsc & RH_A_NOCP) 5506e9e0626SOleksandr Tymoshenko data[3] |= 0x10; 5516e9e0626SOleksandr Tymoshenko else if (dsc & RH_A_OCPM) 5526e9e0626SOleksandr Tymoshenko data[3] |= 0x8; 5536e9e0626SOleksandr Tymoshenko 5546e9e0626SOleksandr Tymoshenko /* corresponds to data[4-7] */ 5556e9e0626SOleksandr Tymoshenko data[5] = (dsc & RH_A_POTPGT) >> 24; 5566e9e0626SOleksandr Tymoshenko data[7] = dsc & RH_B_DR; 5576e9e0626SOleksandr Tymoshenko if (data[2] < 7) { 5586e9e0626SOleksandr Tymoshenko data[8] = 0xff; 5596e9e0626SOleksandr Tymoshenko } else { 5606e9e0626SOleksandr Tymoshenko data[0] += 2; 5616e9e0626SOleksandr Tymoshenko data[8] = (dsc & RH_B_DR) >> 8; 5626e9e0626SOleksandr Tymoshenko data[9] = 0xff; 5636e9e0626SOleksandr Tymoshenko data[10] = data[9]; 5646e9e0626SOleksandr Tymoshenko } 5656e9e0626SOleksandr Tymoshenko 566b4141195SMasahiro Yamada len = min3(txlen, (int)data[0], (int)wLength); 5676e9e0626SOleksandr Tymoshenko memcpy(buffer, data, len); 5686e9e0626SOleksandr Tymoshenko break; 5696e9e0626SOleksandr Tymoshenko default: 5706e9e0626SOleksandr Tymoshenko puts("unsupported root hub command\n"); 5716e9e0626SOleksandr Tymoshenko stat = USB_ST_STALLED; 5726e9e0626SOleksandr Tymoshenko } 5736e9e0626SOleksandr Tymoshenko 5746e9e0626SOleksandr Tymoshenko dev->act_len = min(len, txlen); 5756e9e0626SOleksandr Tymoshenko dev->status = stat; 5766e9e0626SOleksandr Tymoshenko 5776e9e0626SOleksandr Tymoshenko return stat; 5786e9e0626SOleksandr Tymoshenko } 5796e9e0626SOleksandr Tymoshenko 5806e9e0626SOleksandr Tymoshenko /* Direction: In ; Request: Configuration */ 5816e9e0626SOleksandr Tymoshenko static int dwc_otg_submit_rh_msg_in_configuration(struct usb_device *dev, 5826e9e0626SOleksandr Tymoshenko void *buffer, int txlen, 5836e9e0626SOleksandr Tymoshenko struct devrequest *cmd) 5846e9e0626SOleksandr Tymoshenko { 5856e9e0626SOleksandr Tymoshenko int len = 0; 5866e9e0626SOleksandr Tymoshenko int stat = 0; 5876e9e0626SOleksandr Tymoshenko 5886e9e0626SOleksandr Tymoshenko switch (cmd->requesttype & ~USB_DIR_IN) { 5896e9e0626SOleksandr Tymoshenko case 0: 5906e9e0626SOleksandr Tymoshenko *(uint8_t *)buffer = 0x01; 5916e9e0626SOleksandr Tymoshenko len = 1; 5926e9e0626SOleksandr Tymoshenko break; 5936e9e0626SOleksandr Tymoshenko default: 5946e9e0626SOleksandr Tymoshenko puts("unsupported root hub command\n"); 5956e9e0626SOleksandr Tymoshenko stat = USB_ST_STALLED; 5966e9e0626SOleksandr Tymoshenko } 5976e9e0626SOleksandr Tymoshenko 5986e9e0626SOleksandr Tymoshenko dev->act_len = min(len, txlen); 5996e9e0626SOleksandr Tymoshenko dev->status = stat; 6006e9e0626SOleksandr Tymoshenko 6016e9e0626SOleksandr Tymoshenko return stat; 6026e9e0626SOleksandr Tymoshenko } 6036e9e0626SOleksandr Tymoshenko 6046e9e0626SOleksandr Tymoshenko /* Direction: In */ 605cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg_in(struct dwc2_priv *priv, 606cc3e3a9eSSimon Glass struct usb_device *dev, void *buffer, 607cc3e3a9eSSimon Glass int txlen, struct devrequest *cmd) 6086e9e0626SOleksandr Tymoshenko { 6096e9e0626SOleksandr Tymoshenko switch (cmd->request) { 6106e9e0626SOleksandr Tymoshenko case USB_REQ_GET_STATUS: 611cc3e3a9eSSimon Glass return dwc_otg_submit_rh_msg_in_status(priv->regs, dev, buffer, 6126e9e0626SOleksandr Tymoshenko txlen, cmd); 6136e9e0626SOleksandr Tymoshenko case USB_REQ_GET_DESCRIPTOR: 6146e9e0626SOleksandr Tymoshenko return dwc_otg_submit_rh_msg_in_descriptor(dev, buffer, 6156e9e0626SOleksandr Tymoshenko txlen, cmd); 6166e9e0626SOleksandr Tymoshenko case USB_REQ_GET_CONFIGURATION: 6176e9e0626SOleksandr Tymoshenko return dwc_otg_submit_rh_msg_in_configuration(dev, buffer, 6186e9e0626SOleksandr Tymoshenko txlen, cmd); 6196e9e0626SOleksandr Tymoshenko default: 6206e9e0626SOleksandr Tymoshenko puts("unsupported root hub command\n"); 6216e9e0626SOleksandr Tymoshenko return USB_ST_STALLED; 6226e9e0626SOleksandr Tymoshenko } 6236e9e0626SOleksandr Tymoshenko } 6246e9e0626SOleksandr Tymoshenko 6256e9e0626SOleksandr Tymoshenko /* Direction: Out */ 626cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg_out(struct dwc2_priv *priv, 627cc3e3a9eSSimon Glass struct usb_device *dev, 6286e9e0626SOleksandr Tymoshenko void *buffer, int txlen, 6296e9e0626SOleksandr Tymoshenko struct devrequest *cmd) 6306e9e0626SOleksandr Tymoshenko { 631cc3e3a9eSSimon Glass struct dwc2_core_regs *regs = priv->regs; 6326e9e0626SOleksandr Tymoshenko int len = 0; 6336e9e0626SOleksandr Tymoshenko int stat = 0; 6346e9e0626SOleksandr Tymoshenko uint16_t bmrtype_breq = cmd->requesttype | (cmd->request << 8); 6356e9e0626SOleksandr Tymoshenko uint16_t wValue = cpu_to_le16(cmd->value); 6366e9e0626SOleksandr Tymoshenko 6376e9e0626SOleksandr Tymoshenko switch (bmrtype_breq & ~USB_DIR_IN) { 6386e9e0626SOleksandr Tymoshenko case (USB_REQ_CLEAR_FEATURE << 8) | USB_RECIP_ENDPOINT: 6396e9e0626SOleksandr Tymoshenko case (USB_REQ_CLEAR_FEATURE << 8) | USB_TYPE_CLASS: 6406e9e0626SOleksandr Tymoshenko break; 6416e9e0626SOleksandr Tymoshenko 6426e9e0626SOleksandr Tymoshenko case (USB_REQ_CLEAR_FEATURE << 8) | USB_RECIP_OTHER | USB_TYPE_CLASS: 6436e9e0626SOleksandr Tymoshenko switch (wValue) { 6446e9e0626SOleksandr Tymoshenko case USB_PORT_FEAT_C_CONNECTION: 6456e9e0626SOleksandr Tymoshenko setbits_le32(®s->hprt0, DWC2_HPRT0_PRTCONNDET); 6466e9e0626SOleksandr Tymoshenko break; 6476e9e0626SOleksandr Tymoshenko } 6486e9e0626SOleksandr Tymoshenko break; 6496e9e0626SOleksandr Tymoshenko 6506e9e0626SOleksandr Tymoshenko case (USB_REQ_SET_FEATURE << 8) | USB_RECIP_OTHER | USB_TYPE_CLASS: 6516e9e0626SOleksandr Tymoshenko switch (wValue) { 6526e9e0626SOleksandr Tymoshenko case USB_PORT_FEAT_SUSPEND: 6536e9e0626SOleksandr Tymoshenko break; 6546e9e0626SOleksandr Tymoshenko 6556e9e0626SOleksandr Tymoshenko case USB_PORT_FEAT_RESET: 6566e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hprt0, DWC2_HPRT0_PRTENA | 6576e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTCONNDET | 6586e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTENCHNG | 6596e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTOVRCURRCHNG, 6606e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTRST); 6616e9e0626SOleksandr Tymoshenko mdelay(50); 6626e9e0626SOleksandr Tymoshenko clrbits_le32(®s->hprt0, DWC2_HPRT0_PRTRST); 6636e9e0626SOleksandr Tymoshenko break; 6646e9e0626SOleksandr Tymoshenko 6656e9e0626SOleksandr Tymoshenko case USB_PORT_FEAT_POWER: 6666e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hprt0, DWC2_HPRT0_PRTENA | 6676e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTCONNDET | 6686e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTENCHNG | 6696e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTOVRCURRCHNG, 6706e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTRST); 6716e9e0626SOleksandr Tymoshenko break; 6726e9e0626SOleksandr Tymoshenko 6736e9e0626SOleksandr Tymoshenko case USB_PORT_FEAT_ENABLE: 6746e9e0626SOleksandr Tymoshenko break; 6756e9e0626SOleksandr Tymoshenko } 6766e9e0626SOleksandr Tymoshenko break; 6776e9e0626SOleksandr Tymoshenko case (USB_REQ_SET_ADDRESS << 8): 678cc3e3a9eSSimon Glass priv->root_hub_devnum = wValue; 6796e9e0626SOleksandr Tymoshenko break; 6806e9e0626SOleksandr Tymoshenko case (USB_REQ_SET_CONFIGURATION << 8): 6816e9e0626SOleksandr Tymoshenko break; 6826e9e0626SOleksandr Tymoshenko default: 6836e9e0626SOleksandr Tymoshenko puts("unsupported root hub command\n"); 6846e9e0626SOleksandr Tymoshenko stat = USB_ST_STALLED; 6856e9e0626SOleksandr Tymoshenko } 6866e9e0626SOleksandr Tymoshenko 6876e9e0626SOleksandr Tymoshenko len = min(len, txlen); 6886e9e0626SOleksandr Tymoshenko 6896e9e0626SOleksandr Tymoshenko dev->act_len = len; 6906e9e0626SOleksandr Tymoshenko dev->status = stat; 6916e9e0626SOleksandr Tymoshenko 6926e9e0626SOleksandr Tymoshenko return stat; 6936e9e0626SOleksandr Tymoshenko } 6946e9e0626SOleksandr Tymoshenko 695cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg(struct dwc2_priv *priv, struct usb_device *dev, 696cc3e3a9eSSimon Glass unsigned long pipe, void *buffer, int txlen, 6976e9e0626SOleksandr Tymoshenko struct devrequest *cmd) 6986e9e0626SOleksandr Tymoshenko { 6996e9e0626SOleksandr Tymoshenko int stat = 0; 7006e9e0626SOleksandr Tymoshenko 7016e9e0626SOleksandr Tymoshenko if (usb_pipeint(pipe)) { 7026e9e0626SOleksandr Tymoshenko puts("Root-Hub submit IRQ: NOT implemented\n"); 7036e9e0626SOleksandr Tymoshenko return 0; 7046e9e0626SOleksandr Tymoshenko } 7056e9e0626SOleksandr Tymoshenko 7066e9e0626SOleksandr Tymoshenko if (cmd->requesttype & USB_DIR_IN) 707cc3e3a9eSSimon Glass stat = dwc_otg_submit_rh_msg_in(priv, dev, buffer, txlen, cmd); 7086e9e0626SOleksandr Tymoshenko else 709cc3e3a9eSSimon Glass stat = dwc_otg_submit_rh_msg_out(priv, dev, buffer, txlen, cmd); 7106e9e0626SOleksandr Tymoshenko 7116e9e0626SOleksandr Tymoshenko mdelay(1); 7126e9e0626SOleksandr Tymoshenko 7136e9e0626SOleksandr Tymoshenko return stat; 7146e9e0626SOleksandr Tymoshenko } 7156e9e0626SOleksandr Tymoshenko 716cc3e3a9eSSimon Glass int wait_for_chhltd(struct dwc2_core_regs *regs, uint32_t *sub, int *toggle, 717cc3e3a9eSSimon Glass bool ignore_ack) 7184a1d21fcSStephen Warren { 719fc909c05SStephen Warren uint32_t hcint_comp_hlt_ack = DWC2_HCINT_XFERCOMP | DWC2_HCINT_CHHLTD; 7204a1d21fcSStephen Warren struct dwc2_hc_regs *hc_regs = ®s->hc_regs[DWC2_HC_CHANNEL]; 7214a1d21fcSStephen Warren int ret; 7224a1d21fcSStephen Warren uint32_t hcint, hctsiz; 7234a1d21fcSStephen Warren 724*fd2cd662SMateusz Kulikowski ret = wait_for_bit(__func__, &hc_regs->hcint, DWC2_HCINT_CHHLTD, true, 725*fd2cd662SMateusz Kulikowski 1000, false); 7264a1d21fcSStephen Warren if (ret) 7274a1d21fcSStephen Warren return ret; 7284a1d21fcSStephen Warren 7294a1d21fcSStephen Warren hcint = readl(&hc_regs->hcint); 7305877de91SStephen Warren if (hcint & (DWC2_HCINT_NAK | DWC2_HCINT_FRMOVRUN)) 7315877de91SStephen Warren return -EAGAIN; 732fc909c05SStephen Warren if (ignore_ack) 733fc909c05SStephen Warren hcint &= ~DWC2_HCINT_ACK; 734fc909c05SStephen Warren else 735fc909c05SStephen Warren hcint_comp_hlt_ack |= DWC2_HCINT_ACK; 7364a1d21fcSStephen Warren if (hcint != hcint_comp_hlt_ack) { 7374a1d21fcSStephen Warren debug("%s: Error (HCINT=%08x)\n", __func__, hcint); 7384a1d21fcSStephen Warren return -EINVAL; 7394a1d21fcSStephen Warren } 7404a1d21fcSStephen Warren 7414a1d21fcSStephen Warren hctsiz = readl(&hc_regs->hctsiz); 7424a1d21fcSStephen Warren *sub = (hctsiz & DWC2_HCTSIZ_XFERSIZE_MASK) >> 7434a1d21fcSStephen Warren DWC2_HCTSIZ_XFERSIZE_OFFSET; 74466ffc875SStephen Warren *toggle = (hctsiz & DWC2_HCTSIZ_PID_MASK) >> DWC2_HCTSIZ_PID_OFFSET; 7454a1d21fcSStephen Warren 74666ffc875SStephen Warren debug("%s: sub=%u toggle=%d\n", __func__, *sub, *toggle); 7474a1d21fcSStephen Warren 7484a1d21fcSStephen Warren return 0; 7494a1d21fcSStephen Warren } 7504a1d21fcSStephen Warren 7517b5e504dSStephen Warren static int dwc2_eptype[] = { 7527b5e504dSStephen Warren DWC2_HCCHAR_EPTYPE_ISOC, 7537b5e504dSStephen Warren DWC2_HCCHAR_EPTYPE_INTR, 7547b5e504dSStephen Warren DWC2_HCCHAR_EPTYPE_CONTROL, 7557b5e504dSStephen Warren DWC2_HCCHAR_EPTYPE_BULK, 7567b5e504dSStephen Warren }; 7577b5e504dSStephen Warren 758cc3e3a9eSSimon Glass int chunk_msg(struct dwc2_priv *priv, struct usb_device *dev, 759cc3e3a9eSSimon Glass unsigned long pipe, int *pid, int in, void *buffer, int len, 760cc3e3a9eSSimon Glass bool ignore_ack) 7616e9e0626SOleksandr Tymoshenko { 762cc3e3a9eSSimon Glass struct dwc2_core_regs *regs = priv->regs; 7637b5e504dSStephen Warren struct dwc2_hc_regs *hc_regs = ®s->hc_regs[DWC2_HC_CHANNEL]; 7646e9e0626SOleksandr Tymoshenko int devnum = usb_pipedevice(pipe); 7656e9e0626SOleksandr Tymoshenko int ep = usb_pipeendpoint(pipe); 7666e9e0626SOleksandr Tymoshenko int max = usb_maxpacket(dev, pipe); 7677b5e504dSStephen Warren int eptype = dwc2_eptype[usb_pipetype(pipe)]; 7686e9e0626SOleksandr Tymoshenko int done = 0; 7695877de91SStephen Warren int ret = 0; 7704a1d21fcSStephen Warren uint32_t sub; 7716e9e0626SOleksandr Tymoshenko uint32_t xfer_len; 7726e9e0626SOleksandr Tymoshenko uint32_t num_packets; 7736e9e0626SOleksandr Tymoshenko int stop_transfer = 0; 7746e9e0626SOleksandr Tymoshenko 7757b5e504dSStephen Warren debug("%s: msg: pipe %lx pid %d in %d len %d\n", __func__, pipe, *pid, 7767b5e504dSStephen Warren in, len); 7776e9e0626SOleksandr Tymoshenko 778ee837554SStephen Warren do { 7796e9e0626SOleksandr Tymoshenko /* Initialize channel */ 780ed9bcbc7SStephen Warren dwc_otg_hc_init(regs, DWC2_HC_CHANNEL, dev, devnum, ep, in, 781ed9bcbc7SStephen Warren eptype, max); 7826e9e0626SOleksandr Tymoshenko 7836e9e0626SOleksandr Tymoshenko xfer_len = len - done; 7846e9e0626SOleksandr Tymoshenko if (xfer_len > CONFIG_DWC2_MAX_TRANSFER_SIZE) 7856e9e0626SOleksandr Tymoshenko xfer_len = CONFIG_DWC2_MAX_TRANSFER_SIZE - max + 1; 786805b67e1SStephen Warren if (xfer_len > DWC2_DATA_BUF_SIZE) 787805b67e1SStephen Warren xfer_len = DWC2_DATA_BUF_SIZE - max + 1; 7886e9e0626SOleksandr Tymoshenko 789805b67e1SStephen Warren /* Make sure that xfer_len is a multiple of max packet size. */ 7906e9e0626SOleksandr Tymoshenko if (xfer_len > 0) { 7916e9e0626SOleksandr Tymoshenko num_packets = (xfer_len + max - 1) / max; 7926e9e0626SOleksandr Tymoshenko if (num_packets > CONFIG_DWC2_MAX_PACKET_COUNT) { 7936e9e0626SOleksandr Tymoshenko num_packets = CONFIG_DWC2_MAX_PACKET_COUNT; 7946e9e0626SOleksandr Tymoshenko xfer_len = num_packets * max; 7956e9e0626SOleksandr Tymoshenko } 7966e9e0626SOleksandr Tymoshenko } else { 7976e9e0626SOleksandr Tymoshenko num_packets = 1; 7986e9e0626SOleksandr Tymoshenko } 7996e9e0626SOleksandr Tymoshenko 8007b5e504dSStephen Warren if (in) 8016e9e0626SOleksandr Tymoshenko xfer_len = num_packets * max; 8026e9e0626SOleksandr Tymoshenko 8037b5e504dSStephen Warren debug("%s: chunk: pid %d xfer_len %u pkts %u\n", __func__, 8047b5e504dSStephen Warren *pid, xfer_len, num_packets); 8057b5e504dSStephen Warren 8066e9e0626SOleksandr Tymoshenko writel((xfer_len << DWC2_HCTSIZ_XFERSIZE_OFFSET) | 8076e9e0626SOleksandr Tymoshenko (num_packets << DWC2_HCTSIZ_PKTCNT_OFFSET) | 8087b5e504dSStephen Warren (*pid << DWC2_HCTSIZ_PID_OFFSET), 8096e9e0626SOleksandr Tymoshenko &hc_regs->hctsiz); 8106e9e0626SOleksandr Tymoshenko 8115253adedSStefan Brüns if (!in && xfer_len) { 8125253adedSStefan Brüns memcpy(priv->aligned_buffer, (char *)buffer + done, 8135253adedSStefan Brüns xfer_len); 814db402e00SAlexander Stein 815db402e00SAlexander Stein flush_dcache_range((unsigned long)priv->aligned_buffer, 816db402e00SAlexander Stein (unsigned long)((void *)priv->aligned_buffer + 8175253adedSStefan Brüns roundup(xfer_len, ARCH_DMA_MINALIGN))); 818cc3e3a9eSSimon Glass } 819d1c880c6SStephen Warren 820cc3e3a9eSSimon Glass writel(phys_to_bus((unsigned long)priv->aligned_buffer), 8215c0beb5cSStephen Warren &hc_regs->hcdma); 8226e9e0626SOleksandr Tymoshenko 8236e9e0626SOleksandr Tymoshenko /* Set host channel enable after all other setup is complete. */ 8246e9e0626SOleksandr Tymoshenko clrsetbits_le32(&hc_regs->hcchar, DWC2_HCCHAR_MULTICNT_MASK | 8256e9e0626SOleksandr Tymoshenko DWC2_HCCHAR_CHEN | DWC2_HCCHAR_CHDIS, 8266e9e0626SOleksandr Tymoshenko (1 << DWC2_HCCHAR_MULTICNT_OFFSET) | 8276e9e0626SOleksandr Tymoshenko DWC2_HCCHAR_CHEN); 8286e9e0626SOleksandr Tymoshenko 829cc3e3a9eSSimon Glass ret = wait_for_chhltd(regs, &sub, pid, ignore_ack); 8305877de91SStephen Warren if (ret) 8314a1d21fcSStephen Warren break; 8326e9e0626SOleksandr Tymoshenko 8337b5e504dSStephen Warren if (in) { 834d1c880c6SStephen Warren xfer_len -= sub; 835db402e00SAlexander Stein 836db402e00SAlexander Stein invalidate_dcache_range((unsigned long)priv->aligned_buffer, 837db402e00SAlexander Stein (unsigned long)((void *)priv->aligned_buffer + 838db402e00SAlexander Stein roundup(xfer_len, ARCH_DMA_MINALIGN))); 839db402e00SAlexander Stein 840cc3e3a9eSSimon Glass memcpy(buffer + done, priv->aligned_buffer, xfer_len); 8414a1d21fcSStephen Warren if (sub) 8426e9e0626SOleksandr Tymoshenko stop_transfer = 1; 8436e9e0626SOleksandr Tymoshenko } 8446e9e0626SOleksandr Tymoshenko 845d1c880c6SStephen Warren done += xfer_len; 846d1c880c6SStephen Warren 847d1c880c6SStephen Warren } while ((done < len) && !stop_transfer); 8486e9e0626SOleksandr Tymoshenko 8496e9e0626SOleksandr Tymoshenko writel(0, &hc_regs->hcintmsk); 8506e9e0626SOleksandr Tymoshenko writel(0xFFFFFFFF, &hc_regs->hcint); 8516e9e0626SOleksandr Tymoshenko 8526e9e0626SOleksandr Tymoshenko dev->status = 0; 8536e9e0626SOleksandr Tymoshenko dev->act_len = done; 8546e9e0626SOleksandr Tymoshenko 8555877de91SStephen Warren return ret; 8566e9e0626SOleksandr Tymoshenko } 8576e9e0626SOleksandr Tymoshenko 8587b5e504dSStephen Warren /* U-Boot USB transmission interface */ 859cc3e3a9eSSimon Glass int _submit_bulk_msg(struct dwc2_priv *priv, struct usb_device *dev, 860cc3e3a9eSSimon Glass unsigned long pipe, void *buffer, int len) 8617b5e504dSStephen Warren { 8627b5e504dSStephen Warren int devnum = usb_pipedevice(pipe); 8637b5e504dSStephen Warren int ep = usb_pipeendpoint(pipe); 8647b5e504dSStephen Warren 865cc3e3a9eSSimon Glass if (devnum == priv->root_hub_devnum) { 8667b5e504dSStephen Warren dev->status = 0; 8677b5e504dSStephen Warren return -EINVAL; 8687b5e504dSStephen Warren } 8697b5e504dSStephen Warren 870cc3e3a9eSSimon Glass return chunk_msg(priv, dev, pipe, &priv->bulk_data_toggle[devnum][ep], 871fc909c05SStephen Warren usb_pipein(pipe), buffer, len, true); 8727b5e504dSStephen Warren } 8737b5e504dSStephen Warren 874cc3e3a9eSSimon Glass static int _submit_control_msg(struct dwc2_priv *priv, struct usb_device *dev, 875cc3e3a9eSSimon Glass unsigned long pipe, void *buffer, int len, 876cc3e3a9eSSimon Glass struct devrequest *setup) 8776e9e0626SOleksandr Tymoshenko { 8786e9e0626SOleksandr Tymoshenko int devnum = usb_pipedevice(pipe); 879ee837554SStephen Warren int pid, ret, act_len; 8806e9e0626SOleksandr Tymoshenko /* For CONTROL endpoint pid should start with DATA1 */ 8816e9e0626SOleksandr Tymoshenko int status_direction; 8826e9e0626SOleksandr Tymoshenko 883cc3e3a9eSSimon Glass if (devnum == priv->root_hub_devnum) { 8846e9e0626SOleksandr Tymoshenko dev->status = 0; 8856e9e0626SOleksandr Tymoshenko dev->speed = USB_SPEED_HIGH; 886cc3e3a9eSSimon Glass return dwc_otg_submit_rh_msg(priv, dev, pipe, buffer, len, 887cc3e3a9eSSimon Glass setup); 8886e9e0626SOleksandr Tymoshenko } 8896e9e0626SOleksandr Tymoshenko 890ee837554SStephen Warren pid = DWC2_HC_PID_SETUP; 891cc3e3a9eSSimon Glass ret = chunk_msg(priv, dev, pipe, &pid, 0, setup, 8, true); 892ee837554SStephen Warren if (ret) 893ee837554SStephen Warren return ret; 8946e9e0626SOleksandr Tymoshenko 8956e9e0626SOleksandr Tymoshenko if (buffer) { 896282685e0SStephen Warren pid = DWC2_HC_PID_DATA1; 897cc3e3a9eSSimon Glass ret = chunk_msg(priv, dev, pipe, &pid, usb_pipein(pipe), buffer, 898fc909c05SStephen Warren len, false); 899ee837554SStephen Warren if (ret) 900ee837554SStephen Warren return ret; 901ee837554SStephen Warren act_len = dev->act_len; 9026e9e0626SOleksandr Tymoshenko } /* End of DATA stage */ 903ee837554SStephen Warren else 904ee837554SStephen Warren act_len = 0; 9056e9e0626SOleksandr Tymoshenko 9066e9e0626SOleksandr Tymoshenko /* STATUS stage */ 9076e9e0626SOleksandr Tymoshenko if ((len == 0) || usb_pipeout(pipe)) 9086e9e0626SOleksandr Tymoshenko status_direction = 1; 9096e9e0626SOleksandr Tymoshenko else 9106e9e0626SOleksandr Tymoshenko status_direction = 0; 9116e9e0626SOleksandr Tymoshenko 912ee837554SStephen Warren pid = DWC2_HC_PID_DATA1; 913cc3e3a9eSSimon Glass ret = chunk_msg(priv, dev, pipe, &pid, status_direction, 914cc3e3a9eSSimon Glass priv->status_buffer, 0, false); 915ee837554SStephen Warren if (ret) 916ee837554SStephen Warren return ret; 9176e9e0626SOleksandr Tymoshenko 918ee837554SStephen Warren dev->act_len = act_len; 9196e9e0626SOleksandr Tymoshenko 9204a1d21fcSStephen Warren return 0; 9216e9e0626SOleksandr Tymoshenko } 9226e9e0626SOleksandr Tymoshenko 923cc3e3a9eSSimon Glass int _submit_int_msg(struct dwc2_priv *priv, struct usb_device *dev, 924cc3e3a9eSSimon Glass unsigned long pipe, void *buffer, int len, int interval) 9256e9e0626SOleksandr Tymoshenko { 9265877de91SStephen Warren unsigned long timeout; 9275877de91SStephen Warren int ret; 9285877de91SStephen Warren 929e236519bSStephen Warren /* FIXME: what is interval? */ 9305877de91SStephen Warren 9315877de91SStephen Warren timeout = get_timer(0) + USB_TIMEOUT_MS(pipe); 9325877de91SStephen Warren for (;;) { 9335877de91SStephen Warren if (get_timer(0) > timeout) { 9345877de91SStephen Warren printf("Timeout poll on interrupt endpoint\n"); 9355877de91SStephen Warren return -ETIMEDOUT; 9365877de91SStephen Warren } 937cc3e3a9eSSimon Glass ret = _submit_bulk_msg(priv, dev, pipe, buffer, len); 9385877de91SStephen Warren if (ret != -EAGAIN) 9395877de91SStephen Warren return ret; 9405877de91SStephen Warren } 9416e9e0626SOleksandr Tymoshenko } 9426e9e0626SOleksandr Tymoshenko 943cc3e3a9eSSimon Glass static int dwc2_init_common(struct dwc2_priv *priv) 9446e9e0626SOleksandr Tymoshenko { 945cc3e3a9eSSimon Glass struct dwc2_core_regs *regs = priv->regs; 9466e9e0626SOleksandr Tymoshenko uint32_t snpsid; 9476e9e0626SOleksandr Tymoshenko int i, j; 9486e9e0626SOleksandr Tymoshenko 9496e9e0626SOleksandr Tymoshenko snpsid = readl(®s->gsnpsid); 9506e9e0626SOleksandr Tymoshenko printf("Core Release: %x.%03x\n", snpsid >> 12 & 0xf, snpsid & 0xfff); 9516e9e0626SOleksandr Tymoshenko 9525cfd6c00SPeter Griffin if ((snpsid & DWC2_SNPSID_DEVID_MASK) != DWC2_SNPSID_DEVID_VER_2xx && 9535cfd6c00SPeter Griffin (snpsid & DWC2_SNPSID_DEVID_MASK) != DWC2_SNPSID_DEVID_VER_3xx) { 9546e9e0626SOleksandr Tymoshenko printf("SNPSID invalid (not DWC2 OTG device): %08x\n", snpsid); 9556e9e0626SOleksandr Tymoshenko return -ENODEV; 9566e9e0626SOleksandr Tymoshenko } 9576e9e0626SOleksandr Tymoshenko 9586e9e0626SOleksandr Tymoshenko dwc_otg_core_init(regs); 9596e9e0626SOleksandr Tymoshenko dwc_otg_core_host_init(regs); 9606e9e0626SOleksandr Tymoshenko 9616e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hprt0, DWC2_HPRT0_PRTENA | 9626e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTCONNDET | DWC2_HPRT0_PRTENCHNG | 9636e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTOVRCURRCHNG, 9646e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTRST); 9656e9e0626SOleksandr Tymoshenko mdelay(50); 9666e9e0626SOleksandr Tymoshenko clrbits_le32(®s->hprt0, DWC2_HPRT0_PRTENA | DWC2_HPRT0_PRTCONNDET | 9676e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTENCHNG | DWC2_HPRT0_PRTOVRCURRCHNG | 9686e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTRST); 9696e9e0626SOleksandr Tymoshenko 9706e9e0626SOleksandr Tymoshenko for (i = 0; i < MAX_DEVICE; i++) { 971282685e0SStephen Warren for (j = 0; j < MAX_ENDPOINT; j++) 972cc3e3a9eSSimon Glass priv->bulk_data_toggle[i][j] = DWC2_HC_PID_DATA0; 9736e9e0626SOleksandr Tymoshenko } 9746e9e0626SOleksandr Tymoshenko 9756e9e0626SOleksandr Tymoshenko return 0; 9766e9e0626SOleksandr Tymoshenko } 9776e9e0626SOleksandr Tymoshenko 978cc3e3a9eSSimon Glass static void dwc2_uninit_common(struct dwc2_core_regs *regs) 9796e9e0626SOleksandr Tymoshenko { 9806e9e0626SOleksandr Tymoshenko /* Put everything in reset. */ 9816e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hprt0, DWC2_HPRT0_PRTENA | 9826e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTCONNDET | DWC2_HPRT0_PRTENCHNG | 9836e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTOVRCURRCHNG, 9846e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTRST); 985cc3e3a9eSSimon Glass } 986cc3e3a9eSSimon Glass 987f58a41e0SSimon Glass #ifndef CONFIG_DM_USB 988cc3e3a9eSSimon Glass int submit_control_msg(struct usb_device *dev, unsigned long pipe, void *buffer, 989cc3e3a9eSSimon Glass int len, struct devrequest *setup) 990cc3e3a9eSSimon Glass { 991cc3e3a9eSSimon Glass return _submit_control_msg(&local, dev, pipe, buffer, len, setup); 992cc3e3a9eSSimon Glass } 993cc3e3a9eSSimon Glass 994cc3e3a9eSSimon Glass int submit_bulk_msg(struct usb_device *dev, unsigned long pipe, void *buffer, 995cc3e3a9eSSimon Glass int len) 996cc3e3a9eSSimon Glass { 997cc3e3a9eSSimon Glass return _submit_bulk_msg(&local, dev, pipe, buffer, len); 998cc3e3a9eSSimon Glass } 999cc3e3a9eSSimon Glass 1000cc3e3a9eSSimon Glass int submit_int_msg(struct usb_device *dev, unsigned long pipe, void *buffer, 1001cc3e3a9eSSimon Glass int len, int interval) 1002cc3e3a9eSSimon Glass { 1003cc3e3a9eSSimon Glass return _submit_int_msg(&local, dev, pipe, buffer, len, interval); 1004cc3e3a9eSSimon Glass } 1005cc3e3a9eSSimon Glass 1006cc3e3a9eSSimon Glass /* U-Boot USB control interface */ 1007cc3e3a9eSSimon Glass int usb_lowlevel_init(int index, enum usb_init_type init, void **controller) 1008cc3e3a9eSSimon Glass { 1009cc3e3a9eSSimon Glass struct dwc2_priv *priv = &local; 1010cc3e3a9eSSimon Glass 1011cc3e3a9eSSimon Glass memset(priv, '\0', sizeof(*priv)); 1012cc3e3a9eSSimon Glass priv->root_hub_devnum = 0; 1013cc3e3a9eSSimon Glass priv->regs = (struct dwc2_core_regs *)CONFIG_USB_DWC2_REG_ADDR; 1014cc3e3a9eSSimon Glass priv->aligned_buffer = aligned_buffer_addr; 1015cc3e3a9eSSimon Glass priv->status_buffer = status_buffer_addr; 1016cc3e3a9eSSimon Glass 1017cc3e3a9eSSimon Glass /* board-dependant init */ 1018cc3e3a9eSSimon Glass if (board_usb_init(index, USB_INIT_HOST)) 1019cc3e3a9eSSimon Glass return -1; 1020cc3e3a9eSSimon Glass 1021cc3e3a9eSSimon Glass return dwc2_init_common(priv); 1022cc3e3a9eSSimon Glass } 1023cc3e3a9eSSimon Glass 1024cc3e3a9eSSimon Glass int usb_lowlevel_stop(int index) 1025cc3e3a9eSSimon Glass { 1026cc3e3a9eSSimon Glass dwc2_uninit_common(local.regs); 1027cc3e3a9eSSimon Glass 10286e9e0626SOleksandr Tymoshenko return 0; 10296e9e0626SOleksandr Tymoshenko } 1030f58a41e0SSimon Glass #endif 1031f58a41e0SSimon Glass 1032f58a41e0SSimon Glass #ifdef CONFIG_DM_USB 1033f58a41e0SSimon Glass static int dwc2_submit_control_msg(struct udevice *dev, struct usb_device *udev, 1034f58a41e0SSimon Glass unsigned long pipe, void *buffer, int length, 1035f58a41e0SSimon Glass struct devrequest *setup) 1036f58a41e0SSimon Glass { 1037f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1038f58a41e0SSimon Glass 1039f58a41e0SSimon Glass debug("%s: dev='%s', udev=%p, udev->dev='%s', portnr=%d\n", __func__, 1040f58a41e0SSimon Glass dev->name, udev, udev->dev->name, udev->portnr); 1041f58a41e0SSimon Glass 1042f58a41e0SSimon Glass return _submit_control_msg(priv, udev, pipe, buffer, length, setup); 1043f58a41e0SSimon Glass } 1044f58a41e0SSimon Glass 1045f58a41e0SSimon Glass static int dwc2_submit_bulk_msg(struct udevice *dev, struct usb_device *udev, 1046f58a41e0SSimon Glass unsigned long pipe, void *buffer, int length) 1047f58a41e0SSimon Glass { 1048f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1049f58a41e0SSimon Glass 1050f58a41e0SSimon Glass debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev); 1051f58a41e0SSimon Glass 1052f58a41e0SSimon Glass return _submit_bulk_msg(priv, udev, pipe, buffer, length); 1053f58a41e0SSimon Glass } 1054f58a41e0SSimon Glass 1055f58a41e0SSimon Glass static int dwc2_submit_int_msg(struct udevice *dev, struct usb_device *udev, 1056f58a41e0SSimon Glass unsigned long pipe, void *buffer, int length, 1057f58a41e0SSimon Glass int interval) 1058f58a41e0SSimon Glass { 1059f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1060f58a41e0SSimon Glass 1061f58a41e0SSimon Glass debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev); 1062f58a41e0SSimon Glass 1063f58a41e0SSimon Glass return _submit_int_msg(priv, udev, pipe, buffer, length, interval); 1064f58a41e0SSimon Glass } 1065f58a41e0SSimon Glass 1066f58a41e0SSimon Glass static int dwc2_usb_ofdata_to_platdata(struct udevice *dev) 1067f58a41e0SSimon Glass { 1068f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1069f58a41e0SSimon Glass fdt_addr_t addr; 1070f58a41e0SSimon Glass 1071f58a41e0SSimon Glass addr = dev_get_addr(dev); 1072f58a41e0SSimon Glass if (addr == FDT_ADDR_T_NONE) 1073f58a41e0SSimon Glass return -EINVAL; 1074f58a41e0SSimon Glass priv->regs = (struct dwc2_core_regs *)addr; 1075f58a41e0SSimon Glass 1076f58a41e0SSimon Glass return 0; 1077f58a41e0SSimon Glass } 1078f58a41e0SSimon Glass 1079f58a41e0SSimon Glass static int dwc2_usb_probe(struct udevice *dev) 1080f58a41e0SSimon Glass { 1081f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1082f58a41e0SSimon Glass 1083f58a41e0SSimon Glass return dwc2_init_common(priv); 1084f58a41e0SSimon Glass } 1085f58a41e0SSimon Glass 1086f58a41e0SSimon Glass static int dwc2_usb_remove(struct udevice *dev) 1087f58a41e0SSimon Glass { 1088f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1089f58a41e0SSimon Glass 1090f58a41e0SSimon Glass dwc2_uninit_common(priv->regs); 1091f58a41e0SSimon Glass 1092f58a41e0SSimon Glass return 0; 1093f58a41e0SSimon Glass } 1094f58a41e0SSimon Glass 1095f58a41e0SSimon Glass struct dm_usb_ops dwc2_usb_ops = { 1096f58a41e0SSimon Glass .control = dwc2_submit_control_msg, 1097f58a41e0SSimon Glass .bulk = dwc2_submit_bulk_msg, 1098f58a41e0SSimon Glass .interrupt = dwc2_submit_int_msg, 1099f58a41e0SSimon Glass }; 1100f58a41e0SSimon Glass 1101f58a41e0SSimon Glass static const struct udevice_id dwc2_usb_ids[] = { 1102f58a41e0SSimon Glass { .compatible = "brcm,bcm2835-usb" }, 1103f522f947SMarek Vasut { .compatible = "snps,dwc2" }, 1104f58a41e0SSimon Glass { } 1105f58a41e0SSimon Glass }; 1106f58a41e0SSimon Glass 1107f58a41e0SSimon Glass U_BOOT_DRIVER(usb_dwc2) = { 11087a1386f9SMarek Vasut .name = "dwc2_usb", 1109f58a41e0SSimon Glass .id = UCLASS_USB, 1110f58a41e0SSimon Glass .of_match = dwc2_usb_ids, 1111f58a41e0SSimon Glass .ofdata_to_platdata = dwc2_usb_ofdata_to_platdata, 1112f58a41e0SSimon Glass .probe = dwc2_usb_probe, 1113f58a41e0SSimon Glass .remove = dwc2_usb_remove, 1114f58a41e0SSimon Glass .ops = &dwc2_usb_ops, 1115f58a41e0SSimon Glass .priv_auto_alloc_size = sizeof(struct dwc2_priv), 1116f58a41e0SSimon Glass .flags = DM_FLAG_ALLOC_PRIV_DMA, 1117f58a41e0SSimon Glass }; 1118f58a41e0SSimon Glass #endif 1119