16e9e0626SOleksandr Tymoshenko /* 26e9e0626SOleksandr Tymoshenko * Copyright (C) 2012 Oleksandr Tymoshenko <gonzo@freebsd.org> 36e9e0626SOleksandr Tymoshenko * Copyright (C) 2014 Marek Vasut <marex@denx.de> 46e9e0626SOleksandr Tymoshenko * 56e9e0626SOleksandr Tymoshenko * SPDX-License-Identifier: GPL-2.0+ 66e9e0626SOleksandr Tymoshenko */ 76e9e0626SOleksandr Tymoshenko 86e9e0626SOleksandr Tymoshenko #include <common.h> 9f58a41e0SSimon Glass #include <dm.h> 106e9e0626SOleksandr Tymoshenko #include <errno.h> 116e9e0626SOleksandr Tymoshenko #include <usb.h> 126e9e0626SOleksandr Tymoshenko #include <malloc.h> 13cf92e05cSSimon Glass #include <memalign.h> 145c0beb5cSStephen Warren #include <phys2bus.h> 156e9e0626SOleksandr Tymoshenko #include <usbroothubdes.h> 16fd2cd662SMateusz Kulikowski #include <wait_bit.h> 176e9e0626SOleksandr Tymoshenko #include <asm/io.h> 185c735367SKever Yang #include <power/regulator.h> 196e9e0626SOleksandr Tymoshenko 206e9e0626SOleksandr Tymoshenko #include "dwc2.h" 216e9e0626SOleksandr Tymoshenko 22b4fbd089SMarek Vasut DECLARE_GLOBAL_DATA_PTR; 23b4fbd089SMarek Vasut 246e9e0626SOleksandr Tymoshenko /* Use only HC channel 0. */ 256e9e0626SOleksandr Tymoshenko #define DWC2_HC_CHANNEL 0 266e9e0626SOleksandr Tymoshenko 276e9e0626SOleksandr Tymoshenko #define DWC2_STATUS_BUF_SIZE 64 286e9e0626SOleksandr Tymoshenko #define DWC2_DATA_BUF_SIZE (64 * 1024) 296e9e0626SOleksandr Tymoshenko 306e9e0626SOleksandr Tymoshenko #define MAX_DEVICE 16 316e9e0626SOleksandr Tymoshenko #define MAX_ENDPOINT 16 326e9e0626SOleksandr Tymoshenko 33cc3e3a9eSSimon Glass struct dwc2_priv { 34f58a41e0SSimon Glass #ifdef CONFIG_DM_USB 35db402e00SAlexander Stein uint8_t aligned_buffer[DWC2_DATA_BUF_SIZE] __aligned(ARCH_DMA_MINALIGN); 36db402e00SAlexander Stein uint8_t status_buffer[DWC2_STATUS_BUF_SIZE] __aligned(ARCH_DMA_MINALIGN); 37f58a41e0SSimon Glass #else 38cc3e3a9eSSimon Glass uint8_t *aligned_buffer; 39cc3e3a9eSSimon Glass uint8_t *status_buffer; 40f58a41e0SSimon Glass #endif 4125612f23SStefan Brüns u8 in_data_toggle[MAX_DEVICE][MAX_ENDPOINT]; 4225612f23SStefan Brüns u8 out_data_toggle[MAX_DEVICE][MAX_ENDPOINT]; 43cc3e3a9eSSimon Glass struct dwc2_core_regs *regs; 44cc3e3a9eSSimon Glass int root_hub_devnum; 45618da563SMarek Vasut bool ext_vbus; 46*dd22baceSMeng Dongyang /* 47*dd22baceSMeng Dongyang * The hnp/srp capability must be disabled if the platform 48*dd22baceSMeng Dongyang * does't support hnp/srp. Otherwise the force mode can't work. 49*dd22baceSMeng Dongyang */ 50c65a3494SMeng Dongyang bool hnp_srp_disable; 51b4fbd089SMarek Vasut bool oc_disable; 52cc3e3a9eSSimon Glass }; 536e9e0626SOleksandr Tymoshenko 54f58a41e0SSimon Glass #ifndef CONFIG_DM_USB 55db402e00SAlexander Stein /* We need cacheline-aligned buffers for DMA transfers and dcache support */ 56db402e00SAlexander Stein DEFINE_ALIGN_BUFFER(uint8_t, aligned_buffer_addr, DWC2_DATA_BUF_SIZE, 57db402e00SAlexander Stein ARCH_DMA_MINALIGN); 58db402e00SAlexander Stein DEFINE_ALIGN_BUFFER(uint8_t, status_buffer_addr, DWC2_STATUS_BUF_SIZE, 59db402e00SAlexander Stein ARCH_DMA_MINALIGN); 60cc3e3a9eSSimon Glass 61cc3e3a9eSSimon Glass static struct dwc2_priv local; 62f58a41e0SSimon Glass #endif 636e9e0626SOleksandr Tymoshenko 646e9e0626SOleksandr Tymoshenko /* 656e9e0626SOleksandr Tymoshenko * DWC2 IP interface 666e9e0626SOleksandr Tymoshenko */ 676e9e0626SOleksandr Tymoshenko 686e9e0626SOleksandr Tymoshenko /* 696e9e0626SOleksandr Tymoshenko * Initializes the FSLSPClkSel field of the HCFG register 706e9e0626SOleksandr Tymoshenko * depending on the PHY type. 716e9e0626SOleksandr Tymoshenko */ 726e9e0626SOleksandr Tymoshenko static void init_fslspclksel(struct dwc2_core_regs *regs) 736e9e0626SOleksandr Tymoshenko { 746e9e0626SOleksandr Tymoshenko uint32_t phyclk; 756e9e0626SOleksandr Tymoshenko 766e9e0626SOleksandr Tymoshenko #if (CONFIG_DWC2_PHY_TYPE == DWC2_PHY_TYPE_FS) 776e9e0626SOleksandr Tymoshenko phyclk = DWC2_HCFG_FSLSPCLKSEL_48_MHZ; /* Full speed PHY */ 786e9e0626SOleksandr Tymoshenko #else 796e9e0626SOleksandr Tymoshenko /* High speed PHY running at full speed or high speed */ 806e9e0626SOleksandr Tymoshenko phyclk = DWC2_HCFG_FSLSPCLKSEL_30_60_MHZ; 816e9e0626SOleksandr Tymoshenko #endif 826e9e0626SOleksandr Tymoshenko 836e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_ULPI_FS_LS 846e9e0626SOleksandr Tymoshenko uint32_t hwcfg2 = readl(®s->ghwcfg2); 856e9e0626SOleksandr Tymoshenko uint32_t hval = (ghwcfg2 & DWC2_HWCFG2_HS_PHY_TYPE_MASK) >> 866e9e0626SOleksandr Tymoshenko DWC2_HWCFG2_HS_PHY_TYPE_OFFSET; 876e9e0626SOleksandr Tymoshenko uint32_t fval = (ghwcfg2 & DWC2_HWCFG2_FS_PHY_TYPE_MASK) >> 886e9e0626SOleksandr Tymoshenko DWC2_HWCFG2_FS_PHY_TYPE_OFFSET; 896e9e0626SOleksandr Tymoshenko 906e9e0626SOleksandr Tymoshenko if (hval == 2 && fval == 1) 916e9e0626SOleksandr Tymoshenko phyclk = DWC2_HCFG_FSLSPCLKSEL_48_MHZ; /* Full speed PHY */ 926e9e0626SOleksandr Tymoshenko #endif 936e9e0626SOleksandr Tymoshenko 946e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->host_regs.hcfg, 956e9e0626SOleksandr Tymoshenko DWC2_HCFG_FSLSPCLKSEL_MASK, 966e9e0626SOleksandr Tymoshenko phyclk << DWC2_HCFG_FSLSPCLKSEL_OFFSET); 976e9e0626SOleksandr Tymoshenko } 986e9e0626SOleksandr Tymoshenko 996e9e0626SOleksandr Tymoshenko /* 1006e9e0626SOleksandr Tymoshenko * Flush a Tx FIFO. 1016e9e0626SOleksandr Tymoshenko * 1026e9e0626SOleksandr Tymoshenko * @param regs Programming view of DWC_otg controller. 1036e9e0626SOleksandr Tymoshenko * @param num Tx FIFO to flush. 1046e9e0626SOleksandr Tymoshenko */ 1056e9e0626SOleksandr Tymoshenko static void dwc_otg_flush_tx_fifo(struct dwc2_core_regs *regs, const int num) 1066e9e0626SOleksandr Tymoshenko { 1076e9e0626SOleksandr Tymoshenko int ret; 1086e9e0626SOleksandr Tymoshenko 1096e9e0626SOleksandr Tymoshenko writel(DWC2_GRSTCTL_TXFFLSH | (num << DWC2_GRSTCTL_TXFNUM_OFFSET), 1106e9e0626SOleksandr Tymoshenko ®s->grstctl); 111fd2cd662SMateusz Kulikowski ret = wait_for_bit(__func__, ®s->grstctl, DWC2_GRSTCTL_TXFFLSH, 112fd2cd662SMateusz Kulikowski false, 1000, false); 1136e9e0626SOleksandr Tymoshenko if (ret) 1146e9e0626SOleksandr Tymoshenko printf("%s: Timeout!\n", __func__); 1156e9e0626SOleksandr Tymoshenko 1166e9e0626SOleksandr Tymoshenko /* Wait for 3 PHY Clocks */ 1176e9e0626SOleksandr Tymoshenko udelay(1); 1186e9e0626SOleksandr Tymoshenko } 1196e9e0626SOleksandr Tymoshenko 1206e9e0626SOleksandr Tymoshenko /* 1216e9e0626SOleksandr Tymoshenko * Flush Rx FIFO. 1226e9e0626SOleksandr Tymoshenko * 1236e9e0626SOleksandr Tymoshenko * @param regs Programming view of DWC_otg controller. 1246e9e0626SOleksandr Tymoshenko */ 1256e9e0626SOleksandr Tymoshenko static void dwc_otg_flush_rx_fifo(struct dwc2_core_regs *regs) 1266e9e0626SOleksandr Tymoshenko { 1276e9e0626SOleksandr Tymoshenko int ret; 1286e9e0626SOleksandr Tymoshenko 1296e9e0626SOleksandr Tymoshenko writel(DWC2_GRSTCTL_RXFFLSH, ®s->grstctl); 130fd2cd662SMateusz Kulikowski ret = wait_for_bit(__func__, ®s->grstctl, DWC2_GRSTCTL_RXFFLSH, 131fd2cd662SMateusz Kulikowski false, 1000, false); 1326e9e0626SOleksandr Tymoshenko if (ret) 1336e9e0626SOleksandr Tymoshenko printf("%s: Timeout!\n", __func__); 1346e9e0626SOleksandr Tymoshenko 1356e9e0626SOleksandr Tymoshenko /* Wait for 3 PHY Clocks */ 1366e9e0626SOleksandr Tymoshenko udelay(1); 1376e9e0626SOleksandr Tymoshenko } 1386e9e0626SOleksandr Tymoshenko 1396e9e0626SOleksandr Tymoshenko /* 1406e9e0626SOleksandr Tymoshenko * Do core a soft reset of the core. Be careful with this because it 1416e9e0626SOleksandr Tymoshenko * resets all the internal state machines of the core. 1426e9e0626SOleksandr Tymoshenko */ 1436e9e0626SOleksandr Tymoshenko static void dwc_otg_core_reset(struct dwc2_core_regs *regs) 1446e9e0626SOleksandr Tymoshenko { 1456e9e0626SOleksandr Tymoshenko int ret; 1466e9e0626SOleksandr Tymoshenko 1476e9e0626SOleksandr Tymoshenko /* Wait for AHB master IDLE state. */ 148fd2cd662SMateusz Kulikowski ret = wait_for_bit(__func__, ®s->grstctl, DWC2_GRSTCTL_AHBIDLE, 149fd2cd662SMateusz Kulikowski true, 1000, false); 1506e9e0626SOleksandr Tymoshenko if (ret) 1516e9e0626SOleksandr Tymoshenko printf("%s: Timeout!\n", __func__); 1526e9e0626SOleksandr Tymoshenko 1536e9e0626SOleksandr Tymoshenko /* Core Soft Reset */ 1546e9e0626SOleksandr Tymoshenko writel(DWC2_GRSTCTL_CSFTRST, ®s->grstctl); 155fd2cd662SMateusz Kulikowski ret = wait_for_bit(__func__, ®s->grstctl, DWC2_GRSTCTL_CSFTRST, 156fd2cd662SMateusz Kulikowski false, 1000, false); 1576e9e0626SOleksandr Tymoshenko if (ret) 1586e9e0626SOleksandr Tymoshenko printf("%s: Timeout!\n", __func__); 1596e9e0626SOleksandr Tymoshenko 1606e9e0626SOleksandr Tymoshenko /* 1616e9e0626SOleksandr Tymoshenko * Wait for core to come out of reset. 1626e9e0626SOleksandr Tymoshenko * NOTE: This long sleep is _very_ important, otherwise the core will 1636e9e0626SOleksandr Tymoshenko * not stay in host mode after a connector ID change! 1646e9e0626SOleksandr Tymoshenko */ 1656e9e0626SOleksandr Tymoshenko mdelay(100); 1666e9e0626SOleksandr Tymoshenko } 1676e9e0626SOleksandr Tymoshenko 1685c735367SKever Yang #if defined(CONFIG_DM_USB) && defined(CONFIG_DM_REGULATOR) 1695c735367SKever Yang static int dwc_vbus_supply_init(struct udevice *dev) 1705c735367SKever Yang { 1715c735367SKever Yang struct udevice *vbus_supply; 1725c735367SKever Yang int ret; 1735c735367SKever Yang 1745c735367SKever Yang ret = device_get_supply_regulator(dev, "vbus-supply", &vbus_supply); 1755c735367SKever Yang if (ret) { 1765c735367SKever Yang debug("%s: No vbus supply\n", dev->name); 1775c735367SKever Yang return 0; 1785c735367SKever Yang } 1795c735367SKever Yang 1805c735367SKever Yang ret = regulator_set_enable(vbus_supply, true); 1815c735367SKever Yang if (ret) { 1825c735367SKever Yang error("Error enabling vbus supply\n"); 1835c735367SKever Yang return ret; 1845c735367SKever Yang } 1855c735367SKever Yang 1865c735367SKever Yang return 0; 1875c735367SKever Yang } 1885c735367SKever Yang #else 1895c735367SKever Yang static int dwc_vbus_supply_init(struct udevice *dev) 1905c735367SKever Yang { 1915c735367SKever Yang return 0; 1925c735367SKever Yang } 1935c735367SKever Yang #endif 1945c735367SKever Yang 1956e9e0626SOleksandr Tymoshenko /* 1966e9e0626SOleksandr Tymoshenko * This function initializes the DWC_otg controller registers for 1976e9e0626SOleksandr Tymoshenko * host mode. 1986e9e0626SOleksandr Tymoshenko * 1996e9e0626SOleksandr Tymoshenko * This function flushes the Tx and Rx FIFOs and it flushes any entries in the 2006e9e0626SOleksandr Tymoshenko * request queues. Host channels are reset to ensure that they are ready for 2016e9e0626SOleksandr Tymoshenko * performing transfers. 2026e9e0626SOleksandr Tymoshenko * 2035c735367SKever Yang * @param dev USB Device (NULL if driver model is not being used) 2046e9e0626SOleksandr Tymoshenko * @param regs Programming view of DWC_otg controller 2056e9e0626SOleksandr Tymoshenko * 2066e9e0626SOleksandr Tymoshenko */ 2075c735367SKever Yang static void dwc_otg_core_host_init(struct udevice *dev, 2085c735367SKever Yang struct dwc2_core_regs *regs) 2096e9e0626SOleksandr Tymoshenko { 2106e9e0626SOleksandr Tymoshenko uint32_t nptxfifosize = 0; 2116e9e0626SOleksandr Tymoshenko uint32_t ptxfifosize = 0; 2126e9e0626SOleksandr Tymoshenko uint32_t hprt0 = 0; 2136e9e0626SOleksandr Tymoshenko int i, ret, num_channels; 2146e9e0626SOleksandr Tymoshenko 2156e9e0626SOleksandr Tymoshenko /* Restart the Phy Clock */ 2166e9e0626SOleksandr Tymoshenko writel(0, ®s->pcgcctl); 2176e9e0626SOleksandr Tymoshenko 2186e9e0626SOleksandr Tymoshenko /* Initialize Host Configuration Register */ 2196e9e0626SOleksandr Tymoshenko init_fslspclksel(regs); 2206e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_DFLT_SPEED_FULL 2216e9e0626SOleksandr Tymoshenko setbits_le32(®s->host_regs.hcfg, DWC2_HCFG_FSLSSUPP); 2226e9e0626SOleksandr Tymoshenko #endif 2236e9e0626SOleksandr Tymoshenko 2246e9e0626SOleksandr Tymoshenko /* Configure data FIFO sizes */ 2256e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_ENABLE_DYNAMIC_FIFO 2266e9e0626SOleksandr Tymoshenko if (readl(®s->ghwcfg2) & DWC2_HWCFG2_DYNAMIC_FIFO) { 2276e9e0626SOleksandr Tymoshenko /* Rx FIFO */ 2286e9e0626SOleksandr Tymoshenko writel(CONFIG_DWC2_HOST_RX_FIFO_SIZE, ®s->grxfsiz); 2296e9e0626SOleksandr Tymoshenko 2306e9e0626SOleksandr Tymoshenko /* Non-periodic Tx FIFO */ 2316e9e0626SOleksandr Tymoshenko nptxfifosize |= CONFIG_DWC2_HOST_NPERIO_TX_FIFO_SIZE << 2326e9e0626SOleksandr Tymoshenko DWC2_FIFOSIZE_DEPTH_OFFSET; 2336e9e0626SOleksandr Tymoshenko nptxfifosize |= CONFIG_DWC2_HOST_RX_FIFO_SIZE << 2346e9e0626SOleksandr Tymoshenko DWC2_FIFOSIZE_STARTADDR_OFFSET; 2356e9e0626SOleksandr Tymoshenko writel(nptxfifosize, ®s->gnptxfsiz); 2366e9e0626SOleksandr Tymoshenko 2376e9e0626SOleksandr Tymoshenko /* Periodic Tx FIFO */ 2386e9e0626SOleksandr Tymoshenko ptxfifosize |= CONFIG_DWC2_HOST_PERIO_TX_FIFO_SIZE << 2396e9e0626SOleksandr Tymoshenko DWC2_FIFOSIZE_DEPTH_OFFSET; 2406e9e0626SOleksandr Tymoshenko ptxfifosize |= (CONFIG_DWC2_HOST_RX_FIFO_SIZE + 2416e9e0626SOleksandr Tymoshenko CONFIG_DWC2_HOST_NPERIO_TX_FIFO_SIZE) << 2426e9e0626SOleksandr Tymoshenko DWC2_FIFOSIZE_STARTADDR_OFFSET; 2436e9e0626SOleksandr Tymoshenko writel(ptxfifosize, ®s->hptxfsiz); 2446e9e0626SOleksandr Tymoshenko } 2456e9e0626SOleksandr Tymoshenko #endif 2466e9e0626SOleksandr Tymoshenko 2476e9e0626SOleksandr Tymoshenko /* Clear Host Set HNP Enable in the OTG Control Register */ 2486e9e0626SOleksandr Tymoshenko clrbits_le32(®s->gotgctl, DWC2_GOTGCTL_HSTSETHNPEN); 2496e9e0626SOleksandr Tymoshenko 2506e9e0626SOleksandr Tymoshenko /* Make sure the FIFOs are flushed. */ 2516e9e0626SOleksandr Tymoshenko dwc_otg_flush_tx_fifo(regs, 0x10); /* All Tx FIFOs */ 2526e9e0626SOleksandr Tymoshenko dwc_otg_flush_rx_fifo(regs); 2536e9e0626SOleksandr Tymoshenko 2546e9e0626SOleksandr Tymoshenko /* Flush out any leftover queued requests. */ 2556e9e0626SOleksandr Tymoshenko num_channels = readl(®s->ghwcfg2); 2566e9e0626SOleksandr Tymoshenko num_channels &= DWC2_HWCFG2_NUM_HOST_CHAN_MASK; 2576e9e0626SOleksandr Tymoshenko num_channels >>= DWC2_HWCFG2_NUM_HOST_CHAN_OFFSET; 2586e9e0626SOleksandr Tymoshenko num_channels += 1; 2596e9e0626SOleksandr Tymoshenko 2606e9e0626SOleksandr Tymoshenko for (i = 0; i < num_channels; i++) 2616e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hc_regs[i].hcchar, 2626e9e0626SOleksandr Tymoshenko DWC2_HCCHAR_CHEN | DWC2_HCCHAR_EPDIR, 2636e9e0626SOleksandr Tymoshenko DWC2_HCCHAR_CHDIS); 2646e9e0626SOleksandr Tymoshenko 2656e9e0626SOleksandr Tymoshenko /* Halt all channels to put them into a known state. */ 2666e9e0626SOleksandr Tymoshenko for (i = 0; i < num_channels; i++) { 2676e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hc_regs[i].hcchar, 2686e9e0626SOleksandr Tymoshenko DWC2_HCCHAR_EPDIR, 2696e9e0626SOleksandr Tymoshenko DWC2_HCCHAR_CHEN | DWC2_HCCHAR_CHDIS); 270fd2cd662SMateusz Kulikowski ret = wait_for_bit(__func__, ®s->hc_regs[i].hcchar, 271fd2cd662SMateusz Kulikowski DWC2_HCCHAR_CHEN, false, 1000, false); 2726e9e0626SOleksandr Tymoshenko if (ret) 2736e9e0626SOleksandr Tymoshenko printf("%s: Timeout!\n", __func__); 2746e9e0626SOleksandr Tymoshenko } 2756e9e0626SOleksandr Tymoshenko 2766e9e0626SOleksandr Tymoshenko /* Turn on the vbus power. */ 2776e9e0626SOleksandr Tymoshenko if (readl(®s->gintsts) & DWC2_GINTSTS_CURMODE_HOST) { 2786e9e0626SOleksandr Tymoshenko hprt0 = readl(®s->hprt0); 2796e9e0626SOleksandr Tymoshenko hprt0 &= ~(DWC2_HPRT0_PRTENA | DWC2_HPRT0_PRTCONNDET); 2806e9e0626SOleksandr Tymoshenko hprt0 &= ~(DWC2_HPRT0_PRTENCHNG | DWC2_HPRT0_PRTOVRCURRCHNG); 2816e9e0626SOleksandr Tymoshenko if (!(hprt0 & DWC2_HPRT0_PRTPWR)) { 2826e9e0626SOleksandr Tymoshenko hprt0 |= DWC2_HPRT0_PRTPWR; 2836e9e0626SOleksandr Tymoshenko writel(hprt0, ®s->hprt0); 2846e9e0626SOleksandr Tymoshenko } 2856e9e0626SOleksandr Tymoshenko } 2865c735367SKever Yang 2875c735367SKever Yang if (dev) 2885c735367SKever Yang dwc_vbus_supply_init(dev); 2896e9e0626SOleksandr Tymoshenko } 2906e9e0626SOleksandr Tymoshenko 2916e9e0626SOleksandr Tymoshenko /* 2926e9e0626SOleksandr Tymoshenko * This function initializes the DWC_otg controller registers and 2936e9e0626SOleksandr Tymoshenko * prepares the core for device mode or host mode operation. 2946e9e0626SOleksandr Tymoshenko * 2956e9e0626SOleksandr Tymoshenko * @param regs Programming view of the DWC_otg controller 2966e9e0626SOleksandr Tymoshenko */ 29755901989SMarek Vasut static void dwc_otg_core_init(struct dwc2_priv *priv) 2986e9e0626SOleksandr Tymoshenko { 29955901989SMarek Vasut struct dwc2_core_regs *regs = priv->regs; 3006e9e0626SOleksandr Tymoshenko uint32_t ahbcfg = 0; 3016e9e0626SOleksandr Tymoshenko uint32_t usbcfg = 0; 3026e9e0626SOleksandr Tymoshenko uint8_t brst_sz = CONFIG_DWC2_DMA_BURST_SIZE; 3036e9e0626SOleksandr Tymoshenko 3046e9e0626SOleksandr Tymoshenko /* Common Initialization */ 3056e9e0626SOleksandr Tymoshenko usbcfg = readl(®s->gusbcfg); 3066e9e0626SOleksandr Tymoshenko 3076e9e0626SOleksandr Tymoshenko /* Program the ULPI External VBUS bit if needed */ 308618da563SMarek Vasut if (priv->ext_vbus) { 309b4fbd089SMarek Vasut usbcfg |= DWC2_GUSBCFG_ULPI_EXT_VBUS_DRV; 310b4fbd089SMarek Vasut if (!priv->oc_disable) { 311b4fbd089SMarek Vasut usbcfg |= DWC2_GUSBCFG_ULPI_INT_VBUS_INDICATOR | 312b4fbd089SMarek Vasut DWC2_GUSBCFG_INDICATOR_PASSTHROUGH; 313b4fbd089SMarek Vasut } 314618da563SMarek Vasut } else { 3156e9e0626SOleksandr Tymoshenko usbcfg &= ~DWC2_GUSBCFG_ULPI_EXT_VBUS_DRV; 316618da563SMarek Vasut } 3176e9e0626SOleksandr Tymoshenko 3186e9e0626SOleksandr Tymoshenko /* Set external TS Dline pulsing */ 3196e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_TS_DLINE 3206e9e0626SOleksandr Tymoshenko usbcfg |= DWC2_GUSBCFG_TERM_SEL_DL_PULSE; 3216e9e0626SOleksandr Tymoshenko #else 3226e9e0626SOleksandr Tymoshenko usbcfg &= ~DWC2_GUSBCFG_TERM_SEL_DL_PULSE; 3236e9e0626SOleksandr Tymoshenko #endif 3246e9e0626SOleksandr Tymoshenko writel(usbcfg, ®s->gusbcfg); 3256e9e0626SOleksandr Tymoshenko 3266e9e0626SOleksandr Tymoshenko /* Reset the Controller */ 3276e9e0626SOleksandr Tymoshenko dwc_otg_core_reset(regs); 3286e9e0626SOleksandr Tymoshenko 3296e9e0626SOleksandr Tymoshenko /* 3306e9e0626SOleksandr Tymoshenko * This programming sequence needs to happen in FS mode before 3316e9e0626SOleksandr Tymoshenko * any other programming occurs 3326e9e0626SOleksandr Tymoshenko */ 3336e9e0626SOleksandr Tymoshenko #if defined(CONFIG_DWC2_DFLT_SPEED_FULL) && \ 3346e9e0626SOleksandr Tymoshenko (CONFIG_DWC2_PHY_TYPE == DWC2_PHY_TYPE_FS) 3356e9e0626SOleksandr Tymoshenko /* If FS mode with FS PHY */ 3366e9e0626SOleksandr Tymoshenko setbits_le32(®s->gusbcfg, DWC2_GUSBCFG_PHYSEL); 3376e9e0626SOleksandr Tymoshenko 3386e9e0626SOleksandr Tymoshenko /* Reset after a PHY select */ 3396e9e0626SOleksandr Tymoshenko dwc_otg_core_reset(regs); 3406e9e0626SOleksandr Tymoshenko 3416e9e0626SOleksandr Tymoshenko /* 3426e9e0626SOleksandr Tymoshenko * Program DCFG.DevSpd or HCFG.FSLSPclkSel to 48Mhz in FS. 3436e9e0626SOleksandr Tymoshenko * Also do this on HNP Dev/Host mode switches (done in dev_init 3446e9e0626SOleksandr Tymoshenko * and host_init). 3456e9e0626SOleksandr Tymoshenko */ 3466e9e0626SOleksandr Tymoshenko if (readl(®s->gintsts) & DWC2_GINTSTS_CURMODE_HOST) 3476e9e0626SOleksandr Tymoshenko init_fslspclksel(regs); 3486e9e0626SOleksandr Tymoshenko 3496e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_I2C_ENABLE 3506e9e0626SOleksandr Tymoshenko /* Program GUSBCFG.OtgUtmifsSel to I2C */ 3516e9e0626SOleksandr Tymoshenko setbits_le32(®s->gusbcfg, DWC2_GUSBCFG_OTGUTMIFSSEL); 3526e9e0626SOleksandr Tymoshenko 3536e9e0626SOleksandr Tymoshenko /* Program GI2CCTL.I2CEn */ 3546e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->gi2cctl, DWC2_GI2CCTL_I2CEN | 3556e9e0626SOleksandr Tymoshenko DWC2_GI2CCTL_I2CDEVADDR_MASK, 3566e9e0626SOleksandr Tymoshenko 1 << DWC2_GI2CCTL_I2CDEVADDR_OFFSET); 3576e9e0626SOleksandr Tymoshenko setbits_le32(®s->gi2cctl, DWC2_GI2CCTL_I2CEN); 3586e9e0626SOleksandr Tymoshenko #endif 3596e9e0626SOleksandr Tymoshenko 3606e9e0626SOleksandr Tymoshenko #else 3616e9e0626SOleksandr Tymoshenko /* High speed PHY. */ 3626e9e0626SOleksandr Tymoshenko 3636e9e0626SOleksandr Tymoshenko /* 3646e9e0626SOleksandr Tymoshenko * HS PHY parameters. These parameters are preserved during 3656e9e0626SOleksandr Tymoshenko * soft reset so only program the first time. Do a soft reset 3666e9e0626SOleksandr Tymoshenko * immediately after setting phyif. 3676e9e0626SOleksandr Tymoshenko */ 3686e9e0626SOleksandr Tymoshenko usbcfg &= ~(DWC2_GUSBCFG_ULPI_UTMI_SEL | DWC2_GUSBCFG_PHYIF); 3696e9e0626SOleksandr Tymoshenko usbcfg |= CONFIG_DWC2_PHY_TYPE << DWC2_GUSBCFG_ULPI_UTMI_SEL_OFFSET; 3706e9e0626SOleksandr Tymoshenko 3716e9e0626SOleksandr Tymoshenko if (usbcfg & DWC2_GUSBCFG_ULPI_UTMI_SEL) { /* ULPI interface */ 3726e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_PHY_ULPI_DDR 3736e9e0626SOleksandr Tymoshenko usbcfg |= DWC2_GUSBCFG_DDRSEL; 3746e9e0626SOleksandr Tymoshenko #else 3756e9e0626SOleksandr Tymoshenko usbcfg &= ~DWC2_GUSBCFG_DDRSEL; 3766e9e0626SOleksandr Tymoshenko #endif 3776e9e0626SOleksandr Tymoshenko } else { /* UTMI+ interface */ 3786e9e0626SOleksandr Tymoshenko #if (CONFIG_DWC2_UTMI_PHY_WIDTH == 16) 3796e9e0626SOleksandr Tymoshenko usbcfg |= DWC2_GUSBCFG_PHYIF; 3806e9e0626SOleksandr Tymoshenko #endif 3816e9e0626SOleksandr Tymoshenko } 3826e9e0626SOleksandr Tymoshenko 3836e9e0626SOleksandr Tymoshenko writel(usbcfg, ®s->gusbcfg); 3846e9e0626SOleksandr Tymoshenko 3856e9e0626SOleksandr Tymoshenko /* Reset after setting the PHY parameters */ 3866e9e0626SOleksandr Tymoshenko dwc_otg_core_reset(regs); 3876e9e0626SOleksandr Tymoshenko #endif 3886e9e0626SOleksandr Tymoshenko 3896e9e0626SOleksandr Tymoshenko usbcfg = readl(®s->gusbcfg); 3906e9e0626SOleksandr Tymoshenko usbcfg &= ~(DWC2_GUSBCFG_ULPI_FSLS | DWC2_GUSBCFG_ULPI_CLK_SUS_M); 3916e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_ULPI_FS_LS 3926e9e0626SOleksandr Tymoshenko uint32_t hwcfg2 = readl(®s->ghwcfg2); 3936e9e0626SOleksandr Tymoshenko uint32_t hval = (ghwcfg2 & DWC2_HWCFG2_HS_PHY_TYPE_MASK) >> 3946e9e0626SOleksandr Tymoshenko DWC2_HWCFG2_HS_PHY_TYPE_OFFSET; 3956e9e0626SOleksandr Tymoshenko uint32_t fval = (ghwcfg2 & DWC2_HWCFG2_FS_PHY_TYPE_MASK) >> 3966e9e0626SOleksandr Tymoshenko DWC2_HWCFG2_FS_PHY_TYPE_OFFSET; 3976e9e0626SOleksandr Tymoshenko if (hval == 2 && fval == 1) { 3986e9e0626SOleksandr Tymoshenko usbcfg |= DWC2_GUSBCFG_ULPI_FSLS; 3996e9e0626SOleksandr Tymoshenko usbcfg |= DWC2_GUSBCFG_ULPI_CLK_SUS_M; 4006e9e0626SOleksandr Tymoshenko } 4016e9e0626SOleksandr Tymoshenko #endif 402c65a3494SMeng Dongyang if (priv->hnp_srp_disable) 403c65a3494SMeng Dongyang usbcfg |= DWC2_GUSBCFG_FORCEHOSTMODE; 404c65a3494SMeng Dongyang 4056e9e0626SOleksandr Tymoshenko writel(usbcfg, ®s->gusbcfg); 4066e9e0626SOleksandr Tymoshenko 4076e9e0626SOleksandr Tymoshenko /* Program the GAHBCFG Register. */ 4086e9e0626SOleksandr Tymoshenko switch (readl(®s->ghwcfg2) & DWC2_HWCFG2_ARCHITECTURE_MASK) { 4096e9e0626SOleksandr Tymoshenko case DWC2_HWCFG2_ARCHITECTURE_SLAVE_ONLY: 4106e9e0626SOleksandr Tymoshenko break; 4116e9e0626SOleksandr Tymoshenko case DWC2_HWCFG2_ARCHITECTURE_EXT_DMA: 4126e9e0626SOleksandr Tymoshenko while (brst_sz > 1) { 4136e9e0626SOleksandr Tymoshenko ahbcfg |= ahbcfg + (1 << DWC2_GAHBCFG_HBURSTLEN_OFFSET); 4146e9e0626SOleksandr Tymoshenko ahbcfg &= DWC2_GAHBCFG_HBURSTLEN_MASK; 4156e9e0626SOleksandr Tymoshenko brst_sz >>= 1; 4166e9e0626SOleksandr Tymoshenko } 4176e9e0626SOleksandr Tymoshenko 4186e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_DMA_ENABLE 4196e9e0626SOleksandr Tymoshenko ahbcfg |= DWC2_GAHBCFG_DMAENABLE; 4206e9e0626SOleksandr Tymoshenko #endif 4216e9e0626SOleksandr Tymoshenko break; 4226e9e0626SOleksandr Tymoshenko 4236e9e0626SOleksandr Tymoshenko case DWC2_HWCFG2_ARCHITECTURE_INT_DMA: 4246e9e0626SOleksandr Tymoshenko ahbcfg |= DWC2_GAHBCFG_HBURSTLEN_INCR4; 4256e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_DMA_ENABLE 4266e9e0626SOleksandr Tymoshenko ahbcfg |= DWC2_GAHBCFG_DMAENABLE; 4276e9e0626SOleksandr Tymoshenko #endif 4286e9e0626SOleksandr Tymoshenko break; 4296e9e0626SOleksandr Tymoshenko } 4306e9e0626SOleksandr Tymoshenko 4316e9e0626SOleksandr Tymoshenko writel(ahbcfg, ®s->gahbcfg); 4326e9e0626SOleksandr Tymoshenko 433c65a3494SMeng Dongyang /* Program the capabilities in GUSBCFG Register */ 434c65a3494SMeng Dongyang usbcfg = 0; 4356e9e0626SOleksandr Tymoshenko 436c65a3494SMeng Dongyang if (!priv->hnp_srp_disable) 437c65a3494SMeng Dongyang usbcfg |= DWC2_GUSBCFG_HNPCAP | DWC2_GUSBCFG_SRPCAP; 4386e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_IC_USB_CAP 439c65a3494SMeng Dongyang usbcfg |= DWC2_GUSBCFG_IC_USB_CAP; 4406e9e0626SOleksandr Tymoshenko #endif 441c65a3494SMeng Dongyang 442c65a3494SMeng Dongyang setbits_le32(®s->gusbcfg, usbcfg); 4436e9e0626SOleksandr Tymoshenko } 4446e9e0626SOleksandr Tymoshenko 4456e9e0626SOleksandr Tymoshenko /* 4466e9e0626SOleksandr Tymoshenko * Prepares a host channel for transferring packets to/from a specific 4476e9e0626SOleksandr Tymoshenko * endpoint. The HCCHARn register is set up with the characteristics specified 4486e9e0626SOleksandr Tymoshenko * in _hc. Host channel interrupts that may need to be serviced while this 4496e9e0626SOleksandr Tymoshenko * transfer is in progress are enabled. 4506e9e0626SOleksandr Tymoshenko * 4516e9e0626SOleksandr Tymoshenko * @param regs Programming view of DWC_otg controller 4526e9e0626SOleksandr Tymoshenko * @param hc Information needed to initialize the host channel 4536e9e0626SOleksandr Tymoshenko */ 4546e9e0626SOleksandr Tymoshenko static void dwc_otg_hc_init(struct dwc2_core_regs *regs, uint8_t hc_num, 455ed9bcbc7SStephen Warren struct usb_device *dev, uint8_t dev_addr, uint8_t ep_num, 456ed9bcbc7SStephen Warren uint8_t ep_is_in, uint8_t ep_type, uint16_t max_packet) 4576e9e0626SOleksandr Tymoshenko { 4586e9e0626SOleksandr Tymoshenko struct dwc2_hc_regs *hc_regs = ®s->hc_regs[hc_num]; 459ed9bcbc7SStephen Warren uint32_t hcchar = (dev_addr << DWC2_HCCHAR_DEVADDR_OFFSET) | 4606e9e0626SOleksandr Tymoshenko (ep_num << DWC2_HCCHAR_EPNUM_OFFSET) | 4616e9e0626SOleksandr Tymoshenko (ep_is_in << DWC2_HCCHAR_EPDIR_OFFSET) | 4626e9e0626SOleksandr Tymoshenko (ep_type << DWC2_HCCHAR_EPTYPE_OFFSET) | 4636e9e0626SOleksandr Tymoshenko (max_packet << DWC2_HCCHAR_MPS_OFFSET); 4646e9e0626SOleksandr Tymoshenko 465ed9bcbc7SStephen Warren if (dev->speed == USB_SPEED_LOW) 466ed9bcbc7SStephen Warren hcchar |= DWC2_HCCHAR_LSPDDEV; 467ed9bcbc7SStephen Warren 4686e9e0626SOleksandr Tymoshenko /* 4696e9e0626SOleksandr Tymoshenko * Program the HCCHARn register with the endpoint characteristics 4706e9e0626SOleksandr Tymoshenko * for the current transfer. 4716e9e0626SOleksandr Tymoshenko */ 4726e9e0626SOleksandr Tymoshenko writel(hcchar, &hc_regs->hcchar); 4736e9e0626SOleksandr Tymoshenko 474890f0ee4SStefan Brüns /* Program the HCSPLIT register, default to no SPLIT */ 4756e9e0626SOleksandr Tymoshenko writel(0, &hc_regs->hcsplt); 4766e9e0626SOleksandr Tymoshenko } 4776e9e0626SOleksandr Tymoshenko 478890f0ee4SStefan Brüns static void dwc_otg_hc_init_split(struct dwc2_hc_regs *hc_regs, 479890f0ee4SStefan Brüns uint8_t hub_devnum, uint8_t hub_port) 480890f0ee4SStefan Brüns { 481890f0ee4SStefan Brüns uint32_t hcsplt = 0; 482890f0ee4SStefan Brüns 483890f0ee4SStefan Brüns hcsplt = DWC2_HCSPLT_SPLTENA; 484890f0ee4SStefan Brüns hcsplt |= hub_devnum << DWC2_HCSPLT_HUBADDR_OFFSET; 485890f0ee4SStefan Brüns hcsplt |= hub_port << DWC2_HCSPLT_PRTADDR_OFFSET; 486890f0ee4SStefan Brüns 487890f0ee4SStefan Brüns /* Program the HCSPLIT register for SPLITs */ 488890f0ee4SStefan Brüns writel(hcsplt, &hc_regs->hcsplt); 489890f0ee4SStefan Brüns } 490890f0ee4SStefan Brüns 4916e9e0626SOleksandr Tymoshenko /* 4926e9e0626SOleksandr Tymoshenko * DWC2 to USB API interface 4936e9e0626SOleksandr Tymoshenko */ 4946e9e0626SOleksandr Tymoshenko /* Direction: In ; Request: Status */ 495cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg_in_status(struct dwc2_core_regs *regs, 496cc3e3a9eSSimon Glass struct usb_device *dev, void *buffer, 4976e9e0626SOleksandr Tymoshenko int txlen, struct devrequest *cmd) 4986e9e0626SOleksandr Tymoshenko { 4996e9e0626SOleksandr Tymoshenko uint32_t hprt0 = 0; 5006e9e0626SOleksandr Tymoshenko uint32_t port_status = 0; 5016e9e0626SOleksandr Tymoshenko uint32_t port_change = 0; 5026e9e0626SOleksandr Tymoshenko int len = 0; 5036e9e0626SOleksandr Tymoshenko int stat = 0; 5046e9e0626SOleksandr Tymoshenko 5056e9e0626SOleksandr Tymoshenko switch (cmd->requesttype & ~USB_DIR_IN) { 5066e9e0626SOleksandr Tymoshenko case 0: 5076e9e0626SOleksandr Tymoshenko *(uint16_t *)buffer = cpu_to_le16(1); 5086e9e0626SOleksandr Tymoshenko len = 2; 5096e9e0626SOleksandr Tymoshenko break; 5106e9e0626SOleksandr Tymoshenko case USB_RECIP_INTERFACE: 5116e9e0626SOleksandr Tymoshenko case USB_RECIP_ENDPOINT: 5126e9e0626SOleksandr Tymoshenko *(uint16_t *)buffer = cpu_to_le16(0); 5136e9e0626SOleksandr Tymoshenko len = 2; 5146e9e0626SOleksandr Tymoshenko break; 5156e9e0626SOleksandr Tymoshenko case USB_TYPE_CLASS: 5166e9e0626SOleksandr Tymoshenko *(uint32_t *)buffer = cpu_to_le32(0); 5176e9e0626SOleksandr Tymoshenko len = 4; 5186e9e0626SOleksandr Tymoshenko break; 5196e9e0626SOleksandr Tymoshenko case USB_RECIP_OTHER | USB_TYPE_CLASS: 5206e9e0626SOleksandr Tymoshenko hprt0 = readl(®s->hprt0); 5216e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTCONNSTS) 5226e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_CONNECTION; 5236e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTENA) 5246e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_ENABLE; 5256e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTSUSP) 5266e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_SUSPEND; 5276e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTOVRCURRACT) 5286e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_OVERCURRENT; 5296e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTRST) 5306e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_RESET; 5316e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTPWR) 5326e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_POWER; 5336e9e0626SOleksandr Tymoshenko 5344748cce5SStephen Warren if ((hprt0 & DWC2_HPRT0_PRTSPD_MASK) == DWC2_HPRT0_PRTSPD_LOW) 5354748cce5SStephen Warren port_status |= USB_PORT_STAT_LOW_SPEED; 5364748cce5SStephen Warren else if ((hprt0 & DWC2_HPRT0_PRTSPD_MASK) == 5374748cce5SStephen Warren DWC2_HPRT0_PRTSPD_HIGH) 5386e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_HIGH_SPEED; 5396e9e0626SOleksandr Tymoshenko 5406e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTENCHNG) 5416e9e0626SOleksandr Tymoshenko port_change |= USB_PORT_STAT_C_ENABLE; 5426e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTCONNDET) 5436e9e0626SOleksandr Tymoshenko port_change |= USB_PORT_STAT_C_CONNECTION; 5446e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTOVRCURRCHNG) 5456e9e0626SOleksandr Tymoshenko port_change |= USB_PORT_STAT_C_OVERCURRENT; 5466e9e0626SOleksandr Tymoshenko 5476e9e0626SOleksandr Tymoshenko *(uint32_t *)buffer = cpu_to_le32(port_status | 5486e9e0626SOleksandr Tymoshenko (port_change << 16)); 5496e9e0626SOleksandr Tymoshenko len = 4; 5506e9e0626SOleksandr Tymoshenko break; 5516e9e0626SOleksandr Tymoshenko default: 5526e9e0626SOleksandr Tymoshenko puts("unsupported root hub command\n"); 5536e9e0626SOleksandr Tymoshenko stat = USB_ST_STALLED; 5546e9e0626SOleksandr Tymoshenko } 5556e9e0626SOleksandr Tymoshenko 5566e9e0626SOleksandr Tymoshenko dev->act_len = min(len, txlen); 5576e9e0626SOleksandr Tymoshenko dev->status = stat; 5586e9e0626SOleksandr Tymoshenko 5596e9e0626SOleksandr Tymoshenko return stat; 5606e9e0626SOleksandr Tymoshenko } 5616e9e0626SOleksandr Tymoshenko 5626e9e0626SOleksandr Tymoshenko /* Direction: In ; Request: Descriptor */ 5636e9e0626SOleksandr Tymoshenko static int dwc_otg_submit_rh_msg_in_descriptor(struct usb_device *dev, 5646e9e0626SOleksandr Tymoshenko void *buffer, int txlen, 5656e9e0626SOleksandr Tymoshenko struct devrequest *cmd) 5666e9e0626SOleksandr Tymoshenko { 5676e9e0626SOleksandr Tymoshenko unsigned char data[32]; 5686e9e0626SOleksandr Tymoshenko uint32_t dsc; 5696e9e0626SOleksandr Tymoshenko int len = 0; 5706e9e0626SOleksandr Tymoshenko int stat = 0; 5716e9e0626SOleksandr Tymoshenko uint16_t wValue = cpu_to_le16(cmd->value); 5726e9e0626SOleksandr Tymoshenko uint16_t wLength = cpu_to_le16(cmd->length); 5736e9e0626SOleksandr Tymoshenko 5746e9e0626SOleksandr Tymoshenko switch (cmd->requesttype & ~USB_DIR_IN) { 5756e9e0626SOleksandr Tymoshenko case 0: 5766e9e0626SOleksandr Tymoshenko switch (wValue & 0xff00) { 5776e9e0626SOleksandr Tymoshenko case 0x0100: /* device descriptor */ 578b4141195SMasahiro Yamada len = min3(txlen, (int)sizeof(root_hub_dev_des), (int)wLength); 5796e9e0626SOleksandr Tymoshenko memcpy(buffer, root_hub_dev_des, len); 5806e9e0626SOleksandr Tymoshenko break; 5816e9e0626SOleksandr Tymoshenko case 0x0200: /* configuration descriptor */ 582b4141195SMasahiro Yamada len = min3(txlen, (int)sizeof(root_hub_config_des), (int)wLength); 5836e9e0626SOleksandr Tymoshenko memcpy(buffer, root_hub_config_des, len); 5846e9e0626SOleksandr Tymoshenko break; 5856e9e0626SOleksandr Tymoshenko case 0x0300: /* string descriptors */ 5866e9e0626SOleksandr Tymoshenko switch (wValue & 0xff) { 5876e9e0626SOleksandr Tymoshenko case 0x00: 588b4141195SMasahiro Yamada len = min3(txlen, (int)sizeof(root_hub_str_index0), 589b4141195SMasahiro Yamada (int)wLength); 5906e9e0626SOleksandr Tymoshenko memcpy(buffer, root_hub_str_index0, len); 5916e9e0626SOleksandr Tymoshenko break; 5926e9e0626SOleksandr Tymoshenko case 0x01: 593b4141195SMasahiro Yamada len = min3(txlen, (int)sizeof(root_hub_str_index1), 594b4141195SMasahiro Yamada (int)wLength); 5956e9e0626SOleksandr Tymoshenko memcpy(buffer, root_hub_str_index1, len); 5966e9e0626SOleksandr Tymoshenko break; 5976e9e0626SOleksandr Tymoshenko } 5986e9e0626SOleksandr Tymoshenko break; 5996e9e0626SOleksandr Tymoshenko default: 6006e9e0626SOleksandr Tymoshenko stat = USB_ST_STALLED; 6016e9e0626SOleksandr Tymoshenko } 6026e9e0626SOleksandr Tymoshenko break; 6036e9e0626SOleksandr Tymoshenko 6046e9e0626SOleksandr Tymoshenko case USB_TYPE_CLASS: 6056e9e0626SOleksandr Tymoshenko /* Root port config, set 1 port and nothing else. */ 6066e9e0626SOleksandr Tymoshenko dsc = 0x00000001; 6076e9e0626SOleksandr Tymoshenko 6086e9e0626SOleksandr Tymoshenko data[0] = 9; /* min length; */ 6096e9e0626SOleksandr Tymoshenko data[1] = 0x29; 6106e9e0626SOleksandr Tymoshenko data[2] = dsc & RH_A_NDP; 6116e9e0626SOleksandr Tymoshenko data[3] = 0; 6126e9e0626SOleksandr Tymoshenko if (dsc & RH_A_PSM) 6136e9e0626SOleksandr Tymoshenko data[3] |= 0x1; 6146e9e0626SOleksandr Tymoshenko if (dsc & RH_A_NOCP) 6156e9e0626SOleksandr Tymoshenko data[3] |= 0x10; 6166e9e0626SOleksandr Tymoshenko else if (dsc & RH_A_OCPM) 6176e9e0626SOleksandr Tymoshenko data[3] |= 0x8; 6186e9e0626SOleksandr Tymoshenko 6196e9e0626SOleksandr Tymoshenko /* corresponds to data[4-7] */ 6206e9e0626SOleksandr Tymoshenko data[5] = (dsc & RH_A_POTPGT) >> 24; 6216e9e0626SOleksandr Tymoshenko data[7] = dsc & RH_B_DR; 6226e9e0626SOleksandr Tymoshenko if (data[2] < 7) { 6236e9e0626SOleksandr Tymoshenko data[8] = 0xff; 6246e9e0626SOleksandr Tymoshenko } else { 6256e9e0626SOleksandr Tymoshenko data[0] += 2; 6266e9e0626SOleksandr Tymoshenko data[8] = (dsc & RH_B_DR) >> 8; 6276e9e0626SOleksandr Tymoshenko data[9] = 0xff; 6286e9e0626SOleksandr Tymoshenko data[10] = data[9]; 6296e9e0626SOleksandr Tymoshenko } 6306e9e0626SOleksandr Tymoshenko 631b4141195SMasahiro Yamada len = min3(txlen, (int)data[0], (int)wLength); 6326e9e0626SOleksandr Tymoshenko memcpy(buffer, data, len); 6336e9e0626SOleksandr Tymoshenko break; 6346e9e0626SOleksandr Tymoshenko default: 6356e9e0626SOleksandr Tymoshenko puts("unsupported root hub command\n"); 6366e9e0626SOleksandr Tymoshenko stat = USB_ST_STALLED; 6376e9e0626SOleksandr Tymoshenko } 6386e9e0626SOleksandr Tymoshenko 6396e9e0626SOleksandr Tymoshenko dev->act_len = min(len, txlen); 6406e9e0626SOleksandr Tymoshenko dev->status = stat; 6416e9e0626SOleksandr Tymoshenko 6426e9e0626SOleksandr Tymoshenko return stat; 6436e9e0626SOleksandr Tymoshenko } 6446e9e0626SOleksandr Tymoshenko 6456e9e0626SOleksandr Tymoshenko /* Direction: In ; Request: Configuration */ 6466e9e0626SOleksandr Tymoshenko static int dwc_otg_submit_rh_msg_in_configuration(struct usb_device *dev, 6476e9e0626SOleksandr Tymoshenko void *buffer, int txlen, 6486e9e0626SOleksandr Tymoshenko struct devrequest *cmd) 6496e9e0626SOleksandr Tymoshenko { 6506e9e0626SOleksandr Tymoshenko int len = 0; 6516e9e0626SOleksandr Tymoshenko int stat = 0; 6526e9e0626SOleksandr Tymoshenko 6536e9e0626SOleksandr Tymoshenko switch (cmd->requesttype & ~USB_DIR_IN) { 6546e9e0626SOleksandr Tymoshenko case 0: 6556e9e0626SOleksandr Tymoshenko *(uint8_t *)buffer = 0x01; 6566e9e0626SOleksandr Tymoshenko len = 1; 6576e9e0626SOleksandr Tymoshenko break; 6586e9e0626SOleksandr Tymoshenko default: 6596e9e0626SOleksandr Tymoshenko puts("unsupported root hub command\n"); 6606e9e0626SOleksandr Tymoshenko stat = USB_ST_STALLED; 6616e9e0626SOleksandr Tymoshenko } 6626e9e0626SOleksandr Tymoshenko 6636e9e0626SOleksandr Tymoshenko dev->act_len = min(len, txlen); 6646e9e0626SOleksandr Tymoshenko dev->status = stat; 6656e9e0626SOleksandr Tymoshenko 6666e9e0626SOleksandr Tymoshenko return stat; 6676e9e0626SOleksandr Tymoshenko } 6686e9e0626SOleksandr Tymoshenko 6696e9e0626SOleksandr Tymoshenko /* Direction: In */ 670cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg_in(struct dwc2_priv *priv, 671cc3e3a9eSSimon Glass struct usb_device *dev, void *buffer, 672cc3e3a9eSSimon Glass int txlen, struct devrequest *cmd) 6736e9e0626SOleksandr Tymoshenko { 6746e9e0626SOleksandr Tymoshenko switch (cmd->request) { 6756e9e0626SOleksandr Tymoshenko case USB_REQ_GET_STATUS: 676cc3e3a9eSSimon Glass return dwc_otg_submit_rh_msg_in_status(priv->regs, dev, buffer, 6776e9e0626SOleksandr Tymoshenko txlen, cmd); 6786e9e0626SOleksandr Tymoshenko case USB_REQ_GET_DESCRIPTOR: 6796e9e0626SOleksandr Tymoshenko return dwc_otg_submit_rh_msg_in_descriptor(dev, buffer, 6806e9e0626SOleksandr Tymoshenko txlen, cmd); 6816e9e0626SOleksandr Tymoshenko case USB_REQ_GET_CONFIGURATION: 6826e9e0626SOleksandr Tymoshenko return dwc_otg_submit_rh_msg_in_configuration(dev, buffer, 6836e9e0626SOleksandr Tymoshenko txlen, cmd); 6846e9e0626SOleksandr Tymoshenko default: 6856e9e0626SOleksandr Tymoshenko puts("unsupported root hub command\n"); 6866e9e0626SOleksandr Tymoshenko return USB_ST_STALLED; 6876e9e0626SOleksandr Tymoshenko } 6886e9e0626SOleksandr Tymoshenko } 6896e9e0626SOleksandr Tymoshenko 6906e9e0626SOleksandr Tymoshenko /* Direction: Out */ 691cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg_out(struct dwc2_priv *priv, 692cc3e3a9eSSimon Glass struct usb_device *dev, 6936e9e0626SOleksandr Tymoshenko void *buffer, int txlen, 6946e9e0626SOleksandr Tymoshenko struct devrequest *cmd) 6956e9e0626SOleksandr Tymoshenko { 696cc3e3a9eSSimon Glass struct dwc2_core_regs *regs = priv->regs; 6976e9e0626SOleksandr Tymoshenko int len = 0; 6986e9e0626SOleksandr Tymoshenko int stat = 0; 6996e9e0626SOleksandr Tymoshenko uint16_t bmrtype_breq = cmd->requesttype | (cmd->request << 8); 7006e9e0626SOleksandr Tymoshenko uint16_t wValue = cpu_to_le16(cmd->value); 7016e9e0626SOleksandr Tymoshenko 7026e9e0626SOleksandr Tymoshenko switch (bmrtype_breq & ~USB_DIR_IN) { 7036e9e0626SOleksandr Tymoshenko case (USB_REQ_CLEAR_FEATURE << 8) | USB_RECIP_ENDPOINT: 7046e9e0626SOleksandr Tymoshenko case (USB_REQ_CLEAR_FEATURE << 8) | USB_TYPE_CLASS: 7056e9e0626SOleksandr Tymoshenko break; 7066e9e0626SOleksandr Tymoshenko 7076e9e0626SOleksandr Tymoshenko case (USB_REQ_CLEAR_FEATURE << 8) | USB_RECIP_OTHER | USB_TYPE_CLASS: 7086e9e0626SOleksandr Tymoshenko switch (wValue) { 7096e9e0626SOleksandr Tymoshenko case USB_PORT_FEAT_C_CONNECTION: 7106e9e0626SOleksandr Tymoshenko setbits_le32(®s->hprt0, DWC2_HPRT0_PRTCONNDET); 7116e9e0626SOleksandr Tymoshenko break; 7126e9e0626SOleksandr Tymoshenko } 7136e9e0626SOleksandr Tymoshenko break; 7146e9e0626SOleksandr Tymoshenko 7156e9e0626SOleksandr Tymoshenko case (USB_REQ_SET_FEATURE << 8) | USB_RECIP_OTHER | USB_TYPE_CLASS: 7166e9e0626SOleksandr Tymoshenko switch (wValue) { 7176e9e0626SOleksandr Tymoshenko case USB_PORT_FEAT_SUSPEND: 7186e9e0626SOleksandr Tymoshenko break; 7196e9e0626SOleksandr Tymoshenko 7206e9e0626SOleksandr Tymoshenko case USB_PORT_FEAT_RESET: 7216e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hprt0, DWC2_HPRT0_PRTENA | 7226e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTCONNDET | 7236e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTENCHNG | 7246e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTOVRCURRCHNG, 7256e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTRST); 7266e9e0626SOleksandr Tymoshenko mdelay(50); 7276e9e0626SOleksandr Tymoshenko clrbits_le32(®s->hprt0, DWC2_HPRT0_PRTRST); 7286e9e0626SOleksandr Tymoshenko break; 7296e9e0626SOleksandr Tymoshenko 7306e9e0626SOleksandr Tymoshenko case USB_PORT_FEAT_POWER: 7316e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hprt0, DWC2_HPRT0_PRTENA | 7326e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTCONNDET | 7336e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTENCHNG | 7346e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTOVRCURRCHNG, 7356e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTRST); 7366e9e0626SOleksandr Tymoshenko break; 7376e9e0626SOleksandr Tymoshenko 7386e9e0626SOleksandr Tymoshenko case USB_PORT_FEAT_ENABLE: 7396e9e0626SOleksandr Tymoshenko break; 7406e9e0626SOleksandr Tymoshenko } 7416e9e0626SOleksandr Tymoshenko break; 7426e9e0626SOleksandr Tymoshenko case (USB_REQ_SET_ADDRESS << 8): 743cc3e3a9eSSimon Glass priv->root_hub_devnum = wValue; 7446e9e0626SOleksandr Tymoshenko break; 7456e9e0626SOleksandr Tymoshenko case (USB_REQ_SET_CONFIGURATION << 8): 7466e9e0626SOleksandr Tymoshenko break; 7476e9e0626SOleksandr Tymoshenko default: 7486e9e0626SOleksandr Tymoshenko puts("unsupported root hub command\n"); 7496e9e0626SOleksandr Tymoshenko stat = USB_ST_STALLED; 7506e9e0626SOleksandr Tymoshenko } 7516e9e0626SOleksandr Tymoshenko 7526e9e0626SOleksandr Tymoshenko len = min(len, txlen); 7536e9e0626SOleksandr Tymoshenko 7546e9e0626SOleksandr Tymoshenko dev->act_len = len; 7556e9e0626SOleksandr Tymoshenko dev->status = stat; 7566e9e0626SOleksandr Tymoshenko 7576e9e0626SOleksandr Tymoshenko return stat; 7586e9e0626SOleksandr Tymoshenko } 7596e9e0626SOleksandr Tymoshenko 760cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg(struct dwc2_priv *priv, struct usb_device *dev, 761cc3e3a9eSSimon Glass unsigned long pipe, void *buffer, int txlen, 7626e9e0626SOleksandr Tymoshenko struct devrequest *cmd) 7636e9e0626SOleksandr Tymoshenko { 7646e9e0626SOleksandr Tymoshenko int stat = 0; 7656e9e0626SOleksandr Tymoshenko 7666e9e0626SOleksandr Tymoshenko if (usb_pipeint(pipe)) { 7676e9e0626SOleksandr Tymoshenko puts("Root-Hub submit IRQ: NOT implemented\n"); 7686e9e0626SOleksandr Tymoshenko return 0; 7696e9e0626SOleksandr Tymoshenko } 7706e9e0626SOleksandr Tymoshenko 7716e9e0626SOleksandr Tymoshenko if (cmd->requesttype & USB_DIR_IN) 772cc3e3a9eSSimon Glass stat = dwc_otg_submit_rh_msg_in(priv, dev, buffer, txlen, cmd); 7736e9e0626SOleksandr Tymoshenko else 774cc3e3a9eSSimon Glass stat = dwc_otg_submit_rh_msg_out(priv, dev, buffer, txlen, cmd); 7756e9e0626SOleksandr Tymoshenko 7766e9e0626SOleksandr Tymoshenko mdelay(1); 7776e9e0626SOleksandr Tymoshenko 7786e9e0626SOleksandr Tymoshenko return stat; 7796e9e0626SOleksandr Tymoshenko } 7806e9e0626SOleksandr Tymoshenko 78125612f23SStefan Brüns int wait_for_chhltd(struct dwc2_hc_regs *hc_regs, uint32_t *sub, u8 *toggle) 7824a1d21fcSStephen Warren { 7834a1d21fcSStephen Warren int ret; 7844a1d21fcSStephen Warren uint32_t hcint, hctsiz; 7854a1d21fcSStephen Warren 786fd2cd662SMateusz Kulikowski ret = wait_for_bit(__func__, &hc_regs->hcint, DWC2_HCINT_CHHLTD, true, 787fd2cd662SMateusz Kulikowski 1000, false); 7884a1d21fcSStephen Warren if (ret) 7894a1d21fcSStephen Warren return ret; 7904a1d21fcSStephen Warren 7914a1d21fcSStephen Warren hcint = readl(&hc_regs->hcint); 7924a1d21fcSStephen Warren hctsiz = readl(&hc_regs->hctsiz); 7934a1d21fcSStephen Warren *sub = (hctsiz & DWC2_HCTSIZ_XFERSIZE_MASK) >> 7944a1d21fcSStephen Warren DWC2_HCTSIZ_XFERSIZE_OFFSET; 79566ffc875SStephen Warren *toggle = (hctsiz & DWC2_HCTSIZ_PID_MASK) >> DWC2_HCTSIZ_PID_OFFSET; 7964a1d21fcSStephen Warren 79703460cdcSStefan Brüns debug("%s: HCINT=%08x sub=%u toggle=%d\n", __func__, hcint, *sub, 79803460cdcSStefan Brüns *toggle); 7994a1d21fcSStephen Warren 80003460cdcSStefan Brüns if (hcint & DWC2_HCINT_XFERCOMP) 8014a1d21fcSStephen Warren return 0; 80203460cdcSStefan Brüns 80303460cdcSStefan Brüns if (hcint & (DWC2_HCINT_NAK | DWC2_HCINT_FRMOVRUN)) 80403460cdcSStefan Brüns return -EAGAIN; 80503460cdcSStefan Brüns 80603460cdcSStefan Brüns debug("%s: Error (HCINT=%08x)\n", __func__, hcint); 80703460cdcSStefan Brüns return -EINVAL; 8084a1d21fcSStephen Warren } 8094a1d21fcSStephen Warren 8107b5e504dSStephen Warren static int dwc2_eptype[] = { 8117b5e504dSStephen Warren DWC2_HCCHAR_EPTYPE_ISOC, 8127b5e504dSStephen Warren DWC2_HCCHAR_EPTYPE_INTR, 8137b5e504dSStephen Warren DWC2_HCCHAR_EPTYPE_CONTROL, 8147b5e504dSStephen Warren DWC2_HCCHAR_EPTYPE_BULK, 8157b5e504dSStephen Warren }; 8167b5e504dSStephen Warren 817daed3059SStefan Brüns static int transfer_chunk(struct dwc2_hc_regs *hc_regs, void *aligned_buffer, 81825612f23SStefan Brüns u8 *pid, int in, void *buffer, int num_packets, 819d2ff51b3SStefan Brüns int xfer_len, int *actual_len, int odd_frame) 8206e9e0626SOleksandr Tymoshenko { 8215877de91SStephen Warren int ret = 0; 8224a1d21fcSStephen Warren uint32_t sub; 8236e9e0626SOleksandr Tymoshenko 8247b5e504dSStephen Warren debug("%s: chunk: pid %d xfer_len %u pkts %u\n", __func__, 8257b5e504dSStephen Warren *pid, xfer_len, num_packets); 8267b5e504dSStephen Warren 8276e9e0626SOleksandr Tymoshenko writel((xfer_len << DWC2_HCTSIZ_XFERSIZE_OFFSET) | 8286e9e0626SOleksandr Tymoshenko (num_packets << DWC2_HCTSIZ_PKTCNT_OFFSET) | 8297b5e504dSStephen Warren (*pid << DWC2_HCTSIZ_PID_OFFSET), 8306e9e0626SOleksandr Tymoshenko &hc_regs->hctsiz); 8316e9e0626SOleksandr Tymoshenko 83257ca63b8SEddie Cai if (xfer_len) { 83357ca63b8SEddie Cai if (in) { 83457ca63b8SEddie Cai invalidate_dcache_range( 83557ca63b8SEddie Cai (uintptr_t)aligned_buffer, 83657ca63b8SEddie Cai (uintptr_t)aligned_buffer + 837daed3059SStefan Brüns roundup(xfer_len, ARCH_DMA_MINALIGN)); 83857ca63b8SEddie Cai } else { 83957ca63b8SEddie Cai memcpy(aligned_buffer, buffer, xfer_len); 84057ca63b8SEddie Cai flush_dcache_range( 84157ca63b8SEddie Cai (uintptr_t)aligned_buffer, 84257ca63b8SEddie Cai (uintptr_t)aligned_buffer + 84357ca63b8SEddie Cai roundup(xfer_len, ARCH_DMA_MINALIGN)); 84457ca63b8SEddie Cai } 845cc3e3a9eSSimon Glass } 846d1c880c6SStephen Warren 847daed3059SStefan Brüns writel(phys_to_bus((unsigned long)aligned_buffer), &hc_regs->hcdma); 848daed3059SStefan Brüns 849daed3059SStefan Brüns /* Clear old interrupt conditions for this host channel. */ 850daed3059SStefan Brüns writel(0x3fff, &hc_regs->hcint); 8516e9e0626SOleksandr Tymoshenko 8526e9e0626SOleksandr Tymoshenko /* Set host channel enable after all other setup is complete. */ 8536e9e0626SOleksandr Tymoshenko clrsetbits_le32(&hc_regs->hcchar, DWC2_HCCHAR_MULTICNT_MASK | 854d2ff51b3SStefan Brüns DWC2_HCCHAR_CHEN | DWC2_HCCHAR_CHDIS | 855d2ff51b3SStefan Brüns DWC2_HCCHAR_ODDFRM, 8566e9e0626SOleksandr Tymoshenko (1 << DWC2_HCCHAR_MULTICNT_OFFSET) | 857d2ff51b3SStefan Brüns (odd_frame << DWC2_HCCHAR_ODDFRM_OFFSET) | 8586e9e0626SOleksandr Tymoshenko DWC2_HCCHAR_CHEN); 8596e9e0626SOleksandr Tymoshenko 860daed3059SStefan Brüns ret = wait_for_chhltd(hc_regs, &sub, pid); 861daed3059SStefan Brüns if (ret < 0) 862daed3059SStefan Brüns return ret; 8636e9e0626SOleksandr Tymoshenko 8647b5e504dSStephen Warren if (in) { 865d1c880c6SStephen Warren xfer_len -= sub; 866db402e00SAlexander Stein 867daed3059SStefan Brüns invalidate_dcache_range((unsigned long)aligned_buffer, 868daed3059SStefan Brüns (unsigned long)aligned_buffer + 869daed3059SStefan Brüns roundup(xfer_len, ARCH_DMA_MINALIGN)); 870db402e00SAlexander Stein 871daed3059SStefan Brüns memcpy(buffer, aligned_buffer, xfer_len); 872daed3059SStefan Brüns } 873daed3059SStefan Brüns *actual_len = xfer_len; 874daed3059SStefan Brüns 875daed3059SStefan Brüns return ret; 8766e9e0626SOleksandr Tymoshenko } 8776e9e0626SOleksandr Tymoshenko 8786e9e0626SOleksandr Tymoshenko int chunk_msg(struct dwc2_priv *priv, struct usb_device *dev, 87925612f23SStefan Brüns unsigned long pipe, u8 *pid, int in, void *buffer, int len) 8806e9e0626SOleksandr Tymoshenko { 8816e9e0626SOleksandr Tymoshenko struct dwc2_core_regs *regs = priv->regs; 8826e9e0626SOleksandr Tymoshenko struct dwc2_hc_regs *hc_regs = ®s->hc_regs[DWC2_HC_CHANNEL]; 883d2ff51b3SStefan Brüns struct dwc2_host_regs *host_regs = ®s->host_regs; 8846e9e0626SOleksandr Tymoshenko int devnum = usb_pipedevice(pipe); 8856e9e0626SOleksandr Tymoshenko int ep = usb_pipeendpoint(pipe); 8866e9e0626SOleksandr Tymoshenko int max = usb_maxpacket(dev, pipe); 8876e9e0626SOleksandr Tymoshenko int eptype = dwc2_eptype[usb_pipetype(pipe)]; 8886e9e0626SOleksandr Tymoshenko int done = 0; 8896e9e0626SOleksandr Tymoshenko int ret = 0; 890b54e4470SStefan Brüns int do_split = 0; 891b54e4470SStefan Brüns int complete_split = 0; 8926e9e0626SOleksandr Tymoshenko uint32_t xfer_len; 8936e9e0626SOleksandr Tymoshenko uint32_t num_packets; 8946e9e0626SOleksandr Tymoshenko int stop_transfer = 0; 89556a7bbd7SStefan Brüns uint32_t max_xfer_len; 896d2ff51b3SStefan Brüns int ssplit_frame_num = 0; 897d1c880c6SStephen Warren 8986e9e0626SOleksandr Tymoshenko debug("%s: msg: pipe %lx pid %d in %d len %d\n", __func__, pipe, *pid, 8996e9e0626SOleksandr Tymoshenko in, len); 9006e9e0626SOleksandr Tymoshenko 90156a7bbd7SStefan Brüns max_xfer_len = CONFIG_DWC2_MAX_PACKET_COUNT * max; 90256a7bbd7SStefan Brüns if (max_xfer_len > CONFIG_DWC2_MAX_TRANSFER_SIZE) 90356a7bbd7SStefan Brüns max_xfer_len = CONFIG_DWC2_MAX_TRANSFER_SIZE; 90456a7bbd7SStefan Brüns if (max_xfer_len > DWC2_DATA_BUF_SIZE) 90556a7bbd7SStefan Brüns max_xfer_len = DWC2_DATA_BUF_SIZE; 90656a7bbd7SStefan Brüns 90756a7bbd7SStefan Brüns /* Make sure that max_xfer_len is a multiple of max packet size. */ 90856a7bbd7SStefan Brüns num_packets = max_xfer_len / max; 90956a7bbd7SStefan Brüns max_xfer_len = num_packets * max; 91056a7bbd7SStefan Brüns 9116e9e0626SOleksandr Tymoshenko /* Initialize channel */ 9126e9e0626SOleksandr Tymoshenko dwc_otg_hc_init(regs, DWC2_HC_CHANNEL, dev, devnum, ep, in, 9136e9e0626SOleksandr Tymoshenko eptype, max); 9146e9e0626SOleksandr Tymoshenko 915b54e4470SStefan Brüns /* Check if the target is a FS/LS device behind a HS hub */ 916b54e4470SStefan Brüns if (dev->speed != USB_SPEED_HIGH) { 917b54e4470SStefan Brüns uint8_t hub_addr; 918b54e4470SStefan Brüns uint8_t hub_port; 919b54e4470SStefan Brüns uint32_t hprt0 = readl(®s->hprt0); 920b54e4470SStefan Brüns if ((hprt0 & DWC2_HPRT0_PRTSPD_MASK) == 921b54e4470SStefan Brüns DWC2_HPRT0_PRTSPD_HIGH) { 922b54e4470SStefan Brüns usb_find_usb2_hub_address_port(dev, &hub_addr, 923b54e4470SStefan Brüns &hub_port); 924b54e4470SStefan Brüns dwc_otg_hc_init_split(hc_regs, hub_addr, hub_port); 925b54e4470SStefan Brüns 926b54e4470SStefan Brüns do_split = 1; 927b54e4470SStefan Brüns num_packets = 1; 928b54e4470SStefan Brüns max_xfer_len = max; 929b54e4470SStefan Brüns } 930b54e4470SStefan Brüns } 931b54e4470SStefan Brüns 932daed3059SStefan Brüns do { 933daed3059SStefan Brüns int actual_len = 0; 934b54e4470SStefan Brüns uint32_t hcint; 935d2ff51b3SStefan Brüns int odd_frame = 0; 9366e9e0626SOleksandr Tymoshenko xfer_len = len - done; 9376e9e0626SOleksandr Tymoshenko 93856a7bbd7SStefan Brüns if (xfer_len > max_xfer_len) 93956a7bbd7SStefan Brüns xfer_len = max_xfer_len; 94056a7bbd7SStefan Brüns else if (xfer_len > max) 9416e9e0626SOleksandr Tymoshenko num_packets = (xfer_len + max - 1) / max; 94256a7bbd7SStefan Brüns else 9436e9e0626SOleksandr Tymoshenko num_packets = 1; 9446e9e0626SOleksandr Tymoshenko 945b54e4470SStefan Brüns if (complete_split) 946b54e4470SStefan Brüns setbits_le32(&hc_regs->hcsplt, DWC2_HCSPLT_COMPSPLT); 947b54e4470SStefan Brüns else if (do_split) 948b54e4470SStefan Brüns clrbits_le32(&hc_regs->hcsplt, DWC2_HCSPLT_COMPSPLT); 949b54e4470SStefan Brüns 950d2ff51b3SStefan Brüns if (eptype == DWC2_HCCHAR_EPTYPE_INTR) { 951d2ff51b3SStefan Brüns int uframe_num = readl(&host_regs->hfnum); 952d2ff51b3SStefan Brüns if (!(uframe_num & 0x1)) 953d2ff51b3SStefan Brüns odd_frame = 1; 954d2ff51b3SStefan Brüns } 955d2ff51b3SStefan Brüns 956daed3059SStefan Brüns ret = transfer_chunk(hc_regs, priv->aligned_buffer, pid, 957daed3059SStefan Brüns in, (char *)buffer + done, num_packets, 958d2ff51b3SStefan Brüns xfer_len, &actual_len, odd_frame); 9596e9e0626SOleksandr Tymoshenko 960b54e4470SStefan Brüns hcint = readl(&hc_regs->hcint); 961b54e4470SStefan Brüns if (complete_split) { 962b54e4470SStefan Brüns stop_transfer = 0; 963d2ff51b3SStefan Brüns if (hcint & DWC2_HCINT_NYET) { 964b54e4470SStefan Brüns ret = 0; 965d2ff51b3SStefan Brüns int frame_num = DWC2_HFNUM_MAX_FRNUM & 966d2ff51b3SStefan Brüns readl(&host_regs->hfnum); 967d2ff51b3SStefan Brüns if (((frame_num - ssplit_frame_num) & 968d2ff51b3SStefan Brüns DWC2_HFNUM_MAX_FRNUM) > 4) 969d2ff51b3SStefan Brüns ret = -EAGAIN; 970d2ff51b3SStefan Brüns } else 971b54e4470SStefan Brüns complete_split = 0; 972b54e4470SStefan Brüns } else if (do_split) { 973b54e4470SStefan Brüns if (hcint & DWC2_HCINT_ACK) { 974d2ff51b3SStefan Brüns ssplit_frame_num = DWC2_HFNUM_MAX_FRNUM & 975d2ff51b3SStefan Brüns readl(&host_regs->hfnum); 976b54e4470SStefan Brüns ret = 0; 977b54e4470SStefan Brüns complete_split = 1; 978b54e4470SStefan Brüns } 979b54e4470SStefan Brüns } 980b54e4470SStefan Brüns 9816e9e0626SOleksandr Tymoshenko if (ret) 9826e9e0626SOleksandr Tymoshenko break; 9836e9e0626SOleksandr Tymoshenko 984daed3059SStefan Brüns if (actual_len < xfer_len) 9856e9e0626SOleksandr Tymoshenko stop_transfer = 1; 9866e9e0626SOleksandr Tymoshenko 987daed3059SStefan Brüns done += actual_len; 988d1c880c6SStephen Warren 989b54e4470SStefan Brüns /* Transactions are done when when either all data is transferred or 990b54e4470SStefan Brüns * there is a short transfer. In case of a SPLIT make sure the CSPLIT 991b54e4470SStefan Brüns * is executed. 992b54e4470SStefan Brüns */ 993b54e4470SStefan Brüns } while (((done < len) && !stop_transfer) || complete_split); 9946e9e0626SOleksandr Tymoshenko 9956e9e0626SOleksandr Tymoshenko writel(0, &hc_regs->hcintmsk); 9966e9e0626SOleksandr Tymoshenko writel(0xFFFFFFFF, &hc_regs->hcint); 9976e9e0626SOleksandr Tymoshenko 9986e9e0626SOleksandr Tymoshenko dev->status = 0; 9996e9e0626SOleksandr Tymoshenko dev->act_len = done; 10006e9e0626SOleksandr Tymoshenko 10015877de91SStephen Warren return ret; 10026e9e0626SOleksandr Tymoshenko } 10036e9e0626SOleksandr Tymoshenko 10047b5e504dSStephen Warren /* U-Boot USB transmission interface */ 1005cc3e3a9eSSimon Glass int _submit_bulk_msg(struct dwc2_priv *priv, struct usb_device *dev, 1006cc3e3a9eSSimon Glass unsigned long pipe, void *buffer, int len) 10077b5e504dSStephen Warren { 10087b5e504dSStephen Warren int devnum = usb_pipedevice(pipe); 10097b5e504dSStephen Warren int ep = usb_pipeendpoint(pipe); 101025612f23SStefan Brüns u8* pid; 10117b5e504dSStephen Warren 101225612f23SStefan Brüns if ((devnum >= MAX_DEVICE) || (devnum == priv->root_hub_devnum)) { 10137b5e504dSStephen Warren dev->status = 0; 10147b5e504dSStephen Warren return -EINVAL; 10157b5e504dSStephen Warren } 10167b5e504dSStephen Warren 101725612f23SStefan Brüns if (usb_pipein(pipe)) 101825612f23SStefan Brüns pid = &priv->in_data_toggle[devnum][ep]; 101925612f23SStefan Brüns else 102025612f23SStefan Brüns pid = &priv->out_data_toggle[devnum][ep]; 102125612f23SStefan Brüns 102225612f23SStefan Brüns return chunk_msg(priv, dev, pipe, pid, usb_pipein(pipe), buffer, len); 10237b5e504dSStephen Warren } 10247b5e504dSStephen Warren 1025cc3e3a9eSSimon Glass static int _submit_control_msg(struct dwc2_priv *priv, struct usb_device *dev, 1026cc3e3a9eSSimon Glass unsigned long pipe, void *buffer, int len, 1027cc3e3a9eSSimon Glass struct devrequest *setup) 10286e9e0626SOleksandr Tymoshenko { 10296e9e0626SOleksandr Tymoshenko int devnum = usb_pipedevice(pipe); 103025612f23SStefan Brüns int ret, act_len; 103125612f23SStefan Brüns u8 pid; 10326e9e0626SOleksandr Tymoshenko /* For CONTROL endpoint pid should start with DATA1 */ 10336e9e0626SOleksandr Tymoshenko int status_direction; 10346e9e0626SOleksandr Tymoshenko 1035cc3e3a9eSSimon Glass if (devnum == priv->root_hub_devnum) { 10366e9e0626SOleksandr Tymoshenko dev->status = 0; 10376e9e0626SOleksandr Tymoshenko dev->speed = USB_SPEED_HIGH; 1038cc3e3a9eSSimon Glass return dwc_otg_submit_rh_msg(priv, dev, pipe, buffer, len, 1039cc3e3a9eSSimon Glass setup); 10406e9e0626SOleksandr Tymoshenko } 10416e9e0626SOleksandr Tymoshenko 1042b54e4470SStefan Brüns /* SETUP stage */ 1043ee837554SStephen Warren pid = DWC2_HC_PID_SETUP; 1044b54e4470SStefan Brüns do { 104503460cdcSStefan Brüns ret = chunk_msg(priv, dev, pipe, &pid, 0, setup, 8); 1046b54e4470SStefan Brüns } while (ret == -EAGAIN); 1047ee837554SStephen Warren if (ret) 1048ee837554SStephen Warren return ret; 10496e9e0626SOleksandr Tymoshenko 1050b54e4470SStefan Brüns /* DATA stage */ 1051b54e4470SStefan Brüns act_len = 0; 10526e9e0626SOleksandr Tymoshenko if (buffer) { 1053282685e0SStephen Warren pid = DWC2_HC_PID_DATA1; 1054b54e4470SStefan Brüns do { 1055b54e4470SStefan Brüns ret = chunk_msg(priv, dev, pipe, &pid, usb_pipein(pipe), 1056b54e4470SStefan Brüns buffer, len); 1057b54e4470SStefan Brüns act_len += dev->act_len; 1058b54e4470SStefan Brüns buffer += dev->act_len; 1059b54e4470SStefan Brüns len -= dev->act_len; 1060b54e4470SStefan Brüns } while (ret == -EAGAIN); 1061ee837554SStephen Warren if (ret) 1062ee837554SStephen Warren return ret; 1063b54e4470SStefan Brüns status_direction = usb_pipeout(pipe); 1064b54e4470SStefan Brüns } else { 1065b54e4470SStefan Brüns /* No-data CONTROL always ends with an IN transaction */ 1066b54e4470SStefan Brüns status_direction = 1; 1067b54e4470SStefan Brüns } 10686e9e0626SOleksandr Tymoshenko 10696e9e0626SOleksandr Tymoshenko /* STATUS stage */ 1070ee837554SStephen Warren pid = DWC2_HC_PID_DATA1; 1071b54e4470SStefan Brüns do { 1072cc3e3a9eSSimon Glass ret = chunk_msg(priv, dev, pipe, &pid, status_direction, 107303460cdcSStefan Brüns priv->status_buffer, 0); 1074b54e4470SStefan Brüns } while (ret == -EAGAIN); 1075ee837554SStephen Warren if (ret) 1076ee837554SStephen Warren return ret; 10776e9e0626SOleksandr Tymoshenko 1078ee837554SStephen Warren dev->act_len = act_len; 10796e9e0626SOleksandr Tymoshenko 10804a1d21fcSStephen Warren return 0; 10816e9e0626SOleksandr Tymoshenko } 10826e9e0626SOleksandr Tymoshenko 1083cc3e3a9eSSimon Glass int _submit_int_msg(struct dwc2_priv *priv, struct usb_device *dev, 1084cc3e3a9eSSimon Glass unsigned long pipe, void *buffer, int len, int interval) 10856e9e0626SOleksandr Tymoshenko { 10865877de91SStephen Warren unsigned long timeout; 10875877de91SStephen Warren int ret; 10885877de91SStephen Warren 1089e236519bSStephen Warren /* FIXME: what is interval? */ 10905877de91SStephen Warren 10915877de91SStephen Warren timeout = get_timer(0) + USB_TIMEOUT_MS(pipe); 10925877de91SStephen Warren for (;;) { 10935877de91SStephen Warren if (get_timer(0) > timeout) { 10945877de91SStephen Warren printf("Timeout poll on interrupt endpoint\n"); 10955877de91SStephen Warren return -ETIMEDOUT; 10965877de91SStephen Warren } 1097cc3e3a9eSSimon Glass ret = _submit_bulk_msg(priv, dev, pipe, buffer, len); 10985877de91SStephen Warren if (ret != -EAGAIN) 10995877de91SStephen Warren return ret; 11005877de91SStephen Warren } 11016e9e0626SOleksandr Tymoshenko } 11026e9e0626SOleksandr Tymoshenko 11035c735367SKever Yang static int dwc2_init_common(struct udevice *dev, struct dwc2_priv *priv) 11046e9e0626SOleksandr Tymoshenko { 1105cc3e3a9eSSimon Glass struct dwc2_core_regs *regs = priv->regs; 11066e9e0626SOleksandr Tymoshenko uint32_t snpsid; 11076e9e0626SOleksandr Tymoshenko int i, j; 11086e9e0626SOleksandr Tymoshenko 11096e9e0626SOleksandr Tymoshenko snpsid = readl(®s->gsnpsid); 11106e9e0626SOleksandr Tymoshenko printf("Core Release: %x.%03x\n", snpsid >> 12 & 0xf, snpsid & 0xfff); 11116e9e0626SOleksandr Tymoshenko 11125cfd6c00SPeter Griffin if ((snpsid & DWC2_SNPSID_DEVID_MASK) != DWC2_SNPSID_DEVID_VER_2xx && 11135cfd6c00SPeter Griffin (snpsid & DWC2_SNPSID_DEVID_MASK) != DWC2_SNPSID_DEVID_VER_3xx) { 11146e9e0626SOleksandr Tymoshenko printf("SNPSID invalid (not DWC2 OTG device): %08x\n", snpsid); 11156e9e0626SOleksandr Tymoshenko return -ENODEV; 11166e9e0626SOleksandr Tymoshenko } 11176e9e0626SOleksandr Tymoshenko 1118618da563SMarek Vasut #ifdef CONFIG_DWC2_PHY_ULPI_EXT_VBUS 1119618da563SMarek Vasut priv->ext_vbus = 1; 1120618da563SMarek Vasut #else 1121618da563SMarek Vasut priv->ext_vbus = 0; 1122618da563SMarek Vasut #endif 1123618da563SMarek Vasut 112455901989SMarek Vasut dwc_otg_core_init(priv); 11255c735367SKever Yang dwc_otg_core_host_init(dev, regs); 11266e9e0626SOleksandr Tymoshenko 11276e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hprt0, DWC2_HPRT0_PRTENA | 11286e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTCONNDET | DWC2_HPRT0_PRTENCHNG | 11296e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTOVRCURRCHNG, 11306e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTRST); 11316e9e0626SOleksandr Tymoshenko mdelay(50); 11326e9e0626SOleksandr Tymoshenko clrbits_le32(®s->hprt0, DWC2_HPRT0_PRTENA | DWC2_HPRT0_PRTCONNDET | 11336e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTENCHNG | DWC2_HPRT0_PRTOVRCURRCHNG | 11346e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTRST); 11356e9e0626SOleksandr Tymoshenko 11366e9e0626SOleksandr Tymoshenko for (i = 0; i < MAX_DEVICE; i++) { 113725612f23SStefan Brüns for (j = 0; j < MAX_ENDPOINT; j++) { 113825612f23SStefan Brüns priv->in_data_toggle[i][j] = DWC2_HC_PID_DATA0; 113925612f23SStefan Brüns priv->out_data_toggle[i][j] = DWC2_HC_PID_DATA0; 114025612f23SStefan Brüns } 11416e9e0626SOleksandr Tymoshenko } 11426e9e0626SOleksandr Tymoshenko 11432bf352f0SStefan Roese /* 11442bf352f0SStefan Roese * Add a 1 second delay here. This gives the host controller 11452bf352f0SStefan Roese * a bit time before the comminucation with the USB devices 11462bf352f0SStefan Roese * is started (the bus is scanned) and fixes the USB detection 11472bf352f0SStefan Roese * problems with some problematic USB keys. 11482bf352f0SStefan Roese */ 11492bf352f0SStefan Roese if (readl(®s->gintsts) & DWC2_GINTSTS_CURMODE_HOST) 11502bf352f0SStefan Roese mdelay(1000); 11512bf352f0SStefan Roese 11526e9e0626SOleksandr Tymoshenko return 0; 11536e9e0626SOleksandr Tymoshenko } 11546e9e0626SOleksandr Tymoshenko 1155cc3e3a9eSSimon Glass static void dwc2_uninit_common(struct dwc2_core_regs *regs) 11566e9e0626SOleksandr Tymoshenko { 11576e9e0626SOleksandr Tymoshenko /* Put everything in reset. */ 11586e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hprt0, DWC2_HPRT0_PRTENA | 11596e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTCONNDET | DWC2_HPRT0_PRTENCHNG | 11606e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTOVRCURRCHNG, 11616e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTRST); 1162cc3e3a9eSSimon Glass } 1163cc3e3a9eSSimon Glass 1164f58a41e0SSimon Glass #ifndef CONFIG_DM_USB 1165cc3e3a9eSSimon Glass int submit_control_msg(struct usb_device *dev, unsigned long pipe, void *buffer, 1166cc3e3a9eSSimon Glass int len, struct devrequest *setup) 1167cc3e3a9eSSimon Glass { 1168cc3e3a9eSSimon Glass return _submit_control_msg(&local, dev, pipe, buffer, len, setup); 1169cc3e3a9eSSimon Glass } 1170cc3e3a9eSSimon Glass 1171cc3e3a9eSSimon Glass int submit_bulk_msg(struct usb_device *dev, unsigned long pipe, void *buffer, 1172cc3e3a9eSSimon Glass int len) 1173cc3e3a9eSSimon Glass { 1174cc3e3a9eSSimon Glass return _submit_bulk_msg(&local, dev, pipe, buffer, len); 1175cc3e3a9eSSimon Glass } 1176cc3e3a9eSSimon Glass 1177cc3e3a9eSSimon Glass int submit_int_msg(struct usb_device *dev, unsigned long pipe, void *buffer, 1178cc3e3a9eSSimon Glass int len, int interval) 1179cc3e3a9eSSimon Glass { 1180cc3e3a9eSSimon Glass return _submit_int_msg(&local, dev, pipe, buffer, len, interval); 1181cc3e3a9eSSimon Glass } 1182cc3e3a9eSSimon Glass 1183cc3e3a9eSSimon Glass /* U-Boot USB control interface */ 1184cc3e3a9eSSimon Glass int usb_lowlevel_init(int index, enum usb_init_type init, void **controller) 1185cc3e3a9eSSimon Glass { 1186cc3e3a9eSSimon Glass struct dwc2_priv *priv = &local; 1187cc3e3a9eSSimon Glass 1188cc3e3a9eSSimon Glass memset(priv, '\0', sizeof(*priv)); 1189cc3e3a9eSSimon Glass priv->root_hub_devnum = 0; 1190cc3e3a9eSSimon Glass priv->regs = (struct dwc2_core_regs *)CONFIG_USB_DWC2_REG_ADDR; 1191cc3e3a9eSSimon Glass priv->aligned_buffer = aligned_buffer_addr; 1192cc3e3a9eSSimon Glass priv->status_buffer = status_buffer_addr; 1193cc3e3a9eSSimon Glass 1194cc3e3a9eSSimon Glass /* board-dependant init */ 1195cc3e3a9eSSimon Glass if (board_usb_init(index, USB_INIT_HOST)) 1196cc3e3a9eSSimon Glass return -1; 1197cc3e3a9eSSimon Glass 11985c735367SKever Yang return dwc2_init_common(NULL, priv); 1199cc3e3a9eSSimon Glass } 1200cc3e3a9eSSimon Glass 1201cc3e3a9eSSimon Glass int usb_lowlevel_stop(int index) 1202cc3e3a9eSSimon Glass { 1203cc3e3a9eSSimon Glass dwc2_uninit_common(local.regs); 1204cc3e3a9eSSimon Glass 12056e9e0626SOleksandr Tymoshenko return 0; 12066e9e0626SOleksandr Tymoshenko } 1207f58a41e0SSimon Glass #endif 1208f58a41e0SSimon Glass 1209f58a41e0SSimon Glass #ifdef CONFIG_DM_USB 1210f58a41e0SSimon Glass static int dwc2_submit_control_msg(struct udevice *dev, struct usb_device *udev, 1211f58a41e0SSimon Glass unsigned long pipe, void *buffer, int length, 1212f58a41e0SSimon Glass struct devrequest *setup) 1213f58a41e0SSimon Glass { 1214f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1215f58a41e0SSimon Glass 1216f58a41e0SSimon Glass debug("%s: dev='%s', udev=%p, udev->dev='%s', portnr=%d\n", __func__, 1217f58a41e0SSimon Glass dev->name, udev, udev->dev->name, udev->portnr); 1218f58a41e0SSimon Glass 1219f58a41e0SSimon Glass return _submit_control_msg(priv, udev, pipe, buffer, length, setup); 1220f58a41e0SSimon Glass } 1221f58a41e0SSimon Glass 1222f58a41e0SSimon Glass static int dwc2_submit_bulk_msg(struct udevice *dev, struct usb_device *udev, 1223f58a41e0SSimon Glass unsigned long pipe, void *buffer, int length) 1224f58a41e0SSimon Glass { 1225f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1226f58a41e0SSimon Glass 1227f58a41e0SSimon Glass debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev); 1228f58a41e0SSimon Glass 1229f58a41e0SSimon Glass return _submit_bulk_msg(priv, udev, pipe, buffer, length); 1230f58a41e0SSimon Glass } 1231f58a41e0SSimon Glass 1232f58a41e0SSimon Glass static int dwc2_submit_int_msg(struct udevice *dev, struct usb_device *udev, 1233f58a41e0SSimon Glass unsigned long pipe, void *buffer, int length, 1234f58a41e0SSimon Glass int interval) 1235f58a41e0SSimon Glass { 1236f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1237f58a41e0SSimon Glass 1238f58a41e0SSimon Glass debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev); 1239f58a41e0SSimon Glass 1240f58a41e0SSimon Glass return _submit_int_msg(priv, udev, pipe, buffer, length, interval); 1241f58a41e0SSimon Glass } 1242f58a41e0SSimon Glass 1243f58a41e0SSimon Glass static int dwc2_usb_ofdata_to_platdata(struct udevice *dev) 1244f58a41e0SSimon Glass { 1245f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1246f58a41e0SSimon Glass fdt_addr_t addr; 1247f58a41e0SSimon Glass 1248a821c4afSSimon Glass addr = devfdt_get_addr(dev); 1249f58a41e0SSimon Glass if (addr == FDT_ADDR_T_NONE) 1250f58a41e0SSimon Glass return -EINVAL; 1251f58a41e0SSimon Glass priv->regs = (struct dwc2_core_regs *)addr; 1252f58a41e0SSimon Glass 1253*dd22baceSMeng Dongyang priv->oc_disable = dev_read_bool(dev, "disable-over-current"); 1254*dd22baceSMeng Dongyang priv->hnp_srp_disable = dev_read_bool(dev, "hnp-srp-disable"); 1255c65a3494SMeng Dongyang 1256f58a41e0SSimon Glass return 0; 1257f58a41e0SSimon Glass } 1258f58a41e0SSimon Glass 1259f58a41e0SSimon Glass static int dwc2_usb_probe(struct udevice *dev) 1260f58a41e0SSimon Glass { 1261f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1262e96e064fSMarek Vasut struct usb_bus_priv *bus_priv = dev_get_uclass_priv(dev); 1263e96e064fSMarek Vasut 1264e96e064fSMarek Vasut bus_priv->desc_before_addr = true; 1265f58a41e0SSimon Glass 12665c735367SKever Yang return dwc2_init_common(dev, priv); 1267f58a41e0SSimon Glass } 1268f58a41e0SSimon Glass 1269f58a41e0SSimon Glass static int dwc2_usb_remove(struct udevice *dev) 1270f58a41e0SSimon Glass { 1271f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1272f58a41e0SSimon Glass 1273f58a41e0SSimon Glass dwc2_uninit_common(priv->regs); 1274f58a41e0SSimon Glass 1275f58a41e0SSimon Glass return 0; 1276f58a41e0SSimon Glass } 1277f58a41e0SSimon Glass 1278f58a41e0SSimon Glass struct dm_usb_ops dwc2_usb_ops = { 1279f58a41e0SSimon Glass .control = dwc2_submit_control_msg, 1280f58a41e0SSimon Glass .bulk = dwc2_submit_bulk_msg, 1281f58a41e0SSimon Glass .interrupt = dwc2_submit_int_msg, 1282f58a41e0SSimon Glass }; 1283f58a41e0SSimon Glass 1284f58a41e0SSimon Glass static const struct udevice_id dwc2_usb_ids[] = { 1285f58a41e0SSimon Glass { .compatible = "brcm,bcm2835-usb" }, 1286f522f947SMarek Vasut { .compatible = "snps,dwc2" }, 1287f58a41e0SSimon Glass { } 1288f58a41e0SSimon Glass }; 1289f58a41e0SSimon Glass 1290f58a41e0SSimon Glass U_BOOT_DRIVER(usb_dwc2) = { 12917a1386f9SMarek Vasut .name = "dwc2_usb", 1292f58a41e0SSimon Glass .id = UCLASS_USB, 1293f58a41e0SSimon Glass .of_match = dwc2_usb_ids, 1294f58a41e0SSimon Glass .ofdata_to_platdata = dwc2_usb_ofdata_to_platdata, 1295f58a41e0SSimon Glass .probe = dwc2_usb_probe, 1296f58a41e0SSimon Glass .remove = dwc2_usb_remove, 1297f58a41e0SSimon Glass .ops = &dwc2_usb_ops, 1298f58a41e0SSimon Glass .priv_auto_alloc_size = sizeof(struct dwc2_priv), 1299f58a41e0SSimon Glass .flags = DM_FLAG_ALLOC_PRIV_DMA, 1300f58a41e0SSimon Glass }; 1301f58a41e0SSimon Glass #endif 1302