xref: /rk3399_rockchip-uboot/drivers/usb/host/dwc2.c (revision db402e005a7db7c60811deb199e0df3eec479601)
16e9e0626SOleksandr Tymoshenko /*
26e9e0626SOleksandr Tymoshenko  * Copyright (C) 2012 Oleksandr Tymoshenko <gonzo@freebsd.org>
36e9e0626SOleksandr Tymoshenko  * Copyright (C) 2014 Marek Vasut <marex@denx.de>
46e9e0626SOleksandr Tymoshenko  *
56e9e0626SOleksandr Tymoshenko  * SPDX-License-Identifier:     GPL-2.0+
66e9e0626SOleksandr Tymoshenko  */
76e9e0626SOleksandr Tymoshenko 
86e9e0626SOleksandr Tymoshenko #include <common.h>
9f58a41e0SSimon Glass #include <dm.h>
106e9e0626SOleksandr Tymoshenko #include <errno.h>
116e9e0626SOleksandr Tymoshenko #include <usb.h>
126e9e0626SOleksandr Tymoshenko #include <malloc.h>
135c0beb5cSStephen Warren #include <phys2bus.h>
146e9e0626SOleksandr Tymoshenko #include <usbroothubdes.h>
156e9e0626SOleksandr Tymoshenko #include <asm/io.h>
166e9e0626SOleksandr Tymoshenko 
176e9e0626SOleksandr Tymoshenko #include "dwc2.h"
186e9e0626SOleksandr Tymoshenko 
196e9e0626SOleksandr Tymoshenko /* Use only HC channel 0. */
206e9e0626SOleksandr Tymoshenko #define DWC2_HC_CHANNEL			0
216e9e0626SOleksandr Tymoshenko 
226e9e0626SOleksandr Tymoshenko #define DWC2_STATUS_BUF_SIZE		64
236e9e0626SOleksandr Tymoshenko #define DWC2_DATA_BUF_SIZE		(64 * 1024)
246e9e0626SOleksandr Tymoshenko 
256e9e0626SOleksandr Tymoshenko #define MAX_DEVICE			16
266e9e0626SOleksandr Tymoshenko #define MAX_ENDPOINT			16
276e9e0626SOleksandr Tymoshenko 
28cc3e3a9eSSimon Glass struct dwc2_priv {
29f58a41e0SSimon Glass #ifdef CONFIG_DM_USB
30*db402e00SAlexander Stein 	uint8_t aligned_buffer[DWC2_DATA_BUF_SIZE] __aligned(ARCH_DMA_MINALIGN);
31*db402e00SAlexander Stein 	uint8_t status_buffer[DWC2_STATUS_BUF_SIZE] __aligned(ARCH_DMA_MINALIGN);
32f58a41e0SSimon Glass #else
33cc3e3a9eSSimon Glass 	uint8_t *aligned_buffer;
34cc3e3a9eSSimon Glass 	uint8_t *status_buffer;
35f58a41e0SSimon Glass #endif
36cc3e3a9eSSimon Glass 	int bulk_data_toggle[MAX_DEVICE][MAX_ENDPOINT];
37cc3e3a9eSSimon Glass 	struct dwc2_core_regs *regs;
38cc3e3a9eSSimon Glass 	int root_hub_devnum;
39cc3e3a9eSSimon Glass };
406e9e0626SOleksandr Tymoshenko 
41f58a41e0SSimon Glass #ifndef CONFIG_DM_USB
42*db402e00SAlexander Stein /* We need cacheline-aligned buffers for DMA transfers and dcache support */
43*db402e00SAlexander Stein DEFINE_ALIGN_BUFFER(uint8_t, aligned_buffer_addr, DWC2_DATA_BUF_SIZE,
44*db402e00SAlexander Stein 		ARCH_DMA_MINALIGN);
45*db402e00SAlexander Stein DEFINE_ALIGN_BUFFER(uint8_t, status_buffer_addr, DWC2_STATUS_BUF_SIZE,
46*db402e00SAlexander Stein 		ARCH_DMA_MINALIGN);
47cc3e3a9eSSimon Glass 
48cc3e3a9eSSimon Glass static struct dwc2_priv local;
49f58a41e0SSimon Glass #endif
506e9e0626SOleksandr Tymoshenko 
516e9e0626SOleksandr Tymoshenko /*
526e9e0626SOleksandr Tymoshenko  * DWC2 IP interface
536e9e0626SOleksandr Tymoshenko  */
546e9e0626SOleksandr Tymoshenko static int wait_for_bit(void *reg, const uint32_t mask, bool set)
556e9e0626SOleksandr Tymoshenko {
566e9e0626SOleksandr Tymoshenko 	unsigned int timeout = 1000000;
576e9e0626SOleksandr Tymoshenko 	uint32_t val;
586e9e0626SOleksandr Tymoshenko 
596e9e0626SOleksandr Tymoshenko 	while (--timeout) {
606e9e0626SOleksandr Tymoshenko 		val = readl(reg);
616e9e0626SOleksandr Tymoshenko 		if (!set)
626e9e0626SOleksandr Tymoshenko 			val = ~val;
636e9e0626SOleksandr Tymoshenko 
646e9e0626SOleksandr Tymoshenko 		if ((val & mask) == mask)
656e9e0626SOleksandr Tymoshenko 			return 0;
666e9e0626SOleksandr Tymoshenko 
676e9e0626SOleksandr Tymoshenko 		udelay(1);
686e9e0626SOleksandr Tymoshenko 	}
696e9e0626SOleksandr Tymoshenko 
706e9e0626SOleksandr Tymoshenko 	debug("%s: Timeout (reg=%p mask=%08x wait_set=%i)\n",
716e9e0626SOleksandr Tymoshenko 	      __func__, reg, mask, set);
726e9e0626SOleksandr Tymoshenko 
736e9e0626SOleksandr Tymoshenko 	return -ETIMEDOUT;
746e9e0626SOleksandr Tymoshenko }
756e9e0626SOleksandr Tymoshenko 
766e9e0626SOleksandr Tymoshenko /*
776e9e0626SOleksandr Tymoshenko  * Initializes the FSLSPClkSel field of the HCFG register
786e9e0626SOleksandr Tymoshenko  * depending on the PHY type.
796e9e0626SOleksandr Tymoshenko  */
806e9e0626SOleksandr Tymoshenko static void init_fslspclksel(struct dwc2_core_regs *regs)
816e9e0626SOleksandr Tymoshenko {
826e9e0626SOleksandr Tymoshenko 	uint32_t phyclk;
836e9e0626SOleksandr Tymoshenko 
846e9e0626SOleksandr Tymoshenko #if (CONFIG_DWC2_PHY_TYPE == DWC2_PHY_TYPE_FS)
856e9e0626SOleksandr Tymoshenko 	phyclk = DWC2_HCFG_FSLSPCLKSEL_48_MHZ;	/* Full speed PHY */
866e9e0626SOleksandr Tymoshenko #else
876e9e0626SOleksandr Tymoshenko 	/* High speed PHY running at full speed or high speed */
886e9e0626SOleksandr Tymoshenko 	phyclk = DWC2_HCFG_FSLSPCLKSEL_30_60_MHZ;
896e9e0626SOleksandr Tymoshenko #endif
906e9e0626SOleksandr Tymoshenko 
916e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_ULPI_FS_LS
926e9e0626SOleksandr Tymoshenko 	uint32_t hwcfg2 = readl(&regs->ghwcfg2);
936e9e0626SOleksandr Tymoshenko 	uint32_t hval = (ghwcfg2 & DWC2_HWCFG2_HS_PHY_TYPE_MASK) >>
946e9e0626SOleksandr Tymoshenko 			DWC2_HWCFG2_HS_PHY_TYPE_OFFSET;
956e9e0626SOleksandr Tymoshenko 	uint32_t fval = (ghwcfg2 & DWC2_HWCFG2_FS_PHY_TYPE_MASK) >>
966e9e0626SOleksandr Tymoshenko 			DWC2_HWCFG2_FS_PHY_TYPE_OFFSET;
976e9e0626SOleksandr Tymoshenko 
986e9e0626SOleksandr Tymoshenko 	if (hval == 2 && fval == 1)
996e9e0626SOleksandr Tymoshenko 		phyclk = DWC2_HCFG_FSLSPCLKSEL_48_MHZ;	/* Full speed PHY */
1006e9e0626SOleksandr Tymoshenko #endif
1016e9e0626SOleksandr Tymoshenko 
1026e9e0626SOleksandr Tymoshenko 	clrsetbits_le32(&regs->host_regs.hcfg,
1036e9e0626SOleksandr Tymoshenko 			DWC2_HCFG_FSLSPCLKSEL_MASK,
1046e9e0626SOleksandr Tymoshenko 			phyclk << DWC2_HCFG_FSLSPCLKSEL_OFFSET);
1056e9e0626SOleksandr Tymoshenko }
1066e9e0626SOleksandr Tymoshenko 
1076e9e0626SOleksandr Tymoshenko /*
1086e9e0626SOleksandr Tymoshenko  * Flush a Tx FIFO.
1096e9e0626SOleksandr Tymoshenko  *
1106e9e0626SOleksandr Tymoshenko  * @param regs Programming view of DWC_otg controller.
1116e9e0626SOleksandr Tymoshenko  * @param num Tx FIFO to flush.
1126e9e0626SOleksandr Tymoshenko  */
1136e9e0626SOleksandr Tymoshenko static void dwc_otg_flush_tx_fifo(struct dwc2_core_regs *regs, const int num)
1146e9e0626SOleksandr Tymoshenko {
1156e9e0626SOleksandr Tymoshenko 	int ret;
1166e9e0626SOleksandr Tymoshenko 
1176e9e0626SOleksandr Tymoshenko 	writel(DWC2_GRSTCTL_TXFFLSH | (num << DWC2_GRSTCTL_TXFNUM_OFFSET),
1186e9e0626SOleksandr Tymoshenko 	       &regs->grstctl);
1196e9e0626SOleksandr Tymoshenko 	ret = wait_for_bit(&regs->grstctl, DWC2_GRSTCTL_TXFFLSH, 0);
1206e9e0626SOleksandr Tymoshenko 	if (ret)
1216e9e0626SOleksandr Tymoshenko 		printf("%s: Timeout!\n", __func__);
1226e9e0626SOleksandr Tymoshenko 
1236e9e0626SOleksandr Tymoshenko 	/* Wait for 3 PHY Clocks */
1246e9e0626SOleksandr Tymoshenko 	udelay(1);
1256e9e0626SOleksandr Tymoshenko }
1266e9e0626SOleksandr Tymoshenko 
1276e9e0626SOleksandr Tymoshenko /*
1286e9e0626SOleksandr Tymoshenko  * Flush Rx FIFO.
1296e9e0626SOleksandr Tymoshenko  *
1306e9e0626SOleksandr Tymoshenko  * @param regs Programming view of DWC_otg controller.
1316e9e0626SOleksandr Tymoshenko  */
1326e9e0626SOleksandr Tymoshenko static void dwc_otg_flush_rx_fifo(struct dwc2_core_regs *regs)
1336e9e0626SOleksandr Tymoshenko {
1346e9e0626SOleksandr Tymoshenko 	int ret;
1356e9e0626SOleksandr Tymoshenko 
1366e9e0626SOleksandr Tymoshenko 	writel(DWC2_GRSTCTL_RXFFLSH, &regs->grstctl);
1376e9e0626SOleksandr Tymoshenko 	ret = wait_for_bit(&regs->grstctl, DWC2_GRSTCTL_RXFFLSH, 0);
1386e9e0626SOleksandr Tymoshenko 	if (ret)
1396e9e0626SOleksandr Tymoshenko 		printf("%s: Timeout!\n", __func__);
1406e9e0626SOleksandr Tymoshenko 
1416e9e0626SOleksandr Tymoshenko 	/* Wait for 3 PHY Clocks */
1426e9e0626SOleksandr Tymoshenko 	udelay(1);
1436e9e0626SOleksandr Tymoshenko }
1446e9e0626SOleksandr Tymoshenko 
1456e9e0626SOleksandr Tymoshenko /*
1466e9e0626SOleksandr Tymoshenko  * Do core a soft reset of the core.  Be careful with this because it
1476e9e0626SOleksandr Tymoshenko  * resets all the internal state machines of the core.
1486e9e0626SOleksandr Tymoshenko  */
1496e9e0626SOleksandr Tymoshenko static void dwc_otg_core_reset(struct dwc2_core_regs *regs)
1506e9e0626SOleksandr Tymoshenko {
1516e9e0626SOleksandr Tymoshenko 	int ret;
1526e9e0626SOleksandr Tymoshenko 
1536e9e0626SOleksandr Tymoshenko 	/* Wait for AHB master IDLE state. */
1546e9e0626SOleksandr Tymoshenko 	ret = wait_for_bit(&regs->grstctl, DWC2_GRSTCTL_AHBIDLE, 1);
1556e9e0626SOleksandr Tymoshenko 	if (ret)
1566e9e0626SOleksandr Tymoshenko 		printf("%s: Timeout!\n", __func__);
1576e9e0626SOleksandr Tymoshenko 
1586e9e0626SOleksandr Tymoshenko 	/* Core Soft Reset */
1596e9e0626SOleksandr Tymoshenko 	writel(DWC2_GRSTCTL_CSFTRST, &regs->grstctl);
1606e9e0626SOleksandr Tymoshenko 	ret = wait_for_bit(&regs->grstctl, DWC2_GRSTCTL_CSFTRST, 0);
1616e9e0626SOleksandr Tymoshenko 	if (ret)
1626e9e0626SOleksandr Tymoshenko 		printf("%s: Timeout!\n", __func__);
1636e9e0626SOleksandr Tymoshenko 
1646e9e0626SOleksandr Tymoshenko 	/*
1656e9e0626SOleksandr Tymoshenko 	 * Wait for core to come out of reset.
1666e9e0626SOleksandr Tymoshenko 	 * NOTE: This long sleep is _very_ important, otherwise the core will
1676e9e0626SOleksandr Tymoshenko 	 *       not stay in host mode after a connector ID change!
1686e9e0626SOleksandr Tymoshenko 	 */
1696e9e0626SOleksandr Tymoshenko 	mdelay(100);
1706e9e0626SOleksandr Tymoshenko }
1716e9e0626SOleksandr Tymoshenko 
1726e9e0626SOleksandr Tymoshenko /*
1736e9e0626SOleksandr Tymoshenko  * This function initializes the DWC_otg controller registers for
1746e9e0626SOleksandr Tymoshenko  * host mode.
1756e9e0626SOleksandr Tymoshenko  *
1766e9e0626SOleksandr Tymoshenko  * This function flushes the Tx and Rx FIFOs and it flushes any entries in the
1776e9e0626SOleksandr Tymoshenko  * request queues. Host channels are reset to ensure that they are ready for
1786e9e0626SOleksandr Tymoshenko  * performing transfers.
1796e9e0626SOleksandr Tymoshenko  *
1806e9e0626SOleksandr Tymoshenko  * @param regs Programming view of DWC_otg controller
1816e9e0626SOleksandr Tymoshenko  *
1826e9e0626SOleksandr Tymoshenko  */
1836e9e0626SOleksandr Tymoshenko static void dwc_otg_core_host_init(struct dwc2_core_regs *regs)
1846e9e0626SOleksandr Tymoshenko {
1856e9e0626SOleksandr Tymoshenko 	uint32_t nptxfifosize = 0;
1866e9e0626SOleksandr Tymoshenko 	uint32_t ptxfifosize = 0;
1876e9e0626SOleksandr Tymoshenko 	uint32_t hprt0 = 0;
1886e9e0626SOleksandr Tymoshenko 	int i, ret, num_channels;
1896e9e0626SOleksandr Tymoshenko 
1906e9e0626SOleksandr Tymoshenko 	/* Restart the Phy Clock */
1916e9e0626SOleksandr Tymoshenko 	writel(0, &regs->pcgcctl);
1926e9e0626SOleksandr Tymoshenko 
1936e9e0626SOleksandr Tymoshenko 	/* Initialize Host Configuration Register */
1946e9e0626SOleksandr Tymoshenko 	init_fslspclksel(regs);
1956e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_DFLT_SPEED_FULL
1966e9e0626SOleksandr Tymoshenko 	setbits_le32(&regs->host_regs.hcfg, DWC2_HCFG_FSLSSUPP);
1976e9e0626SOleksandr Tymoshenko #endif
1986e9e0626SOleksandr Tymoshenko 
1996e9e0626SOleksandr Tymoshenko 	/* Configure data FIFO sizes */
2006e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_ENABLE_DYNAMIC_FIFO
2016e9e0626SOleksandr Tymoshenko 	if (readl(&regs->ghwcfg2) & DWC2_HWCFG2_DYNAMIC_FIFO) {
2026e9e0626SOleksandr Tymoshenko 		/* Rx FIFO */
2036e9e0626SOleksandr Tymoshenko 		writel(CONFIG_DWC2_HOST_RX_FIFO_SIZE, &regs->grxfsiz);
2046e9e0626SOleksandr Tymoshenko 
2056e9e0626SOleksandr Tymoshenko 		/* Non-periodic Tx FIFO */
2066e9e0626SOleksandr Tymoshenko 		nptxfifosize |= CONFIG_DWC2_HOST_NPERIO_TX_FIFO_SIZE <<
2076e9e0626SOleksandr Tymoshenko 				DWC2_FIFOSIZE_DEPTH_OFFSET;
2086e9e0626SOleksandr Tymoshenko 		nptxfifosize |= CONFIG_DWC2_HOST_RX_FIFO_SIZE <<
2096e9e0626SOleksandr Tymoshenko 				DWC2_FIFOSIZE_STARTADDR_OFFSET;
2106e9e0626SOleksandr Tymoshenko 		writel(nptxfifosize, &regs->gnptxfsiz);
2116e9e0626SOleksandr Tymoshenko 
2126e9e0626SOleksandr Tymoshenko 		/* Periodic Tx FIFO */
2136e9e0626SOleksandr Tymoshenko 		ptxfifosize |= CONFIG_DWC2_HOST_PERIO_TX_FIFO_SIZE <<
2146e9e0626SOleksandr Tymoshenko 				DWC2_FIFOSIZE_DEPTH_OFFSET;
2156e9e0626SOleksandr Tymoshenko 		ptxfifosize |= (CONFIG_DWC2_HOST_RX_FIFO_SIZE +
2166e9e0626SOleksandr Tymoshenko 				CONFIG_DWC2_HOST_NPERIO_TX_FIFO_SIZE) <<
2176e9e0626SOleksandr Tymoshenko 				DWC2_FIFOSIZE_STARTADDR_OFFSET;
2186e9e0626SOleksandr Tymoshenko 		writel(ptxfifosize, &regs->hptxfsiz);
2196e9e0626SOleksandr Tymoshenko 	}
2206e9e0626SOleksandr Tymoshenko #endif
2216e9e0626SOleksandr Tymoshenko 
2226e9e0626SOleksandr Tymoshenko 	/* Clear Host Set HNP Enable in the OTG Control Register */
2236e9e0626SOleksandr Tymoshenko 	clrbits_le32(&regs->gotgctl, DWC2_GOTGCTL_HSTSETHNPEN);
2246e9e0626SOleksandr Tymoshenko 
2256e9e0626SOleksandr Tymoshenko 	/* Make sure the FIFOs are flushed. */
2266e9e0626SOleksandr Tymoshenko 	dwc_otg_flush_tx_fifo(regs, 0x10);	/* All Tx FIFOs */
2276e9e0626SOleksandr Tymoshenko 	dwc_otg_flush_rx_fifo(regs);
2286e9e0626SOleksandr Tymoshenko 
2296e9e0626SOleksandr Tymoshenko 	/* Flush out any leftover queued requests. */
2306e9e0626SOleksandr Tymoshenko 	num_channels = readl(&regs->ghwcfg2);
2316e9e0626SOleksandr Tymoshenko 	num_channels &= DWC2_HWCFG2_NUM_HOST_CHAN_MASK;
2326e9e0626SOleksandr Tymoshenko 	num_channels >>= DWC2_HWCFG2_NUM_HOST_CHAN_OFFSET;
2336e9e0626SOleksandr Tymoshenko 	num_channels += 1;
2346e9e0626SOleksandr Tymoshenko 
2356e9e0626SOleksandr Tymoshenko 	for (i = 0; i < num_channels; i++)
2366e9e0626SOleksandr Tymoshenko 		clrsetbits_le32(&regs->hc_regs[i].hcchar,
2376e9e0626SOleksandr Tymoshenko 				DWC2_HCCHAR_CHEN | DWC2_HCCHAR_EPDIR,
2386e9e0626SOleksandr Tymoshenko 				DWC2_HCCHAR_CHDIS);
2396e9e0626SOleksandr Tymoshenko 
2406e9e0626SOleksandr Tymoshenko 	/* Halt all channels to put them into a known state. */
2416e9e0626SOleksandr Tymoshenko 	for (i = 0; i < num_channels; i++) {
2426e9e0626SOleksandr Tymoshenko 		clrsetbits_le32(&regs->hc_regs[i].hcchar,
2436e9e0626SOleksandr Tymoshenko 				DWC2_HCCHAR_EPDIR,
2446e9e0626SOleksandr Tymoshenko 				DWC2_HCCHAR_CHEN | DWC2_HCCHAR_CHDIS);
2456e9e0626SOleksandr Tymoshenko 		ret = wait_for_bit(&regs->hc_regs[i].hcchar,
2466e9e0626SOleksandr Tymoshenko 				   DWC2_HCCHAR_CHEN, 0);
2476e9e0626SOleksandr Tymoshenko 		if (ret)
2486e9e0626SOleksandr Tymoshenko 			printf("%s: Timeout!\n", __func__);
2496e9e0626SOleksandr Tymoshenko 	}
2506e9e0626SOleksandr Tymoshenko 
2516e9e0626SOleksandr Tymoshenko 	/* Turn on the vbus power. */
2526e9e0626SOleksandr Tymoshenko 	if (readl(&regs->gintsts) & DWC2_GINTSTS_CURMODE_HOST) {
2536e9e0626SOleksandr Tymoshenko 		hprt0 = readl(&regs->hprt0);
2546e9e0626SOleksandr Tymoshenko 		hprt0 &= ~(DWC2_HPRT0_PRTENA | DWC2_HPRT0_PRTCONNDET);
2556e9e0626SOleksandr Tymoshenko 		hprt0 &= ~(DWC2_HPRT0_PRTENCHNG | DWC2_HPRT0_PRTOVRCURRCHNG);
2566e9e0626SOleksandr Tymoshenko 		if (!(hprt0 & DWC2_HPRT0_PRTPWR)) {
2576e9e0626SOleksandr Tymoshenko 			hprt0 |= DWC2_HPRT0_PRTPWR;
2586e9e0626SOleksandr Tymoshenko 			writel(hprt0, &regs->hprt0);
2596e9e0626SOleksandr Tymoshenko 		}
2606e9e0626SOleksandr Tymoshenko 	}
2616e9e0626SOleksandr Tymoshenko }
2626e9e0626SOleksandr Tymoshenko 
2636e9e0626SOleksandr Tymoshenko /*
2646e9e0626SOleksandr Tymoshenko  * This function initializes the DWC_otg controller registers and
2656e9e0626SOleksandr Tymoshenko  * prepares the core for device mode or host mode operation.
2666e9e0626SOleksandr Tymoshenko  *
2676e9e0626SOleksandr Tymoshenko  * @param regs Programming view of the DWC_otg controller
2686e9e0626SOleksandr Tymoshenko  */
2696e9e0626SOleksandr Tymoshenko static void dwc_otg_core_init(struct dwc2_core_regs *regs)
2706e9e0626SOleksandr Tymoshenko {
2716e9e0626SOleksandr Tymoshenko 	uint32_t ahbcfg = 0;
2726e9e0626SOleksandr Tymoshenko 	uint32_t usbcfg = 0;
2736e9e0626SOleksandr Tymoshenko 	uint8_t brst_sz = CONFIG_DWC2_DMA_BURST_SIZE;
2746e9e0626SOleksandr Tymoshenko 
2756e9e0626SOleksandr Tymoshenko 	/* Common Initialization */
2766e9e0626SOleksandr Tymoshenko 	usbcfg = readl(&regs->gusbcfg);
2776e9e0626SOleksandr Tymoshenko 
2786e9e0626SOleksandr Tymoshenko 	/* Program the ULPI External VBUS bit if needed */
2796e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_PHY_ULPI_EXT_VBUS
2806e9e0626SOleksandr Tymoshenko 	usbcfg |= DWC2_GUSBCFG_ULPI_EXT_VBUS_DRV;
2816e9e0626SOleksandr Tymoshenko #else
2826e9e0626SOleksandr Tymoshenko 	usbcfg &= ~DWC2_GUSBCFG_ULPI_EXT_VBUS_DRV;
2836e9e0626SOleksandr Tymoshenko #endif
2846e9e0626SOleksandr Tymoshenko 
2856e9e0626SOleksandr Tymoshenko 	/* Set external TS Dline pulsing */
2866e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_TS_DLINE
2876e9e0626SOleksandr Tymoshenko 	usbcfg |= DWC2_GUSBCFG_TERM_SEL_DL_PULSE;
2886e9e0626SOleksandr Tymoshenko #else
2896e9e0626SOleksandr Tymoshenko 	usbcfg &= ~DWC2_GUSBCFG_TERM_SEL_DL_PULSE;
2906e9e0626SOleksandr Tymoshenko #endif
2916e9e0626SOleksandr Tymoshenko 	writel(usbcfg, &regs->gusbcfg);
2926e9e0626SOleksandr Tymoshenko 
2936e9e0626SOleksandr Tymoshenko 	/* Reset the Controller */
2946e9e0626SOleksandr Tymoshenko 	dwc_otg_core_reset(regs);
2956e9e0626SOleksandr Tymoshenko 
2966e9e0626SOleksandr Tymoshenko 	/*
2976e9e0626SOleksandr Tymoshenko 	 * This programming sequence needs to happen in FS mode before
2986e9e0626SOleksandr Tymoshenko 	 * any other programming occurs
2996e9e0626SOleksandr Tymoshenko 	 */
3006e9e0626SOleksandr Tymoshenko #if defined(CONFIG_DWC2_DFLT_SPEED_FULL) && \
3016e9e0626SOleksandr Tymoshenko 	(CONFIG_DWC2_PHY_TYPE == DWC2_PHY_TYPE_FS)
3026e9e0626SOleksandr Tymoshenko 	/* If FS mode with FS PHY */
3036e9e0626SOleksandr Tymoshenko 	setbits_le32(&regs->gusbcfg, DWC2_GUSBCFG_PHYSEL);
3046e9e0626SOleksandr Tymoshenko 
3056e9e0626SOleksandr Tymoshenko 	/* Reset after a PHY select */
3066e9e0626SOleksandr Tymoshenko 	dwc_otg_core_reset(regs);
3076e9e0626SOleksandr Tymoshenko 
3086e9e0626SOleksandr Tymoshenko 	/*
3096e9e0626SOleksandr Tymoshenko 	 * Program DCFG.DevSpd or HCFG.FSLSPclkSel to 48Mhz in FS.
3106e9e0626SOleksandr Tymoshenko 	 * Also do this on HNP Dev/Host mode switches (done in dev_init
3116e9e0626SOleksandr Tymoshenko 	 * and host_init).
3126e9e0626SOleksandr Tymoshenko 	 */
3136e9e0626SOleksandr Tymoshenko 	if (readl(&regs->gintsts) & DWC2_GINTSTS_CURMODE_HOST)
3146e9e0626SOleksandr Tymoshenko 		init_fslspclksel(regs);
3156e9e0626SOleksandr Tymoshenko 
3166e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_I2C_ENABLE
3176e9e0626SOleksandr Tymoshenko 	/* Program GUSBCFG.OtgUtmifsSel to I2C */
3186e9e0626SOleksandr Tymoshenko 	setbits_le32(&regs->gusbcfg, DWC2_GUSBCFG_OTGUTMIFSSEL);
3196e9e0626SOleksandr Tymoshenko 
3206e9e0626SOleksandr Tymoshenko 	/* Program GI2CCTL.I2CEn */
3216e9e0626SOleksandr Tymoshenko 	clrsetbits_le32(&regs->gi2cctl, DWC2_GI2CCTL_I2CEN |
3226e9e0626SOleksandr Tymoshenko 			DWC2_GI2CCTL_I2CDEVADDR_MASK,
3236e9e0626SOleksandr Tymoshenko 			1 << DWC2_GI2CCTL_I2CDEVADDR_OFFSET);
3246e9e0626SOleksandr Tymoshenko 	setbits_le32(&regs->gi2cctl, DWC2_GI2CCTL_I2CEN);
3256e9e0626SOleksandr Tymoshenko #endif
3266e9e0626SOleksandr Tymoshenko 
3276e9e0626SOleksandr Tymoshenko #else
3286e9e0626SOleksandr Tymoshenko 	/* High speed PHY. */
3296e9e0626SOleksandr Tymoshenko 
3306e9e0626SOleksandr Tymoshenko 	/*
3316e9e0626SOleksandr Tymoshenko 	 * HS PHY parameters. These parameters are preserved during
3326e9e0626SOleksandr Tymoshenko 	 * soft reset so only program the first time. Do a soft reset
3336e9e0626SOleksandr Tymoshenko 	 * immediately after setting phyif.
3346e9e0626SOleksandr Tymoshenko 	 */
3356e9e0626SOleksandr Tymoshenko 	usbcfg &= ~(DWC2_GUSBCFG_ULPI_UTMI_SEL | DWC2_GUSBCFG_PHYIF);
3366e9e0626SOleksandr Tymoshenko 	usbcfg |= CONFIG_DWC2_PHY_TYPE << DWC2_GUSBCFG_ULPI_UTMI_SEL_OFFSET;
3376e9e0626SOleksandr Tymoshenko 
3386e9e0626SOleksandr Tymoshenko 	if (usbcfg & DWC2_GUSBCFG_ULPI_UTMI_SEL) {	/* ULPI interface */
3396e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_PHY_ULPI_DDR
3406e9e0626SOleksandr Tymoshenko 		usbcfg |= DWC2_GUSBCFG_DDRSEL;
3416e9e0626SOleksandr Tymoshenko #else
3426e9e0626SOleksandr Tymoshenko 		usbcfg &= ~DWC2_GUSBCFG_DDRSEL;
3436e9e0626SOleksandr Tymoshenko #endif
3446e9e0626SOleksandr Tymoshenko 	} else {	/* UTMI+ interface */
3456e9e0626SOleksandr Tymoshenko #if (CONFIG_DWC2_UTMI_PHY_WIDTH == 16)
3466e9e0626SOleksandr Tymoshenko 		usbcfg |= DWC2_GUSBCFG_PHYIF;
3476e9e0626SOleksandr Tymoshenko #endif
3486e9e0626SOleksandr Tymoshenko 	}
3496e9e0626SOleksandr Tymoshenko 
3506e9e0626SOleksandr Tymoshenko 	writel(usbcfg, &regs->gusbcfg);
3516e9e0626SOleksandr Tymoshenko 
3526e9e0626SOleksandr Tymoshenko 	/* Reset after setting the PHY parameters */
3536e9e0626SOleksandr Tymoshenko 	dwc_otg_core_reset(regs);
3546e9e0626SOleksandr Tymoshenko #endif
3556e9e0626SOleksandr Tymoshenko 
3566e9e0626SOleksandr Tymoshenko 	usbcfg = readl(&regs->gusbcfg);
3576e9e0626SOleksandr Tymoshenko 	usbcfg &= ~(DWC2_GUSBCFG_ULPI_FSLS | DWC2_GUSBCFG_ULPI_CLK_SUS_M);
3586e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_ULPI_FS_LS
3596e9e0626SOleksandr Tymoshenko 	uint32_t hwcfg2 = readl(&regs->ghwcfg2);
3606e9e0626SOleksandr Tymoshenko 	uint32_t hval = (ghwcfg2 & DWC2_HWCFG2_HS_PHY_TYPE_MASK) >>
3616e9e0626SOleksandr Tymoshenko 			DWC2_HWCFG2_HS_PHY_TYPE_OFFSET;
3626e9e0626SOleksandr Tymoshenko 	uint32_t fval = (ghwcfg2 & DWC2_HWCFG2_FS_PHY_TYPE_MASK) >>
3636e9e0626SOleksandr Tymoshenko 			DWC2_HWCFG2_FS_PHY_TYPE_OFFSET;
3646e9e0626SOleksandr Tymoshenko 	if (hval == 2 && fval == 1) {
3656e9e0626SOleksandr Tymoshenko 		usbcfg |= DWC2_GUSBCFG_ULPI_FSLS;
3666e9e0626SOleksandr Tymoshenko 		usbcfg |= DWC2_GUSBCFG_ULPI_CLK_SUS_M;
3676e9e0626SOleksandr Tymoshenko 	}
3686e9e0626SOleksandr Tymoshenko #endif
3696e9e0626SOleksandr Tymoshenko 	writel(usbcfg, &regs->gusbcfg);
3706e9e0626SOleksandr Tymoshenko 
3716e9e0626SOleksandr Tymoshenko 	/* Program the GAHBCFG Register. */
3726e9e0626SOleksandr Tymoshenko 	switch (readl(&regs->ghwcfg2) & DWC2_HWCFG2_ARCHITECTURE_MASK) {
3736e9e0626SOleksandr Tymoshenko 	case DWC2_HWCFG2_ARCHITECTURE_SLAVE_ONLY:
3746e9e0626SOleksandr Tymoshenko 		break;
3756e9e0626SOleksandr Tymoshenko 	case DWC2_HWCFG2_ARCHITECTURE_EXT_DMA:
3766e9e0626SOleksandr Tymoshenko 		while (brst_sz > 1) {
3776e9e0626SOleksandr Tymoshenko 			ahbcfg |= ahbcfg + (1 << DWC2_GAHBCFG_HBURSTLEN_OFFSET);
3786e9e0626SOleksandr Tymoshenko 			ahbcfg &= DWC2_GAHBCFG_HBURSTLEN_MASK;
3796e9e0626SOleksandr Tymoshenko 			brst_sz >>= 1;
3806e9e0626SOleksandr Tymoshenko 		}
3816e9e0626SOleksandr Tymoshenko 
3826e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_DMA_ENABLE
3836e9e0626SOleksandr Tymoshenko 		ahbcfg |= DWC2_GAHBCFG_DMAENABLE;
3846e9e0626SOleksandr Tymoshenko #endif
3856e9e0626SOleksandr Tymoshenko 		break;
3866e9e0626SOleksandr Tymoshenko 
3876e9e0626SOleksandr Tymoshenko 	case DWC2_HWCFG2_ARCHITECTURE_INT_DMA:
3886e9e0626SOleksandr Tymoshenko 		ahbcfg |= DWC2_GAHBCFG_HBURSTLEN_INCR4;
3896e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_DMA_ENABLE
3906e9e0626SOleksandr Tymoshenko 		ahbcfg |= DWC2_GAHBCFG_DMAENABLE;
3916e9e0626SOleksandr Tymoshenko #endif
3926e9e0626SOleksandr Tymoshenko 		break;
3936e9e0626SOleksandr Tymoshenko 	}
3946e9e0626SOleksandr Tymoshenko 
3956e9e0626SOleksandr Tymoshenko 	writel(ahbcfg, &regs->gahbcfg);
3966e9e0626SOleksandr Tymoshenko 
3976e9e0626SOleksandr Tymoshenko 	/* Program the GUSBCFG register for HNP/SRP. */
3986e9e0626SOleksandr Tymoshenko 	setbits_le32(&regs->gusbcfg, DWC2_GUSBCFG_HNPCAP | DWC2_GUSBCFG_SRPCAP);
3996e9e0626SOleksandr Tymoshenko 
4006e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_IC_USB_CAP
4016e9e0626SOleksandr Tymoshenko 	setbits_le32(&regs->gusbcfg, DWC2_GUSBCFG_IC_USB_CAP);
4026e9e0626SOleksandr Tymoshenko #endif
4036e9e0626SOleksandr Tymoshenko }
4046e9e0626SOleksandr Tymoshenko 
4056e9e0626SOleksandr Tymoshenko /*
4066e9e0626SOleksandr Tymoshenko  * Prepares a host channel for transferring packets to/from a specific
4076e9e0626SOleksandr Tymoshenko  * endpoint. The HCCHARn register is set up with the characteristics specified
4086e9e0626SOleksandr Tymoshenko  * in _hc. Host channel interrupts that may need to be serviced while this
4096e9e0626SOleksandr Tymoshenko  * transfer is in progress are enabled.
4106e9e0626SOleksandr Tymoshenko  *
4116e9e0626SOleksandr Tymoshenko  * @param regs Programming view of DWC_otg controller
4126e9e0626SOleksandr Tymoshenko  * @param hc Information needed to initialize the host channel
4136e9e0626SOleksandr Tymoshenko  */
4146e9e0626SOleksandr Tymoshenko static void dwc_otg_hc_init(struct dwc2_core_regs *regs, uint8_t hc_num,
415ed9bcbc7SStephen Warren 		struct usb_device *dev, uint8_t dev_addr, uint8_t ep_num,
416ed9bcbc7SStephen Warren 		uint8_t ep_is_in, uint8_t ep_type, uint16_t max_packet)
4176e9e0626SOleksandr Tymoshenko {
4186e9e0626SOleksandr Tymoshenko 	struct dwc2_hc_regs *hc_regs = &regs->hc_regs[hc_num];
419ed9bcbc7SStephen Warren 	uint32_t hcchar = (dev_addr << DWC2_HCCHAR_DEVADDR_OFFSET) |
4206e9e0626SOleksandr Tymoshenko 			  (ep_num << DWC2_HCCHAR_EPNUM_OFFSET) |
4216e9e0626SOleksandr Tymoshenko 			  (ep_is_in << DWC2_HCCHAR_EPDIR_OFFSET) |
4226e9e0626SOleksandr Tymoshenko 			  (ep_type << DWC2_HCCHAR_EPTYPE_OFFSET) |
4236e9e0626SOleksandr Tymoshenko 			  (max_packet << DWC2_HCCHAR_MPS_OFFSET);
4246e9e0626SOleksandr Tymoshenko 
425ed9bcbc7SStephen Warren 	if (dev->speed == USB_SPEED_LOW)
426ed9bcbc7SStephen Warren 		hcchar |= DWC2_HCCHAR_LSPDDEV;
427ed9bcbc7SStephen Warren 
4286e9e0626SOleksandr Tymoshenko 	/* Clear old interrupt conditions for this host channel. */
4296e9e0626SOleksandr Tymoshenko 	writel(0x3fff, &hc_regs->hcint);
4306e9e0626SOleksandr Tymoshenko 
4316e9e0626SOleksandr Tymoshenko 	/*
4326e9e0626SOleksandr Tymoshenko 	 * Program the HCCHARn register with the endpoint characteristics
4336e9e0626SOleksandr Tymoshenko 	 * for the current transfer.
4346e9e0626SOleksandr Tymoshenko 	 */
4356e9e0626SOleksandr Tymoshenko 	writel(hcchar, &hc_regs->hcchar);
4366e9e0626SOleksandr Tymoshenko 
4376e9e0626SOleksandr Tymoshenko 	/* Program the HCSPLIT register for SPLITs */
4386e9e0626SOleksandr Tymoshenko 	writel(0, &hc_regs->hcsplt);
4396e9e0626SOleksandr Tymoshenko }
4406e9e0626SOleksandr Tymoshenko 
4416e9e0626SOleksandr Tymoshenko /*
4426e9e0626SOleksandr Tymoshenko  * DWC2 to USB API interface
4436e9e0626SOleksandr Tymoshenko  */
4446e9e0626SOleksandr Tymoshenko /* Direction: In ; Request: Status */
445cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg_in_status(struct dwc2_core_regs *regs,
446cc3e3a9eSSimon Glass 					   struct usb_device *dev, void *buffer,
4476e9e0626SOleksandr Tymoshenko 					   int txlen, struct devrequest *cmd)
4486e9e0626SOleksandr Tymoshenko {
4496e9e0626SOleksandr Tymoshenko 	uint32_t hprt0 = 0;
4506e9e0626SOleksandr Tymoshenko 	uint32_t port_status = 0;
4516e9e0626SOleksandr Tymoshenko 	uint32_t port_change = 0;
4526e9e0626SOleksandr Tymoshenko 	int len = 0;
4536e9e0626SOleksandr Tymoshenko 	int stat = 0;
4546e9e0626SOleksandr Tymoshenko 
4556e9e0626SOleksandr Tymoshenko 	switch (cmd->requesttype & ~USB_DIR_IN) {
4566e9e0626SOleksandr Tymoshenko 	case 0:
4576e9e0626SOleksandr Tymoshenko 		*(uint16_t *)buffer = cpu_to_le16(1);
4586e9e0626SOleksandr Tymoshenko 		len = 2;
4596e9e0626SOleksandr Tymoshenko 		break;
4606e9e0626SOleksandr Tymoshenko 	case USB_RECIP_INTERFACE:
4616e9e0626SOleksandr Tymoshenko 	case USB_RECIP_ENDPOINT:
4626e9e0626SOleksandr Tymoshenko 		*(uint16_t *)buffer = cpu_to_le16(0);
4636e9e0626SOleksandr Tymoshenko 		len = 2;
4646e9e0626SOleksandr Tymoshenko 		break;
4656e9e0626SOleksandr Tymoshenko 	case USB_TYPE_CLASS:
4666e9e0626SOleksandr Tymoshenko 		*(uint32_t *)buffer = cpu_to_le32(0);
4676e9e0626SOleksandr Tymoshenko 		len = 4;
4686e9e0626SOleksandr Tymoshenko 		break;
4696e9e0626SOleksandr Tymoshenko 	case USB_RECIP_OTHER | USB_TYPE_CLASS:
4706e9e0626SOleksandr Tymoshenko 		hprt0 = readl(&regs->hprt0);
4716e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTCONNSTS)
4726e9e0626SOleksandr Tymoshenko 			port_status |= USB_PORT_STAT_CONNECTION;
4736e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTENA)
4746e9e0626SOleksandr Tymoshenko 			port_status |= USB_PORT_STAT_ENABLE;
4756e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTSUSP)
4766e9e0626SOleksandr Tymoshenko 			port_status |= USB_PORT_STAT_SUSPEND;
4776e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTOVRCURRACT)
4786e9e0626SOleksandr Tymoshenko 			port_status |= USB_PORT_STAT_OVERCURRENT;
4796e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTRST)
4806e9e0626SOleksandr Tymoshenko 			port_status |= USB_PORT_STAT_RESET;
4816e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTPWR)
4826e9e0626SOleksandr Tymoshenko 			port_status |= USB_PORT_STAT_POWER;
4836e9e0626SOleksandr Tymoshenko 
4844748cce5SStephen Warren 		if ((hprt0 & DWC2_HPRT0_PRTSPD_MASK) == DWC2_HPRT0_PRTSPD_LOW)
4854748cce5SStephen Warren 			port_status |= USB_PORT_STAT_LOW_SPEED;
4864748cce5SStephen Warren 		else if ((hprt0 & DWC2_HPRT0_PRTSPD_MASK) ==
4874748cce5SStephen Warren 			 DWC2_HPRT0_PRTSPD_HIGH)
4886e9e0626SOleksandr Tymoshenko 			port_status |= USB_PORT_STAT_HIGH_SPEED;
4896e9e0626SOleksandr Tymoshenko 
4906e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTENCHNG)
4916e9e0626SOleksandr Tymoshenko 			port_change |= USB_PORT_STAT_C_ENABLE;
4926e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTCONNDET)
4936e9e0626SOleksandr Tymoshenko 			port_change |= USB_PORT_STAT_C_CONNECTION;
4946e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTOVRCURRCHNG)
4956e9e0626SOleksandr Tymoshenko 			port_change |= USB_PORT_STAT_C_OVERCURRENT;
4966e9e0626SOleksandr Tymoshenko 
4976e9e0626SOleksandr Tymoshenko 		*(uint32_t *)buffer = cpu_to_le32(port_status |
4986e9e0626SOleksandr Tymoshenko 					(port_change << 16));
4996e9e0626SOleksandr Tymoshenko 		len = 4;
5006e9e0626SOleksandr Tymoshenko 		break;
5016e9e0626SOleksandr Tymoshenko 	default:
5026e9e0626SOleksandr Tymoshenko 		puts("unsupported root hub command\n");
5036e9e0626SOleksandr Tymoshenko 		stat = USB_ST_STALLED;
5046e9e0626SOleksandr Tymoshenko 	}
5056e9e0626SOleksandr Tymoshenko 
5066e9e0626SOleksandr Tymoshenko 	dev->act_len = min(len, txlen);
5076e9e0626SOleksandr Tymoshenko 	dev->status = stat;
5086e9e0626SOleksandr Tymoshenko 
5096e9e0626SOleksandr Tymoshenko 	return stat;
5106e9e0626SOleksandr Tymoshenko }
5116e9e0626SOleksandr Tymoshenko 
5126e9e0626SOleksandr Tymoshenko /* Direction: In ; Request: Descriptor */
5136e9e0626SOleksandr Tymoshenko static int dwc_otg_submit_rh_msg_in_descriptor(struct usb_device *dev,
5146e9e0626SOleksandr Tymoshenko 					       void *buffer, int txlen,
5156e9e0626SOleksandr Tymoshenko 					       struct devrequest *cmd)
5166e9e0626SOleksandr Tymoshenko {
5176e9e0626SOleksandr Tymoshenko 	unsigned char data[32];
5186e9e0626SOleksandr Tymoshenko 	uint32_t dsc;
5196e9e0626SOleksandr Tymoshenko 	int len = 0;
5206e9e0626SOleksandr Tymoshenko 	int stat = 0;
5216e9e0626SOleksandr Tymoshenko 	uint16_t wValue = cpu_to_le16(cmd->value);
5226e9e0626SOleksandr Tymoshenko 	uint16_t wLength = cpu_to_le16(cmd->length);
5236e9e0626SOleksandr Tymoshenko 
5246e9e0626SOleksandr Tymoshenko 	switch (cmd->requesttype & ~USB_DIR_IN) {
5256e9e0626SOleksandr Tymoshenko 	case 0:
5266e9e0626SOleksandr Tymoshenko 		switch (wValue & 0xff00) {
5276e9e0626SOleksandr Tymoshenko 		case 0x0100:	/* device descriptor */
528b4141195SMasahiro Yamada 			len = min3(txlen, (int)sizeof(root_hub_dev_des), (int)wLength);
5296e9e0626SOleksandr Tymoshenko 			memcpy(buffer, root_hub_dev_des, len);
5306e9e0626SOleksandr Tymoshenko 			break;
5316e9e0626SOleksandr Tymoshenko 		case 0x0200:	/* configuration descriptor */
532b4141195SMasahiro Yamada 			len = min3(txlen, (int)sizeof(root_hub_config_des), (int)wLength);
5336e9e0626SOleksandr Tymoshenko 			memcpy(buffer, root_hub_config_des, len);
5346e9e0626SOleksandr Tymoshenko 			break;
5356e9e0626SOleksandr Tymoshenko 		case 0x0300:	/* string descriptors */
5366e9e0626SOleksandr Tymoshenko 			switch (wValue & 0xff) {
5376e9e0626SOleksandr Tymoshenko 			case 0x00:
538b4141195SMasahiro Yamada 				len = min3(txlen, (int)sizeof(root_hub_str_index0),
539b4141195SMasahiro Yamada 					   (int)wLength);
5406e9e0626SOleksandr Tymoshenko 				memcpy(buffer, root_hub_str_index0, len);
5416e9e0626SOleksandr Tymoshenko 				break;
5426e9e0626SOleksandr Tymoshenko 			case 0x01:
543b4141195SMasahiro Yamada 				len = min3(txlen, (int)sizeof(root_hub_str_index1),
544b4141195SMasahiro Yamada 					   (int)wLength);
5456e9e0626SOleksandr Tymoshenko 				memcpy(buffer, root_hub_str_index1, len);
5466e9e0626SOleksandr Tymoshenko 				break;
5476e9e0626SOleksandr Tymoshenko 			}
5486e9e0626SOleksandr Tymoshenko 			break;
5496e9e0626SOleksandr Tymoshenko 		default:
5506e9e0626SOleksandr Tymoshenko 			stat = USB_ST_STALLED;
5516e9e0626SOleksandr Tymoshenko 		}
5526e9e0626SOleksandr Tymoshenko 		break;
5536e9e0626SOleksandr Tymoshenko 
5546e9e0626SOleksandr Tymoshenko 	case USB_TYPE_CLASS:
5556e9e0626SOleksandr Tymoshenko 		/* Root port config, set 1 port and nothing else. */
5566e9e0626SOleksandr Tymoshenko 		dsc = 0x00000001;
5576e9e0626SOleksandr Tymoshenko 
5586e9e0626SOleksandr Tymoshenko 		data[0] = 9;		/* min length; */
5596e9e0626SOleksandr Tymoshenko 		data[1] = 0x29;
5606e9e0626SOleksandr Tymoshenko 		data[2] = dsc & RH_A_NDP;
5616e9e0626SOleksandr Tymoshenko 		data[3] = 0;
5626e9e0626SOleksandr Tymoshenko 		if (dsc & RH_A_PSM)
5636e9e0626SOleksandr Tymoshenko 			data[3] |= 0x1;
5646e9e0626SOleksandr Tymoshenko 		if (dsc & RH_A_NOCP)
5656e9e0626SOleksandr Tymoshenko 			data[3] |= 0x10;
5666e9e0626SOleksandr Tymoshenko 		else if (dsc & RH_A_OCPM)
5676e9e0626SOleksandr Tymoshenko 			data[3] |= 0x8;
5686e9e0626SOleksandr Tymoshenko 
5696e9e0626SOleksandr Tymoshenko 		/* corresponds to data[4-7] */
5706e9e0626SOleksandr Tymoshenko 		data[5] = (dsc & RH_A_POTPGT) >> 24;
5716e9e0626SOleksandr Tymoshenko 		data[7] = dsc & RH_B_DR;
5726e9e0626SOleksandr Tymoshenko 		if (data[2] < 7) {
5736e9e0626SOleksandr Tymoshenko 			data[8] = 0xff;
5746e9e0626SOleksandr Tymoshenko 		} else {
5756e9e0626SOleksandr Tymoshenko 			data[0] += 2;
5766e9e0626SOleksandr Tymoshenko 			data[8] = (dsc & RH_B_DR) >> 8;
5776e9e0626SOleksandr Tymoshenko 			data[9] = 0xff;
5786e9e0626SOleksandr Tymoshenko 			data[10] = data[9];
5796e9e0626SOleksandr Tymoshenko 		}
5806e9e0626SOleksandr Tymoshenko 
581b4141195SMasahiro Yamada 		len = min3(txlen, (int)data[0], (int)wLength);
5826e9e0626SOleksandr Tymoshenko 		memcpy(buffer, data, len);
5836e9e0626SOleksandr Tymoshenko 		break;
5846e9e0626SOleksandr Tymoshenko 	default:
5856e9e0626SOleksandr Tymoshenko 		puts("unsupported root hub command\n");
5866e9e0626SOleksandr Tymoshenko 		stat = USB_ST_STALLED;
5876e9e0626SOleksandr Tymoshenko 	}
5886e9e0626SOleksandr Tymoshenko 
5896e9e0626SOleksandr Tymoshenko 	dev->act_len = min(len, txlen);
5906e9e0626SOleksandr Tymoshenko 	dev->status = stat;
5916e9e0626SOleksandr Tymoshenko 
5926e9e0626SOleksandr Tymoshenko 	return stat;
5936e9e0626SOleksandr Tymoshenko }
5946e9e0626SOleksandr Tymoshenko 
5956e9e0626SOleksandr Tymoshenko /* Direction: In ; Request: Configuration */
5966e9e0626SOleksandr Tymoshenko static int dwc_otg_submit_rh_msg_in_configuration(struct usb_device *dev,
5976e9e0626SOleksandr Tymoshenko 						  void *buffer, int txlen,
5986e9e0626SOleksandr Tymoshenko 						  struct devrequest *cmd)
5996e9e0626SOleksandr Tymoshenko {
6006e9e0626SOleksandr Tymoshenko 	int len = 0;
6016e9e0626SOleksandr Tymoshenko 	int stat = 0;
6026e9e0626SOleksandr Tymoshenko 
6036e9e0626SOleksandr Tymoshenko 	switch (cmd->requesttype & ~USB_DIR_IN) {
6046e9e0626SOleksandr Tymoshenko 	case 0:
6056e9e0626SOleksandr Tymoshenko 		*(uint8_t *)buffer = 0x01;
6066e9e0626SOleksandr Tymoshenko 		len = 1;
6076e9e0626SOleksandr Tymoshenko 		break;
6086e9e0626SOleksandr Tymoshenko 	default:
6096e9e0626SOleksandr Tymoshenko 		puts("unsupported root hub command\n");
6106e9e0626SOleksandr Tymoshenko 		stat = USB_ST_STALLED;
6116e9e0626SOleksandr Tymoshenko 	}
6126e9e0626SOleksandr Tymoshenko 
6136e9e0626SOleksandr Tymoshenko 	dev->act_len = min(len, txlen);
6146e9e0626SOleksandr Tymoshenko 	dev->status = stat;
6156e9e0626SOleksandr Tymoshenko 
6166e9e0626SOleksandr Tymoshenko 	return stat;
6176e9e0626SOleksandr Tymoshenko }
6186e9e0626SOleksandr Tymoshenko 
6196e9e0626SOleksandr Tymoshenko /* Direction: In */
620cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg_in(struct dwc2_priv *priv,
621cc3e3a9eSSimon Glass 				    struct usb_device *dev, void *buffer,
622cc3e3a9eSSimon Glass 				    int txlen, struct devrequest *cmd)
6236e9e0626SOleksandr Tymoshenko {
6246e9e0626SOleksandr Tymoshenko 	switch (cmd->request) {
6256e9e0626SOleksandr Tymoshenko 	case USB_REQ_GET_STATUS:
626cc3e3a9eSSimon Glass 		return dwc_otg_submit_rh_msg_in_status(priv->regs, dev, buffer,
6276e9e0626SOleksandr Tymoshenko 						       txlen, cmd);
6286e9e0626SOleksandr Tymoshenko 	case USB_REQ_GET_DESCRIPTOR:
6296e9e0626SOleksandr Tymoshenko 		return dwc_otg_submit_rh_msg_in_descriptor(dev, buffer,
6306e9e0626SOleksandr Tymoshenko 							   txlen, cmd);
6316e9e0626SOleksandr Tymoshenko 	case USB_REQ_GET_CONFIGURATION:
6326e9e0626SOleksandr Tymoshenko 		return dwc_otg_submit_rh_msg_in_configuration(dev, buffer,
6336e9e0626SOleksandr Tymoshenko 							      txlen, cmd);
6346e9e0626SOleksandr Tymoshenko 	default:
6356e9e0626SOleksandr Tymoshenko 		puts("unsupported root hub command\n");
6366e9e0626SOleksandr Tymoshenko 		return USB_ST_STALLED;
6376e9e0626SOleksandr Tymoshenko 	}
6386e9e0626SOleksandr Tymoshenko }
6396e9e0626SOleksandr Tymoshenko 
6406e9e0626SOleksandr Tymoshenko /* Direction: Out */
641cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg_out(struct dwc2_priv *priv,
642cc3e3a9eSSimon Glass 				     struct usb_device *dev,
6436e9e0626SOleksandr Tymoshenko 				     void *buffer, int txlen,
6446e9e0626SOleksandr Tymoshenko 				     struct devrequest *cmd)
6456e9e0626SOleksandr Tymoshenko {
646cc3e3a9eSSimon Glass 	struct dwc2_core_regs *regs = priv->regs;
6476e9e0626SOleksandr Tymoshenko 	int len = 0;
6486e9e0626SOleksandr Tymoshenko 	int stat = 0;
6496e9e0626SOleksandr Tymoshenko 	uint16_t bmrtype_breq = cmd->requesttype | (cmd->request << 8);
6506e9e0626SOleksandr Tymoshenko 	uint16_t wValue = cpu_to_le16(cmd->value);
6516e9e0626SOleksandr Tymoshenko 
6526e9e0626SOleksandr Tymoshenko 	switch (bmrtype_breq & ~USB_DIR_IN) {
6536e9e0626SOleksandr Tymoshenko 	case (USB_REQ_CLEAR_FEATURE << 8) | USB_RECIP_ENDPOINT:
6546e9e0626SOleksandr Tymoshenko 	case (USB_REQ_CLEAR_FEATURE << 8) | USB_TYPE_CLASS:
6556e9e0626SOleksandr Tymoshenko 		break;
6566e9e0626SOleksandr Tymoshenko 
6576e9e0626SOleksandr Tymoshenko 	case (USB_REQ_CLEAR_FEATURE << 8) | USB_RECIP_OTHER | USB_TYPE_CLASS:
6586e9e0626SOleksandr Tymoshenko 		switch (wValue) {
6596e9e0626SOleksandr Tymoshenko 		case USB_PORT_FEAT_C_CONNECTION:
6606e9e0626SOleksandr Tymoshenko 			setbits_le32(&regs->hprt0, DWC2_HPRT0_PRTCONNDET);
6616e9e0626SOleksandr Tymoshenko 			break;
6626e9e0626SOleksandr Tymoshenko 		}
6636e9e0626SOleksandr Tymoshenko 		break;
6646e9e0626SOleksandr Tymoshenko 
6656e9e0626SOleksandr Tymoshenko 	case (USB_REQ_SET_FEATURE << 8) | USB_RECIP_OTHER | USB_TYPE_CLASS:
6666e9e0626SOleksandr Tymoshenko 		switch (wValue) {
6676e9e0626SOleksandr Tymoshenko 		case USB_PORT_FEAT_SUSPEND:
6686e9e0626SOleksandr Tymoshenko 			break;
6696e9e0626SOleksandr Tymoshenko 
6706e9e0626SOleksandr Tymoshenko 		case USB_PORT_FEAT_RESET:
6716e9e0626SOleksandr Tymoshenko 			clrsetbits_le32(&regs->hprt0, DWC2_HPRT0_PRTENA |
6726e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTCONNDET |
6736e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTENCHNG |
6746e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTOVRCURRCHNG,
6756e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTRST);
6766e9e0626SOleksandr Tymoshenko 			mdelay(50);
6776e9e0626SOleksandr Tymoshenko 			clrbits_le32(&regs->hprt0, DWC2_HPRT0_PRTRST);
6786e9e0626SOleksandr Tymoshenko 			break;
6796e9e0626SOleksandr Tymoshenko 
6806e9e0626SOleksandr Tymoshenko 		case USB_PORT_FEAT_POWER:
6816e9e0626SOleksandr Tymoshenko 			clrsetbits_le32(&regs->hprt0, DWC2_HPRT0_PRTENA |
6826e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTCONNDET |
6836e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTENCHNG |
6846e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTOVRCURRCHNG,
6856e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTRST);
6866e9e0626SOleksandr Tymoshenko 			break;
6876e9e0626SOleksandr Tymoshenko 
6886e9e0626SOleksandr Tymoshenko 		case USB_PORT_FEAT_ENABLE:
6896e9e0626SOleksandr Tymoshenko 			break;
6906e9e0626SOleksandr Tymoshenko 		}
6916e9e0626SOleksandr Tymoshenko 		break;
6926e9e0626SOleksandr Tymoshenko 	case (USB_REQ_SET_ADDRESS << 8):
693cc3e3a9eSSimon Glass 		priv->root_hub_devnum = wValue;
6946e9e0626SOleksandr Tymoshenko 		break;
6956e9e0626SOleksandr Tymoshenko 	case (USB_REQ_SET_CONFIGURATION << 8):
6966e9e0626SOleksandr Tymoshenko 		break;
6976e9e0626SOleksandr Tymoshenko 	default:
6986e9e0626SOleksandr Tymoshenko 		puts("unsupported root hub command\n");
6996e9e0626SOleksandr Tymoshenko 		stat = USB_ST_STALLED;
7006e9e0626SOleksandr Tymoshenko 	}
7016e9e0626SOleksandr Tymoshenko 
7026e9e0626SOleksandr Tymoshenko 	len = min(len, txlen);
7036e9e0626SOleksandr Tymoshenko 
7046e9e0626SOleksandr Tymoshenko 	dev->act_len = len;
7056e9e0626SOleksandr Tymoshenko 	dev->status = stat;
7066e9e0626SOleksandr Tymoshenko 
7076e9e0626SOleksandr Tymoshenko 	return stat;
7086e9e0626SOleksandr Tymoshenko }
7096e9e0626SOleksandr Tymoshenko 
710cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg(struct dwc2_priv *priv, struct usb_device *dev,
711cc3e3a9eSSimon Glass 				 unsigned long pipe, void *buffer, int txlen,
7126e9e0626SOleksandr Tymoshenko 				 struct devrequest *cmd)
7136e9e0626SOleksandr Tymoshenko {
7146e9e0626SOleksandr Tymoshenko 	int stat = 0;
7156e9e0626SOleksandr Tymoshenko 
7166e9e0626SOleksandr Tymoshenko 	if (usb_pipeint(pipe)) {
7176e9e0626SOleksandr Tymoshenko 		puts("Root-Hub submit IRQ: NOT implemented\n");
7186e9e0626SOleksandr Tymoshenko 		return 0;
7196e9e0626SOleksandr Tymoshenko 	}
7206e9e0626SOleksandr Tymoshenko 
7216e9e0626SOleksandr Tymoshenko 	if (cmd->requesttype & USB_DIR_IN)
722cc3e3a9eSSimon Glass 		stat = dwc_otg_submit_rh_msg_in(priv, dev, buffer, txlen, cmd);
7236e9e0626SOleksandr Tymoshenko 	else
724cc3e3a9eSSimon Glass 		stat = dwc_otg_submit_rh_msg_out(priv, dev, buffer, txlen, cmd);
7256e9e0626SOleksandr Tymoshenko 
7266e9e0626SOleksandr Tymoshenko 	mdelay(1);
7276e9e0626SOleksandr Tymoshenko 
7286e9e0626SOleksandr Tymoshenko 	return stat;
7296e9e0626SOleksandr Tymoshenko }
7306e9e0626SOleksandr Tymoshenko 
731cc3e3a9eSSimon Glass int wait_for_chhltd(struct dwc2_core_regs *regs, uint32_t *sub, int *toggle,
732cc3e3a9eSSimon Glass 		    bool ignore_ack)
7334a1d21fcSStephen Warren {
734fc909c05SStephen Warren 	uint32_t hcint_comp_hlt_ack = DWC2_HCINT_XFERCOMP | DWC2_HCINT_CHHLTD;
7354a1d21fcSStephen Warren 	struct dwc2_hc_regs *hc_regs = &regs->hc_regs[DWC2_HC_CHANNEL];
7364a1d21fcSStephen Warren 	int ret;
7374a1d21fcSStephen Warren 	uint32_t hcint, hctsiz;
7384a1d21fcSStephen Warren 
7394a1d21fcSStephen Warren 	ret = wait_for_bit(&hc_regs->hcint, DWC2_HCINT_CHHLTD, true);
7404a1d21fcSStephen Warren 	if (ret)
7414a1d21fcSStephen Warren 		return ret;
7424a1d21fcSStephen Warren 
7434a1d21fcSStephen Warren 	hcint = readl(&hc_regs->hcint);
7445877de91SStephen Warren 	if (hcint & (DWC2_HCINT_NAK | DWC2_HCINT_FRMOVRUN))
7455877de91SStephen Warren 		return -EAGAIN;
746fc909c05SStephen Warren 	if (ignore_ack)
747fc909c05SStephen Warren 		hcint &= ~DWC2_HCINT_ACK;
748fc909c05SStephen Warren 	else
749fc909c05SStephen Warren 		hcint_comp_hlt_ack |= DWC2_HCINT_ACK;
7504a1d21fcSStephen Warren 	if (hcint != hcint_comp_hlt_ack) {
7514a1d21fcSStephen Warren 		debug("%s: Error (HCINT=%08x)\n", __func__, hcint);
7524a1d21fcSStephen Warren 		return -EINVAL;
7534a1d21fcSStephen Warren 	}
7544a1d21fcSStephen Warren 
7554a1d21fcSStephen Warren 	hctsiz = readl(&hc_regs->hctsiz);
7564a1d21fcSStephen Warren 	*sub = (hctsiz & DWC2_HCTSIZ_XFERSIZE_MASK) >>
7574a1d21fcSStephen Warren 		DWC2_HCTSIZ_XFERSIZE_OFFSET;
75866ffc875SStephen Warren 	*toggle = (hctsiz & DWC2_HCTSIZ_PID_MASK) >> DWC2_HCTSIZ_PID_OFFSET;
7594a1d21fcSStephen Warren 
76066ffc875SStephen Warren 	debug("%s: sub=%u toggle=%d\n", __func__, *sub, *toggle);
7614a1d21fcSStephen Warren 
7624a1d21fcSStephen Warren 	return 0;
7634a1d21fcSStephen Warren }
7644a1d21fcSStephen Warren 
7657b5e504dSStephen Warren static int dwc2_eptype[] = {
7667b5e504dSStephen Warren 	DWC2_HCCHAR_EPTYPE_ISOC,
7677b5e504dSStephen Warren 	DWC2_HCCHAR_EPTYPE_INTR,
7687b5e504dSStephen Warren 	DWC2_HCCHAR_EPTYPE_CONTROL,
7697b5e504dSStephen Warren 	DWC2_HCCHAR_EPTYPE_BULK,
7707b5e504dSStephen Warren };
7717b5e504dSStephen Warren 
772cc3e3a9eSSimon Glass int chunk_msg(struct dwc2_priv *priv, struct usb_device *dev,
773cc3e3a9eSSimon Glass 	      unsigned long pipe, int *pid, int in, void *buffer, int len,
774cc3e3a9eSSimon Glass 	      bool ignore_ack)
7756e9e0626SOleksandr Tymoshenko {
776cc3e3a9eSSimon Glass 	struct dwc2_core_regs *regs = priv->regs;
7777b5e504dSStephen Warren 	struct dwc2_hc_regs *hc_regs = &regs->hc_regs[DWC2_HC_CHANNEL];
7786e9e0626SOleksandr Tymoshenko 	int devnum = usb_pipedevice(pipe);
7796e9e0626SOleksandr Tymoshenko 	int ep = usb_pipeendpoint(pipe);
7806e9e0626SOleksandr Tymoshenko 	int max = usb_maxpacket(dev, pipe);
7817b5e504dSStephen Warren 	int eptype = dwc2_eptype[usb_pipetype(pipe)];
7826e9e0626SOleksandr Tymoshenko 	int done = 0;
7835877de91SStephen Warren 	int ret = 0;
7844a1d21fcSStephen Warren 	uint32_t sub;
7856e9e0626SOleksandr Tymoshenko 	uint32_t xfer_len;
7866e9e0626SOleksandr Tymoshenko 	uint32_t num_packets;
7876e9e0626SOleksandr Tymoshenko 	int stop_transfer = 0;
7886e9e0626SOleksandr Tymoshenko 
7897b5e504dSStephen Warren 	debug("%s: msg: pipe %lx pid %d in %d len %d\n", __func__, pipe, *pid,
7907b5e504dSStephen Warren 	      in, len);
7916e9e0626SOleksandr Tymoshenko 
792ee837554SStephen Warren 	do {
7936e9e0626SOleksandr Tymoshenko 		/* Initialize channel */
794ed9bcbc7SStephen Warren 		dwc_otg_hc_init(regs, DWC2_HC_CHANNEL, dev, devnum, ep, in,
795ed9bcbc7SStephen Warren 				eptype, max);
7966e9e0626SOleksandr Tymoshenko 
7976e9e0626SOleksandr Tymoshenko 		xfer_len = len - done;
7986e9e0626SOleksandr Tymoshenko 		if (xfer_len > CONFIG_DWC2_MAX_TRANSFER_SIZE)
7996e9e0626SOleksandr Tymoshenko 			xfer_len = CONFIG_DWC2_MAX_TRANSFER_SIZE - max + 1;
800805b67e1SStephen Warren 		if (xfer_len > DWC2_DATA_BUF_SIZE)
801805b67e1SStephen Warren 			xfer_len = DWC2_DATA_BUF_SIZE - max + 1;
8026e9e0626SOleksandr Tymoshenko 
803805b67e1SStephen Warren 		/* Make sure that xfer_len is a multiple of max packet size. */
8046e9e0626SOleksandr Tymoshenko 		if (xfer_len > 0) {
8056e9e0626SOleksandr Tymoshenko 			num_packets = (xfer_len + max - 1) / max;
8066e9e0626SOleksandr Tymoshenko 			if (num_packets > CONFIG_DWC2_MAX_PACKET_COUNT) {
8076e9e0626SOleksandr Tymoshenko 				num_packets = CONFIG_DWC2_MAX_PACKET_COUNT;
8086e9e0626SOleksandr Tymoshenko 				xfer_len = num_packets * max;
8096e9e0626SOleksandr Tymoshenko 			}
8106e9e0626SOleksandr Tymoshenko 		} else {
8116e9e0626SOleksandr Tymoshenko 			num_packets = 1;
8126e9e0626SOleksandr Tymoshenko 		}
8136e9e0626SOleksandr Tymoshenko 
8147b5e504dSStephen Warren 		if (in)
8156e9e0626SOleksandr Tymoshenko 			xfer_len = num_packets * max;
8166e9e0626SOleksandr Tymoshenko 
8177b5e504dSStephen Warren 		debug("%s: chunk: pid %d xfer_len %u pkts %u\n", __func__,
8187b5e504dSStephen Warren 		      *pid, xfer_len, num_packets);
8197b5e504dSStephen Warren 
8206e9e0626SOleksandr Tymoshenko 		writel((xfer_len << DWC2_HCTSIZ_XFERSIZE_OFFSET) |
8216e9e0626SOleksandr Tymoshenko 		       (num_packets << DWC2_HCTSIZ_PKTCNT_OFFSET) |
8227b5e504dSStephen Warren 		       (*pid << DWC2_HCTSIZ_PID_OFFSET),
8236e9e0626SOleksandr Tymoshenko 		       &hc_regs->hctsiz);
8246e9e0626SOleksandr Tymoshenko 
825cc3e3a9eSSimon Glass 		if (!in) {
826*db402e00SAlexander Stein 			memcpy(priv->aligned_buffer, (char *)buffer + done, len);
827*db402e00SAlexander Stein 
828*db402e00SAlexander Stein 			flush_dcache_range((unsigned long)priv->aligned_buffer,
829*db402e00SAlexander Stein 				(unsigned long)((void *)priv->aligned_buffer +
830*db402e00SAlexander Stein 				roundup(len, ARCH_DMA_MINALIGN)));
831cc3e3a9eSSimon Glass 		}
832d1c880c6SStephen Warren 
833cc3e3a9eSSimon Glass 		writel(phys_to_bus((unsigned long)priv->aligned_buffer),
8345c0beb5cSStephen Warren 		       &hc_regs->hcdma);
8356e9e0626SOleksandr Tymoshenko 
8366e9e0626SOleksandr Tymoshenko 		/* Set host channel enable after all other setup is complete. */
8376e9e0626SOleksandr Tymoshenko 		clrsetbits_le32(&hc_regs->hcchar, DWC2_HCCHAR_MULTICNT_MASK |
8386e9e0626SOleksandr Tymoshenko 				DWC2_HCCHAR_CHEN | DWC2_HCCHAR_CHDIS,
8396e9e0626SOleksandr Tymoshenko 				(1 << DWC2_HCCHAR_MULTICNT_OFFSET) |
8406e9e0626SOleksandr Tymoshenko 				DWC2_HCCHAR_CHEN);
8416e9e0626SOleksandr Tymoshenko 
842cc3e3a9eSSimon Glass 		ret = wait_for_chhltd(regs, &sub, pid, ignore_ack);
8435877de91SStephen Warren 		if (ret)
8444a1d21fcSStephen Warren 			break;
8456e9e0626SOleksandr Tymoshenko 
8467b5e504dSStephen Warren 		if (in) {
847d1c880c6SStephen Warren 			xfer_len -= sub;
848*db402e00SAlexander Stein 
849*db402e00SAlexander Stein 			invalidate_dcache_range((unsigned long)priv->aligned_buffer,
850*db402e00SAlexander Stein 				(unsigned long)((void *)priv->aligned_buffer +
851*db402e00SAlexander Stein 				roundup(xfer_len, ARCH_DMA_MINALIGN)));
852*db402e00SAlexander Stein 
853cc3e3a9eSSimon Glass 			memcpy(buffer + done, priv->aligned_buffer, xfer_len);
8544a1d21fcSStephen Warren 			if (sub)
8556e9e0626SOleksandr Tymoshenko 				stop_transfer = 1;
8566e9e0626SOleksandr Tymoshenko 		}
8576e9e0626SOleksandr Tymoshenko 
858d1c880c6SStephen Warren 		done += xfer_len;
859d1c880c6SStephen Warren 
860d1c880c6SStephen Warren 	} while ((done < len) && !stop_transfer);
8616e9e0626SOleksandr Tymoshenko 
8626e9e0626SOleksandr Tymoshenko 	writel(0, &hc_regs->hcintmsk);
8636e9e0626SOleksandr Tymoshenko 	writel(0xFFFFFFFF, &hc_regs->hcint);
8646e9e0626SOleksandr Tymoshenko 
8656e9e0626SOleksandr Tymoshenko 	dev->status = 0;
8666e9e0626SOleksandr Tymoshenko 	dev->act_len = done;
8676e9e0626SOleksandr Tymoshenko 
8685877de91SStephen Warren 	return ret;
8696e9e0626SOleksandr Tymoshenko }
8706e9e0626SOleksandr Tymoshenko 
8717b5e504dSStephen Warren /* U-Boot USB transmission interface */
872cc3e3a9eSSimon Glass int _submit_bulk_msg(struct dwc2_priv *priv, struct usb_device *dev,
873cc3e3a9eSSimon Glass 		     unsigned long pipe, void *buffer, int len)
8747b5e504dSStephen Warren {
8757b5e504dSStephen Warren 	int devnum = usb_pipedevice(pipe);
8767b5e504dSStephen Warren 	int ep = usb_pipeendpoint(pipe);
8777b5e504dSStephen Warren 
878cc3e3a9eSSimon Glass 	if (devnum == priv->root_hub_devnum) {
8797b5e504dSStephen Warren 		dev->status = 0;
8807b5e504dSStephen Warren 		return -EINVAL;
8817b5e504dSStephen Warren 	}
8827b5e504dSStephen Warren 
883cc3e3a9eSSimon Glass 	return chunk_msg(priv, dev, pipe, &priv->bulk_data_toggle[devnum][ep],
884fc909c05SStephen Warren 			 usb_pipein(pipe), buffer, len, true);
8857b5e504dSStephen Warren }
8867b5e504dSStephen Warren 
887cc3e3a9eSSimon Glass static int _submit_control_msg(struct dwc2_priv *priv, struct usb_device *dev,
888cc3e3a9eSSimon Glass 			       unsigned long pipe, void *buffer, int len,
889cc3e3a9eSSimon Glass 			       struct devrequest *setup)
8906e9e0626SOleksandr Tymoshenko {
8916e9e0626SOleksandr Tymoshenko 	int devnum = usb_pipedevice(pipe);
892ee837554SStephen Warren 	int pid, ret, act_len;
8936e9e0626SOleksandr Tymoshenko 	/* For CONTROL endpoint pid should start with DATA1 */
8946e9e0626SOleksandr Tymoshenko 	int status_direction;
8956e9e0626SOleksandr Tymoshenko 
896cc3e3a9eSSimon Glass 	if (devnum == priv->root_hub_devnum) {
8976e9e0626SOleksandr Tymoshenko 		dev->status = 0;
8986e9e0626SOleksandr Tymoshenko 		dev->speed = USB_SPEED_HIGH;
899cc3e3a9eSSimon Glass 		return dwc_otg_submit_rh_msg(priv, dev, pipe, buffer, len,
900cc3e3a9eSSimon Glass 					     setup);
9016e9e0626SOleksandr Tymoshenko 	}
9026e9e0626SOleksandr Tymoshenko 
903ee837554SStephen Warren 	pid = DWC2_HC_PID_SETUP;
904cc3e3a9eSSimon Glass 	ret = chunk_msg(priv, dev, pipe, &pid, 0, setup, 8, true);
905ee837554SStephen Warren 	if (ret)
906ee837554SStephen Warren 		return ret;
9076e9e0626SOleksandr Tymoshenko 
9086e9e0626SOleksandr Tymoshenko 	if (buffer) {
909282685e0SStephen Warren 		pid = DWC2_HC_PID_DATA1;
910cc3e3a9eSSimon Glass 		ret = chunk_msg(priv, dev, pipe, &pid, usb_pipein(pipe), buffer,
911fc909c05SStephen Warren 				len, false);
912ee837554SStephen Warren 		if (ret)
913ee837554SStephen Warren 			return ret;
914ee837554SStephen Warren 		act_len = dev->act_len;
9156e9e0626SOleksandr Tymoshenko 	} /* End of DATA stage */
916ee837554SStephen Warren 	else
917ee837554SStephen Warren 		act_len = 0;
9186e9e0626SOleksandr Tymoshenko 
9196e9e0626SOleksandr Tymoshenko 	/* STATUS stage */
9206e9e0626SOleksandr Tymoshenko 	if ((len == 0) || usb_pipeout(pipe))
9216e9e0626SOleksandr Tymoshenko 		status_direction = 1;
9226e9e0626SOleksandr Tymoshenko 	else
9236e9e0626SOleksandr Tymoshenko 		status_direction = 0;
9246e9e0626SOleksandr Tymoshenko 
925ee837554SStephen Warren 	pid = DWC2_HC_PID_DATA1;
926cc3e3a9eSSimon Glass 	ret = chunk_msg(priv, dev, pipe, &pid, status_direction,
927cc3e3a9eSSimon Glass 			priv->status_buffer, 0, false);
928ee837554SStephen Warren 	if (ret)
929ee837554SStephen Warren 		return ret;
9306e9e0626SOleksandr Tymoshenko 
931ee837554SStephen Warren 	dev->act_len = act_len;
9326e9e0626SOleksandr Tymoshenko 
9334a1d21fcSStephen Warren 	return 0;
9346e9e0626SOleksandr Tymoshenko }
9356e9e0626SOleksandr Tymoshenko 
936cc3e3a9eSSimon Glass int _submit_int_msg(struct dwc2_priv *priv, struct usb_device *dev,
937cc3e3a9eSSimon Glass 		    unsigned long pipe, void *buffer, int len, int interval)
9386e9e0626SOleksandr Tymoshenko {
9395877de91SStephen Warren 	unsigned long timeout;
9405877de91SStephen Warren 	int ret;
9415877de91SStephen Warren 
942e236519bSStephen Warren 	/* FIXME: what is interval? */
9435877de91SStephen Warren 
9445877de91SStephen Warren 	timeout = get_timer(0) + USB_TIMEOUT_MS(pipe);
9455877de91SStephen Warren 	for (;;) {
9465877de91SStephen Warren 		if (get_timer(0) > timeout) {
9475877de91SStephen Warren 			printf("Timeout poll on interrupt endpoint\n");
9485877de91SStephen Warren 			return -ETIMEDOUT;
9495877de91SStephen Warren 		}
950cc3e3a9eSSimon Glass 		ret = _submit_bulk_msg(priv, dev, pipe, buffer, len);
9515877de91SStephen Warren 		if (ret != -EAGAIN)
9525877de91SStephen Warren 			return ret;
9535877de91SStephen Warren 	}
9546e9e0626SOleksandr Tymoshenko }
9556e9e0626SOleksandr Tymoshenko 
956cc3e3a9eSSimon Glass static int dwc2_init_common(struct dwc2_priv *priv)
9576e9e0626SOleksandr Tymoshenko {
958cc3e3a9eSSimon Glass 	struct dwc2_core_regs *regs = priv->regs;
9596e9e0626SOleksandr Tymoshenko 	uint32_t snpsid;
9606e9e0626SOleksandr Tymoshenko 	int i, j;
9616e9e0626SOleksandr Tymoshenko 
9626e9e0626SOleksandr Tymoshenko 	snpsid = readl(&regs->gsnpsid);
9636e9e0626SOleksandr Tymoshenko 	printf("Core Release: %x.%03x\n", snpsid >> 12 & 0xf, snpsid & 0xfff);
9646e9e0626SOleksandr Tymoshenko 
9655cfd6c00SPeter Griffin 	if ((snpsid & DWC2_SNPSID_DEVID_MASK) != DWC2_SNPSID_DEVID_VER_2xx &&
9665cfd6c00SPeter Griffin 	    (snpsid & DWC2_SNPSID_DEVID_MASK) != DWC2_SNPSID_DEVID_VER_3xx) {
9676e9e0626SOleksandr Tymoshenko 		printf("SNPSID invalid (not DWC2 OTG device): %08x\n", snpsid);
9686e9e0626SOleksandr Tymoshenko 		return -ENODEV;
9696e9e0626SOleksandr Tymoshenko 	}
9706e9e0626SOleksandr Tymoshenko 
9716e9e0626SOleksandr Tymoshenko 	dwc_otg_core_init(regs);
9726e9e0626SOleksandr Tymoshenko 	dwc_otg_core_host_init(regs);
9736e9e0626SOleksandr Tymoshenko 
9746e9e0626SOleksandr Tymoshenko 	clrsetbits_le32(&regs->hprt0, DWC2_HPRT0_PRTENA |
9756e9e0626SOleksandr Tymoshenko 			DWC2_HPRT0_PRTCONNDET | DWC2_HPRT0_PRTENCHNG |
9766e9e0626SOleksandr Tymoshenko 			DWC2_HPRT0_PRTOVRCURRCHNG,
9776e9e0626SOleksandr Tymoshenko 			DWC2_HPRT0_PRTRST);
9786e9e0626SOleksandr Tymoshenko 	mdelay(50);
9796e9e0626SOleksandr Tymoshenko 	clrbits_le32(&regs->hprt0, DWC2_HPRT0_PRTENA | DWC2_HPRT0_PRTCONNDET |
9806e9e0626SOleksandr Tymoshenko 		     DWC2_HPRT0_PRTENCHNG | DWC2_HPRT0_PRTOVRCURRCHNG |
9816e9e0626SOleksandr Tymoshenko 		     DWC2_HPRT0_PRTRST);
9826e9e0626SOleksandr Tymoshenko 
9836e9e0626SOleksandr Tymoshenko 	for (i = 0; i < MAX_DEVICE; i++) {
984282685e0SStephen Warren 		for (j = 0; j < MAX_ENDPOINT; j++)
985cc3e3a9eSSimon Glass 			priv->bulk_data_toggle[i][j] = DWC2_HC_PID_DATA0;
9866e9e0626SOleksandr Tymoshenko 	}
9876e9e0626SOleksandr Tymoshenko 
9886e9e0626SOleksandr Tymoshenko 	return 0;
9896e9e0626SOleksandr Tymoshenko }
9906e9e0626SOleksandr Tymoshenko 
991cc3e3a9eSSimon Glass static void dwc2_uninit_common(struct dwc2_core_regs *regs)
9926e9e0626SOleksandr Tymoshenko {
9936e9e0626SOleksandr Tymoshenko 	/* Put everything in reset. */
9946e9e0626SOleksandr Tymoshenko 	clrsetbits_le32(&regs->hprt0, DWC2_HPRT0_PRTENA |
9956e9e0626SOleksandr Tymoshenko 			DWC2_HPRT0_PRTCONNDET | DWC2_HPRT0_PRTENCHNG |
9966e9e0626SOleksandr Tymoshenko 			DWC2_HPRT0_PRTOVRCURRCHNG,
9976e9e0626SOleksandr Tymoshenko 			DWC2_HPRT0_PRTRST);
998cc3e3a9eSSimon Glass }
999cc3e3a9eSSimon Glass 
1000f58a41e0SSimon Glass #ifndef CONFIG_DM_USB
1001cc3e3a9eSSimon Glass int submit_control_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
1002cc3e3a9eSSimon Glass 		       int len, struct devrequest *setup)
1003cc3e3a9eSSimon Glass {
1004cc3e3a9eSSimon Glass 	return _submit_control_msg(&local, dev, pipe, buffer, len, setup);
1005cc3e3a9eSSimon Glass }
1006cc3e3a9eSSimon Glass 
1007cc3e3a9eSSimon Glass int submit_bulk_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
1008cc3e3a9eSSimon Glass 		    int len)
1009cc3e3a9eSSimon Glass {
1010cc3e3a9eSSimon Glass 	return _submit_bulk_msg(&local, dev, pipe, buffer, len);
1011cc3e3a9eSSimon Glass }
1012cc3e3a9eSSimon Glass 
1013cc3e3a9eSSimon Glass int submit_int_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
1014cc3e3a9eSSimon Glass 		   int len, int interval)
1015cc3e3a9eSSimon Glass {
1016cc3e3a9eSSimon Glass 	return _submit_int_msg(&local, dev, pipe, buffer, len, interval);
1017cc3e3a9eSSimon Glass }
1018cc3e3a9eSSimon Glass 
1019cc3e3a9eSSimon Glass /* U-Boot USB control interface */
1020cc3e3a9eSSimon Glass int usb_lowlevel_init(int index, enum usb_init_type init, void **controller)
1021cc3e3a9eSSimon Glass {
1022cc3e3a9eSSimon Glass 	struct dwc2_priv *priv = &local;
1023cc3e3a9eSSimon Glass 
1024cc3e3a9eSSimon Glass 	memset(priv, '\0', sizeof(*priv));
1025cc3e3a9eSSimon Glass 	priv->root_hub_devnum = 0;
1026cc3e3a9eSSimon Glass 	priv->regs = (struct dwc2_core_regs *)CONFIG_USB_DWC2_REG_ADDR;
1027cc3e3a9eSSimon Glass 	priv->aligned_buffer = aligned_buffer_addr;
1028cc3e3a9eSSimon Glass 	priv->status_buffer = status_buffer_addr;
1029cc3e3a9eSSimon Glass 
1030cc3e3a9eSSimon Glass 	/* board-dependant init */
1031cc3e3a9eSSimon Glass 	if (board_usb_init(index, USB_INIT_HOST))
1032cc3e3a9eSSimon Glass 		return -1;
1033cc3e3a9eSSimon Glass 
1034cc3e3a9eSSimon Glass 	return dwc2_init_common(priv);
1035cc3e3a9eSSimon Glass }
1036cc3e3a9eSSimon Glass 
1037cc3e3a9eSSimon Glass int usb_lowlevel_stop(int index)
1038cc3e3a9eSSimon Glass {
1039cc3e3a9eSSimon Glass 	dwc2_uninit_common(local.regs);
1040cc3e3a9eSSimon Glass 
10416e9e0626SOleksandr Tymoshenko 	return 0;
10426e9e0626SOleksandr Tymoshenko }
1043f58a41e0SSimon Glass #endif
1044f58a41e0SSimon Glass 
1045f58a41e0SSimon Glass #ifdef CONFIG_DM_USB
1046f58a41e0SSimon Glass static int dwc2_submit_control_msg(struct udevice *dev, struct usb_device *udev,
1047f58a41e0SSimon Glass 				   unsigned long pipe, void *buffer, int length,
1048f58a41e0SSimon Glass 				   struct devrequest *setup)
1049f58a41e0SSimon Glass {
1050f58a41e0SSimon Glass 	struct dwc2_priv *priv = dev_get_priv(dev);
1051f58a41e0SSimon Glass 
1052f58a41e0SSimon Glass 	debug("%s: dev='%s', udev=%p, udev->dev='%s', portnr=%d\n", __func__,
1053f58a41e0SSimon Glass 	      dev->name, udev, udev->dev->name, udev->portnr);
1054f58a41e0SSimon Glass 
1055f58a41e0SSimon Glass 	return _submit_control_msg(priv, udev, pipe, buffer, length, setup);
1056f58a41e0SSimon Glass }
1057f58a41e0SSimon Glass 
1058f58a41e0SSimon Glass static int dwc2_submit_bulk_msg(struct udevice *dev, struct usb_device *udev,
1059f58a41e0SSimon Glass 				unsigned long pipe, void *buffer, int length)
1060f58a41e0SSimon Glass {
1061f58a41e0SSimon Glass 	struct dwc2_priv *priv = dev_get_priv(dev);
1062f58a41e0SSimon Glass 
1063f58a41e0SSimon Glass 	debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
1064f58a41e0SSimon Glass 
1065f58a41e0SSimon Glass 	return _submit_bulk_msg(priv, udev, pipe, buffer, length);
1066f58a41e0SSimon Glass }
1067f58a41e0SSimon Glass 
1068f58a41e0SSimon Glass static int dwc2_submit_int_msg(struct udevice *dev, struct usb_device *udev,
1069f58a41e0SSimon Glass 			       unsigned long pipe, void *buffer, int length,
1070f58a41e0SSimon Glass 			       int interval)
1071f58a41e0SSimon Glass {
1072f58a41e0SSimon Glass 	struct dwc2_priv *priv = dev_get_priv(dev);
1073f58a41e0SSimon Glass 
1074f58a41e0SSimon Glass 	debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
1075f58a41e0SSimon Glass 
1076f58a41e0SSimon Glass 	return _submit_int_msg(priv, udev, pipe, buffer, length, interval);
1077f58a41e0SSimon Glass }
1078f58a41e0SSimon Glass 
1079f58a41e0SSimon Glass static int dwc2_usb_ofdata_to_platdata(struct udevice *dev)
1080f58a41e0SSimon Glass {
1081f58a41e0SSimon Glass 	struct dwc2_priv *priv = dev_get_priv(dev);
1082f58a41e0SSimon Glass 	fdt_addr_t addr;
1083f58a41e0SSimon Glass 
1084f58a41e0SSimon Glass 	addr = dev_get_addr(dev);
1085f58a41e0SSimon Glass 	if (addr == FDT_ADDR_T_NONE)
1086f58a41e0SSimon Glass 		return -EINVAL;
1087f58a41e0SSimon Glass 	priv->regs = (struct dwc2_core_regs *)addr;
1088f58a41e0SSimon Glass 
1089f58a41e0SSimon Glass 	return 0;
1090f58a41e0SSimon Glass }
1091f58a41e0SSimon Glass 
1092f58a41e0SSimon Glass static int dwc2_usb_probe(struct udevice *dev)
1093f58a41e0SSimon Glass {
1094f58a41e0SSimon Glass 	struct dwc2_priv *priv = dev_get_priv(dev);
1095f58a41e0SSimon Glass 
1096f58a41e0SSimon Glass 	return dwc2_init_common(priv);
1097f58a41e0SSimon Glass }
1098f58a41e0SSimon Glass 
1099f58a41e0SSimon Glass static int dwc2_usb_remove(struct udevice *dev)
1100f58a41e0SSimon Glass {
1101f58a41e0SSimon Glass 	struct dwc2_priv *priv = dev_get_priv(dev);
1102f58a41e0SSimon Glass 
1103f58a41e0SSimon Glass 	dwc2_uninit_common(priv->regs);
1104f58a41e0SSimon Glass 
1105f58a41e0SSimon Glass 	return 0;
1106f58a41e0SSimon Glass }
1107f58a41e0SSimon Glass 
1108f58a41e0SSimon Glass struct dm_usb_ops dwc2_usb_ops = {
1109f58a41e0SSimon Glass 	.control = dwc2_submit_control_msg,
1110f58a41e0SSimon Glass 	.bulk = dwc2_submit_bulk_msg,
1111f58a41e0SSimon Glass 	.interrupt = dwc2_submit_int_msg,
1112f58a41e0SSimon Glass };
1113f58a41e0SSimon Glass 
1114f58a41e0SSimon Glass static const struct udevice_id dwc2_usb_ids[] = {
1115f58a41e0SSimon Glass 	{ .compatible = "brcm,bcm2835-usb" },
1116f58a41e0SSimon Glass 	{ }
1117f58a41e0SSimon Glass };
1118f58a41e0SSimon Glass 
1119f58a41e0SSimon Glass U_BOOT_DRIVER(usb_dwc2) = {
1120f58a41e0SSimon Glass 	.name	= "dwc2_exynos",
1121f58a41e0SSimon Glass 	.id	= UCLASS_USB,
1122f58a41e0SSimon Glass 	.of_match = dwc2_usb_ids,
1123f58a41e0SSimon Glass 	.ofdata_to_platdata = dwc2_usb_ofdata_to_platdata,
1124f58a41e0SSimon Glass 	.probe	= dwc2_usb_probe,
1125f58a41e0SSimon Glass 	.remove = dwc2_usb_remove,
1126f58a41e0SSimon Glass 	.ops	= &dwc2_usb_ops,
1127f58a41e0SSimon Glass 	.priv_auto_alloc_size = sizeof(struct dwc2_priv),
1128f58a41e0SSimon Glass 	.flags	= DM_FLAG_ALLOC_PRIV_DMA,
1129f58a41e0SSimon Glass };
1130f58a41e0SSimon Glass #endif
1131