xref: /rk3399_rockchip-uboot/drivers/usb/host/dwc2.c (revision 8d1c811e5c57f1ffad5d344eed3a810f10ff3dba)
16e9e0626SOleksandr Tymoshenko /*
26e9e0626SOleksandr Tymoshenko  * Copyright (C) 2012 Oleksandr Tymoshenko <gonzo@freebsd.org>
36e9e0626SOleksandr Tymoshenko  * Copyright (C) 2014 Marek Vasut <marex@denx.de>
46e9e0626SOleksandr Tymoshenko  *
56e9e0626SOleksandr Tymoshenko  * SPDX-License-Identifier:     GPL-2.0+
66e9e0626SOleksandr Tymoshenko  */
76e9e0626SOleksandr Tymoshenko 
86e9e0626SOleksandr Tymoshenko #include <common.h>
9f58a41e0SSimon Glass #include <dm.h>
106e9e0626SOleksandr Tymoshenko #include <errno.h>
116e9e0626SOleksandr Tymoshenko #include <usb.h>
126e9e0626SOleksandr Tymoshenko #include <malloc.h>
13cf92e05cSSimon Glass #include <memalign.h>
145c0beb5cSStephen Warren #include <phys2bus.h>
156e9e0626SOleksandr Tymoshenko #include <usbroothubdes.h>
16fd2cd662SMateusz Kulikowski #include <wait_bit.h>
176e9e0626SOleksandr Tymoshenko #include <asm/io.h>
185c735367SKever Yang #include <power/regulator.h>
196e9e0626SOleksandr Tymoshenko 
206e9e0626SOleksandr Tymoshenko #include "dwc2.h"
216e9e0626SOleksandr Tymoshenko 
22b4fbd089SMarek Vasut DECLARE_GLOBAL_DATA_PTR;
23b4fbd089SMarek Vasut 
246e9e0626SOleksandr Tymoshenko /* Use only HC channel 0. */
256e9e0626SOleksandr Tymoshenko #define DWC2_HC_CHANNEL			0
266e9e0626SOleksandr Tymoshenko 
276e9e0626SOleksandr Tymoshenko #define DWC2_STATUS_BUF_SIZE		64
2879bf39c6SAlexey Brodkin #define DWC2_DATA_BUF_SIZE		(CONFIG_USB_DWC2_BUFFER_SIZE * 1024)
296e9e0626SOleksandr Tymoshenko 
306e9e0626SOleksandr Tymoshenko #define MAX_DEVICE			16
316e9e0626SOleksandr Tymoshenko #define MAX_ENDPOINT			16
326e9e0626SOleksandr Tymoshenko 
33cc3e3a9eSSimon Glass struct dwc2_priv {
34f58a41e0SSimon Glass #ifdef CONFIG_DM_USB
35db402e00SAlexander Stein 	uint8_t aligned_buffer[DWC2_DATA_BUF_SIZE] __aligned(ARCH_DMA_MINALIGN);
36db402e00SAlexander Stein 	uint8_t status_buffer[DWC2_STATUS_BUF_SIZE] __aligned(ARCH_DMA_MINALIGN);
37782be0c4SChristophe Kerello #ifdef CONFIG_DM_REGULATOR
38782be0c4SChristophe Kerello 	struct udevice *vbus_supply;
39782be0c4SChristophe Kerello #endif
40f58a41e0SSimon Glass #else
41cc3e3a9eSSimon Glass 	uint8_t *aligned_buffer;
42cc3e3a9eSSimon Glass 	uint8_t *status_buffer;
43f58a41e0SSimon Glass #endif
4425612f23SStefan Brüns 	u8 in_data_toggle[MAX_DEVICE][MAX_ENDPOINT];
4525612f23SStefan Brüns 	u8 out_data_toggle[MAX_DEVICE][MAX_ENDPOINT];
46cc3e3a9eSSimon Glass 	struct dwc2_core_regs *regs;
47cc3e3a9eSSimon Glass 	int root_hub_devnum;
48618da563SMarek Vasut 	bool ext_vbus;
49dd22baceSMeng Dongyang 	/*
50dd22baceSMeng Dongyang 	 * The hnp/srp capability must be disabled if the platform
51dd22baceSMeng Dongyang 	 * does't support hnp/srp. Otherwise the force mode can't work.
52dd22baceSMeng Dongyang 	 */
53c65a3494SMeng Dongyang 	bool hnp_srp_disable;
54b4fbd089SMarek Vasut 	bool oc_disable;
55cc3e3a9eSSimon Glass };
566e9e0626SOleksandr Tymoshenko 
57f58a41e0SSimon Glass #ifndef CONFIG_DM_USB
58db402e00SAlexander Stein /* We need cacheline-aligned buffers for DMA transfers and dcache support */
59db402e00SAlexander Stein DEFINE_ALIGN_BUFFER(uint8_t, aligned_buffer_addr, DWC2_DATA_BUF_SIZE,
60db402e00SAlexander Stein 		ARCH_DMA_MINALIGN);
61db402e00SAlexander Stein DEFINE_ALIGN_BUFFER(uint8_t, status_buffer_addr, DWC2_STATUS_BUF_SIZE,
62db402e00SAlexander Stein 		ARCH_DMA_MINALIGN);
63cc3e3a9eSSimon Glass 
64cc3e3a9eSSimon Glass static struct dwc2_priv local;
65f58a41e0SSimon Glass #endif
666e9e0626SOleksandr Tymoshenko 
676e9e0626SOleksandr Tymoshenko /*
686e9e0626SOleksandr Tymoshenko  * DWC2 IP interface
696e9e0626SOleksandr Tymoshenko  */
706e9e0626SOleksandr Tymoshenko 
716e9e0626SOleksandr Tymoshenko /*
726e9e0626SOleksandr Tymoshenko  * Initializes the FSLSPClkSel field of the HCFG register
736e9e0626SOleksandr Tymoshenko  * depending on the PHY type.
746e9e0626SOleksandr Tymoshenko  */
756e9e0626SOleksandr Tymoshenko static void init_fslspclksel(struct dwc2_core_regs *regs)
766e9e0626SOleksandr Tymoshenko {
776e9e0626SOleksandr Tymoshenko 	uint32_t phyclk;
786e9e0626SOleksandr Tymoshenko 
796e9e0626SOleksandr Tymoshenko #if (CONFIG_DWC2_PHY_TYPE == DWC2_PHY_TYPE_FS)
806e9e0626SOleksandr Tymoshenko 	phyclk = DWC2_HCFG_FSLSPCLKSEL_48_MHZ;	/* Full speed PHY */
816e9e0626SOleksandr Tymoshenko #else
826e9e0626SOleksandr Tymoshenko 	/* High speed PHY running at full speed or high speed */
836e9e0626SOleksandr Tymoshenko 	phyclk = DWC2_HCFG_FSLSPCLKSEL_30_60_MHZ;
846e9e0626SOleksandr Tymoshenko #endif
856e9e0626SOleksandr Tymoshenko 
866e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_ULPI_FS_LS
876e9e0626SOleksandr Tymoshenko 	uint32_t hwcfg2 = readl(&regs->ghwcfg2);
886e9e0626SOleksandr Tymoshenko 	uint32_t hval = (ghwcfg2 & DWC2_HWCFG2_HS_PHY_TYPE_MASK) >>
896e9e0626SOleksandr Tymoshenko 			DWC2_HWCFG2_HS_PHY_TYPE_OFFSET;
906e9e0626SOleksandr Tymoshenko 	uint32_t fval = (ghwcfg2 & DWC2_HWCFG2_FS_PHY_TYPE_MASK) >>
916e9e0626SOleksandr Tymoshenko 			DWC2_HWCFG2_FS_PHY_TYPE_OFFSET;
926e9e0626SOleksandr Tymoshenko 
936e9e0626SOleksandr Tymoshenko 	if (hval == 2 && fval == 1)
946e9e0626SOleksandr Tymoshenko 		phyclk = DWC2_HCFG_FSLSPCLKSEL_48_MHZ;	/* Full speed PHY */
956e9e0626SOleksandr Tymoshenko #endif
966e9e0626SOleksandr Tymoshenko 
976e9e0626SOleksandr Tymoshenko 	clrsetbits_le32(&regs->host_regs.hcfg,
986e9e0626SOleksandr Tymoshenko 			DWC2_HCFG_FSLSPCLKSEL_MASK,
996e9e0626SOleksandr Tymoshenko 			phyclk << DWC2_HCFG_FSLSPCLKSEL_OFFSET);
1006e9e0626SOleksandr Tymoshenko }
1016e9e0626SOleksandr Tymoshenko 
1026e9e0626SOleksandr Tymoshenko /*
1036e9e0626SOleksandr Tymoshenko  * Flush a Tx FIFO.
1046e9e0626SOleksandr Tymoshenko  *
1056e9e0626SOleksandr Tymoshenko  * @param regs Programming view of DWC_otg controller.
1066e9e0626SOleksandr Tymoshenko  * @param num Tx FIFO to flush.
1076e9e0626SOleksandr Tymoshenko  */
1086e9e0626SOleksandr Tymoshenko static void dwc_otg_flush_tx_fifo(struct dwc2_core_regs *regs, const int num)
1096e9e0626SOleksandr Tymoshenko {
1106e9e0626SOleksandr Tymoshenko 	int ret;
1116e9e0626SOleksandr Tymoshenko 
1126e9e0626SOleksandr Tymoshenko 	writel(DWC2_GRSTCTL_TXFFLSH | (num << DWC2_GRSTCTL_TXFNUM_OFFSET),
1136e9e0626SOleksandr Tymoshenko 	       &regs->grstctl);
114b491b498SJon Lin 	ret = wait_for_bit_le32(&regs->grstctl, DWC2_GRSTCTL_TXFFLSH,
115fd2cd662SMateusz Kulikowski 				false, 1000, false);
1166e9e0626SOleksandr Tymoshenko 	if (ret)
1176e9e0626SOleksandr Tymoshenko 		printf("%s: Timeout!\n", __func__);
1186e9e0626SOleksandr Tymoshenko 
1196e9e0626SOleksandr Tymoshenko 	/* Wait for 3 PHY Clocks */
1206e9e0626SOleksandr Tymoshenko 	udelay(1);
1216e9e0626SOleksandr Tymoshenko }
1226e9e0626SOleksandr Tymoshenko 
1236e9e0626SOleksandr Tymoshenko /*
1246e9e0626SOleksandr Tymoshenko  * Flush Rx FIFO.
1256e9e0626SOleksandr Tymoshenko  *
1266e9e0626SOleksandr Tymoshenko  * @param regs Programming view of DWC_otg controller.
1276e9e0626SOleksandr Tymoshenko  */
1286e9e0626SOleksandr Tymoshenko static void dwc_otg_flush_rx_fifo(struct dwc2_core_regs *regs)
1296e9e0626SOleksandr Tymoshenko {
1306e9e0626SOleksandr Tymoshenko 	int ret;
1316e9e0626SOleksandr Tymoshenko 
1326e9e0626SOleksandr Tymoshenko 	writel(DWC2_GRSTCTL_RXFFLSH, &regs->grstctl);
133b491b498SJon Lin 	ret = wait_for_bit_le32(&regs->grstctl, DWC2_GRSTCTL_RXFFLSH,
134fd2cd662SMateusz Kulikowski 				false, 1000, false);
1356e9e0626SOleksandr Tymoshenko 	if (ret)
1366e9e0626SOleksandr Tymoshenko 		printf("%s: Timeout!\n", __func__);
1376e9e0626SOleksandr Tymoshenko 
1386e9e0626SOleksandr Tymoshenko 	/* Wait for 3 PHY Clocks */
1396e9e0626SOleksandr Tymoshenko 	udelay(1);
1406e9e0626SOleksandr Tymoshenko }
1416e9e0626SOleksandr Tymoshenko 
1426e9e0626SOleksandr Tymoshenko /*
1436e9e0626SOleksandr Tymoshenko  * Do core a soft reset of the core.  Be careful with this because it
1446e9e0626SOleksandr Tymoshenko  * resets all the internal state machines of the core.
1456e9e0626SOleksandr Tymoshenko  */
1466e9e0626SOleksandr Tymoshenko static void dwc_otg_core_reset(struct dwc2_core_regs *regs)
1476e9e0626SOleksandr Tymoshenko {
1486e9e0626SOleksandr Tymoshenko 	int ret;
1496e9e0626SOleksandr Tymoshenko 
1506e9e0626SOleksandr Tymoshenko 	/* Wait for AHB master IDLE state. */
151b491b498SJon Lin 	ret = wait_for_bit_le32(&regs->grstctl, DWC2_GRSTCTL_AHBIDLE,
152fd2cd662SMateusz Kulikowski 				true, 1000, false);
1536e9e0626SOleksandr Tymoshenko 	if (ret)
1546e9e0626SOleksandr Tymoshenko 		printf("%s: Timeout!\n", __func__);
1556e9e0626SOleksandr Tymoshenko 
1566e9e0626SOleksandr Tymoshenko 	/* Core Soft Reset */
1576e9e0626SOleksandr Tymoshenko 	writel(DWC2_GRSTCTL_CSFTRST, &regs->grstctl);
158b491b498SJon Lin 	ret = wait_for_bit_le32(&regs->grstctl, DWC2_GRSTCTL_CSFTRST,
159fd2cd662SMateusz Kulikowski 				false, 1000, false);
1606e9e0626SOleksandr Tymoshenko 	if (ret)
1616e9e0626SOleksandr Tymoshenko 		printf("%s: Timeout!\n", __func__);
1626e9e0626SOleksandr Tymoshenko 
1636e9e0626SOleksandr Tymoshenko 	/*
1646e9e0626SOleksandr Tymoshenko 	 * Wait for core to come out of reset.
1656e9e0626SOleksandr Tymoshenko 	 * NOTE: This long sleep is _very_ important, otherwise the core will
1666e9e0626SOleksandr Tymoshenko 	 *       not stay in host mode after a connector ID change!
1676e9e0626SOleksandr Tymoshenko 	 */
1686e9e0626SOleksandr Tymoshenko 	mdelay(100);
1696e9e0626SOleksandr Tymoshenko }
1706e9e0626SOleksandr Tymoshenko 
1715c735367SKever Yang #if defined(CONFIG_DM_USB) && defined(CONFIG_DM_REGULATOR)
1725c735367SKever Yang static int dwc_vbus_supply_init(struct udevice *dev)
1735c735367SKever Yang {
174782be0c4SChristophe Kerello 	struct dwc2_priv *priv = dev_get_priv(dev);
1755c735367SKever Yang 	int ret;
1765c735367SKever Yang 
177782be0c4SChristophe Kerello 	ret = device_get_supply_regulator(dev, "vbus-supply",
178782be0c4SChristophe Kerello 					  &priv->vbus_supply);
1795c735367SKever Yang 	if (ret) {
1805c735367SKever Yang 		debug("%s: No vbus supply\n", dev->name);
1815c735367SKever Yang 		return 0;
1825c735367SKever Yang 	}
1835c735367SKever Yang 
184782be0c4SChristophe Kerello 	ret = regulator_set_enable(priv->vbus_supply, true);
1855c735367SKever Yang 	if (ret) {
18690aa625cSMasahiro Yamada 		pr_err("Error enabling vbus supply\n");
1875c735367SKever Yang 		return ret;
1885c735367SKever Yang 	}
1895c735367SKever Yang 
1905c735367SKever Yang 	return 0;
1915c735367SKever Yang }
192782be0c4SChristophe Kerello 
193782be0c4SChristophe Kerello static int dwc_vbus_supply_exit(struct udevice *dev)
194782be0c4SChristophe Kerello {
195782be0c4SChristophe Kerello 	struct dwc2_priv *priv = dev_get_priv(dev);
196782be0c4SChristophe Kerello 	int ret;
197782be0c4SChristophe Kerello 
198782be0c4SChristophe Kerello 	if (priv->vbus_supply) {
199782be0c4SChristophe Kerello 		ret = regulator_set_enable(priv->vbus_supply, false);
200782be0c4SChristophe Kerello 		if (ret) {
201782be0c4SChristophe Kerello 			dev_err(dev, "Error disabling vbus supply\n");
202782be0c4SChristophe Kerello 			return ret;
203782be0c4SChristophe Kerello 		}
204782be0c4SChristophe Kerello 	}
205782be0c4SChristophe Kerello 
206782be0c4SChristophe Kerello 	return 0;
207782be0c4SChristophe Kerello }
2085c735367SKever Yang #else
2095c735367SKever Yang static int dwc_vbus_supply_init(struct udevice *dev)
2105c735367SKever Yang {
2115c735367SKever Yang 	return 0;
2125c735367SKever Yang }
213782be0c4SChristophe Kerello 
214782be0c4SChristophe Kerello #if defined(CONFIG_DM_USB)
215782be0c4SChristophe Kerello static int dwc_vbus_supply_exit(struct udevice *dev)
216782be0c4SChristophe Kerello {
217782be0c4SChristophe Kerello 	return 0;
218782be0c4SChristophe Kerello }
219782be0c4SChristophe Kerello #endif
2205c735367SKever Yang #endif
2215c735367SKever Yang 
2226e9e0626SOleksandr Tymoshenko /*
2236e9e0626SOleksandr Tymoshenko  * This function initializes the DWC_otg controller registers for
2246e9e0626SOleksandr Tymoshenko  * host mode.
2256e9e0626SOleksandr Tymoshenko  *
2266e9e0626SOleksandr Tymoshenko  * This function flushes the Tx and Rx FIFOs and it flushes any entries in the
2276e9e0626SOleksandr Tymoshenko  * request queues. Host channels are reset to ensure that they are ready for
2286e9e0626SOleksandr Tymoshenko  * performing transfers.
2296e9e0626SOleksandr Tymoshenko  *
2305c735367SKever Yang  * @param dev USB Device (NULL if driver model is not being used)
2316e9e0626SOleksandr Tymoshenko  * @param regs Programming view of DWC_otg controller
2326e9e0626SOleksandr Tymoshenko  *
2336e9e0626SOleksandr Tymoshenko  */
2345c735367SKever Yang static void dwc_otg_core_host_init(struct udevice *dev,
2355c735367SKever Yang 				   struct dwc2_core_regs *regs)
2366e9e0626SOleksandr Tymoshenko {
2376e9e0626SOleksandr Tymoshenko 	uint32_t nptxfifosize = 0;
2386e9e0626SOleksandr Tymoshenko 	uint32_t ptxfifosize = 0;
2396e9e0626SOleksandr Tymoshenko 	uint32_t hprt0 = 0;
2406e9e0626SOleksandr Tymoshenko 	int i, ret, num_channels;
2416e9e0626SOleksandr Tymoshenko 
2426e9e0626SOleksandr Tymoshenko 	/* Restart the Phy Clock */
2436e9e0626SOleksandr Tymoshenko 	writel(0, &regs->pcgcctl);
2446e9e0626SOleksandr Tymoshenko 
2456e9e0626SOleksandr Tymoshenko 	/* Initialize Host Configuration Register */
2466e9e0626SOleksandr Tymoshenko 	init_fslspclksel(regs);
2476e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_DFLT_SPEED_FULL
2486e9e0626SOleksandr Tymoshenko 	setbits_le32(&regs->host_regs.hcfg, DWC2_HCFG_FSLSSUPP);
2496e9e0626SOleksandr Tymoshenko #endif
2506e9e0626SOleksandr Tymoshenko 
2516e9e0626SOleksandr Tymoshenko 	/* Configure data FIFO sizes */
2526e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_ENABLE_DYNAMIC_FIFO
2536e9e0626SOleksandr Tymoshenko 	if (readl(&regs->ghwcfg2) & DWC2_HWCFG2_DYNAMIC_FIFO) {
2546e9e0626SOleksandr Tymoshenko 		/* Rx FIFO */
2556e9e0626SOleksandr Tymoshenko 		writel(CONFIG_DWC2_HOST_RX_FIFO_SIZE, &regs->grxfsiz);
2566e9e0626SOleksandr Tymoshenko 
2576e9e0626SOleksandr Tymoshenko 		/* Non-periodic Tx FIFO */
2586e9e0626SOleksandr Tymoshenko 		nptxfifosize |= CONFIG_DWC2_HOST_NPERIO_TX_FIFO_SIZE <<
2596e9e0626SOleksandr Tymoshenko 				DWC2_FIFOSIZE_DEPTH_OFFSET;
2606e9e0626SOleksandr Tymoshenko 		nptxfifosize |= CONFIG_DWC2_HOST_RX_FIFO_SIZE <<
2616e9e0626SOleksandr Tymoshenko 				DWC2_FIFOSIZE_STARTADDR_OFFSET;
2626e9e0626SOleksandr Tymoshenko 		writel(nptxfifosize, &regs->gnptxfsiz);
2636e9e0626SOleksandr Tymoshenko 
2646e9e0626SOleksandr Tymoshenko 		/* Periodic Tx FIFO */
2656e9e0626SOleksandr Tymoshenko 		ptxfifosize |= CONFIG_DWC2_HOST_PERIO_TX_FIFO_SIZE <<
2666e9e0626SOleksandr Tymoshenko 				DWC2_FIFOSIZE_DEPTH_OFFSET;
2676e9e0626SOleksandr Tymoshenko 		ptxfifosize |= (CONFIG_DWC2_HOST_RX_FIFO_SIZE +
2686e9e0626SOleksandr Tymoshenko 				CONFIG_DWC2_HOST_NPERIO_TX_FIFO_SIZE) <<
2696e9e0626SOleksandr Tymoshenko 				DWC2_FIFOSIZE_STARTADDR_OFFSET;
2706e9e0626SOleksandr Tymoshenko 		writel(ptxfifosize, &regs->hptxfsiz);
2716e9e0626SOleksandr Tymoshenko 	}
2726e9e0626SOleksandr Tymoshenko #endif
2736e9e0626SOleksandr Tymoshenko 
2746e9e0626SOleksandr Tymoshenko 	/* Clear Host Set HNP Enable in the OTG Control Register */
2756e9e0626SOleksandr Tymoshenko 	clrbits_le32(&regs->gotgctl, DWC2_GOTGCTL_HSTSETHNPEN);
2766e9e0626SOleksandr Tymoshenko 
2776e9e0626SOleksandr Tymoshenko 	/* Make sure the FIFOs are flushed. */
2786e9e0626SOleksandr Tymoshenko 	dwc_otg_flush_tx_fifo(regs, 0x10);	/* All Tx FIFOs */
2796e9e0626SOleksandr Tymoshenko 	dwc_otg_flush_rx_fifo(regs);
2806e9e0626SOleksandr Tymoshenko 
2816e9e0626SOleksandr Tymoshenko 	/* Flush out any leftover queued requests. */
2826e9e0626SOleksandr Tymoshenko 	num_channels = readl(&regs->ghwcfg2);
2836e9e0626SOleksandr Tymoshenko 	num_channels &= DWC2_HWCFG2_NUM_HOST_CHAN_MASK;
2846e9e0626SOleksandr Tymoshenko 	num_channels >>= DWC2_HWCFG2_NUM_HOST_CHAN_OFFSET;
2856e9e0626SOleksandr Tymoshenko 	num_channels += 1;
2866e9e0626SOleksandr Tymoshenko 
2876e9e0626SOleksandr Tymoshenko 	for (i = 0; i < num_channels; i++)
2886e9e0626SOleksandr Tymoshenko 		clrsetbits_le32(&regs->hc_regs[i].hcchar,
2896e9e0626SOleksandr Tymoshenko 				DWC2_HCCHAR_CHEN | DWC2_HCCHAR_EPDIR,
2906e9e0626SOleksandr Tymoshenko 				DWC2_HCCHAR_CHDIS);
2916e9e0626SOleksandr Tymoshenko 
2926e9e0626SOleksandr Tymoshenko 	/* Halt all channels to put them into a known state. */
2936e9e0626SOleksandr Tymoshenko 	for (i = 0; i < num_channels; i++) {
2946e9e0626SOleksandr Tymoshenko 		clrsetbits_le32(&regs->hc_regs[i].hcchar,
2956e9e0626SOleksandr Tymoshenko 				DWC2_HCCHAR_EPDIR,
2966e9e0626SOleksandr Tymoshenko 				DWC2_HCCHAR_CHEN | DWC2_HCCHAR_CHDIS);
297b491b498SJon Lin 		ret = wait_for_bit_le32(&regs->hc_regs[i].hcchar,
298fd2cd662SMateusz Kulikowski 					DWC2_HCCHAR_CHEN, false, 1000, false);
2996e9e0626SOleksandr Tymoshenko 		if (ret)
3006e9e0626SOleksandr Tymoshenko 			printf("%s: Timeout!\n", __func__);
3016e9e0626SOleksandr Tymoshenko 	}
3026e9e0626SOleksandr Tymoshenko 
3036e9e0626SOleksandr Tymoshenko 	/* Turn on the vbus power. */
3046e9e0626SOleksandr Tymoshenko 	if (readl(&regs->gintsts) & DWC2_GINTSTS_CURMODE_HOST) {
3056e9e0626SOleksandr Tymoshenko 		hprt0 = readl(&regs->hprt0);
3066e9e0626SOleksandr Tymoshenko 		hprt0 &= ~(DWC2_HPRT0_PRTENA | DWC2_HPRT0_PRTCONNDET);
3076e9e0626SOleksandr Tymoshenko 		hprt0 &= ~(DWC2_HPRT0_PRTENCHNG | DWC2_HPRT0_PRTOVRCURRCHNG);
3086e9e0626SOleksandr Tymoshenko 		if (!(hprt0 & DWC2_HPRT0_PRTPWR)) {
3096e9e0626SOleksandr Tymoshenko 			hprt0 |= DWC2_HPRT0_PRTPWR;
3106e9e0626SOleksandr Tymoshenko 			writel(hprt0, &regs->hprt0);
3116e9e0626SOleksandr Tymoshenko 		}
3126e9e0626SOleksandr Tymoshenko 	}
3135c735367SKever Yang 
3145c735367SKever Yang 	if (dev)
3155c735367SKever Yang 		dwc_vbus_supply_init(dev);
3166e9e0626SOleksandr Tymoshenko }
3176e9e0626SOleksandr Tymoshenko 
3186e9e0626SOleksandr Tymoshenko /*
3196e9e0626SOleksandr Tymoshenko  * This function initializes the DWC_otg controller registers and
3206e9e0626SOleksandr Tymoshenko  * prepares the core for device mode or host mode operation.
3216e9e0626SOleksandr Tymoshenko  *
3226e9e0626SOleksandr Tymoshenko  * @param regs Programming view of the DWC_otg controller
3236e9e0626SOleksandr Tymoshenko  */
32455901989SMarek Vasut static void dwc_otg_core_init(struct dwc2_priv *priv)
3256e9e0626SOleksandr Tymoshenko {
32655901989SMarek Vasut 	struct dwc2_core_regs *regs = priv->regs;
3276e9e0626SOleksandr Tymoshenko 	uint32_t ahbcfg = 0;
3286e9e0626SOleksandr Tymoshenko 	uint32_t usbcfg = 0;
3296e9e0626SOleksandr Tymoshenko 	uint8_t brst_sz = CONFIG_DWC2_DMA_BURST_SIZE;
3306e9e0626SOleksandr Tymoshenko 
3316e9e0626SOleksandr Tymoshenko 	/* Common Initialization */
3326e9e0626SOleksandr Tymoshenko 	usbcfg = readl(&regs->gusbcfg);
3336e9e0626SOleksandr Tymoshenko 
3346e9e0626SOleksandr Tymoshenko 	/* Program the ULPI External VBUS bit if needed */
335618da563SMarek Vasut 	if (priv->ext_vbus) {
336b4fbd089SMarek Vasut 		usbcfg |= DWC2_GUSBCFG_ULPI_EXT_VBUS_DRV;
337b4fbd089SMarek Vasut 		if (!priv->oc_disable) {
338b4fbd089SMarek Vasut 			usbcfg |= DWC2_GUSBCFG_ULPI_INT_VBUS_INDICATOR |
339b4fbd089SMarek Vasut 				  DWC2_GUSBCFG_INDICATOR_PASSTHROUGH;
340b4fbd089SMarek Vasut 		}
341618da563SMarek Vasut 	} else {
3426e9e0626SOleksandr Tymoshenko 		usbcfg &= ~DWC2_GUSBCFG_ULPI_EXT_VBUS_DRV;
343618da563SMarek Vasut 	}
3446e9e0626SOleksandr Tymoshenko 
3456e9e0626SOleksandr Tymoshenko 	/* Set external TS Dline pulsing */
3466e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_TS_DLINE
3476e9e0626SOleksandr Tymoshenko 	usbcfg |= DWC2_GUSBCFG_TERM_SEL_DL_PULSE;
3486e9e0626SOleksandr Tymoshenko #else
3496e9e0626SOleksandr Tymoshenko 	usbcfg &= ~DWC2_GUSBCFG_TERM_SEL_DL_PULSE;
3506e9e0626SOleksandr Tymoshenko #endif
3516e9e0626SOleksandr Tymoshenko 	writel(usbcfg, &regs->gusbcfg);
3526e9e0626SOleksandr Tymoshenko 
3536e9e0626SOleksandr Tymoshenko 	/* Reset the Controller */
3546e9e0626SOleksandr Tymoshenko 	dwc_otg_core_reset(regs);
3556e9e0626SOleksandr Tymoshenko 
3566e9e0626SOleksandr Tymoshenko 	/*
3576e9e0626SOleksandr Tymoshenko 	 * This programming sequence needs to happen in FS mode before
3586e9e0626SOleksandr Tymoshenko 	 * any other programming occurs
3596e9e0626SOleksandr Tymoshenko 	 */
3606e9e0626SOleksandr Tymoshenko #if defined(CONFIG_DWC2_DFLT_SPEED_FULL) && \
3616e9e0626SOleksandr Tymoshenko 	(CONFIG_DWC2_PHY_TYPE == DWC2_PHY_TYPE_FS)
3626e9e0626SOleksandr Tymoshenko 	/* If FS mode with FS PHY */
3636e9e0626SOleksandr Tymoshenko 	setbits_le32(&regs->gusbcfg, DWC2_GUSBCFG_PHYSEL);
3646e9e0626SOleksandr Tymoshenko 
3656e9e0626SOleksandr Tymoshenko 	/* Reset after a PHY select */
3666e9e0626SOleksandr Tymoshenko 	dwc_otg_core_reset(regs);
3676e9e0626SOleksandr Tymoshenko 
3686e9e0626SOleksandr Tymoshenko 	/*
3696e9e0626SOleksandr Tymoshenko 	 * Program DCFG.DevSpd or HCFG.FSLSPclkSel to 48Mhz in FS.
3706e9e0626SOleksandr Tymoshenko 	 * Also do this on HNP Dev/Host mode switches (done in dev_init
3716e9e0626SOleksandr Tymoshenko 	 * and host_init).
3726e9e0626SOleksandr Tymoshenko 	 */
3736e9e0626SOleksandr Tymoshenko 	if (readl(&regs->gintsts) & DWC2_GINTSTS_CURMODE_HOST)
3746e9e0626SOleksandr Tymoshenko 		init_fslspclksel(regs);
3756e9e0626SOleksandr Tymoshenko 
3766e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_I2C_ENABLE
3776e9e0626SOleksandr Tymoshenko 	/* Program GUSBCFG.OtgUtmifsSel to I2C */
3786e9e0626SOleksandr Tymoshenko 	setbits_le32(&regs->gusbcfg, DWC2_GUSBCFG_OTGUTMIFSSEL);
3796e9e0626SOleksandr Tymoshenko 
3806e9e0626SOleksandr Tymoshenko 	/* Program GI2CCTL.I2CEn */
3816e9e0626SOleksandr Tymoshenko 	clrsetbits_le32(&regs->gi2cctl, DWC2_GI2CCTL_I2CEN |
3826e9e0626SOleksandr Tymoshenko 			DWC2_GI2CCTL_I2CDEVADDR_MASK,
3836e9e0626SOleksandr Tymoshenko 			1 << DWC2_GI2CCTL_I2CDEVADDR_OFFSET);
3846e9e0626SOleksandr Tymoshenko 	setbits_le32(&regs->gi2cctl, DWC2_GI2CCTL_I2CEN);
3856e9e0626SOleksandr Tymoshenko #endif
3866e9e0626SOleksandr Tymoshenko 
3876e9e0626SOleksandr Tymoshenko #else
3886e9e0626SOleksandr Tymoshenko 	/* High speed PHY. */
3896e9e0626SOleksandr Tymoshenko 
3906e9e0626SOleksandr Tymoshenko 	/*
3916e9e0626SOleksandr Tymoshenko 	 * HS PHY parameters. These parameters are preserved during
3926e9e0626SOleksandr Tymoshenko 	 * soft reset so only program the first time. Do a soft reset
3936e9e0626SOleksandr Tymoshenko 	 * immediately after setting phyif.
3946e9e0626SOleksandr Tymoshenko 	 */
3956e9e0626SOleksandr Tymoshenko 	usbcfg &= ~(DWC2_GUSBCFG_ULPI_UTMI_SEL | DWC2_GUSBCFG_PHYIF);
3966e9e0626SOleksandr Tymoshenko 	usbcfg |= CONFIG_DWC2_PHY_TYPE << DWC2_GUSBCFG_ULPI_UTMI_SEL_OFFSET;
3976e9e0626SOleksandr Tymoshenko 
3986e9e0626SOleksandr Tymoshenko 	if (usbcfg & DWC2_GUSBCFG_ULPI_UTMI_SEL) {	/* ULPI interface */
3996e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_PHY_ULPI_DDR
4006e9e0626SOleksandr Tymoshenko 		usbcfg |= DWC2_GUSBCFG_DDRSEL;
4016e9e0626SOleksandr Tymoshenko #else
4026e9e0626SOleksandr Tymoshenko 		usbcfg &= ~DWC2_GUSBCFG_DDRSEL;
4036e9e0626SOleksandr Tymoshenko #endif
4046e9e0626SOleksandr Tymoshenko 	} else {	/* UTMI+ interface */
4053cd21242SAlexey Brodkin #if (CONFIG_DWC2_UTMI_WIDTH == 16)
4066e9e0626SOleksandr Tymoshenko 		usbcfg |= DWC2_GUSBCFG_PHYIF;
4076e9e0626SOleksandr Tymoshenko #endif
4086e9e0626SOleksandr Tymoshenko 	}
4096e9e0626SOleksandr Tymoshenko 
4106e9e0626SOleksandr Tymoshenko 	writel(usbcfg, &regs->gusbcfg);
4116e9e0626SOleksandr Tymoshenko 
4126e9e0626SOleksandr Tymoshenko 	/* Reset after setting the PHY parameters */
4136e9e0626SOleksandr Tymoshenko 	dwc_otg_core_reset(regs);
4146e9e0626SOleksandr Tymoshenko #endif
4156e9e0626SOleksandr Tymoshenko 
4166e9e0626SOleksandr Tymoshenko 	usbcfg = readl(&regs->gusbcfg);
4176e9e0626SOleksandr Tymoshenko 	usbcfg &= ~(DWC2_GUSBCFG_ULPI_FSLS | DWC2_GUSBCFG_ULPI_CLK_SUS_M);
4186e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_ULPI_FS_LS
4196e9e0626SOleksandr Tymoshenko 	uint32_t hwcfg2 = readl(&regs->ghwcfg2);
4206e9e0626SOleksandr Tymoshenko 	uint32_t hval = (ghwcfg2 & DWC2_HWCFG2_HS_PHY_TYPE_MASK) >>
4216e9e0626SOleksandr Tymoshenko 			DWC2_HWCFG2_HS_PHY_TYPE_OFFSET;
4226e9e0626SOleksandr Tymoshenko 	uint32_t fval = (ghwcfg2 & DWC2_HWCFG2_FS_PHY_TYPE_MASK) >>
4236e9e0626SOleksandr Tymoshenko 			DWC2_HWCFG2_FS_PHY_TYPE_OFFSET;
4246e9e0626SOleksandr Tymoshenko 	if (hval == 2 && fval == 1) {
4256e9e0626SOleksandr Tymoshenko 		usbcfg |= DWC2_GUSBCFG_ULPI_FSLS;
4266e9e0626SOleksandr Tymoshenko 		usbcfg |= DWC2_GUSBCFG_ULPI_CLK_SUS_M;
4276e9e0626SOleksandr Tymoshenko 	}
4286e9e0626SOleksandr Tymoshenko #endif
429c65a3494SMeng Dongyang 	if (priv->hnp_srp_disable)
430c65a3494SMeng Dongyang 		usbcfg |= DWC2_GUSBCFG_FORCEHOSTMODE;
431c65a3494SMeng Dongyang 
4326e9e0626SOleksandr Tymoshenko 	writel(usbcfg, &regs->gusbcfg);
4336e9e0626SOleksandr Tymoshenko 
4346e9e0626SOleksandr Tymoshenko 	/* Program the GAHBCFG Register. */
4356e9e0626SOleksandr Tymoshenko 	switch (readl(&regs->ghwcfg2) & DWC2_HWCFG2_ARCHITECTURE_MASK) {
4366e9e0626SOleksandr Tymoshenko 	case DWC2_HWCFG2_ARCHITECTURE_SLAVE_ONLY:
4376e9e0626SOleksandr Tymoshenko 		break;
4386e9e0626SOleksandr Tymoshenko 	case DWC2_HWCFG2_ARCHITECTURE_EXT_DMA:
4396e9e0626SOleksandr Tymoshenko 		while (brst_sz > 1) {
4406e9e0626SOleksandr Tymoshenko 			ahbcfg |= ahbcfg + (1 << DWC2_GAHBCFG_HBURSTLEN_OFFSET);
4416e9e0626SOleksandr Tymoshenko 			ahbcfg &= DWC2_GAHBCFG_HBURSTLEN_MASK;
4426e9e0626SOleksandr Tymoshenko 			brst_sz >>= 1;
4436e9e0626SOleksandr Tymoshenko 		}
4446e9e0626SOleksandr Tymoshenko 
4456e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_DMA_ENABLE
4466e9e0626SOleksandr Tymoshenko 		ahbcfg |= DWC2_GAHBCFG_DMAENABLE;
4476e9e0626SOleksandr Tymoshenko #endif
4486e9e0626SOleksandr Tymoshenko 		break;
4496e9e0626SOleksandr Tymoshenko 
4506e9e0626SOleksandr Tymoshenko 	case DWC2_HWCFG2_ARCHITECTURE_INT_DMA:
4516e9e0626SOleksandr Tymoshenko 		ahbcfg |= DWC2_GAHBCFG_HBURSTLEN_INCR4;
4526e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_DMA_ENABLE
4536e9e0626SOleksandr Tymoshenko 		ahbcfg |= DWC2_GAHBCFG_DMAENABLE;
4546e9e0626SOleksandr Tymoshenko #endif
4556e9e0626SOleksandr Tymoshenko 		break;
4566e9e0626SOleksandr Tymoshenko 	}
4576e9e0626SOleksandr Tymoshenko 
4586e9e0626SOleksandr Tymoshenko 	writel(ahbcfg, &regs->gahbcfg);
4596e9e0626SOleksandr Tymoshenko 
460c65a3494SMeng Dongyang 	/* Program the capabilities in GUSBCFG Register */
461c65a3494SMeng Dongyang 	usbcfg = 0;
4626e9e0626SOleksandr Tymoshenko 
463c65a3494SMeng Dongyang 	if (!priv->hnp_srp_disable)
464c65a3494SMeng Dongyang 		usbcfg |= DWC2_GUSBCFG_HNPCAP | DWC2_GUSBCFG_SRPCAP;
4656e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_IC_USB_CAP
466c65a3494SMeng Dongyang 	usbcfg |= DWC2_GUSBCFG_IC_USB_CAP;
4676e9e0626SOleksandr Tymoshenko #endif
468c65a3494SMeng Dongyang 
469c65a3494SMeng Dongyang 	setbits_le32(&regs->gusbcfg, usbcfg);
4706e9e0626SOleksandr Tymoshenko }
4716e9e0626SOleksandr Tymoshenko 
4726e9e0626SOleksandr Tymoshenko /*
4736e9e0626SOleksandr Tymoshenko  * Prepares a host channel for transferring packets to/from a specific
4746e9e0626SOleksandr Tymoshenko  * endpoint. The HCCHARn register is set up with the characteristics specified
4756e9e0626SOleksandr Tymoshenko  * in _hc. Host channel interrupts that may need to be serviced while this
4766e9e0626SOleksandr Tymoshenko  * transfer is in progress are enabled.
4776e9e0626SOleksandr Tymoshenko  *
4786e9e0626SOleksandr Tymoshenko  * @param regs Programming view of DWC_otg controller
4796e9e0626SOleksandr Tymoshenko  * @param hc Information needed to initialize the host channel
4806e9e0626SOleksandr Tymoshenko  */
4816e9e0626SOleksandr Tymoshenko static void dwc_otg_hc_init(struct dwc2_core_regs *regs, uint8_t hc_num,
482ed9bcbc7SStephen Warren 		struct usb_device *dev, uint8_t dev_addr, uint8_t ep_num,
483ed9bcbc7SStephen Warren 		uint8_t ep_is_in, uint8_t ep_type, uint16_t max_packet)
4846e9e0626SOleksandr Tymoshenko {
4856e9e0626SOleksandr Tymoshenko 	struct dwc2_hc_regs *hc_regs = &regs->hc_regs[hc_num];
486ed9bcbc7SStephen Warren 	uint32_t hcchar = (dev_addr << DWC2_HCCHAR_DEVADDR_OFFSET) |
4876e9e0626SOleksandr Tymoshenko 			  (ep_num << DWC2_HCCHAR_EPNUM_OFFSET) |
4886e9e0626SOleksandr Tymoshenko 			  (ep_is_in << DWC2_HCCHAR_EPDIR_OFFSET) |
4896e9e0626SOleksandr Tymoshenko 			  (ep_type << DWC2_HCCHAR_EPTYPE_OFFSET) |
4906e9e0626SOleksandr Tymoshenko 			  (max_packet << DWC2_HCCHAR_MPS_OFFSET);
4916e9e0626SOleksandr Tymoshenko 
492ed9bcbc7SStephen Warren 	if (dev->speed == USB_SPEED_LOW)
493ed9bcbc7SStephen Warren 		hcchar |= DWC2_HCCHAR_LSPDDEV;
494ed9bcbc7SStephen Warren 
4956e9e0626SOleksandr Tymoshenko 	/*
4966e9e0626SOleksandr Tymoshenko 	 * Program the HCCHARn register with the endpoint characteristics
4976e9e0626SOleksandr Tymoshenko 	 * for the current transfer.
4986e9e0626SOleksandr Tymoshenko 	 */
4996e9e0626SOleksandr Tymoshenko 	writel(hcchar, &hc_regs->hcchar);
5006e9e0626SOleksandr Tymoshenko 
501890f0ee4SStefan Brüns 	/* Program the HCSPLIT register, default to no SPLIT */
5026e9e0626SOleksandr Tymoshenko 	writel(0, &hc_regs->hcsplt);
5036e9e0626SOleksandr Tymoshenko }
5046e9e0626SOleksandr Tymoshenko 
505890f0ee4SStefan Brüns static void dwc_otg_hc_init_split(struct dwc2_hc_regs *hc_regs,
506890f0ee4SStefan Brüns 				  uint8_t hub_devnum, uint8_t hub_port)
507890f0ee4SStefan Brüns {
508890f0ee4SStefan Brüns 	uint32_t hcsplt = 0;
509890f0ee4SStefan Brüns 
510890f0ee4SStefan Brüns 	hcsplt = DWC2_HCSPLT_SPLTENA;
511890f0ee4SStefan Brüns 	hcsplt |= hub_devnum << DWC2_HCSPLT_HUBADDR_OFFSET;
512890f0ee4SStefan Brüns 	hcsplt |= hub_port << DWC2_HCSPLT_PRTADDR_OFFSET;
513890f0ee4SStefan Brüns 
514890f0ee4SStefan Brüns 	/* Program the HCSPLIT register for SPLITs */
515890f0ee4SStefan Brüns 	writel(hcsplt, &hc_regs->hcsplt);
516890f0ee4SStefan Brüns }
517890f0ee4SStefan Brüns 
5186e9e0626SOleksandr Tymoshenko /*
5196e9e0626SOleksandr Tymoshenko  * DWC2 to USB API interface
5206e9e0626SOleksandr Tymoshenko  */
5216e9e0626SOleksandr Tymoshenko /* Direction: In ; Request: Status */
522cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg_in_status(struct dwc2_core_regs *regs,
523cc3e3a9eSSimon Glass 					   struct usb_device *dev, void *buffer,
5246e9e0626SOleksandr Tymoshenko 					   int txlen, struct devrequest *cmd)
5256e9e0626SOleksandr Tymoshenko {
5266e9e0626SOleksandr Tymoshenko 	uint32_t hprt0 = 0;
5276e9e0626SOleksandr Tymoshenko 	uint32_t port_status = 0;
5286e9e0626SOleksandr Tymoshenko 	uint32_t port_change = 0;
5296e9e0626SOleksandr Tymoshenko 	int len = 0;
5306e9e0626SOleksandr Tymoshenko 	int stat = 0;
5316e9e0626SOleksandr Tymoshenko 
5326e9e0626SOleksandr Tymoshenko 	switch (cmd->requesttype & ~USB_DIR_IN) {
5336e9e0626SOleksandr Tymoshenko 	case 0:
5346e9e0626SOleksandr Tymoshenko 		*(uint16_t *)buffer = cpu_to_le16(1);
5356e9e0626SOleksandr Tymoshenko 		len = 2;
5366e9e0626SOleksandr Tymoshenko 		break;
5376e9e0626SOleksandr Tymoshenko 	case USB_RECIP_INTERFACE:
5386e9e0626SOleksandr Tymoshenko 	case USB_RECIP_ENDPOINT:
5396e9e0626SOleksandr Tymoshenko 		*(uint16_t *)buffer = cpu_to_le16(0);
5406e9e0626SOleksandr Tymoshenko 		len = 2;
5416e9e0626SOleksandr Tymoshenko 		break;
5426e9e0626SOleksandr Tymoshenko 	case USB_TYPE_CLASS:
5436e9e0626SOleksandr Tymoshenko 		*(uint32_t *)buffer = cpu_to_le32(0);
5446e9e0626SOleksandr Tymoshenko 		len = 4;
5456e9e0626SOleksandr Tymoshenko 		break;
5466e9e0626SOleksandr Tymoshenko 	case USB_RECIP_OTHER | USB_TYPE_CLASS:
5476e9e0626SOleksandr Tymoshenko 		hprt0 = readl(&regs->hprt0);
5486e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTCONNSTS)
5496e9e0626SOleksandr Tymoshenko 			port_status |= USB_PORT_STAT_CONNECTION;
5506e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTENA)
5516e9e0626SOleksandr Tymoshenko 			port_status |= USB_PORT_STAT_ENABLE;
5526e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTSUSP)
5536e9e0626SOleksandr Tymoshenko 			port_status |= USB_PORT_STAT_SUSPEND;
5546e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTOVRCURRACT)
5556e9e0626SOleksandr Tymoshenko 			port_status |= USB_PORT_STAT_OVERCURRENT;
5566e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTRST)
5576e9e0626SOleksandr Tymoshenko 			port_status |= USB_PORT_STAT_RESET;
5586e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTPWR)
5596e9e0626SOleksandr Tymoshenko 			port_status |= USB_PORT_STAT_POWER;
5606e9e0626SOleksandr Tymoshenko 
5614748cce5SStephen Warren 		if ((hprt0 & DWC2_HPRT0_PRTSPD_MASK) == DWC2_HPRT0_PRTSPD_LOW)
5624748cce5SStephen Warren 			port_status |= USB_PORT_STAT_LOW_SPEED;
5634748cce5SStephen Warren 		else if ((hprt0 & DWC2_HPRT0_PRTSPD_MASK) ==
5644748cce5SStephen Warren 			 DWC2_HPRT0_PRTSPD_HIGH)
5656e9e0626SOleksandr Tymoshenko 			port_status |= USB_PORT_STAT_HIGH_SPEED;
5666e9e0626SOleksandr Tymoshenko 
5676e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTENCHNG)
5686e9e0626SOleksandr Tymoshenko 			port_change |= USB_PORT_STAT_C_ENABLE;
5696e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTCONNDET)
5706e9e0626SOleksandr Tymoshenko 			port_change |= USB_PORT_STAT_C_CONNECTION;
5716e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTOVRCURRCHNG)
5726e9e0626SOleksandr Tymoshenko 			port_change |= USB_PORT_STAT_C_OVERCURRENT;
5736e9e0626SOleksandr Tymoshenko 
5746e9e0626SOleksandr Tymoshenko 		*(uint32_t *)buffer = cpu_to_le32(port_status |
5756e9e0626SOleksandr Tymoshenko 					(port_change << 16));
5766e9e0626SOleksandr Tymoshenko 		len = 4;
5776e9e0626SOleksandr Tymoshenko 		break;
5786e9e0626SOleksandr Tymoshenko 	default:
5796e9e0626SOleksandr Tymoshenko 		puts("unsupported root hub command\n");
5806e9e0626SOleksandr Tymoshenko 		stat = USB_ST_STALLED;
5816e9e0626SOleksandr Tymoshenko 	}
5826e9e0626SOleksandr Tymoshenko 
5836e9e0626SOleksandr Tymoshenko 	dev->act_len = min(len, txlen);
5846e9e0626SOleksandr Tymoshenko 	dev->status = stat;
5856e9e0626SOleksandr Tymoshenko 
5866e9e0626SOleksandr Tymoshenko 	return stat;
5876e9e0626SOleksandr Tymoshenko }
5886e9e0626SOleksandr Tymoshenko 
5896e9e0626SOleksandr Tymoshenko /* Direction: In ; Request: Descriptor */
5906e9e0626SOleksandr Tymoshenko static int dwc_otg_submit_rh_msg_in_descriptor(struct usb_device *dev,
5916e9e0626SOleksandr Tymoshenko 					       void *buffer, int txlen,
5926e9e0626SOleksandr Tymoshenko 					       struct devrequest *cmd)
5936e9e0626SOleksandr Tymoshenko {
5946e9e0626SOleksandr Tymoshenko 	unsigned char data[32];
5956e9e0626SOleksandr Tymoshenko 	uint32_t dsc;
5966e9e0626SOleksandr Tymoshenko 	int len = 0;
5976e9e0626SOleksandr Tymoshenko 	int stat = 0;
5986e9e0626SOleksandr Tymoshenko 	uint16_t wValue = cpu_to_le16(cmd->value);
5996e9e0626SOleksandr Tymoshenko 	uint16_t wLength = cpu_to_le16(cmd->length);
6006e9e0626SOleksandr Tymoshenko 
6016e9e0626SOleksandr Tymoshenko 	switch (cmd->requesttype & ~USB_DIR_IN) {
6026e9e0626SOleksandr Tymoshenko 	case 0:
6036e9e0626SOleksandr Tymoshenko 		switch (wValue & 0xff00) {
6046e9e0626SOleksandr Tymoshenko 		case 0x0100:	/* device descriptor */
605b4141195SMasahiro Yamada 			len = min3(txlen, (int)sizeof(root_hub_dev_des), (int)wLength);
6066e9e0626SOleksandr Tymoshenko 			memcpy(buffer, root_hub_dev_des, len);
6076e9e0626SOleksandr Tymoshenko 			break;
6086e9e0626SOleksandr Tymoshenko 		case 0x0200:	/* configuration descriptor */
609b4141195SMasahiro Yamada 			len = min3(txlen, (int)sizeof(root_hub_config_des), (int)wLength);
6106e9e0626SOleksandr Tymoshenko 			memcpy(buffer, root_hub_config_des, len);
6116e9e0626SOleksandr Tymoshenko 			break;
6126e9e0626SOleksandr Tymoshenko 		case 0x0300:	/* string descriptors */
6136e9e0626SOleksandr Tymoshenko 			switch (wValue & 0xff) {
6146e9e0626SOleksandr Tymoshenko 			case 0x00:
615b4141195SMasahiro Yamada 				len = min3(txlen, (int)sizeof(root_hub_str_index0),
616b4141195SMasahiro Yamada 					   (int)wLength);
6176e9e0626SOleksandr Tymoshenko 				memcpy(buffer, root_hub_str_index0, len);
6186e9e0626SOleksandr Tymoshenko 				break;
6196e9e0626SOleksandr Tymoshenko 			case 0x01:
620b4141195SMasahiro Yamada 				len = min3(txlen, (int)sizeof(root_hub_str_index1),
621b4141195SMasahiro Yamada 					   (int)wLength);
6226e9e0626SOleksandr Tymoshenko 				memcpy(buffer, root_hub_str_index1, len);
6236e9e0626SOleksandr Tymoshenko 				break;
6246e9e0626SOleksandr Tymoshenko 			}
6256e9e0626SOleksandr Tymoshenko 			break;
6266e9e0626SOleksandr Tymoshenko 		default:
6276e9e0626SOleksandr Tymoshenko 			stat = USB_ST_STALLED;
6286e9e0626SOleksandr Tymoshenko 		}
6296e9e0626SOleksandr Tymoshenko 		break;
6306e9e0626SOleksandr Tymoshenko 
6316e9e0626SOleksandr Tymoshenko 	case USB_TYPE_CLASS:
6326e9e0626SOleksandr Tymoshenko 		/* Root port config, set 1 port and nothing else. */
6336e9e0626SOleksandr Tymoshenko 		dsc = 0x00000001;
6346e9e0626SOleksandr Tymoshenko 
6356e9e0626SOleksandr Tymoshenko 		data[0] = 9;		/* min length; */
6366e9e0626SOleksandr Tymoshenko 		data[1] = 0x29;
6376e9e0626SOleksandr Tymoshenko 		data[2] = dsc & RH_A_NDP;
6386e9e0626SOleksandr Tymoshenko 		data[3] = 0;
6396e9e0626SOleksandr Tymoshenko 		if (dsc & RH_A_PSM)
6406e9e0626SOleksandr Tymoshenko 			data[3] |= 0x1;
6416e9e0626SOleksandr Tymoshenko 		if (dsc & RH_A_NOCP)
6426e9e0626SOleksandr Tymoshenko 			data[3] |= 0x10;
6436e9e0626SOleksandr Tymoshenko 		else if (dsc & RH_A_OCPM)
6446e9e0626SOleksandr Tymoshenko 			data[3] |= 0x8;
6456e9e0626SOleksandr Tymoshenko 
6466e9e0626SOleksandr Tymoshenko 		/* corresponds to data[4-7] */
6476e9e0626SOleksandr Tymoshenko 		data[5] = (dsc & RH_A_POTPGT) >> 24;
6486e9e0626SOleksandr Tymoshenko 		data[7] = dsc & RH_B_DR;
6496e9e0626SOleksandr Tymoshenko 		if (data[2] < 7) {
6506e9e0626SOleksandr Tymoshenko 			data[8] = 0xff;
6516e9e0626SOleksandr Tymoshenko 		} else {
6526e9e0626SOleksandr Tymoshenko 			data[0] += 2;
6536e9e0626SOleksandr Tymoshenko 			data[8] = (dsc & RH_B_DR) >> 8;
6546e9e0626SOleksandr Tymoshenko 			data[9] = 0xff;
6556e9e0626SOleksandr Tymoshenko 			data[10] = data[9];
6566e9e0626SOleksandr Tymoshenko 		}
6576e9e0626SOleksandr Tymoshenko 
658b4141195SMasahiro Yamada 		len = min3(txlen, (int)data[0], (int)wLength);
6596e9e0626SOleksandr Tymoshenko 		memcpy(buffer, data, len);
6606e9e0626SOleksandr Tymoshenko 		break;
6616e9e0626SOleksandr Tymoshenko 	default:
6626e9e0626SOleksandr Tymoshenko 		puts("unsupported root hub command\n");
6636e9e0626SOleksandr Tymoshenko 		stat = USB_ST_STALLED;
6646e9e0626SOleksandr Tymoshenko 	}
6656e9e0626SOleksandr Tymoshenko 
6666e9e0626SOleksandr Tymoshenko 	dev->act_len = min(len, txlen);
6676e9e0626SOleksandr Tymoshenko 	dev->status = stat;
6686e9e0626SOleksandr Tymoshenko 
6696e9e0626SOleksandr Tymoshenko 	return stat;
6706e9e0626SOleksandr Tymoshenko }
6716e9e0626SOleksandr Tymoshenko 
6726e9e0626SOleksandr Tymoshenko /* Direction: In ; Request: Configuration */
6736e9e0626SOleksandr Tymoshenko static int dwc_otg_submit_rh_msg_in_configuration(struct usb_device *dev,
6746e9e0626SOleksandr Tymoshenko 						  void *buffer, int txlen,
6756e9e0626SOleksandr Tymoshenko 						  struct devrequest *cmd)
6766e9e0626SOleksandr Tymoshenko {
6776e9e0626SOleksandr Tymoshenko 	int len = 0;
6786e9e0626SOleksandr Tymoshenko 	int stat = 0;
6796e9e0626SOleksandr Tymoshenko 
6806e9e0626SOleksandr Tymoshenko 	switch (cmd->requesttype & ~USB_DIR_IN) {
6816e9e0626SOleksandr Tymoshenko 	case 0:
6826e9e0626SOleksandr Tymoshenko 		*(uint8_t *)buffer = 0x01;
6836e9e0626SOleksandr Tymoshenko 		len = 1;
6846e9e0626SOleksandr Tymoshenko 		break;
6856e9e0626SOleksandr Tymoshenko 	default:
6866e9e0626SOleksandr Tymoshenko 		puts("unsupported root hub command\n");
6876e9e0626SOleksandr Tymoshenko 		stat = USB_ST_STALLED;
6886e9e0626SOleksandr Tymoshenko 	}
6896e9e0626SOleksandr Tymoshenko 
6906e9e0626SOleksandr Tymoshenko 	dev->act_len = min(len, txlen);
6916e9e0626SOleksandr Tymoshenko 	dev->status = stat;
6926e9e0626SOleksandr Tymoshenko 
6936e9e0626SOleksandr Tymoshenko 	return stat;
6946e9e0626SOleksandr Tymoshenko }
6956e9e0626SOleksandr Tymoshenko 
6966e9e0626SOleksandr Tymoshenko /* Direction: In */
697cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg_in(struct dwc2_priv *priv,
698cc3e3a9eSSimon Glass 				    struct usb_device *dev, void *buffer,
699cc3e3a9eSSimon Glass 				    int txlen, struct devrequest *cmd)
7006e9e0626SOleksandr Tymoshenko {
7016e9e0626SOleksandr Tymoshenko 	switch (cmd->request) {
7026e9e0626SOleksandr Tymoshenko 	case USB_REQ_GET_STATUS:
703cc3e3a9eSSimon Glass 		return dwc_otg_submit_rh_msg_in_status(priv->regs, dev, buffer,
7046e9e0626SOleksandr Tymoshenko 						       txlen, cmd);
7056e9e0626SOleksandr Tymoshenko 	case USB_REQ_GET_DESCRIPTOR:
7066e9e0626SOleksandr Tymoshenko 		return dwc_otg_submit_rh_msg_in_descriptor(dev, buffer,
7076e9e0626SOleksandr Tymoshenko 							   txlen, cmd);
7086e9e0626SOleksandr Tymoshenko 	case USB_REQ_GET_CONFIGURATION:
7096e9e0626SOleksandr Tymoshenko 		return dwc_otg_submit_rh_msg_in_configuration(dev, buffer,
7106e9e0626SOleksandr Tymoshenko 							      txlen, cmd);
7116e9e0626SOleksandr Tymoshenko 	default:
7126e9e0626SOleksandr Tymoshenko 		puts("unsupported root hub command\n");
7136e9e0626SOleksandr Tymoshenko 		return USB_ST_STALLED;
7146e9e0626SOleksandr Tymoshenko 	}
7156e9e0626SOleksandr Tymoshenko }
7166e9e0626SOleksandr Tymoshenko 
7176e9e0626SOleksandr Tymoshenko /* Direction: Out */
718cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg_out(struct dwc2_priv *priv,
719cc3e3a9eSSimon Glass 				     struct usb_device *dev,
7206e9e0626SOleksandr Tymoshenko 				     void *buffer, int txlen,
7216e9e0626SOleksandr Tymoshenko 				     struct devrequest *cmd)
7226e9e0626SOleksandr Tymoshenko {
723cc3e3a9eSSimon Glass 	struct dwc2_core_regs *regs = priv->regs;
7246e9e0626SOleksandr Tymoshenko 	int len = 0;
7256e9e0626SOleksandr Tymoshenko 	int stat = 0;
7266e9e0626SOleksandr Tymoshenko 	uint16_t bmrtype_breq = cmd->requesttype | (cmd->request << 8);
7276e9e0626SOleksandr Tymoshenko 	uint16_t wValue = cpu_to_le16(cmd->value);
7286e9e0626SOleksandr Tymoshenko 
7296e9e0626SOleksandr Tymoshenko 	switch (bmrtype_breq & ~USB_DIR_IN) {
7306e9e0626SOleksandr Tymoshenko 	case (USB_REQ_CLEAR_FEATURE << 8) | USB_RECIP_ENDPOINT:
7316e9e0626SOleksandr Tymoshenko 	case (USB_REQ_CLEAR_FEATURE << 8) | USB_TYPE_CLASS:
7326e9e0626SOleksandr Tymoshenko 		break;
7336e9e0626SOleksandr Tymoshenko 
7346e9e0626SOleksandr Tymoshenko 	case (USB_REQ_CLEAR_FEATURE << 8) | USB_RECIP_OTHER | USB_TYPE_CLASS:
7356e9e0626SOleksandr Tymoshenko 		switch (wValue) {
7366e9e0626SOleksandr Tymoshenko 		case USB_PORT_FEAT_C_CONNECTION:
7376e9e0626SOleksandr Tymoshenko 			setbits_le32(&regs->hprt0, DWC2_HPRT0_PRTCONNDET);
7386e9e0626SOleksandr Tymoshenko 			break;
7396e9e0626SOleksandr Tymoshenko 		}
7406e9e0626SOleksandr Tymoshenko 		break;
7416e9e0626SOleksandr Tymoshenko 
7426e9e0626SOleksandr Tymoshenko 	case (USB_REQ_SET_FEATURE << 8) | USB_RECIP_OTHER | USB_TYPE_CLASS:
7436e9e0626SOleksandr Tymoshenko 		switch (wValue) {
7446e9e0626SOleksandr Tymoshenko 		case USB_PORT_FEAT_SUSPEND:
7456e9e0626SOleksandr Tymoshenko 			break;
7466e9e0626SOleksandr Tymoshenko 
7476e9e0626SOleksandr Tymoshenko 		case USB_PORT_FEAT_RESET:
7486e9e0626SOleksandr Tymoshenko 			clrsetbits_le32(&regs->hprt0, DWC2_HPRT0_PRTENA |
7496e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTCONNDET |
7506e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTENCHNG |
7516e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTOVRCURRCHNG,
7526e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTRST);
7536e9e0626SOleksandr Tymoshenko 			mdelay(50);
7546e9e0626SOleksandr Tymoshenko 			clrbits_le32(&regs->hprt0, DWC2_HPRT0_PRTRST);
7556e9e0626SOleksandr Tymoshenko 			break;
7566e9e0626SOleksandr Tymoshenko 
7576e9e0626SOleksandr Tymoshenko 		case USB_PORT_FEAT_POWER:
7586e9e0626SOleksandr Tymoshenko 			clrsetbits_le32(&regs->hprt0, DWC2_HPRT0_PRTENA |
7596e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTCONNDET |
7606e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTENCHNG |
7616e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTOVRCURRCHNG,
7626e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTRST);
7636e9e0626SOleksandr Tymoshenko 			break;
7646e9e0626SOleksandr Tymoshenko 
7656e9e0626SOleksandr Tymoshenko 		case USB_PORT_FEAT_ENABLE:
7666e9e0626SOleksandr Tymoshenko 			break;
7676e9e0626SOleksandr Tymoshenko 		}
7686e9e0626SOleksandr Tymoshenko 		break;
7696e9e0626SOleksandr Tymoshenko 	case (USB_REQ_SET_ADDRESS << 8):
770cc3e3a9eSSimon Glass 		priv->root_hub_devnum = wValue;
7716e9e0626SOleksandr Tymoshenko 		break;
7726e9e0626SOleksandr Tymoshenko 	case (USB_REQ_SET_CONFIGURATION << 8):
7736e9e0626SOleksandr Tymoshenko 		break;
7746e9e0626SOleksandr Tymoshenko 	default:
7756e9e0626SOleksandr Tymoshenko 		puts("unsupported root hub command\n");
7766e9e0626SOleksandr Tymoshenko 		stat = USB_ST_STALLED;
7776e9e0626SOleksandr Tymoshenko 	}
7786e9e0626SOleksandr Tymoshenko 
7796e9e0626SOleksandr Tymoshenko 	len = min(len, txlen);
7806e9e0626SOleksandr Tymoshenko 
7816e9e0626SOleksandr Tymoshenko 	dev->act_len = len;
7826e9e0626SOleksandr Tymoshenko 	dev->status = stat;
7836e9e0626SOleksandr Tymoshenko 
7846e9e0626SOleksandr Tymoshenko 	return stat;
7856e9e0626SOleksandr Tymoshenko }
7866e9e0626SOleksandr Tymoshenko 
787cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg(struct dwc2_priv *priv, struct usb_device *dev,
788cc3e3a9eSSimon Glass 				 unsigned long pipe, void *buffer, int txlen,
7896e9e0626SOleksandr Tymoshenko 				 struct devrequest *cmd)
7906e9e0626SOleksandr Tymoshenko {
7916e9e0626SOleksandr Tymoshenko 	int stat = 0;
7926e9e0626SOleksandr Tymoshenko 
7936e9e0626SOleksandr Tymoshenko 	if (usb_pipeint(pipe)) {
7946e9e0626SOleksandr Tymoshenko 		puts("Root-Hub submit IRQ: NOT implemented\n");
7956e9e0626SOleksandr Tymoshenko 		return 0;
7966e9e0626SOleksandr Tymoshenko 	}
7976e9e0626SOleksandr Tymoshenko 
7986e9e0626SOleksandr Tymoshenko 	if (cmd->requesttype & USB_DIR_IN)
799cc3e3a9eSSimon Glass 		stat = dwc_otg_submit_rh_msg_in(priv, dev, buffer, txlen, cmd);
8006e9e0626SOleksandr Tymoshenko 	else
801cc3e3a9eSSimon Glass 		stat = dwc_otg_submit_rh_msg_out(priv, dev, buffer, txlen, cmd);
8026e9e0626SOleksandr Tymoshenko 
8036e9e0626SOleksandr Tymoshenko 	mdelay(1);
8046e9e0626SOleksandr Tymoshenko 
8056e9e0626SOleksandr Tymoshenko 	return stat;
8066e9e0626SOleksandr Tymoshenko }
8076e9e0626SOleksandr Tymoshenko 
80825612f23SStefan Brüns int wait_for_chhltd(struct dwc2_hc_regs *hc_regs, uint32_t *sub, u8 *toggle)
8094a1d21fcSStephen Warren {
8104a1d21fcSStephen Warren 	int ret;
8114a1d21fcSStephen Warren 	uint32_t hcint, hctsiz;
8124a1d21fcSStephen Warren 
813b491b498SJon Lin 	ret = wait_for_bit_le32(&hc_regs->hcint, DWC2_HCINT_CHHLTD, true,
814*8d1c811eSChristophe Kerello 				2000, false);
8154a1d21fcSStephen Warren 	if (ret)
8164a1d21fcSStephen Warren 		return ret;
8174a1d21fcSStephen Warren 
8184a1d21fcSStephen Warren 	hcint = readl(&hc_regs->hcint);
8194a1d21fcSStephen Warren 	hctsiz = readl(&hc_regs->hctsiz);
8204a1d21fcSStephen Warren 	*sub = (hctsiz & DWC2_HCTSIZ_XFERSIZE_MASK) >>
8214a1d21fcSStephen Warren 		DWC2_HCTSIZ_XFERSIZE_OFFSET;
82266ffc875SStephen Warren 	*toggle = (hctsiz & DWC2_HCTSIZ_PID_MASK) >> DWC2_HCTSIZ_PID_OFFSET;
8234a1d21fcSStephen Warren 
82403460cdcSStefan Brüns 	debug("%s: HCINT=%08x sub=%u toggle=%d\n", __func__, hcint, *sub,
82503460cdcSStefan Brüns 	      *toggle);
8264a1d21fcSStephen Warren 
82703460cdcSStefan Brüns 	if (hcint & DWC2_HCINT_XFERCOMP)
8284a1d21fcSStephen Warren 		return 0;
82903460cdcSStefan Brüns 
83003460cdcSStefan Brüns 	if (hcint & (DWC2_HCINT_NAK | DWC2_HCINT_FRMOVRUN))
83103460cdcSStefan Brüns 		return -EAGAIN;
83203460cdcSStefan Brüns 
83303460cdcSStefan Brüns 	debug("%s: Error (HCINT=%08x)\n", __func__, hcint);
83403460cdcSStefan Brüns 	return -EINVAL;
8354a1d21fcSStephen Warren }
8364a1d21fcSStephen Warren 
8377b5e504dSStephen Warren static int dwc2_eptype[] = {
8387b5e504dSStephen Warren 	DWC2_HCCHAR_EPTYPE_ISOC,
8397b5e504dSStephen Warren 	DWC2_HCCHAR_EPTYPE_INTR,
8407b5e504dSStephen Warren 	DWC2_HCCHAR_EPTYPE_CONTROL,
8417b5e504dSStephen Warren 	DWC2_HCCHAR_EPTYPE_BULK,
8427b5e504dSStephen Warren };
8437b5e504dSStephen Warren 
844daed3059SStefan Brüns static int transfer_chunk(struct dwc2_hc_regs *hc_regs, void *aligned_buffer,
84525612f23SStefan Brüns 			  u8 *pid, int in, void *buffer, int num_packets,
846d2ff51b3SStefan Brüns 			  int xfer_len, int *actual_len, int odd_frame)
8476e9e0626SOleksandr Tymoshenko {
8485877de91SStephen Warren 	int ret = 0;
8494a1d21fcSStephen Warren 	uint32_t sub;
8506e9e0626SOleksandr Tymoshenko 
8517b5e504dSStephen Warren 	debug("%s: chunk: pid %d xfer_len %u pkts %u\n", __func__,
8527b5e504dSStephen Warren 	      *pid, xfer_len, num_packets);
8537b5e504dSStephen Warren 
8546e9e0626SOleksandr Tymoshenko 	writel((xfer_len << DWC2_HCTSIZ_XFERSIZE_OFFSET) |
8556e9e0626SOleksandr Tymoshenko 	       (num_packets << DWC2_HCTSIZ_PKTCNT_OFFSET) |
8567b5e504dSStephen Warren 	       (*pid << DWC2_HCTSIZ_PID_OFFSET),
8576e9e0626SOleksandr Tymoshenko 	       &hc_regs->hctsiz);
8586e9e0626SOleksandr Tymoshenko 
85957ca63b8SEddie Cai 	if (xfer_len) {
86057ca63b8SEddie Cai 		if (in) {
86157ca63b8SEddie Cai 			invalidate_dcache_range(
86257ca63b8SEddie Cai 					(uintptr_t)aligned_buffer,
86357ca63b8SEddie Cai 					(uintptr_t)aligned_buffer +
864daed3059SStefan Brüns 					roundup(xfer_len, ARCH_DMA_MINALIGN));
86557ca63b8SEddie Cai 		} else {
86657ca63b8SEddie Cai 			memcpy(aligned_buffer, buffer, xfer_len);
86757ca63b8SEddie Cai 			flush_dcache_range(
86857ca63b8SEddie Cai 					(uintptr_t)aligned_buffer,
86957ca63b8SEddie Cai 					(uintptr_t)aligned_buffer +
87057ca63b8SEddie Cai 					roundup(xfer_len, ARCH_DMA_MINALIGN));
87157ca63b8SEddie Cai 		}
872cc3e3a9eSSimon Glass 	}
873d1c880c6SStephen Warren 
874daed3059SStefan Brüns 	writel(phys_to_bus((unsigned long)aligned_buffer), &hc_regs->hcdma);
875daed3059SStefan Brüns 
876daed3059SStefan Brüns 	/* Clear old interrupt conditions for this host channel. */
877daed3059SStefan Brüns 	writel(0x3fff, &hc_regs->hcint);
8786e9e0626SOleksandr Tymoshenko 
8796e9e0626SOleksandr Tymoshenko 	/* Set host channel enable after all other setup is complete. */
8806e9e0626SOleksandr Tymoshenko 	clrsetbits_le32(&hc_regs->hcchar, DWC2_HCCHAR_MULTICNT_MASK |
881d2ff51b3SStefan Brüns 			DWC2_HCCHAR_CHEN | DWC2_HCCHAR_CHDIS |
882d2ff51b3SStefan Brüns 			DWC2_HCCHAR_ODDFRM,
8836e9e0626SOleksandr Tymoshenko 			(1 << DWC2_HCCHAR_MULTICNT_OFFSET) |
884d2ff51b3SStefan Brüns 			(odd_frame << DWC2_HCCHAR_ODDFRM_OFFSET) |
8856e9e0626SOleksandr Tymoshenko 			DWC2_HCCHAR_CHEN);
8866e9e0626SOleksandr Tymoshenko 
887daed3059SStefan Brüns 	ret = wait_for_chhltd(hc_regs, &sub, pid);
888daed3059SStefan Brüns 	if (ret < 0)
889daed3059SStefan Brüns 		return ret;
8906e9e0626SOleksandr Tymoshenko 
8917b5e504dSStephen Warren 	if (in) {
892d1c880c6SStephen Warren 		xfer_len -= sub;
893db402e00SAlexander Stein 
894daed3059SStefan Brüns 		invalidate_dcache_range((unsigned long)aligned_buffer,
895daed3059SStefan Brüns 					(unsigned long)aligned_buffer +
896daed3059SStefan Brüns 					roundup(xfer_len, ARCH_DMA_MINALIGN));
897db402e00SAlexander Stein 
898daed3059SStefan Brüns 		memcpy(buffer, aligned_buffer, xfer_len);
899daed3059SStefan Brüns 	}
900daed3059SStefan Brüns 	*actual_len = xfer_len;
901daed3059SStefan Brüns 
902daed3059SStefan Brüns 	return ret;
9036e9e0626SOleksandr Tymoshenko }
9046e9e0626SOleksandr Tymoshenko 
9056e9e0626SOleksandr Tymoshenko int chunk_msg(struct dwc2_priv *priv, struct usb_device *dev,
90625612f23SStefan Brüns 	      unsigned long pipe, u8 *pid, int in, void *buffer, int len)
9076e9e0626SOleksandr Tymoshenko {
9086e9e0626SOleksandr Tymoshenko 	struct dwc2_core_regs *regs = priv->regs;
9096e9e0626SOleksandr Tymoshenko 	struct dwc2_hc_regs *hc_regs = &regs->hc_regs[DWC2_HC_CHANNEL];
910d2ff51b3SStefan Brüns 	struct dwc2_host_regs *host_regs = &regs->host_regs;
9116e9e0626SOleksandr Tymoshenko 	int devnum = usb_pipedevice(pipe);
9126e9e0626SOleksandr Tymoshenko 	int ep = usb_pipeendpoint(pipe);
9136e9e0626SOleksandr Tymoshenko 	int max = usb_maxpacket(dev, pipe);
9146e9e0626SOleksandr Tymoshenko 	int eptype = dwc2_eptype[usb_pipetype(pipe)];
9156e9e0626SOleksandr Tymoshenko 	int done = 0;
9166e9e0626SOleksandr Tymoshenko 	int ret = 0;
917b54e4470SStefan Brüns 	int do_split = 0;
918b54e4470SStefan Brüns 	int complete_split = 0;
9196e9e0626SOleksandr Tymoshenko 	uint32_t xfer_len;
9206e9e0626SOleksandr Tymoshenko 	uint32_t num_packets;
9216e9e0626SOleksandr Tymoshenko 	int stop_transfer = 0;
92256a7bbd7SStefan Brüns 	uint32_t max_xfer_len;
923d2ff51b3SStefan Brüns 	int ssplit_frame_num = 0;
924d1c880c6SStephen Warren 
9256e9e0626SOleksandr Tymoshenko 	debug("%s: msg: pipe %lx pid %d in %d len %d\n", __func__, pipe, *pid,
9266e9e0626SOleksandr Tymoshenko 	      in, len);
9276e9e0626SOleksandr Tymoshenko 
92856a7bbd7SStefan Brüns 	max_xfer_len = CONFIG_DWC2_MAX_PACKET_COUNT * max;
92956a7bbd7SStefan Brüns 	if (max_xfer_len > CONFIG_DWC2_MAX_TRANSFER_SIZE)
93056a7bbd7SStefan Brüns 		max_xfer_len = CONFIG_DWC2_MAX_TRANSFER_SIZE;
93156a7bbd7SStefan Brüns 	if (max_xfer_len > DWC2_DATA_BUF_SIZE)
93256a7bbd7SStefan Brüns 		max_xfer_len = DWC2_DATA_BUF_SIZE;
93356a7bbd7SStefan Brüns 
93456a7bbd7SStefan Brüns 	/* Make sure that max_xfer_len is a multiple of max packet size. */
93556a7bbd7SStefan Brüns 	num_packets = max_xfer_len / max;
93656a7bbd7SStefan Brüns 	max_xfer_len = num_packets * max;
93756a7bbd7SStefan Brüns 
9386e9e0626SOleksandr Tymoshenko 	/* Initialize channel */
9396e9e0626SOleksandr Tymoshenko 	dwc_otg_hc_init(regs, DWC2_HC_CHANNEL, dev, devnum, ep, in,
9406e9e0626SOleksandr Tymoshenko 			eptype, max);
9416e9e0626SOleksandr Tymoshenko 
942b54e4470SStefan Brüns 	/* Check if the target is a FS/LS device behind a HS hub */
943b54e4470SStefan Brüns 	if (dev->speed != USB_SPEED_HIGH) {
944b54e4470SStefan Brüns 		uint8_t hub_addr;
945b54e4470SStefan Brüns 		uint8_t hub_port;
946b54e4470SStefan Brüns 		uint32_t hprt0 = readl(&regs->hprt0);
947b54e4470SStefan Brüns 		if ((hprt0 & DWC2_HPRT0_PRTSPD_MASK) ==
948b54e4470SStefan Brüns 		     DWC2_HPRT0_PRTSPD_HIGH) {
949b54e4470SStefan Brüns 			usb_find_usb2_hub_address_port(dev, &hub_addr,
950b54e4470SStefan Brüns 						       &hub_port);
951b54e4470SStefan Brüns 			dwc_otg_hc_init_split(hc_regs, hub_addr, hub_port);
952b54e4470SStefan Brüns 
953b54e4470SStefan Brüns 			do_split = 1;
954b54e4470SStefan Brüns 			num_packets = 1;
955b54e4470SStefan Brüns 			max_xfer_len = max;
956b54e4470SStefan Brüns 		}
957b54e4470SStefan Brüns 	}
958b54e4470SStefan Brüns 
959daed3059SStefan Brüns 	do {
960daed3059SStefan Brüns 		int actual_len = 0;
961b54e4470SStefan Brüns 		uint32_t hcint;
962d2ff51b3SStefan Brüns 		int odd_frame = 0;
9636e9e0626SOleksandr Tymoshenko 		xfer_len = len - done;
9646e9e0626SOleksandr Tymoshenko 
96556a7bbd7SStefan Brüns 		if (xfer_len > max_xfer_len)
96656a7bbd7SStefan Brüns 			xfer_len = max_xfer_len;
96756a7bbd7SStefan Brüns 		else if (xfer_len > max)
9686e9e0626SOleksandr Tymoshenko 			num_packets = (xfer_len + max - 1) / max;
96956a7bbd7SStefan Brüns 		else
9706e9e0626SOleksandr Tymoshenko 			num_packets = 1;
9716e9e0626SOleksandr Tymoshenko 
972b54e4470SStefan Brüns 		if (complete_split)
973b54e4470SStefan Brüns 			setbits_le32(&hc_regs->hcsplt, DWC2_HCSPLT_COMPSPLT);
974b54e4470SStefan Brüns 		else if (do_split)
975b54e4470SStefan Brüns 			clrbits_le32(&hc_regs->hcsplt, DWC2_HCSPLT_COMPSPLT);
976b54e4470SStefan Brüns 
977d2ff51b3SStefan Brüns 		if (eptype == DWC2_HCCHAR_EPTYPE_INTR) {
978d2ff51b3SStefan Brüns 			int uframe_num = readl(&host_regs->hfnum);
979d2ff51b3SStefan Brüns 			if (!(uframe_num & 0x1))
980d2ff51b3SStefan Brüns 				odd_frame = 1;
981d2ff51b3SStefan Brüns 		}
982d2ff51b3SStefan Brüns 
983daed3059SStefan Brüns 		ret = transfer_chunk(hc_regs, priv->aligned_buffer, pid,
984daed3059SStefan Brüns 				     in, (char *)buffer + done, num_packets,
985d2ff51b3SStefan Brüns 				     xfer_len, &actual_len, odd_frame);
9866e9e0626SOleksandr Tymoshenko 
987b54e4470SStefan Brüns 		hcint = readl(&hc_regs->hcint);
988b54e4470SStefan Brüns 		if (complete_split) {
989b54e4470SStefan Brüns 			stop_transfer = 0;
990d2ff51b3SStefan Brüns 			if (hcint & DWC2_HCINT_NYET) {
991b54e4470SStefan Brüns 				ret = 0;
992d2ff51b3SStefan Brüns 				int frame_num = DWC2_HFNUM_MAX_FRNUM &
993d2ff51b3SStefan Brüns 						readl(&host_regs->hfnum);
994d2ff51b3SStefan Brüns 				if (((frame_num - ssplit_frame_num) &
995d2ff51b3SStefan Brüns 				    DWC2_HFNUM_MAX_FRNUM) > 4)
996d2ff51b3SStefan Brüns 					ret = -EAGAIN;
997d2ff51b3SStefan Brüns 			} else
998b54e4470SStefan Brüns 				complete_split = 0;
999b54e4470SStefan Brüns 		} else if (do_split) {
1000b54e4470SStefan Brüns 			if (hcint & DWC2_HCINT_ACK) {
1001d2ff51b3SStefan Brüns 				ssplit_frame_num = DWC2_HFNUM_MAX_FRNUM &
1002d2ff51b3SStefan Brüns 						   readl(&host_regs->hfnum);
1003b54e4470SStefan Brüns 				ret = 0;
1004b54e4470SStefan Brüns 				complete_split = 1;
1005b54e4470SStefan Brüns 			}
1006b54e4470SStefan Brüns 		}
1007b54e4470SStefan Brüns 
10086e9e0626SOleksandr Tymoshenko 		if (ret)
10096e9e0626SOleksandr Tymoshenko 			break;
10106e9e0626SOleksandr Tymoshenko 
1011daed3059SStefan Brüns 		if (actual_len < xfer_len)
10126e9e0626SOleksandr Tymoshenko 			stop_transfer = 1;
10136e9e0626SOleksandr Tymoshenko 
1014daed3059SStefan Brüns 		done += actual_len;
1015d1c880c6SStephen Warren 
1016b54e4470SStefan Brüns 	/* Transactions are done when when either all data is transferred or
1017b54e4470SStefan Brüns 	 * there is a short transfer. In case of a SPLIT make sure the CSPLIT
1018b54e4470SStefan Brüns 	 * is executed.
1019b54e4470SStefan Brüns 	 */
1020b54e4470SStefan Brüns 	} while (((done < len) && !stop_transfer) || complete_split);
10216e9e0626SOleksandr Tymoshenko 
10226e9e0626SOleksandr Tymoshenko 	writel(0, &hc_regs->hcintmsk);
10236e9e0626SOleksandr Tymoshenko 	writel(0xFFFFFFFF, &hc_regs->hcint);
10246e9e0626SOleksandr Tymoshenko 
10256e9e0626SOleksandr Tymoshenko 	dev->status = 0;
10266e9e0626SOleksandr Tymoshenko 	dev->act_len = done;
10276e9e0626SOleksandr Tymoshenko 
10285877de91SStephen Warren 	return ret;
10296e9e0626SOleksandr Tymoshenko }
10306e9e0626SOleksandr Tymoshenko 
10317b5e504dSStephen Warren /* U-Boot USB transmission interface */
1032cc3e3a9eSSimon Glass int _submit_bulk_msg(struct dwc2_priv *priv, struct usb_device *dev,
1033cc3e3a9eSSimon Glass 		     unsigned long pipe, void *buffer, int len)
10347b5e504dSStephen Warren {
10357b5e504dSStephen Warren 	int devnum = usb_pipedevice(pipe);
10367b5e504dSStephen Warren 	int ep = usb_pipeendpoint(pipe);
103725612f23SStefan Brüns 	u8* pid;
10387b5e504dSStephen Warren 
103925612f23SStefan Brüns 	if ((devnum >= MAX_DEVICE) || (devnum == priv->root_hub_devnum)) {
10407b5e504dSStephen Warren 		dev->status = 0;
10417b5e504dSStephen Warren 		return -EINVAL;
10427b5e504dSStephen Warren 	}
10437b5e504dSStephen Warren 
104425612f23SStefan Brüns 	if (usb_pipein(pipe))
104525612f23SStefan Brüns 		pid = &priv->in_data_toggle[devnum][ep];
104625612f23SStefan Brüns 	else
104725612f23SStefan Brüns 		pid = &priv->out_data_toggle[devnum][ep];
104825612f23SStefan Brüns 
104925612f23SStefan Brüns 	return chunk_msg(priv, dev, pipe, pid, usb_pipein(pipe), buffer, len);
10507b5e504dSStephen Warren }
10517b5e504dSStephen Warren 
1052cc3e3a9eSSimon Glass static int _submit_control_msg(struct dwc2_priv *priv, struct usb_device *dev,
1053cc3e3a9eSSimon Glass 			       unsigned long pipe, void *buffer, int len,
1054cc3e3a9eSSimon Glass 			       struct devrequest *setup)
10556e9e0626SOleksandr Tymoshenko {
10566e9e0626SOleksandr Tymoshenko 	int devnum = usb_pipedevice(pipe);
105725612f23SStefan Brüns 	int ret, act_len;
105825612f23SStefan Brüns 	u8 pid;
10596e9e0626SOleksandr Tymoshenko 	/* For CONTROL endpoint pid should start with DATA1 */
10606e9e0626SOleksandr Tymoshenko 	int status_direction;
10616e9e0626SOleksandr Tymoshenko 
1062cc3e3a9eSSimon Glass 	if (devnum == priv->root_hub_devnum) {
10636e9e0626SOleksandr Tymoshenko 		dev->status = 0;
10646e9e0626SOleksandr Tymoshenko 		dev->speed = USB_SPEED_HIGH;
1065cc3e3a9eSSimon Glass 		return dwc_otg_submit_rh_msg(priv, dev, pipe, buffer, len,
1066cc3e3a9eSSimon Glass 					     setup);
10676e9e0626SOleksandr Tymoshenko 	}
10686e9e0626SOleksandr Tymoshenko 
1069b54e4470SStefan Brüns 	/* SETUP stage */
1070ee837554SStephen Warren 	pid = DWC2_HC_PID_SETUP;
1071b54e4470SStefan Brüns 	do {
107203460cdcSStefan Brüns 		ret = chunk_msg(priv, dev, pipe, &pid, 0, setup, 8);
1073b54e4470SStefan Brüns 	} while (ret == -EAGAIN);
1074ee837554SStephen Warren 	if (ret)
1075ee837554SStephen Warren 		return ret;
10766e9e0626SOleksandr Tymoshenko 
1077b54e4470SStefan Brüns 	/* DATA stage */
1078b54e4470SStefan Brüns 	act_len = 0;
10796e9e0626SOleksandr Tymoshenko 	if (buffer) {
1080282685e0SStephen Warren 		pid = DWC2_HC_PID_DATA1;
1081b54e4470SStefan Brüns 		do {
1082b54e4470SStefan Brüns 			ret = chunk_msg(priv, dev, pipe, &pid, usb_pipein(pipe),
1083b54e4470SStefan Brüns 					buffer, len);
1084b54e4470SStefan Brüns 			act_len += dev->act_len;
1085b54e4470SStefan Brüns 			buffer += dev->act_len;
1086b54e4470SStefan Brüns 			len -= dev->act_len;
1087b54e4470SStefan Brüns 		} while (ret == -EAGAIN);
1088ee837554SStephen Warren 		if (ret)
1089ee837554SStephen Warren 			return ret;
1090b54e4470SStefan Brüns 		status_direction = usb_pipeout(pipe);
1091b54e4470SStefan Brüns 	} else {
1092b54e4470SStefan Brüns 		/* No-data CONTROL always ends with an IN transaction */
1093b54e4470SStefan Brüns 		status_direction = 1;
1094b54e4470SStefan Brüns 	}
10956e9e0626SOleksandr Tymoshenko 
10966e9e0626SOleksandr Tymoshenko 	/* STATUS stage */
1097ee837554SStephen Warren 	pid = DWC2_HC_PID_DATA1;
1098b54e4470SStefan Brüns 	do {
1099cc3e3a9eSSimon Glass 		ret = chunk_msg(priv, dev, pipe, &pid, status_direction,
110003460cdcSStefan Brüns 				priv->status_buffer, 0);
1101b54e4470SStefan Brüns 	} while (ret == -EAGAIN);
1102ee837554SStephen Warren 	if (ret)
1103ee837554SStephen Warren 		return ret;
11046e9e0626SOleksandr Tymoshenko 
1105ee837554SStephen Warren 	dev->act_len = act_len;
11066e9e0626SOleksandr Tymoshenko 
11074a1d21fcSStephen Warren 	return 0;
11086e9e0626SOleksandr Tymoshenko }
11096e9e0626SOleksandr Tymoshenko 
1110cc3e3a9eSSimon Glass int _submit_int_msg(struct dwc2_priv *priv, struct usb_device *dev,
1111cc3e3a9eSSimon Glass 		    unsigned long pipe, void *buffer, int len, int interval)
11126e9e0626SOleksandr Tymoshenko {
11135877de91SStephen Warren 	unsigned long timeout;
11145877de91SStephen Warren 	int ret;
11155877de91SStephen Warren 
1116e236519bSStephen Warren 	/* FIXME: what is interval? */
11175877de91SStephen Warren 
11185877de91SStephen Warren 	timeout = get_timer(0) + USB_TIMEOUT_MS(pipe);
11195877de91SStephen Warren 	for (;;) {
11205877de91SStephen Warren 		if (get_timer(0) > timeout) {
11215877de91SStephen Warren 			printf("Timeout poll on interrupt endpoint\n");
11225877de91SStephen Warren 			return -ETIMEDOUT;
11235877de91SStephen Warren 		}
1124cc3e3a9eSSimon Glass 		ret = _submit_bulk_msg(priv, dev, pipe, buffer, len);
11255877de91SStephen Warren 		if (ret != -EAGAIN)
11265877de91SStephen Warren 			return ret;
11275877de91SStephen Warren 	}
11286e9e0626SOleksandr Tymoshenko }
11296e9e0626SOleksandr Tymoshenko 
11305c735367SKever Yang static int dwc2_init_common(struct udevice *dev, struct dwc2_priv *priv)
11316e9e0626SOleksandr Tymoshenko {
1132cc3e3a9eSSimon Glass 	struct dwc2_core_regs *regs = priv->regs;
11336e9e0626SOleksandr Tymoshenko 	uint32_t snpsid;
11346e9e0626SOleksandr Tymoshenko 	int i, j;
11356e9e0626SOleksandr Tymoshenko 
11366e9e0626SOleksandr Tymoshenko 	snpsid = readl(&regs->gsnpsid);
11376e9e0626SOleksandr Tymoshenko 	printf("Core Release: %x.%03x\n", snpsid >> 12 & 0xf, snpsid & 0xfff);
11386e9e0626SOleksandr Tymoshenko 
11395cfd6c00SPeter Griffin 	if ((snpsid & DWC2_SNPSID_DEVID_MASK) != DWC2_SNPSID_DEVID_VER_2xx &&
11405cfd6c00SPeter Griffin 	    (snpsid & DWC2_SNPSID_DEVID_MASK) != DWC2_SNPSID_DEVID_VER_3xx) {
11416e9e0626SOleksandr Tymoshenko 		printf("SNPSID invalid (not DWC2 OTG device): %08x\n", snpsid);
11426e9e0626SOleksandr Tymoshenko 		return -ENODEV;
11436e9e0626SOleksandr Tymoshenko 	}
11446e9e0626SOleksandr Tymoshenko 
1145618da563SMarek Vasut #ifdef CONFIG_DWC2_PHY_ULPI_EXT_VBUS
1146618da563SMarek Vasut 	priv->ext_vbus = 1;
1147618da563SMarek Vasut #else
1148618da563SMarek Vasut 	priv->ext_vbus = 0;
1149618da563SMarek Vasut #endif
1150618da563SMarek Vasut 
115155901989SMarek Vasut 	dwc_otg_core_init(priv);
11525c735367SKever Yang 	dwc_otg_core_host_init(dev, regs);
11536e9e0626SOleksandr Tymoshenko 
11546e9e0626SOleksandr Tymoshenko 	clrsetbits_le32(&regs->hprt0, DWC2_HPRT0_PRTENA |
11556e9e0626SOleksandr Tymoshenko 			DWC2_HPRT0_PRTCONNDET | DWC2_HPRT0_PRTENCHNG |
11566e9e0626SOleksandr Tymoshenko 			DWC2_HPRT0_PRTOVRCURRCHNG,
11576e9e0626SOleksandr Tymoshenko 			DWC2_HPRT0_PRTRST);
11586e9e0626SOleksandr Tymoshenko 	mdelay(50);
11596e9e0626SOleksandr Tymoshenko 	clrbits_le32(&regs->hprt0, DWC2_HPRT0_PRTENA | DWC2_HPRT0_PRTCONNDET |
11606e9e0626SOleksandr Tymoshenko 		     DWC2_HPRT0_PRTENCHNG | DWC2_HPRT0_PRTOVRCURRCHNG |
11616e9e0626SOleksandr Tymoshenko 		     DWC2_HPRT0_PRTRST);
11626e9e0626SOleksandr Tymoshenko 
11636e9e0626SOleksandr Tymoshenko 	for (i = 0; i < MAX_DEVICE; i++) {
116425612f23SStefan Brüns 		for (j = 0; j < MAX_ENDPOINT; j++) {
116525612f23SStefan Brüns 			priv->in_data_toggle[i][j] = DWC2_HC_PID_DATA0;
116625612f23SStefan Brüns 			priv->out_data_toggle[i][j] = DWC2_HC_PID_DATA0;
116725612f23SStefan Brüns 		}
11686e9e0626SOleksandr Tymoshenko 	}
11696e9e0626SOleksandr Tymoshenko 
11702bf352f0SStefan Roese 	/*
11712bf352f0SStefan Roese 	 * Add a 1 second delay here. This gives the host controller
11722bf352f0SStefan Roese 	 * a bit time before the comminucation with the USB devices
11732bf352f0SStefan Roese 	 * is started (the bus is scanned) and  fixes the USB detection
11742bf352f0SStefan Roese 	 * problems with some problematic USB keys.
11752bf352f0SStefan Roese 	 */
11762bf352f0SStefan Roese 	if (readl(&regs->gintsts) & DWC2_GINTSTS_CURMODE_HOST)
11772bf352f0SStefan Roese 		mdelay(1000);
11782bf352f0SStefan Roese 
11796e9e0626SOleksandr Tymoshenko 	return 0;
11806e9e0626SOleksandr Tymoshenko }
11816e9e0626SOleksandr Tymoshenko 
1182cc3e3a9eSSimon Glass static void dwc2_uninit_common(struct dwc2_core_regs *regs)
11836e9e0626SOleksandr Tymoshenko {
11846e9e0626SOleksandr Tymoshenko 	/* Put everything in reset. */
11856e9e0626SOleksandr Tymoshenko 	clrsetbits_le32(&regs->hprt0, DWC2_HPRT0_PRTENA |
11866e9e0626SOleksandr Tymoshenko 			DWC2_HPRT0_PRTCONNDET | DWC2_HPRT0_PRTENCHNG |
11876e9e0626SOleksandr Tymoshenko 			DWC2_HPRT0_PRTOVRCURRCHNG,
11886e9e0626SOleksandr Tymoshenko 			DWC2_HPRT0_PRTRST);
1189cc3e3a9eSSimon Glass }
1190cc3e3a9eSSimon Glass 
1191f58a41e0SSimon Glass #ifndef CONFIG_DM_USB
1192cc3e3a9eSSimon Glass int submit_control_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
1193cc3e3a9eSSimon Glass 		       int len, struct devrequest *setup)
1194cc3e3a9eSSimon Glass {
1195cc3e3a9eSSimon Glass 	return _submit_control_msg(&local, dev, pipe, buffer, len, setup);
1196cc3e3a9eSSimon Glass }
1197cc3e3a9eSSimon Glass 
1198cc3e3a9eSSimon Glass int submit_bulk_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
1199cc3e3a9eSSimon Glass 		    int len)
1200cc3e3a9eSSimon Glass {
1201cc3e3a9eSSimon Glass 	return _submit_bulk_msg(&local, dev, pipe, buffer, len);
1202cc3e3a9eSSimon Glass }
1203cc3e3a9eSSimon Glass 
1204cc3e3a9eSSimon Glass int submit_int_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
1205cc3e3a9eSSimon Glass 		   int len, int interval)
1206cc3e3a9eSSimon Glass {
1207cc3e3a9eSSimon Glass 	return _submit_int_msg(&local, dev, pipe, buffer, len, interval);
1208cc3e3a9eSSimon Glass }
1209cc3e3a9eSSimon Glass 
1210cc3e3a9eSSimon Glass /* U-Boot USB control interface */
1211cc3e3a9eSSimon Glass int usb_lowlevel_init(int index, enum usb_init_type init, void **controller)
1212cc3e3a9eSSimon Glass {
1213cc3e3a9eSSimon Glass 	struct dwc2_priv *priv = &local;
1214cc3e3a9eSSimon Glass 
1215cc3e3a9eSSimon Glass 	memset(priv, '\0', sizeof(*priv));
1216cc3e3a9eSSimon Glass 	priv->root_hub_devnum = 0;
1217cc3e3a9eSSimon Glass 	priv->regs = (struct dwc2_core_regs *)CONFIG_USB_DWC2_REG_ADDR;
1218cc3e3a9eSSimon Glass 	priv->aligned_buffer = aligned_buffer_addr;
1219cc3e3a9eSSimon Glass 	priv->status_buffer = status_buffer_addr;
1220cc3e3a9eSSimon Glass 
1221cc3e3a9eSSimon Glass 	/* board-dependant init */
1222cc3e3a9eSSimon Glass 	if (board_usb_init(index, USB_INIT_HOST))
1223cc3e3a9eSSimon Glass 		return -1;
1224cc3e3a9eSSimon Glass 
12255c735367SKever Yang 	return dwc2_init_common(NULL, priv);
1226cc3e3a9eSSimon Glass }
1227cc3e3a9eSSimon Glass 
1228cc3e3a9eSSimon Glass int usb_lowlevel_stop(int index)
1229cc3e3a9eSSimon Glass {
1230cc3e3a9eSSimon Glass 	dwc2_uninit_common(local.regs);
1231cc3e3a9eSSimon Glass 
12326e9e0626SOleksandr Tymoshenko 	return 0;
12336e9e0626SOleksandr Tymoshenko }
1234f58a41e0SSimon Glass #endif
1235f58a41e0SSimon Glass 
1236f58a41e0SSimon Glass #ifdef CONFIG_DM_USB
1237f58a41e0SSimon Glass static int dwc2_submit_control_msg(struct udevice *dev, struct usb_device *udev,
1238f58a41e0SSimon Glass 				   unsigned long pipe, void *buffer, int length,
1239f58a41e0SSimon Glass 				   struct devrequest *setup)
1240f58a41e0SSimon Glass {
1241f58a41e0SSimon Glass 	struct dwc2_priv *priv = dev_get_priv(dev);
1242f58a41e0SSimon Glass 
1243f58a41e0SSimon Glass 	debug("%s: dev='%s', udev=%p, udev->dev='%s', portnr=%d\n", __func__,
1244f58a41e0SSimon Glass 	      dev->name, udev, udev->dev->name, udev->portnr);
1245f58a41e0SSimon Glass 
1246f58a41e0SSimon Glass 	return _submit_control_msg(priv, udev, pipe, buffer, length, setup);
1247f58a41e0SSimon Glass }
1248f58a41e0SSimon Glass 
1249f58a41e0SSimon Glass static int dwc2_submit_bulk_msg(struct udevice *dev, struct usb_device *udev,
1250f58a41e0SSimon Glass 				unsigned long pipe, void *buffer, int length)
1251f58a41e0SSimon Glass {
1252f58a41e0SSimon Glass 	struct dwc2_priv *priv = dev_get_priv(dev);
1253f58a41e0SSimon Glass 
1254f58a41e0SSimon Glass 	debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
1255f58a41e0SSimon Glass 
1256f58a41e0SSimon Glass 	return _submit_bulk_msg(priv, udev, pipe, buffer, length);
1257f58a41e0SSimon Glass }
1258f58a41e0SSimon Glass 
1259f58a41e0SSimon Glass static int dwc2_submit_int_msg(struct udevice *dev, struct usb_device *udev,
1260f58a41e0SSimon Glass 			       unsigned long pipe, void *buffer, int length,
1261f58a41e0SSimon Glass 			       int interval)
1262f58a41e0SSimon Glass {
1263f58a41e0SSimon Glass 	struct dwc2_priv *priv = dev_get_priv(dev);
1264f58a41e0SSimon Glass 
1265f58a41e0SSimon Glass 	debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
1266f58a41e0SSimon Glass 
1267f58a41e0SSimon Glass 	return _submit_int_msg(priv, udev, pipe, buffer, length, interval);
1268f58a41e0SSimon Glass }
1269f58a41e0SSimon Glass 
1270f58a41e0SSimon Glass static int dwc2_usb_ofdata_to_platdata(struct udevice *dev)
1271f58a41e0SSimon Glass {
1272f58a41e0SSimon Glass 	struct dwc2_priv *priv = dev_get_priv(dev);
1273f58a41e0SSimon Glass 	fdt_addr_t addr;
1274f58a41e0SSimon Glass 
1275c32504a8SPhilipp Tomsich 	addr = dev_read_addr(dev);
1276f58a41e0SSimon Glass 	if (addr == FDT_ADDR_T_NONE)
1277f58a41e0SSimon Glass 		return -EINVAL;
1278f58a41e0SSimon Glass 	priv->regs = (struct dwc2_core_regs *)addr;
1279f58a41e0SSimon Glass 
1280dd22baceSMeng Dongyang 	priv->oc_disable = dev_read_bool(dev, "disable-over-current");
1281dd22baceSMeng Dongyang 	priv->hnp_srp_disable = dev_read_bool(dev, "hnp-srp-disable");
1282c65a3494SMeng Dongyang 
1283f58a41e0SSimon Glass 	return 0;
1284f58a41e0SSimon Glass }
1285f58a41e0SSimon Glass 
1286f58a41e0SSimon Glass static int dwc2_usb_probe(struct udevice *dev)
1287f58a41e0SSimon Glass {
1288f58a41e0SSimon Glass 	struct dwc2_priv *priv = dev_get_priv(dev);
1289e96e064fSMarek Vasut 	struct usb_bus_priv *bus_priv = dev_get_uclass_priv(dev);
1290e96e064fSMarek Vasut 
1291e96e064fSMarek Vasut 	bus_priv->desc_before_addr = true;
1292f58a41e0SSimon Glass 
1293ee0a9610SFrank Wang #ifdef CONFIG_ARCH_ROCKCHIP
1294ee0a9610SFrank Wang 	priv->hnp_srp_disable = true;
1295ee0a9610SFrank Wang #endif
1296ee0a9610SFrank Wang 
12975c735367SKever Yang 	return dwc2_init_common(dev, priv);
1298f58a41e0SSimon Glass }
1299f58a41e0SSimon Glass 
1300f58a41e0SSimon Glass static int dwc2_usb_remove(struct udevice *dev)
1301f58a41e0SSimon Glass {
1302f58a41e0SSimon Glass 	struct dwc2_priv *priv = dev_get_priv(dev);
1303782be0c4SChristophe Kerello 	int ret;
1304782be0c4SChristophe Kerello 
1305782be0c4SChristophe Kerello 	ret = dwc_vbus_supply_exit(dev);
1306782be0c4SChristophe Kerello 	if (ret)
1307782be0c4SChristophe Kerello 		return ret;
1308f58a41e0SSimon Glass 
1309f58a41e0SSimon Glass 	dwc2_uninit_common(priv->regs);
1310f58a41e0SSimon Glass 
1311f58a41e0SSimon Glass 	return 0;
1312f58a41e0SSimon Glass }
1313f58a41e0SSimon Glass 
1314f58a41e0SSimon Glass struct dm_usb_ops dwc2_usb_ops = {
1315f58a41e0SSimon Glass 	.control = dwc2_submit_control_msg,
1316f58a41e0SSimon Glass 	.bulk = dwc2_submit_bulk_msg,
1317f58a41e0SSimon Glass 	.interrupt = dwc2_submit_int_msg,
1318f58a41e0SSimon Glass };
1319f58a41e0SSimon Glass 
1320f58a41e0SSimon Glass static const struct udevice_id dwc2_usb_ids[] = {
1321f58a41e0SSimon Glass 	{ .compatible = "brcm,bcm2835-usb" },
1322f522f947SMarek Vasut 	{ .compatible = "snps,dwc2" },
1323f58a41e0SSimon Glass 	{ }
1324f58a41e0SSimon Glass };
1325f58a41e0SSimon Glass 
1326f58a41e0SSimon Glass U_BOOT_DRIVER(usb_dwc2) = {
13277a1386f9SMarek Vasut 	.name	= "dwc2_usb",
1328f58a41e0SSimon Glass 	.id	= UCLASS_USB,
1329f58a41e0SSimon Glass 	.of_match = dwc2_usb_ids,
1330f58a41e0SSimon Glass 	.ofdata_to_platdata = dwc2_usb_ofdata_to_platdata,
1331f58a41e0SSimon Glass 	.probe	= dwc2_usb_probe,
1332f58a41e0SSimon Glass 	.remove = dwc2_usb_remove,
1333f58a41e0SSimon Glass 	.ops	= &dwc2_usb_ops,
1334f58a41e0SSimon Glass 	.priv_auto_alloc_size = sizeof(struct dwc2_priv),
1335f58a41e0SSimon Glass 	.flags	= DM_FLAG_ALLOC_PRIV_DMA,
1336f58a41e0SSimon Glass };
1337f58a41e0SSimon Glass #endif
1338