xref: /rk3399_rockchip-uboot/drivers/usb/host/dwc2.c (revision 5c73536738e1aa411b127d84dff41a5e60a4e610)
16e9e0626SOleksandr Tymoshenko /*
26e9e0626SOleksandr Tymoshenko  * Copyright (C) 2012 Oleksandr Tymoshenko <gonzo@freebsd.org>
36e9e0626SOleksandr Tymoshenko  * Copyright (C) 2014 Marek Vasut <marex@denx.de>
46e9e0626SOleksandr Tymoshenko  *
56e9e0626SOleksandr Tymoshenko  * SPDX-License-Identifier:     GPL-2.0+
66e9e0626SOleksandr Tymoshenko  */
76e9e0626SOleksandr Tymoshenko 
86e9e0626SOleksandr Tymoshenko #include <common.h>
9f58a41e0SSimon Glass #include <dm.h>
106e9e0626SOleksandr Tymoshenko #include <errno.h>
116e9e0626SOleksandr Tymoshenko #include <usb.h>
126e9e0626SOleksandr Tymoshenko #include <malloc.h>
13cf92e05cSSimon Glass #include <memalign.h>
145c0beb5cSStephen Warren #include <phys2bus.h>
156e9e0626SOleksandr Tymoshenko #include <usbroothubdes.h>
16fd2cd662SMateusz Kulikowski #include <wait_bit.h>
176e9e0626SOleksandr Tymoshenko #include <asm/io.h>
18*5c735367SKever Yang #include <power/regulator.h>
196e9e0626SOleksandr Tymoshenko 
206e9e0626SOleksandr Tymoshenko #include "dwc2.h"
216e9e0626SOleksandr Tymoshenko 
22b4fbd089SMarek Vasut DECLARE_GLOBAL_DATA_PTR;
23b4fbd089SMarek Vasut 
246e9e0626SOleksandr Tymoshenko /* Use only HC channel 0. */
256e9e0626SOleksandr Tymoshenko #define DWC2_HC_CHANNEL			0
266e9e0626SOleksandr Tymoshenko 
276e9e0626SOleksandr Tymoshenko #define DWC2_STATUS_BUF_SIZE		64
286e9e0626SOleksandr Tymoshenko #define DWC2_DATA_BUF_SIZE		(64 * 1024)
296e9e0626SOleksandr Tymoshenko 
306e9e0626SOleksandr Tymoshenko #define MAX_DEVICE			16
316e9e0626SOleksandr Tymoshenko #define MAX_ENDPOINT			16
326e9e0626SOleksandr Tymoshenko 
33cc3e3a9eSSimon Glass struct dwc2_priv {
34f58a41e0SSimon Glass #ifdef CONFIG_DM_USB
35db402e00SAlexander Stein 	uint8_t aligned_buffer[DWC2_DATA_BUF_SIZE] __aligned(ARCH_DMA_MINALIGN);
36db402e00SAlexander Stein 	uint8_t status_buffer[DWC2_STATUS_BUF_SIZE] __aligned(ARCH_DMA_MINALIGN);
37f58a41e0SSimon Glass #else
38cc3e3a9eSSimon Glass 	uint8_t *aligned_buffer;
39cc3e3a9eSSimon Glass 	uint8_t *status_buffer;
40f58a41e0SSimon Glass #endif
4125612f23SStefan Brüns 	u8 in_data_toggle[MAX_DEVICE][MAX_ENDPOINT];
4225612f23SStefan Brüns 	u8 out_data_toggle[MAX_DEVICE][MAX_ENDPOINT];
43cc3e3a9eSSimon Glass 	struct dwc2_core_regs *regs;
44cc3e3a9eSSimon Glass 	int root_hub_devnum;
45618da563SMarek Vasut 	bool ext_vbus;
46b4fbd089SMarek Vasut 	bool oc_disable;
47cc3e3a9eSSimon Glass };
486e9e0626SOleksandr Tymoshenko 
49f58a41e0SSimon Glass #ifndef CONFIG_DM_USB
50db402e00SAlexander Stein /* We need cacheline-aligned buffers for DMA transfers and dcache support */
51db402e00SAlexander Stein DEFINE_ALIGN_BUFFER(uint8_t, aligned_buffer_addr, DWC2_DATA_BUF_SIZE,
52db402e00SAlexander Stein 		ARCH_DMA_MINALIGN);
53db402e00SAlexander Stein DEFINE_ALIGN_BUFFER(uint8_t, status_buffer_addr, DWC2_STATUS_BUF_SIZE,
54db402e00SAlexander Stein 		ARCH_DMA_MINALIGN);
55cc3e3a9eSSimon Glass 
56cc3e3a9eSSimon Glass static struct dwc2_priv local;
57f58a41e0SSimon Glass #endif
586e9e0626SOleksandr Tymoshenko 
596e9e0626SOleksandr Tymoshenko /*
606e9e0626SOleksandr Tymoshenko  * DWC2 IP interface
616e9e0626SOleksandr Tymoshenko  */
626e9e0626SOleksandr Tymoshenko 
636e9e0626SOleksandr Tymoshenko /*
646e9e0626SOleksandr Tymoshenko  * Initializes the FSLSPClkSel field of the HCFG register
656e9e0626SOleksandr Tymoshenko  * depending on the PHY type.
666e9e0626SOleksandr Tymoshenko  */
676e9e0626SOleksandr Tymoshenko static void init_fslspclksel(struct dwc2_core_regs *regs)
686e9e0626SOleksandr Tymoshenko {
696e9e0626SOleksandr Tymoshenko 	uint32_t phyclk;
706e9e0626SOleksandr Tymoshenko 
716e9e0626SOleksandr Tymoshenko #if (CONFIG_DWC2_PHY_TYPE == DWC2_PHY_TYPE_FS)
726e9e0626SOleksandr Tymoshenko 	phyclk = DWC2_HCFG_FSLSPCLKSEL_48_MHZ;	/* Full speed PHY */
736e9e0626SOleksandr Tymoshenko #else
746e9e0626SOleksandr Tymoshenko 	/* High speed PHY running at full speed or high speed */
756e9e0626SOleksandr Tymoshenko 	phyclk = DWC2_HCFG_FSLSPCLKSEL_30_60_MHZ;
766e9e0626SOleksandr Tymoshenko #endif
776e9e0626SOleksandr Tymoshenko 
786e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_ULPI_FS_LS
796e9e0626SOleksandr Tymoshenko 	uint32_t hwcfg2 = readl(&regs->ghwcfg2);
806e9e0626SOleksandr Tymoshenko 	uint32_t hval = (ghwcfg2 & DWC2_HWCFG2_HS_PHY_TYPE_MASK) >>
816e9e0626SOleksandr Tymoshenko 			DWC2_HWCFG2_HS_PHY_TYPE_OFFSET;
826e9e0626SOleksandr Tymoshenko 	uint32_t fval = (ghwcfg2 & DWC2_HWCFG2_FS_PHY_TYPE_MASK) >>
836e9e0626SOleksandr Tymoshenko 			DWC2_HWCFG2_FS_PHY_TYPE_OFFSET;
846e9e0626SOleksandr Tymoshenko 
856e9e0626SOleksandr Tymoshenko 	if (hval == 2 && fval == 1)
866e9e0626SOleksandr Tymoshenko 		phyclk = DWC2_HCFG_FSLSPCLKSEL_48_MHZ;	/* Full speed PHY */
876e9e0626SOleksandr Tymoshenko #endif
886e9e0626SOleksandr Tymoshenko 
896e9e0626SOleksandr Tymoshenko 	clrsetbits_le32(&regs->host_regs.hcfg,
906e9e0626SOleksandr Tymoshenko 			DWC2_HCFG_FSLSPCLKSEL_MASK,
916e9e0626SOleksandr Tymoshenko 			phyclk << DWC2_HCFG_FSLSPCLKSEL_OFFSET);
926e9e0626SOleksandr Tymoshenko }
936e9e0626SOleksandr Tymoshenko 
946e9e0626SOleksandr Tymoshenko /*
956e9e0626SOleksandr Tymoshenko  * Flush a Tx FIFO.
966e9e0626SOleksandr Tymoshenko  *
976e9e0626SOleksandr Tymoshenko  * @param regs Programming view of DWC_otg controller.
986e9e0626SOleksandr Tymoshenko  * @param num Tx FIFO to flush.
996e9e0626SOleksandr Tymoshenko  */
1006e9e0626SOleksandr Tymoshenko static void dwc_otg_flush_tx_fifo(struct dwc2_core_regs *regs, const int num)
1016e9e0626SOleksandr Tymoshenko {
1026e9e0626SOleksandr Tymoshenko 	int ret;
1036e9e0626SOleksandr Tymoshenko 
1046e9e0626SOleksandr Tymoshenko 	writel(DWC2_GRSTCTL_TXFFLSH | (num << DWC2_GRSTCTL_TXFNUM_OFFSET),
1056e9e0626SOleksandr Tymoshenko 	       &regs->grstctl);
106fd2cd662SMateusz Kulikowski 	ret = wait_for_bit(__func__, &regs->grstctl, DWC2_GRSTCTL_TXFFLSH,
107fd2cd662SMateusz Kulikowski 			   false, 1000, false);
1086e9e0626SOleksandr Tymoshenko 	if (ret)
1096e9e0626SOleksandr Tymoshenko 		printf("%s: Timeout!\n", __func__);
1106e9e0626SOleksandr Tymoshenko 
1116e9e0626SOleksandr Tymoshenko 	/* Wait for 3 PHY Clocks */
1126e9e0626SOleksandr Tymoshenko 	udelay(1);
1136e9e0626SOleksandr Tymoshenko }
1146e9e0626SOleksandr Tymoshenko 
1156e9e0626SOleksandr Tymoshenko /*
1166e9e0626SOleksandr Tymoshenko  * Flush Rx FIFO.
1176e9e0626SOleksandr Tymoshenko  *
1186e9e0626SOleksandr Tymoshenko  * @param regs Programming view of DWC_otg controller.
1196e9e0626SOleksandr Tymoshenko  */
1206e9e0626SOleksandr Tymoshenko static void dwc_otg_flush_rx_fifo(struct dwc2_core_regs *regs)
1216e9e0626SOleksandr Tymoshenko {
1226e9e0626SOleksandr Tymoshenko 	int ret;
1236e9e0626SOleksandr Tymoshenko 
1246e9e0626SOleksandr Tymoshenko 	writel(DWC2_GRSTCTL_RXFFLSH, &regs->grstctl);
125fd2cd662SMateusz Kulikowski 	ret = wait_for_bit(__func__, &regs->grstctl, DWC2_GRSTCTL_RXFFLSH,
126fd2cd662SMateusz Kulikowski 			   false, 1000, false);
1276e9e0626SOleksandr Tymoshenko 	if (ret)
1286e9e0626SOleksandr Tymoshenko 		printf("%s: Timeout!\n", __func__);
1296e9e0626SOleksandr Tymoshenko 
1306e9e0626SOleksandr Tymoshenko 	/* Wait for 3 PHY Clocks */
1316e9e0626SOleksandr Tymoshenko 	udelay(1);
1326e9e0626SOleksandr Tymoshenko }
1336e9e0626SOleksandr Tymoshenko 
1346e9e0626SOleksandr Tymoshenko /*
1356e9e0626SOleksandr Tymoshenko  * Do core a soft reset of the core.  Be careful with this because it
1366e9e0626SOleksandr Tymoshenko  * resets all the internal state machines of the core.
1376e9e0626SOleksandr Tymoshenko  */
1386e9e0626SOleksandr Tymoshenko static void dwc_otg_core_reset(struct dwc2_core_regs *regs)
1396e9e0626SOleksandr Tymoshenko {
1406e9e0626SOleksandr Tymoshenko 	int ret;
1416e9e0626SOleksandr Tymoshenko 
1426e9e0626SOleksandr Tymoshenko 	/* Wait for AHB master IDLE state. */
143fd2cd662SMateusz Kulikowski 	ret = wait_for_bit(__func__, &regs->grstctl, DWC2_GRSTCTL_AHBIDLE,
144fd2cd662SMateusz Kulikowski 			   true, 1000, false);
1456e9e0626SOleksandr Tymoshenko 	if (ret)
1466e9e0626SOleksandr Tymoshenko 		printf("%s: Timeout!\n", __func__);
1476e9e0626SOleksandr Tymoshenko 
1486e9e0626SOleksandr Tymoshenko 	/* Core Soft Reset */
1496e9e0626SOleksandr Tymoshenko 	writel(DWC2_GRSTCTL_CSFTRST, &regs->grstctl);
150fd2cd662SMateusz Kulikowski 	ret = wait_for_bit(__func__, &regs->grstctl, DWC2_GRSTCTL_CSFTRST,
151fd2cd662SMateusz Kulikowski 			   false, 1000, false);
1526e9e0626SOleksandr Tymoshenko 	if (ret)
1536e9e0626SOleksandr Tymoshenko 		printf("%s: Timeout!\n", __func__);
1546e9e0626SOleksandr Tymoshenko 
1556e9e0626SOleksandr Tymoshenko 	/*
1566e9e0626SOleksandr Tymoshenko 	 * Wait for core to come out of reset.
1576e9e0626SOleksandr Tymoshenko 	 * NOTE: This long sleep is _very_ important, otherwise the core will
1586e9e0626SOleksandr Tymoshenko 	 *       not stay in host mode after a connector ID change!
1596e9e0626SOleksandr Tymoshenko 	 */
1606e9e0626SOleksandr Tymoshenko 	mdelay(100);
1616e9e0626SOleksandr Tymoshenko }
1626e9e0626SOleksandr Tymoshenko 
163*5c735367SKever Yang #if defined(CONFIG_DM_USB) && defined(CONFIG_DM_REGULATOR)
164*5c735367SKever Yang static int dwc_vbus_supply_init(struct udevice *dev)
165*5c735367SKever Yang {
166*5c735367SKever Yang 	struct udevice *vbus_supply;
167*5c735367SKever Yang 	int ret;
168*5c735367SKever Yang 
169*5c735367SKever Yang 	ret = device_get_supply_regulator(dev, "vbus-supply", &vbus_supply);
170*5c735367SKever Yang 	if (ret) {
171*5c735367SKever Yang 		debug("%s: No vbus supply\n", dev->name);
172*5c735367SKever Yang 		return 0;
173*5c735367SKever Yang 	}
174*5c735367SKever Yang 
175*5c735367SKever Yang 	ret = regulator_set_enable(vbus_supply, true);
176*5c735367SKever Yang 	if (ret) {
177*5c735367SKever Yang 		error("Error enabling vbus supply\n");
178*5c735367SKever Yang 		return ret;
179*5c735367SKever Yang 	}
180*5c735367SKever Yang 
181*5c735367SKever Yang 	return 0;
182*5c735367SKever Yang }
183*5c735367SKever Yang #else
184*5c735367SKever Yang static int dwc_vbus_supply_init(struct udevice *dev)
185*5c735367SKever Yang {
186*5c735367SKever Yang 	return 0;
187*5c735367SKever Yang }
188*5c735367SKever Yang #endif
189*5c735367SKever Yang 
1906e9e0626SOleksandr Tymoshenko /*
1916e9e0626SOleksandr Tymoshenko  * This function initializes the DWC_otg controller registers for
1926e9e0626SOleksandr Tymoshenko  * host mode.
1936e9e0626SOleksandr Tymoshenko  *
1946e9e0626SOleksandr Tymoshenko  * This function flushes the Tx and Rx FIFOs and it flushes any entries in the
1956e9e0626SOleksandr Tymoshenko  * request queues. Host channels are reset to ensure that they are ready for
1966e9e0626SOleksandr Tymoshenko  * performing transfers.
1976e9e0626SOleksandr Tymoshenko  *
198*5c735367SKever Yang  * @param dev USB Device (NULL if driver model is not being used)
1996e9e0626SOleksandr Tymoshenko  * @param regs Programming view of DWC_otg controller
2006e9e0626SOleksandr Tymoshenko  *
2016e9e0626SOleksandr Tymoshenko  */
202*5c735367SKever Yang static void dwc_otg_core_host_init(struct udevice *dev,
203*5c735367SKever Yang 				   struct dwc2_core_regs *regs)
2046e9e0626SOleksandr Tymoshenko {
2056e9e0626SOleksandr Tymoshenko 	uint32_t nptxfifosize = 0;
2066e9e0626SOleksandr Tymoshenko 	uint32_t ptxfifosize = 0;
2076e9e0626SOleksandr Tymoshenko 	uint32_t hprt0 = 0;
2086e9e0626SOleksandr Tymoshenko 	int i, ret, num_channels;
2096e9e0626SOleksandr Tymoshenko 
2106e9e0626SOleksandr Tymoshenko 	/* Restart the Phy Clock */
2116e9e0626SOleksandr Tymoshenko 	writel(0, &regs->pcgcctl);
2126e9e0626SOleksandr Tymoshenko 
2136e9e0626SOleksandr Tymoshenko 	/* Initialize Host Configuration Register */
2146e9e0626SOleksandr Tymoshenko 	init_fslspclksel(regs);
2156e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_DFLT_SPEED_FULL
2166e9e0626SOleksandr Tymoshenko 	setbits_le32(&regs->host_regs.hcfg, DWC2_HCFG_FSLSSUPP);
2176e9e0626SOleksandr Tymoshenko #endif
2186e9e0626SOleksandr Tymoshenko 
2196e9e0626SOleksandr Tymoshenko 	/* Configure data FIFO sizes */
2206e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_ENABLE_DYNAMIC_FIFO
2216e9e0626SOleksandr Tymoshenko 	if (readl(&regs->ghwcfg2) & DWC2_HWCFG2_DYNAMIC_FIFO) {
2226e9e0626SOleksandr Tymoshenko 		/* Rx FIFO */
2236e9e0626SOleksandr Tymoshenko 		writel(CONFIG_DWC2_HOST_RX_FIFO_SIZE, &regs->grxfsiz);
2246e9e0626SOleksandr Tymoshenko 
2256e9e0626SOleksandr Tymoshenko 		/* Non-periodic Tx FIFO */
2266e9e0626SOleksandr Tymoshenko 		nptxfifosize |= CONFIG_DWC2_HOST_NPERIO_TX_FIFO_SIZE <<
2276e9e0626SOleksandr Tymoshenko 				DWC2_FIFOSIZE_DEPTH_OFFSET;
2286e9e0626SOleksandr Tymoshenko 		nptxfifosize |= CONFIG_DWC2_HOST_RX_FIFO_SIZE <<
2296e9e0626SOleksandr Tymoshenko 				DWC2_FIFOSIZE_STARTADDR_OFFSET;
2306e9e0626SOleksandr Tymoshenko 		writel(nptxfifosize, &regs->gnptxfsiz);
2316e9e0626SOleksandr Tymoshenko 
2326e9e0626SOleksandr Tymoshenko 		/* Periodic Tx FIFO */
2336e9e0626SOleksandr Tymoshenko 		ptxfifosize |= CONFIG_DWC2_HOST_PERIO_TX_FIFO_SIZE <<
2346e9e0626SOleksandr Tymoshenko 				DWC2_FIFOSIZE_DEPTH_OFFSET;
2356e9e0626SOleksandr Tymoshenko 		ptxfifosize |= (CONFIG_DWC2_HOST_RX_FIFO_SIZE +
2366e9e0626SOleksandr Tymoshenko 				CONFIG_DWC2_HOST_NPERIO_TX_FIFO_SIZE) <<
2376e9e0626SOleksandr Tymoshenko 				DWC2_FIFOSIZE_STARTADDR_OFFSET;
2386e9e0626SOleksandr Tymoshenko 		writel(ptxfifosize, &regs->hptxfsiz);
2396e9e0626SOleksandr Tymoshenko 	}
2406e9e0626SOleksandr Tymoshenko #endif
2416e9e0626SOleksandr Tymoshenko 
2426e9e0626SOleksandr Tymoshenko 	/* Clear Host Set HNP Enable in the OTG Control Register */
2436e9e0626SOleksandr Tymoshenko 	clrbits_le32(&regs->gotgctl, DWC2_GOTGCTL_HSTSETHNPEN);
2446e9e0626SOleksandr Tymoshenko 
2456e9e0626SOleksandr Tymoshenko 	/* Make sure the FIFOs are flushed. */
2466e9e0626SOleksandr Tymoshenko 	dwc_otg_flush_tx_fifo(regs, 0x10);	/* All Tx FIFOs */
2476e9e0626SOleksandr Tymoshenko 	dwc_otg_flush_rx_fifo(regs);
2486e9e0626SOleksandr Tymoshenko 
2496e9e0626SOleksandr Tymoshenko 	/* Flush out any leftover queued requests. */
2506e9e0626SOleksandr Tymoshenko 	num_channels = readl(&regs->ghwcfg2);
2516e9e0626SOleksandr Tymoshenko 	num_channels &= DWC2_HWCFG2_NUM_HOST_CHAN_MASK;
2526e9e0626SOleksandr Tymoshenko 	num_channels >>= DWC2_HWCFG2_NUM_HOST_CHAN_OFFSET;
2536e9e0626SOleksandr Tymoshenko 	num_channels += 1;
2546e9e0626SOleksandr Tymoshenko 
2556e9e0626SOleksandr Tymoshenko 	for (i = 0; i < num_channels; i++)
2566e9e0626SOleksandr Tymoshenko 		clrsetbits_le32(&regs->hc_regs[i].hcchar,
2576e9e0626SOleksandr Tymoshenko 				DWC2_HCCHAR_CHEN | DWC2_HCCHAR_EPDIR,
2586e9e0626SOleksandr Tymoshenko 				DWC2_HCCHAR_CHDIS);
2596e9e0626SOleksandr Tymoshenko 
2606e9e0626SOleksandr Tymoshenko 	/* Halt all channels to put them into a known state. */
2616e9e0626SOleksandr Tymoshenko 	for (i = 0; i < num_channels; i++) {
2626e9e0626SOleksandr Tymoshenko 		clrsetbits_le32(&regs->hc_regs[i].hcchar,
2636e9e0626SOleksandr Tymoshenko 				DWC2_HCCHAR_EPDIR,
2646e9e0626SOleksandr Tymoshenko 				DWC2_HCCHAR_CHEN | DWC2_HCCHAR_CHDIS);
265fd2cd662SMateusz Kulikowski 		ret = wait_for_bit(__func__, &regs->hc_regs[i].hcchar,
266fd2cd662SMateusz Kulikowski 				   DWC2_HCCHAR_CHEN, false, 1000, false);
2676e9e0626SOleksandr Tymoshenko 		if (ret)
2686e9e0626SOleksandr Tymoshenko 			printf("%s: Timeout!\n", __func__);
2696e9e0626SOleksandr Tymoshenko 	}
2706e9e0626SOleksandr Tymoshenko 
2716e9e0626SOleksandr Tymoshenko 	/* Turn on the vbus power. */
2726e9e0626SOleksandr Tymoshenko 	if (readl(&regs->gintsts) & DWC2_GINTSTS_CURMODE_HOST) {
2736e9e0626SOleksandr Tymoshenko 		hprt0 = readl(&regs->hprt0);
2746e9e0626SOleksandr Tymoshenko 		hprt0 &= ~(DWC2_HPRT0_PRTENA | DWC2_HPRT0_PRTCONNDET);
2756e9e0626SOleksandr Tymoshenko 		hprt0 &= ~(DWC2_HPRT0_PRTENCHNG | DWC2_HPRT0_PRTOVRCURRCHNG);
2766e9e0626SOleksandr Tymoshenko 		if (!(hprt0 & DWC2_HPRT0_PRTPWR)) {
2776e9e0626SOleksandr Tymoshenko 			hprt0 |= DWC2_HPRT0_PRTPWR;
2786e9e0626SOleksandr Tymoshenko 			writel(hprt0, &regs->hprt0);
2796e9e0626SOleksandr Tymoshenko 		}
2806e9e0626SOleksandr Tymoshenko 	}
281*5c735367SKever Yang 
282*5c735367SKever Yang 	if (dev)
283*5c735367SKever Yang 		dwc_vbus_supply_init(dev);
2846e9e0626SOleksandr Tymoshenko }
2856e9e0626SOleksandr Tymoshenko 
2866e9e0626SOleksandr Tymoshenko /*
2876e9e0626SOleksandr Tymoshenko  * This function initializes the DWC_otg controller registers and
2886e9e0626SOleksandr Tymoshenko  * prepares the core for device mode or host mode operation.
2896e9e0626SOleksandr Tymoshenko  *
2906e9e0626SOleksandr Tymoshenko  * @param regs Programming view of the DWC_otg controller
2916e9e0626SOleksandr Tymoshenko  */
29255901989SMarek Vasut static void dwc_otg_core_init(struct dwc2_priv *priv)
2936e9e0626SOleksandr Tymoshenko {
29455901989SMarek Vasut 	struct dwc2_core_regs *regs = priv->regs;
2956e9e0626SOleksandr Tymoshenko 	uint32_t ahbcfg = 0;
2966e9e0626SOleksandr Tymoshenko 	uint32_t usbcfg = 0;
2976e9e0626SOleksandr Tymoshenko 	uint8_t brst_sz = CONFIG_DWC2_DMA_BURST_SIZE;
2986e9e0626SOleksandr Tymoshenko 
2996e9e0626SOleksandr Tymoshenko 	/* Common Initialization */
3006e9e0626SOleksandr Tymoshenko 	usbcfg = readl(&regs->gusbcfg);
3016e9e0626SOleksandr Tymoshenko 
3026e9e0626SOleksandr Tymoshenko 	/* Program the ULPI External VBUS bit if needed */
303618da563SMarek Vasut 	if (priv->ext_vbus) {
304b4fbd089SMarek Vasut 		usbcfg |= DWC2_GUSBCFG_ULPI_EXT_VBUS_DRV;
305b4fbd089SMarek Vasut 		if (!priv->oc_disable) {
306b4fbd089SMarek Vasut 			usbcfg |= DWC2_GUSBCFG_ULPI_INT_VBUS_INDICATOR |
307b4fbd089SMarek Vasut 				  DWC2_GUSBCFG_INDICATOR_PASSTHROUGH;
308b4fbd089SMarek Vasut 		}
309618da563SMarek Vasut 	} else {
3106e9e0626SOleksandr Tymoshenko 		usbcfg &= ~DWC2_GUSBCFG_ULPI_EXT_VBUS_DRV;
311618da563SMarek Vasut 	}
3126e9e0626SOleksandr Tymoshenko 
3136e9e0626SOleksandr Tymoshenko 	/* Set external TS Dline pulsing */
3146e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_TS_DLINE
3156e9e0626SOleksandr Tymoshenko 	usbcfg |= DWC2_GUSBCFG_TERM_SEL_DL_PULSE;
3166e9e0626SOleksandr Tymoshenko #else
3176e9e0626SOleksandr Tymoshenko 	usbcfg &= ~DWC2_GUSBCFG_TERM_SEL_DL_PULSE;
3186e9e0626SOleksandr Tymoshenko #endif
3196e9e0626SOleksandr Tymoshenko 	writel(usbcfg, &regs->gusbcfg);
3206e9e0626SOleksandr Tymoshenko 
3216e9e0626SOleksandr Tymoshenko 	/* Reset the Controller */
3226e9e0626SOleksandr Tymoshenko 	dwc_otg_core_reset(regs);
3236e9e0626SOleksandr Tymoshenko 
3246e9e0626SOleksandr Tymoshenko 	/*
3256e9e0626SOleksandr Tymoshenko 	 * This programming sequence needs to happen in FS mode before
3266e9e0626SOleksandr Tymoshenko 	 * any other programming occurs
3276e9e0626SOleksandr Tymoshenko 	 */
3286e9e0626SOleksandr Tymoshenko #if defined(CONFIG_DWC2_DFLT_SPEED_FULL) && \
3296e9e0626SOleksandr Tymoshenko 	(CONFIG_DWC2_PHY_TYPE == DWC2_PHY_TYPE_FS)
3306e9e0626SOleksandr Tymoshenko 	/* If FS mode with FS PHY */
3316e9e0626SOleksandr Tymoshenko 	setbits_le32(&regs->gusbcfg, DWC2_GUSBCFG_PHYSEL);
3326e9e0626SOleksandr Tymoshenko 
3336e9e0626SOleksandr Tymoshenko 	/* Reset after a PHY select */
3346e9e0626SOleksandr Tymoshenko 	dwc_otg_core_reset(regs);
3356e9e0626SOleksandr Tymoshenko 
3366e9e0626SOleksandr Tymoshenko 	/*
3376e9e0626SOleksandr Tymoshenko 	 * Program DCFG.DevSpd or HCFG.FSLSPclkSel to 48Mhz in FS.
3386e9e0626SOleksandr Tymoshenko 	 * Also do this on HNP Dev/Host mode switches (done in dev_init
3396e9e0626SOleksandr Tymoshenko 	 * and host_init).
3406e9e0626SOleksandr Tymoshenko 	 */
3416e9e0626SOleksandr Tymoshenko 	if (readl(&regs->gintsts) & DWC2_GINTSTS_CURMODE_HOST)
3426e9e0626SOleksandr Tymoshenko 		init_fslspclksel(regs);
3436e9e0626SOleksandr Tymoshenko 
3446e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_I2C_ENABLE
3456e9e0626SOleksandr Tymoshenko 	/* Program GUSBCFG.OtgUtmifsSel to I2C */
3466e9e0626SOleksandr Tymoshenko 	setbits_le32(&regs->gusbcfg, DWC2_GUSBCFG_OTGUTMIFSSEL);
3476e9e0626SOleksandr Tymoshenko 
3486e9e0626SOleksandr Tymoshenko 	/* Program GI2CCTL.I2CEn */
3496e9e0626SOleksandr Tymoshenko 	clrsetbits_le32(&regs->gi2cctl, DWC2_GI2CCTL_I2CEN |
3506e9e0626SOleksandr Tymoshenko 			DWC2_GI2CCTL_I2CDEVADDR_MASK,
3516e9e0626SOleksandr Tymoshenko 			1 << DWC2_GI2CCTL_I2CDEVADDR_OFFSET);
3526e9e0626SOleksandr Tymoshenko 	setbits_le32(&regs->gi2cctl, DWC2_GI2CCTL_I2CEN);
3536e9e0626SOleksandr Tymoshenko #endif
3546e9e0626SOleksandr Tymoshenko 
3556e9e0626SOleksandr Tymoshenko #else
3566e9e0626SOleksandr Tymoshenko 	/* High speed PHY. */
3576e9e0626SOleksandr Tymoshenko 
3586e9e0626SOleksandr Tymoshenko 	/*
3596e9e0626SOleksandr Tymoshenko 	 * HS PHY parameters. These parameters are preserved during
3606e9e0626SOleksandr Tymoshenko 	 * soft reset so only program the first time. Do a soft reset
3616e9e0626SOleksandr Tymoshenko 	 * immediately after setting phyif.
3626e9e0626SOleksandr Tymoshenko 	 */
3636e9e0626SOleksandr Tymoshenko 	usbcfg &= ~(DWC2_GUSBCFG_ULPI_UTMI_SEL | DWC2_GUSBCFG_PHYIF);
3646e9e0626SOleksandr Tymoshenko 	usbcfg |= CONFIG_DWC2_PHY_TYPE << DWC2_GUSBCFG_ULPI_UTMI_SEL_OFFSET;
3656e9e0626SOleksandr Tymoshenko 
3666e9e0626SOleksandr Tymoshenko 	if (usbcfg & DWC2_GUSBCFG_ULPI_UTMI_SEL) {	/* ULPI interface */
3676e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_PHY_ULPI_DDR
3686e9e0626SOleksandr Tymoshenko 		usbcfg |= DWC2_GUSBCFG_DDRSEL;
3696e9e0626SOleksandr Tymoshenko #else
3706e9e0626SOleksandr Tymoshenko 		usbcfg &= ~DWC2_GUSBCFG_DDRSEL;
3716e9e0626SOleksandr Tymoshenko #endif
3726e9e0626SOleksandr Tymoshenko 	} else {	/* UTMI+ interface */
3736e9e0626SOleksandr Tymoshenko #if (CONFIG_DWC2_UTMI_PHY_WIDTH == 16)
3746e9e0626SOleksandr Tymoshenko 		usbcfg |= DWC2_GUSBCFG_PHYIF;
3756e9e0626SOleksandr Tymoshenko #endif
3766e9e0626SOleksandr Tymoshenko 	}
3776e9e0626SOleksandr Tymoshenko 
3786e9e0626SOleksandr Tymoshenko 	writel(usbcfg, &regs->gusbcfg);
3796e9e0626SOleksandr Tymoshenko 
3806e9e0626SOleksandr Tymoshenko 	/* Reset after setting the PHY parameters */
3816e9e0626SOleksandr Tymoshenko 	dwc_otg_core_reset(regs);
3826e9e0626SOleksandr Tymoshenko #endif
3836e9e0626SOleksandr Tymoshenko 
3846e9e0626SOleksandr Tymoshenko 	usbcfg = readl(&regs->gusbcfg);
3856e9e0626SOleksandr Tymoshenko 	usbcfg &= ~(DWC2_GUSBCFG_ULPI_FSLS | DWC2_GUSBCFG_ULPI_CLK_SUS_M);
3866e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_ULPI_FS_LS
3876e9e0626SOleksandr Tymoshenko 	uint32_t hwcfg2 = readl(&regs->ghwcfg2);
3886e9e0626SOleksandr Tymoshenko 	uint32_t hval = (ghwcfg2 & DWC2_HWCFG2_HS_PHY_TYPE_MASK) >>
3896e9e0626SOleksandr Tymoshenko 			DWC2_HWCFG2_HS_PHY_TYPE_OFFSET;
3906e9e0626SOleksandr Tymoshenko 	uint32_t fval = (ghwcfg2 & DWC2_HWCFG2_FS_PHY_TYPE_MASK) >>
3916e9e0626SOleksandr Tymoshenko 			DWC2_HWCFG2_FS_PHY_TYPE_OFFSET;
3926e9e0626SOleksandr Tymoshenko 	if (hval == 2 && fval == 1) {
3936e9e0626SOleksandr Tymoshenko 		usbcfg |= DWC2_GUSBCFG_ULPI_FSLS;
3946e9e0626SOleksandr Tymoshenko 		usbcfg |= DWC2_GUSBCFG_ULPI_CLK_SUS_M;
3956e9e0626SOleksandr Tymoshenko 	}
3966e9e0626SOleksandr Tymoshenko #endif
3976e9e0626SOleksandr Tymoshenko 	writel(usbcfg, &regs->gusbcfg);
3986e9e0626SOleksandr Tymoshenko 
3996e9e0626SOleksandr Tymoshenko 	/* Program the GAHBCFG Register. */
4006e9e0626SOleksandr Tymoshenko 	switch (readl(&regs->ghwcfg2) & DWC2_HWCFG2_ARCHITECTURE_MASK) {
4016e9e0626SOleksandr Tymoshenko 	case DWC2_HWCFG2_ARCHITECTURE_SLAVE_ONLY:
4026e9e0626SOleksandr Tymoshenko 		break;
4036e9e0626SOleksandr Tymoshenko 	case DWC2_HWCFG2_ARCHITECTURE_EXT_DMA:
4046e9e0626SOleksandr Tymoshenko 		while (brst_sz > 1) {
4056e9e0626SOleksandr Tymoshenko 			ahbcfg |= ahbcfg + (1 << DWC2_GAHBCFG_HBURSTLEN_OFFSET);
4066e9e0626SOleksandr Tymoshenko 			ahbcfg &= DWC2_GAHBCFG_HBURSTLEN_MASK;
4076e9e0626SOleksandr Tymoshenko 			brst_sz >>= 1;
4086e9e0626SOleksandr Tymoshenko 		}
4096e9e0626SOleksandr Tymoshenko 
4106e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_DMA_ENABLE
4116e9e0626SOleksandr Tymoshenko 		ahbcfg |= DWC2_GAHBCFG_DMAENABLE;
4126e9e0626SOleksandr Tymoshenko #endif
4136e9e0626SOleksandr Tymoshenko 		break;
4146e9e0626SOleksandr Tymoshenko 
4156e9e0626SOleksandr Tymoshenko 	case DWC2_HWCFG2_ARCHITECTURE_INT_DMA:
4166e9e0626SOleksandr Tymoshenko 		ahbcfg |= DWC2_GAHBCFG_HBURSTLEN_INCR4;
4176e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_DMA_ENABLE
4186e9e0626SOleksandr Tymoshenko 		ahbcfg |= DWC2_GAHBCFG_DMAENABLE;
4196e9e0626SOleksandr Tymoshenko #endif
4206e9e0626SOleksandr Tymoshenko 		break;
4216e9e0626SOleksandr Tymoshenko 	}
4226e9e0626SOleksandr Tymoshenko 
4236e9e0626SOleksandr Tymoshenko 	writel(ahbcfg, &regs->gahbcfg);
4246e9e0626SOleksandr Tymoshenko 
4256e9e0626SOleksandr Tymoshenko 	/* Program the GUSBCFG register for HNP/SRP. */
4266e9e0626SOleksandr Tymoshenko 	setbits_le32(&regs->gusbcfg, DWC2_GUSBCFG_HNPCAP | DWC2_GUSBCFG_SRPCAP);
4276e9e0626SOleksandr Tymoshenko 
4286e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_IC_USB_CAP
4296e9e0626SOleksandr Tymoshenko 	setbits_le32(&regs->gusbcfg, DWC2_GUSBCFG_IC_USB_CAP);
4306e9e0626SOleksandr Tymoshenko #endif
4316e9e0626SOleksandr Tymoshenko }
4326e9e0626SOleksandr Tymoshenko 
4336e9e0626SOleksandr Tymoshenko /*
4346e9e0626SOleksandr Tymoshenko  * Prepares a host channel for transferring packets to/from a specific
4356e9e0626SOleksandr Tymoshenko  * endpoint. The HCCHARn register is set up with the characteristics specified
4366e9e0626SOleksandr Tymoshenko  * in _hc. Host channel interrupts that may need to be serviced while this
4376e9e0626SOleksandr Tymoshenko  * transfer is in progress are enabled.
4386e9e0626SOleksandr Tymoshenko  *
4396e9e0626SOleksandr Tymoshenko  * @param regs Programming view of DWC_otg controller
4406e9e0626SOleksandr Tymoshenko  * @param hc Information needed to initialize the host channel
4416e9e0626SOleksandr Tymoshenko  */
4426e9e0626SOleksandr Tymoshenko static void dwc_otg_hc_init(struct dwc2_core_regs *regs, uint8_t hc_num,
443ed9bcbc7SStephen Warren 		struct usb_device *dev, uint8_t dev_addr, uint8_t ep_num,
444ed9bcbc7SStephen Warren 		uint8_t ep_is_in, uint8_t ep_type, uint16_t max_packet)
4456e9e0626SOleksandr Tymoshenko {
4466e9e0626SOleksandr Tymoshenko 	struct dwc2_hc_regs *hc_regs = &regs->hc_regs[hc_num];
447ed9bcbc7SStephen Warren 	uint32_t hcchar = (dev_addr << DWC2_HCCHAR_DEVADDR_OFFSET) |
4486e9e0626SOleksandr Tymoshenko 			  (ep_num << DWC2_HCCHAR_EPNUM_OFFSET) |
4496e9e0626SOleksandr Tymoshenko 			  (ep_is_in << DWC2_HCCHAR_EPDIR_OFFSET) |
4506e9e0626SOleksandr Tymoshenko 			  (ep_type << DWC2_HCCHAR_EPTYPE_OFFSET) |
4516e9e0626SOleksandr Tymoshenko 			  (max_packet << DWC2_HCCHAR_MPS_OFFSET);
4526e9e0626SOleksandr Tymoshenko 
453ed9bcbc7SStephen Warren 	if (dev->speed == USB_SPEED_LOW)
454ed9bcbc7SStephen Warren 		hcchar |= DWC2_HCCHAR_LSPDDEV;
455ed9bcbc7SStephen Warren 
4566e9e0626SOleksandr Tymoshenko 	/*
4576e9e0626SOleksandr Tymoshenko 	 * Program the HCCHARn register with the endpoint characteristics
4586e9e0626SOleksandr Tymoshenko 	 * for the current transfer.
4596e9e0626SOleksandr Tymoshenko 	 */
4606e9e0626SOleksandr Tymoshenko 	writel(hcchar, &hc_regs->hcchar);
4616e9e0626SOleksandr Tymoshenko 
462890f0ee4SStefan Brüns 	/* Program the HCSPLIT register, default to no SPLIT */
4636e9e0626SOleksandr Tymoshenko 	writel(0, &hc_regs->hcsplt);
4646e9e0626SOleksandr Tymoshenko }
4656e9e0626SOleksandr Tymoshenko 
466890f0ee4SStefan Brüns static void dwc_otg_hc_init_split(struct dwc2_hc_regs *hc_regs,
467890f0ee4SStefan Brüns 				  uint8_t hub_devnum, uint8_t hub_port)
468890f0ee4SStefan Brüns {
469890f0ee4SStefan Brüns 	uint32_t hcsplt = 0;
470890f0ee4SStefan Brüns 
471890f0ee4SStefan Brüns 	hcsplt = DWC2_HCSPLT_SPLTENA;
472890f0ee4SStefan Brüns 	hcsplt |= hub_devnum << DWC2_HCSPLT_HUBADDR_OFFSET;
473890f0ee4SStefan Brüns 	hcsplt |= hub_port << DWC2_HCSPLT_PRTADDR_OFFSET;
474890f0ee4SStefan Brüns 
475890f0ee4SStefan Brüns 	/* Program the HCSPLIT register for SPLITs */
476890f0ee4SStefan Brüns 	writel(hcsplt, &hc_regs->hcsplt);
477890f0ee4SStefan Brüns }
478890f0ee4SStefan Brüns 
4796e9e0626SOleksandr Tymoshenko /*
4806e9e0626SOleksandr Tymoshenko  * DWC2 to USB API interface
4816e9e0626SOleksandr Tymoshenko  */
4826e9e0626SOleksandr Tymoshenko /* Direction: In ; Request: Status */
483cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg_in_status(struct dwc2_core_regs *regs,
484cc3e3a9eSSimon Glass 					   struct usb_device *dev, void *buffer,
4856e9e0626SOleksandr Tymoshenko 					   int txlen, struct devrequest *cmd)
4866e9e0626SOleksandr Tymoshenko {
4876e9e0626SOleksandr Tymoshenko 	uint32_t hprt0 = 0;
4886e9e0626SOleksandr Tymoshenko 	uint32_t port_status = 0;
4896e9e0626SOleksandr Tymoshenko 	uint32_t port_change = 0;
4906e9e0626SOleksandr Tymoshenko 	int len = 0;
4916e9e0626SOleksandr Tymoshenko 	int stat = 0;
4926e9e0626SOleksandr Tymoshenko 
4936e9e0626SOleksandr Tymoshenko 	switch (cmd->requesttype & ~USB_DIR_IN) {
4946e9e0626SOleksandr Tymoshenko 	case 0:
4956e9e0626SOleksandr Tymoshenko 		*(uint16_t *)buffer = cpu_to_le16(1);
4966e9e0626SOleksandr Tymoshenko 		len = 2;
4976e9e0626SOleksandr Tymoshenko 		break;
4986e9e0626SOleksandr Tymoshenko 	case USB_RECIP_INTERFACE:
4996e9e0626SOleksandr Tymoshenko 	case USB_RECIP_ENDPOINT:
5006e9e0626SOleksandr Tymoshenko 		*(uint16_t *)buffer = cpu_to_le16(0);
5016e9e0626SOleksandr Tymoshenko 		len = 2;
5026e9e0626SOleksandr Tymoshenko 		break;
5036e9e0626SOleksandr Tymoshenko 	case USB_TYPE_CLASS:
5046e9e0626SOleksandr Tymoshenko 		*(uint32_t *)buffer = cpu_to_le32(0);
5056e9e0626SOleksandr Tymoshenko 		len = 4;
5066e9e0626SOleksandr Tymoshenko 		break;
5076e9e0626SOleksandr Tymoshenko 	case USB_RECIP_OTHER | USB_TYPE_CLASS:
5086e9e0626SOleksandr Tymoshenko 		hprt0 = readl(&regs->hprt0);
5096e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTCONNSTS)
5106e9e0626SOleksandr Tymoshenko 			port_status |= USB_PORT_STAT_CONNECTION;
5116e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTENA)
5126e9e0626SOleksandr Tymoshenko 			port_status |= USB_PORT_STAT_ENABLE;
5136e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTSUSP)
5146e9e0626SOleksandr Tymoshenko 			port_status |= USB_PORT_STAT_SUSPEND;
5156e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTOVRCURRACT)
5166e9e0626SOleksandr Tymoshenko 			port_status |= USB_PORT_STAT_OVERCURRENT;
5176e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTRST)
5186e9e0626SOleksandr Tymoshenko 			port_status |= USB_PORT_STAT_RESET;
5196e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTPWR)
5206e9e0626SOleksandr Tymoshenko 			port_status |= USB_PORT_STAT_POWER;
5216e9e0626SOleksandr Tymoshenko 
5224748cce5SStephen Warren 		if ((hprt0 & DWC2_HPRT0_PRTSPD_MASK) == DWC2_HPRT0_PRTSPD_LOW)
5234748cce5SStephen Warren 			port_status |= USB_PORT_STAT_LOW_SPEED;
5244748cce5SStephen Warren 		else if ((hprt0 & DWC2_HPRT0_PRTSPD_MASK) ==
5254748cce5SStephen Warren 			 DWC2_HPRT0_PRTSPD_HIGH)
5266e9e0626SOleksandr Tymoshenko 			port_status |= USB_PORT_STAT_HIGH_SPEED;
5276e9e0626SOleksandr Tymoshenko 
5286e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTENCHNG)
5296e9e0626SOleksandr Tymoshenko 			port_change |= USB_PORT_STAT_C_ENABLE;
5306e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTCONNDET)
5316e9e0626SOleksandr Tymoshenko 			port_change |= USB_PORT_STAT_C_CONNECTION;
5326e9e0626SOleksandr Tymoshenko 		if (hprt0 & DWC2_HPRT0_PRTOVRCURRCHNG)
5336e9e0626SOleksandr Tymoshenko 			port_change |= USB_PORT_STAT_C_OVERCURRENT;
5346e9e0626SOleksandr Tymoshenko 
5356e9e0626SOleksandr Tymoshenko 		*(uint32_t *)buffer = cpu_to_le32(port_status |
5366e9e0626SOleksandr Tymoshenko 					(port_change << 16));
5376e9e0626SOleksandr Tymoshenko 		len = 4;
5386e9e0626SOleksandr Tymoshenko 		break;
5396e9e0626SOleksandr Tymoshenko 	default:
5406e9e0626SOleksandr Tymoshenko 		puts("unsupported root hub command\n");
5416e9e0626SOleksandr Tymoshenko 		stat = USB_ST_STALLED;
5426e9e0626SOleksandr Tymoshenko 	}
5436e9e0626SOleksandr Tymoshenko 
5446e9e0626SOleksandr Tymoshenko 	dev->act_len = min(len, txlen);
5456e9e0626SOleksandr Tymoshenko 	dev->status = stat;
5466e9e0626SOleksandr Tymoshenko 
5476e9e0626SOleksandr Tymoshenko 	return stat;
5486e9e0626SOleksandr Tymoshenko }
5496e9e0626SOleksandr Tymoshenko 
5506e9e0626SOleksandr Tymoshenko /* Direction: In ; Request: Descriptor */
5516e9e0626SOleksandr Tymoshenko static int dwc_otg_submit_rh_msg_in_descriptor(struct usb_device *dev,
5526e9e0626SOleksandr Tymoshenko 					       void *buffer, int txlen,
5536e9e0626SOleksandr Tymoshenko 					       struct devrequest *cmd)
5546e9e0626SOleksandr Tymoshenko {
5556e9e0626SOleksandr Tymoshenko 	unsigned char data[32];
5566e9e0626SOleksandr Tymoshenko 	uint32_t dsc;
5576e9e0626SOleksandr Tymoshenko 	int len = 0;
5586e9e0626SOleksandr Tymoshenko 	int stat = 0;
5596e9e0626SOleksandr Tymoshenko 	uint16_t wValue = cpu_to_le16(cmd->value);
5606e9e0626SOleksandr Tymoshenko 	uint16_t wLength = cpu_to_le16(cmd->length);
5616e9e0626SOleksandr Tymoshenko 
5626e9e0626SOleksandr Tymoshenko 	switch (cmd->requesttype & ~USB_DIR_IN) {
5636e9e0626SOleksandr Tymoshenko 	case 0:
5646e9e0626SOleksandr Tymoshenko 		switch (wValue & 0xff00) {
5656e9e0626SOleksandr Tymoshenko 		case 0x0100:	/* device descriptor */
566b4141195SMasahiro Yamada 			len = min3(txlen, (int)sizeof(root_hub_dev_des), (int)wLength);
5676e9e0626SOleksandr Tymoshenko 			memcpy(buffer, root_hub_dev_des, len);
5686e9e0626SOleksandr Tymoshenko 			break;
5696e9e0626SOleksandr Tymoshenko 		case 0x0200:	/* configuration descriptor */
570b4141195SMasahiro Yamada 			len = min3(txlen, (int)sizeof(root_hub_config_des), (int)wLength);
5716e9e0626SOleksandr Tymoshenko 			memcpy(buffer, root_hub_config_des, len);
5726e9e0626SOleksandr Tymoshenko 			break;
5736e9e0626SOleksandr Tymoshenko 		case 0x0300:	/* string descriptors */
5746e9e0626SOleksandr Tymoshenko 			switch (wValue & 0xff) {
5756e9e0626SOleksandr Tymoshenko 			case 0x00:
576b4141195SMasahiro Yamada 				len = min3(txlen, (int)sizeof(root_hub_str_index0),
577b4141195SMasahiro Yamada 					   (int)wLength);
5786e9e0626SOleksandr Tymoshenko 				memcpy(buffer, root_hub_str_index0, len);
5796e9e0626SOleksandr Tymoshenko 				break;
5806e9e0626SOleksandr Tymoshenko 			case 0x01:
581b4141195SMasahiro Yamada 				len = min3(txlen, (int)sizeof(root_hub_str_index1),
582b4141195SMasahiro Yamada 					   (int)wLength);
5836e9e0626SOleksandr Tymoshenko 				memcpy(buffer, root_hub_str_index1, len);
5846e9e0626SOleksandr Tymoshenko 				break;
5856e9e0626SOleksandr Tymoshenko 			}
5866e9e0626SOleksandr Tymoshenko 			break;
5876e9e0626SOleksandr Tymoshenko 		default:
5886e9e0626SOleksandr Tymoshenko 			stat = USB_ST_STALLED;
5896e9e0626SOleksandr Tymoshenko 		}
5906e9e0626SOleksandr Tymoshenko 		break;
5916e9e0626SOleksandr Tymoshenko 
5926e9e0626SOleksandr Tymoshenko 	case USB_TYPE_CLASS:
5936e9e0626SOleksandr Tymoshenko 		/* Root port config, set 1 port and nothing else. */
5946e9e0626SOleksandr Tymoshenko 		dsc = 0x00000001;
5956e9e0626SOleksandr Tymoshenko 
5966e9e0626SOleksandr Tymoshenko 		data[0] = 9;		/* min length; */
5976e9e0626SOleksandr Tymoshenko 		data[1] = 0x29;
5986e9e0626SOleksandr Tymoshenko 		data[2] = dsc & RH_A_NDP;
5996e9e0626SOleksandr Tymoshenko 		data[3] = 0;
6006e9e0626SOleksandr Tymoshenko 		if (dsc & RH_A_PSM)
6016e9e0626SOleksandr Tymoshenko 			data[3] |= 0x1;
6026e9e0626SOleksandr Tymoshenko 		if (dsc & RH_A_NOCP)
6036e9e0626SOleksandr Tymoshenko 			data[3] |= 0x10;
6046e9e0626SOleksandr Tymoshenko 		else if (dsc & RH_A_OCPM)
6056e9e0626SOleksandr Tymoshenko 			data[3] |= 0x8;
6066e9e0626SOleksandr Tymoshenko 
6076e9e0626SOleksandr Tymoshenko 		/* corresponds to data[4-7] */
6086e9e0626SOleksandr Tymoshenko 		data[5] = (dsc & RH_A_POTPGT) >> 24;
6096e9e0626SOleksandr Tymoshenko 		data[7] = dsc & RH_B_DR;
6106e9e0626SOleksandr Tymoshenko 		if (data[2] < 7) {
6116e9e0626SOleksandr Tymoshenko 			data[8] = 0xff;
6126e9e0626SOleksandr Tymoshenko 		} else {
6136e9e0626SOleksandr Tymoshenko 			data[0] += 2;
6146e9e0626SOleksandr Tymoshenko 			data[8] = (dsc & RH_B_DR) >> 8;
6156e9e0626SOleksandr Tymoshenko 			data[9] = 0xff;
6166e9e0626SOleksandr Tymoshenko 			data[10] = data[9];
6176e9e0626SOleksandr Tymoshenko 		}
6186e9e0626SOleksandr Tymoshenko 
619b4141195SMasahiro Yamada 		len = min3(txlen, (int)data[0], (int)wLength);
6206e9e0626SOleksandr Tymoshenko 		memcpy(buffer, data, len);
6216e9e0626SOleksandr Tymoshenko 		break;
6226e9e0626SOleksandr Tymoshenko 	default:
6236e9e0626SOleksandr Tymoshenko 		puts("unsupported root hub command\n");
6246e9e0626SOleksandr Tymoshenko 		stat = USB_ST_STALLED;
6256e9e0626SOleksandr Tymoshenko 	}
6266e9e0626SOleksandr Tymoshenko 
6276e9e0626SOleksandr Tymoshenko 	dev->act_len = min(len, txlen);
6286e9e0626SOleksandr Tymoshenko 	dev->status = stat;
6296e9e0626SOleksandr Tymoshenko 
6306e9e0626SOleksandr Tymoshenko 	return stat;
6316e9e0626SOleksandr Tymoshenko }
6326e9e0626SOleksandr Tymoshenko 
6336e9e0626SOleksandr Tymoshenko /* Direction: In ; Request: Configuration */
6346e9e0626SOleksandr Tymoshenko static int dwc_otg_submit_rh_msg_in_configuration(struct usb_device *dev,
6356e9e0626SOleksandr Tymoshenko 						  void *buffer, int txlen,
6366e9e0626SOleksandr Tymoshenko 						  struct devrequest *cmd)
6376e9e0626SOleksandr Tymoshenko {
6386e9e0626SOleksandr Tymoshenko 	int len = 0;
6396e9e0626SOleksandr Tymoshenko 	int stat = 0;
6406e9e0626SOleksandr Tymoshenko 
6416e9e0626SOleksandr Tymoshenko 	switch (cmd->requesttype & ~USB_DIR_IN) {
6426e9e0626SOleksandr Tymoshenko 	case 0:
6436e9e0626SOleksandr Tymoshenko 		*(uint8_t *)buffer = 0x01;
6446e9e0626SOleksandr Tymoshenko 		len = 1;
6456e9e0626SOleksandr Tymoshenko 		break;
6466e9e0626SOleksandr Tymoshenko 	default:
6476e9e0626SOleksandr Tymoshenko 		puts("unsupported root hub command\n");
6486e9e0626SOleksandr Tymoshenko 		stat = USB_ST_STALLED;
6496e9e0626SOleksandr Tymoshenko 	}
6506e9e0626SOleksandr Tymoshenko 
6516e9e0626SOleksandr Tymoshenko 	dev->act_len = min(len, txlen);
6526e9e0626SOleksandr Tymoshenko 	dev->status = stat;
6536e9e0626SOleksandr Tymoshenko 
6546e9e0626SOleksandr Tymoshenko 	return stat;
6556e9e0626SOleksandr Tymoshenko }
6566e9e0626SOleksandr Tymoshenko 
6576e9e0626SOleksandr Tymoshenko /* Direction: In */
658cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg_in(struct dwc2_priv *priv,
659cc3e3a9eSSimon Glass 				    struct usb_device *dev, void *buffer,
660cc3e3a9eSSimon Glass 				    int txlen, struct devrequest *cmd)
6616e9e0626SOleksandr Tymoshenko {
6626e9e0626SOleksandr Tymoshenko 	switch (cmd->request) {
6636e9e0626SOleksandr Tymoshenko 	case USB_REQ_GET_STATUS:
664cc3e3a9eSSimon Glass 		return dwc_otg_submit_rh_msg_in_status(priv->regs, dev, buffer,
6656e9e0626SOleksandr Tymoshenko 						       txlen, cmd);
6666e9e0626SOleksandr Tymoshenko 	case USB_REQ_GET_DESCRIPTOR:
6676e9e0626SOleksandr Tymoshenko 		return dwc_otg_submit_rh_msg_in_descriptor(dev, buffer,
6686e9e0626SOleksandr Tymoshenko 							   txlen, cmd);
6696e9e0626SOleksandr Tymoshenko 	case USB_REQ_GET_CONFIGURATION:
6706e9e0626SOleksandr Tymoshenko 		return dwc_otg_submit_rh_msg_in_configuration(dev, buffer,
6716e9e0626SOleksandr Tymoshenko 							      txlen, cmd);
6726e9e0626SOleksandr Tymoshenko 	default:
6736e9e0626SOleksandr Tymoshenko 		puts("unsupported root hub command\n");
6746e9e0626SOleksandr Tymoshenko 		return USB_ST_STALLED;
6756e9e0626SOleksandr Tymoshenko 	}
6766e9e0626SOleksandr Tymoshenko }
6776e9e0626SOleksandr Tymoshenko 
6786e9e0626SOleksandr Tymoshenko /* Direction: Out */
679cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg_out(struct dwc2_priv *priv,
680cc3e3a9eSSimon Glass 				     struct usb_device *dev,
6816e9e0626SOleksandr Tymoshenko 				     void *buffer, int txlen,
6826e9e0626SOleksandr Tymoshenko 				     struct devrequest *cmd)
6836e9e0626SOleksandr Tymoshenko {
684cc3e3a9eSSimon Glass 	struct dwc2_core_regs *regs = priv->regs;
6856e9e0626SOleksandr Tymoshenko 	int len = 0;
6866e9e0626SOleksandr Tymoshenko 	int stat = 0;
6876e9e0626SOleksandr Tymoshenko 	uint16_t bmrtype_breq = cmd->requesttype | (cmd->request << 8);
6886e9e0626SOleksandr Tymoshenko 	uint16_t wValue = cpu_to_le16(cmd->value);
6896e9e0626SOleksandr Tymoshenko 
6906e9e0626SOleksandr Tymoshenko 	switch (bmrtype_breq & ~USB_DIR_IN) {
6916e9e0626SOleksandr Tymoshenko 	case (USB_REQ_CLEAR_FEATURE << 8) | USB_RECIP_ENDPOINT:
6926e9e0626SOleksandr Tymoshenko 	case (USB_REQ_CLEAR_FEATURE << 8) | USB_TYPE_CLASS:
6936e9e0626SOleksandr Tymoshenko 		break;
6946e9e0626SOleksandr Tymoshenko 
6956e9e0626SOleksandr Tymoshenko 	case (USB_REQ_CLEAR_FEATURE << 8) | USB_RECIP_OTHER | USB_TYPE_CLASS:
6966e9e0626SOleksandr Tymoshenko 		switch (wValue) {
6976e9e0626SOleksandr Tymoshenko 		case USB_PORT_FEAT_C_CONNECTION:
6986e9e0626SOleksandr Tymoshenko 			setbits_le32(&regs->hprt0, DWC2_HPRT0_PRTCONNDET);
6996e9e0626SOleksandr Tymoshenko 			break;
7006e9e0626SOleksandr Tymoshenko 		}
7016e9e0626SOleksandr Tymoshenko 		break;
7026e9e0626SOleksandr Tymoshenko 
7036e9e0626SOleksandr Tymoshenko 	case (USB_REQ_SET_FEATURE << 8) | USB_RECIP_OTHER | USB_TYPE_CLASS:
7046e9e0626SOleksandr Tymoshenko 		switch (wValue) {
7056e9e0626SOleksandr Tymoshenko 		case USB_PORT_FEAT_SUSPEND:
7066e9e0626SOleksandr Tymoshenko 			break;
7076e9e0626SOleksandr Tymoshenko 
7086e9e0626SOleksandr Tymoshenko 		case USB_PORT_FEAT_RESET:
7096e9e0626SOleksandr Tymoshenko 			clrsetbits_le32(&regs->hprt0, DWC2_HPRT0_PRTENA |
7106e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTCONNDET |
7116e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTENCHNG |
7126e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTOVRCURRCHNG,
7136e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTRST);
7146e9e0626SOleksandr Tymoshenko 			mdelay(50);
7156e9e0626SOleksandr Tymoshenko 			clrbits_le32(&regs->hprt0, DWC2_HPRT0_PRTRST);
7166e9e0626SOleksandr Tymoshenko 			break;
7176e9e0626SOleksandr Tymoshenko 
7186e9e0626SOleksandr Tymoshenko 		case USB_PORT_FEAT_POWER:
7196e9e0626SOleksandr Tymoshenko 			clrsetbits_le32(&regs->hprt0, DWC2_HPRT0_PRTENA |
7206e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTCONNDET |
7216e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTENCHNG |
7226e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTOVRCURRCHNG,
7236e9e0626SOleksandr Tymoshenko 					DWC2_HPRT0_PRTRST);
7246e9e0626SOleksandr Tymoshenko 			break;
7256e9e0626SOleksandr Tymoshenko 
7266e9e0626SOleksandr Tymoshenko 		case USB_PORT_FEAT_ENABLE:
7276e9e0626SOleksandr Tymoshenko 			break;
7286e9e0626SOleksandr Tymoshenko 		}
7296e9e0626SOleksandr Tymoshenko 		break;
7306e9e0626SOleksandr Tymoshenko 	case (USB_REQ_SET_ADDRESS << 8):
731cc3e3a9eSSimon Glass 		priv->root_hub_devnum = wValue;
7326e9e0626SOleksandr Tymoshenko 		break;
7336e9e0626SOleksandr Tymoshenko 	case (USB_REQ_SET_CONFIGURATION << 8):
7346e9e0626SOleksandr Tymoshenko 		break;
7356e9e0626SOleksandr Tymoshenko 	default:
7366e9e0626SOleksandr Tymoshenko 		puts("unsupported root hub command\n");
7376e9e0626SOleksandr Tymoshenko 		stat = USB_ST_STALLED;
7386e9e0626SOleksandr Tymoshenko 	}
7396e9e0626SOleksandr Tymoshenko 
7406e9e0626SOleksandr Tymoshenko 	len = min(len, txlen);
7416e9e0626SOleksandr Tymoshenko 
7426e9e0626SOleksandr Tymoshenko 	dev->act_len = len;
7436e9e0626SOleksandr Tymoshenko 	dev->status = stat;
7446e9e0626SOleksandr Tymoshenko 
7456e9e0626SOleksandr Tymoshenko 	return stat;
7466e9e0626SOleksandr Tymoshenko }
7476e9e0626SOleksandr Tymoshenko 
748cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg(struct dwc2_priv *priv, struct usb_device *dev,
749cc3e3a9eSSimon Glass 				 unsigned long pipe, void *buffer, int txlen,
7506e9e0626SOleksandr Tymoshenko 				 struct devrequest *cmd)
7516e9e0626SOleksandr Tymoshenko {
7526e9e0626SOleksandr Tymoshenko 	int stat = 0;
7536e9e0626SOleksandr Tymoshenko 
7546e9e0626SOleksandr Tymoshenko 	if (usb_pipeint(pipe)) {
7556e9e0626SOleksandr Tymoshenko 		puts("Root-Hub submit IRQ: NOT implemented\n");
7566e9e0626SOleksandr Tymoshenko 		return 0;
7576e9e0626SOleksandr Tymoshenko 	}
7586e9e0626SOleksandr Tymoshenko 
7596e9e0626SOleksandr Tymoshenko 	if (cmd->requesttype & USB_DIR_IN)
760cc3e3a9eSSimon Glass 		stat = dwc_otg_submit_rh_msg_in(priv, dev, buffer, txlen, cmd);
7616e9e0626SOleksandr Tymoshenko 	else
762cc3e3a9eSSimon Glass 		stat = dwc_otg_submit_rh_msg_out(priv, dev, buffer, txlen, cmd);
7636e9e0626SOleksandr Tymoshenko 
7646e9e0626SOleksandr Tymoshenko 	mdelay(1);
7656e9e0626SOleksandr Tymoshenko 
7666e9e0626SOleksandr Tymoshenko 	return stat;
7676e9e0626SOleksandr Tymoshenko }
7686e9e0626SOleksandr Tymoshenko 
76925612f23SStefan Brüns int wait_for_chhltd(struct dwc2_hc_regs *hc_regs, uint32_t *sub, u8 *toggle)
7704a1d21fcSStephen Warren {
7714a1d21fcSStephen Warren 	int ret;
7724a1d21fcSStephen Warren 	uint32_t hcint, hctsiz;
7734a1d21fcSStephen Warren 
774fd2cd662SMateusz Kulikowski 	ret = wait_for_bit(__func__, &hc_regs->hcint, DWC2_HCINT_CHHLTD, true,
775fd2cd662SMateusz Kulikowski 			   1000, false);
7764a1d21fcSStephen Warren 	if (ret)
7774a1d21fcSStephen Warren 		return ret;
7784a1d21fcSStephen Warren 
7794a1d21fcSStephen Warren 	hcint = readl(&hc_regs->hcint);
7804a1d21fcSStephen Warren 	hctsiz = readl(&hc_regs->hctsiz);
7814a1d21fcSStephen Warren 	*sub = (hctsiz & DWC2_HCTSIZ_XFERSIZE_MASK) >>
7824a1d21fcSStephen Warren 		DWC2_HCTSIZ_XFERSIZE_OFFSET;
78366ffc875SStephen Warren 	*toggle = (hctsiz & DWC2_HCTSIZ_PID_MASK) >> DWC2_HCTSIZ_PID_OFFSET;
7844a1d21fcSStephen Warren 
78503460cdcSStefan Brüns 	debug("%s: HCINT=%08x sub=%u toggle=%d\n", __func__, hcint, *sub,
78603460cdcSStefan Brüns 	      *toggle);
7874a1d21fcSStephen Warren 
78803460cdcSStefan Brüns 	if (hcint & DWC2_HCINT_XFERCOMP)
7894a1d21fcSStephen Warren 		return 0;
79003460cdcSStefan Brüns 
79103460cdcSStefan Brüns 	if (hcint & (DWC2_HCINT_NAK | DWC2_HCINT_FRMOVRUN))
79203460cdcSStefan Brüns 		return -EAGAIN;
79303460cdcSStefan Brüns 
79403460cdcSStefan Brüns 	debug("%s: Error (HCINT=%08x)\n", __func__, hcint);
79503460cdcSStefan Brüns 	return -EINVAL;
7964a1d21fcSStephen Warren }
7974a1d21fcSStephen Warren 
7987b5e504dSStephen Warren static int dwc2_eptype[] = {
7997b5e504dSStephen Warren 	DWC2_HCCHAR_EPTYPE_ISOC,
8007b5e504dSStephen Warren 	DWC2_HCCHAR_EPTYPE_INTR,
8017b5e504dSStephen Warren 	DWC2_HCCHAR_EPTYPE_CONTROL,
8027b5e504dSStephen Warren 	DWC2_HCCHAR_EPTYPE_BULK,
8037b5e504dSStephen Warren };
8047b5e504dSStephen Warren 
805daed3059SStefan Brüns static int transfer_chunk(struct dwc2_hc_regs *hc_regs, void *aligned_buffer,
80625612f23SStefan Brüns 			  u8 *pid, int in, void *buffer, int num_packets,
807d2ff51b3SStefan Brüns 			  int xfer_len, int *actual_len, int odd_frame)
8086e9e0626SOleksandr Tymoshenko {
8095877de91SStephen Warren 	int ret = 0;
8104a1d21fcSStephen Warren 	uint32_t sub;
8116e9e0626SOleksandr Tymoshenko 
8127b5e504dSStephen Warren 	debug("%s: chunk: pid %d xfer_len %u pkts %u\n", __func__,
8137b5e504dSStephen Warren 	      *pid, xfer_len, num_packets);
8147b5e504dSStephen Warren 
8156e9e0626SOleksandr Tymoshenko 	writel((xfer_len << DWC2_HCTSIZ_XFERSIZE_OFFSET) |
8166e9e0626SOleksandr Tymoshenko 	       (num_packets << DWC2_HCTSIZ_PKTCNT_OFFSET) |
8177b5e504dSStephen Warren 	       (*pid << DWC2_HCTSIZ_PID_OFFSET),
8186e9e0626SOleksandr Tymoshenko 	       &hc_regs->hctsiz);
8196e9e0626SOleksandr Tymoshenko 
8205253adedSStefan Brüns 	if (!in && xfer_len) {
821daed3059SStefan Brüns 		memcpy(aligned_buffer, buffer, xfer_len);
822db402e00SAlexander Stein 
823daed3059SStefan Brüns 		flush_dcache_range((unsigned long)aligned_buffer,
824daed3059SStefan Brüns 				   (unsigned long)aligned_buffer +
825daed3059SStefan Brüns 				   roundup(xfer_len, ARCH_DMA_MINALIGN));
826cc3e3a9eSSimon Glass 	}
827d1c880c6SStephen Warren 
828daed3059SStefan Brüns 	writel(phys_to_bus((unsigned long)aligned_buffer), &hc_regs->hcdma);
829daed3059SStefan Brüns 
830daed3059SStefan Brüns 	/* Clear old interrupt conditions for this host channel. */
831daed3059SStefan Brüns 	writel(0x3fff, &hc_regs->hcint);
8326e9e0626SOleksandr Tymoshenko 
8336e9e0626SOleksandr Tymoshenko 	/* Set host channel enable after all other setup is complete. */
8346e9e0626SOleksandr Tymoshenko 	clrsetbits_le32(&hc_regs->hcchar, DWC2_HCCHAR_MULTICNT_MASK |
835d2ff51b3SStefan Brüns 			DWC2_HCCHAR_CHEN | DWC2_HCCHAR_CHDIS |
836d2ff51b3SStefan Brüns 			DWC2_HCCHAR_ODDFRM,
8376e9e0626SOleksandr Tymoshenko 			(1 << DWC2_HCCHAR_MULTICNT_OFFSET) |
838d2ff51b3SStefan Brüns 			(odd_frame << DWC2_HCCHAR_ODDFRM_OFFSET) |
8396e9e0626SOleksandr Tymoshenko 			DWC2_HCCHAR_CHEN);
8406e9e0626SOleksandr Tymoshenko 
841daed3059SStefan Brüns 	ret = wait_for_chhltd(hc_regs, &sub, pid);
842daed3059SStefan Brüns 	if (ret < 0)
843daed3059SStefan Brüns 		return ret;
8446e9e0626SOleksandr Tymoshenko 
8457b5e504dSStephen Warren 	if (in) {
846d1c880c6SStephen Warren 		xfer_len -= sub;
847db402e00SAlexander Stein 
848daed3059SStefan Brüns 		invalidate_dcache_range((unsigned long)aligned_buffer,
849daed3059SStefan Brüns 					(unsigned long)aligned_buffer +
850daed3059SStefan Brüns 					roundup(xfer_len, ARCH_DMA_MINALIGN));
851db402e00SAlexander Stein 
852daed3059SStefan Brüns 		memcpy(buffer, aligned_buffer, xfer_len);
853daed3059SStefan Brüns 	}
854daed3059SStefan Brüns 	*actual_len = xfer_len;
855daed3059SStefan Brüns 
856daed3059SStefan Brüns 	return ret;
8576e9e0626SOleksandr Tymoshenko }
8586e9e0626SOleksandr Tymoshenko 
8596e9e0626SOleksandr Tymoshenko int chunk_msg(struct dwc2_priv *priv, struct usb_device *dev,
86025612f23SStefan Brüns 	      unsigned long pipe, u8 *pid, int in, void *buffer, int len)
8616e9e0626SOleksandr Tymoshenko {
8626e9e0626SOleksandr Tymoshenko 	struct dwc2_core_regs *regs = priv->regs;
8636e9e0626SOleksandr Tymoshenko 	struct dwc2_hc_regs *hc_regs = &regs->hc_regs[DWC2_HC_CHANNEL];
864d2ff51b3SStefan Brüns 	struct dwc2_host_regs *host_regs = &regs->host_regs;
8656e9e0626SOleksandr Tymoshenko 	int devnum = usb_pipedevice(pipe);
8666e9e0626SOleksandr Tymoshenko 	int ep = usb_pipeendpoint(pipe);
8676e9e0626SOleksandr Tymoshenko 	int max = usb_maxpacket(dev, pipe);
8686e9e0626SOleksandr Tymoshenko 	int eptype = dwc2_eptype[usb_pipetype(pipe)];
8696e9e0626SOleksandr Tymoshenko 	int done = 0;
8706e9e0626SOleksandr Tymoshenko 	int ret = 0;
871b54e4470SStefan Brüns 	int do_split = 0;
872b54e4470SStefan Brüns 	int complete_split = 0;
8736e9e0626SOleksandr Tymoshenko 	uint32_t xfer_len;
8746e9e0626SOleksandr Tymoshenko 	uint32_t num_packets;
8756e9e0626SOleksandr Tymoshenko 	int stop_transfer = 0;
87656a7bbd7SStefan Brüns 	uint32_t max_xfer_len;
877d2ff51b3SStefan Brüns 	int ssplit_frame_num = 0;
878d1c880c6SStephen Warren 
8796e9e0626SOleksandr Tymoshenko 	debug("%s: msg: pipe %lx pid %d in %d len %d\n", __func__, pipe, *pid,
8806e9e0626SOleksandr Tymoshenko 	      in, len);
8816e9e0626SOleksandr Tymoshenko 
88256a7bbd7SStefan Brüns 	max_xfer_len = CONFIG_DWC2_MAX_PACKET_COUNT * max;
88356a7bbd7SStefan Brüns 	if (max_xfer_len > CONFIG_DWC2_MAX_TRANSFER_SIZE)
88456a7bbd7SStefan Brüns 		max_xfer_len = CONFIG_DWC2_MAX_TRANSFER_SIZE;
88556a7bbd7SStefan Brüns 	if (max_xfer_len > DWC2_DATA_BUF_SIZE)
88656a7bbd7SStefan Brüns 		max_xfer_len = DWC2_DATA_BUF_SIZE;
88756a7bbd7SStefan Brüns 
88856a7bbd7SStefan Brüns 	/* Make sure that max_xfer_len is a multiple of max packet size. */
88956a7bbd7SStefan Brüns 	num_packets = max_xfer_len / max;
89056a7bbd7SStefan Brüns 	max_xfer_len = num_packets * max;
89156a7bbd7SStefan Brüns 
8926e9e0626SOleksandr Tymoshenko 	/* Initialize channel */
8936e9e0626SOleksandr Tymoshenko 	dwc_otg_hc_init(regs, DWC2_HC_CHANNEL, dev, devnum, ep, in,
8946e9e0626SOleksandr Tymoshenko 			eptype, max);
8956e9e0626SOleksandr Tymoshenko 
896b54e4470SStefan Brüns 	/* Check if the target is a FS/LS device behind a HS hub */
897b54e4470SStefan Brüns 	if (dev->speed != USB_SPEED_HIGH) {
898b54e4470SStefan Brüns 		uint8_t hub_addr;
899b54e4470SStefan Brüns 		uint8_t hub_port;
900b54e4470SStefan Brüns 		uint32_t hprt0 = readl(&regs->hprt0);
901b54e4470SStefan Brüns 		if ((hprt0 & DWC2_HPRT0_PRTSPD_MASK) ==
902b54e4470SStefan Brüns 		     DWC2_HPRT0_PRTSPD_HIGH) {
903b54e4470SStefan Brüns 			usb_find_usb2_hub_address_port(dev, &hub_addr,
904b54e4470SStefan Brüns 						       &hub_port);
905b54e4470SStefan Brüns 			dwc_otg_hc_init_split(hc_regs, hub_addr, hub_port);
906b54e4470SStefan Brüns 
907b54e4470SStefan Brüns 			do_split = 1;
908b54e4470SStefan Brüns 			num_packets = 1;
909b54e4470SStefan Brüns 			max_xfer_len = max;
910b54e4470SStefan Brüns 		}
911b54e4470SStefan Brüns 	}
912b54e4470SStefan Brüns 
913daed3059SStefan Brüns 	do {
914daed3059SStefan Brüns 		int actual_len = 0;
915b54e4470SStefan Brüns 		uint32_t hcint;
916d2ff51b3SStefan Brüns 		int odd_frame = 0;
9176e9e0626SOleksandr Tymoshenko 		xfer_len = len - done;
9186e9e0626SOleksandr Tymoshenko 
91956a7bbd7SStefan Brüns 		if (xfer_len > max_xfer_len)
92056a7bbd7SStefan Brüns 			xfer_len = max_xfer_len;
92156a7bbd7SStefan Brüns 		else if (xfer_len > max)
9226e9e0626SOleksandr Tymoshenko 			num_packets = (xfer_len + max - 1) / max;
92356a7bbd7SStefan Brüns 		else
9246e9e0626SOleksandr Tymoshenko 			num_packets = 1;
9256e9e0626SOleksandr Tymoshenko 
926b54e4470SStefan Brüns 		if (complete_split)
927b54e4470SStefan Brüns 			setbits_le32(&hc_regs->hcsplt, DWC2_HCSPLT_COMPSPLT);
928b54e4470SStefan Brüns 		else if (do_split)
929b54e4470SStefan Brüns 			clrbits_le32(&hc_regs->hcsplt, DWC2_HCSPLT_COMPSPLT);
930b54e4470SStefan Brüns 
931d2ff51b3SStefan Brüns 		if (eptype == DWC2_HCCHAR_EPTYPE_INTR) {
932d2ff51b3SStefan Brüns 			int uframe_num = readl(&host_regs->hfnum);
933d2ff51b3SStefan Brüns 			if (!(uframe_num & 0x1))
934d2ff51b3SStefan Brüns 				odd_frame = 1;
935d2ff51b3SStefan Brüns 		}
936d2ff51b3SStefan Brüns 
937daed3059SStefan Brüns 		ret = transfer_chunk(hc_regs, priv->aligned_buffer, pid,
938daed3059SStefan Brüns 				     in, (char *)buffer + done, num_packets,
939d2ff51b3SStefan Brüns 				     xfer_len, &actual_len, odd_frame);
9406e9e0626SOleksandr Tymoshenko 
941b54e4470SStefan Brüns 		hcint = readl(&hc_regs->hcint);
942b54e4470SStefan Brüns 		if (complete_split) {
943b54e4470SStefan Brüns 			stop_transfer = 0;
944d2ff51b3SStefan Brüns 			if (hcint & DWC2_HCINT_NYET) {
945b54e4470SStefan Brüns 				ret = 0;
946d2ff51b3SStefan Brüns 				int frame_num = DWC2_HFNUM_MAX_FRNUM &
947d2ff51b3SStefan Brüns 						readl(&host_regs->hfnum);
948d2ff51b3SStefan Brüns 				if (((frame_num - ssplit_frame_num) &
949d2ff51b3SStefan Brüns 				    DWC2_HFNUM_MAX_FRNUM) > 4)
950d2ff51b3SStefan Brüns 					ret = -EAGAIN;
951d2ff51b3SStefan Brüns 			} else
952b54e4470SStefan Brüns 				complete_split = 0;
953b54e4470SStefan Brüns 		} else if (do_split) {
954b54e4470SStefan Brüns 			if (hcint & DWC2_HCINT_ACK) {
955d2ff51b3SStefan Brüns 				ssplit_frame_num = DWC2_HFNUM_MAX_FRNUM &
956d2ff51b3SStefan Brüns 						   readl(&host_regs->hfnum);
957b54e4470SStefan Brüns 				ret = 0;
958b54e4470SStefan Brüns 				complete_split = 1;
959b54e4470SStefan Brüns 			}
960b54e4470SStefan Brüns 		}
961b54e4470SStefan Brüns 
9626e9e0626SOleksandr Tymoshenko 		if (ret)
9636e9e0626SOleksandr Tymoshenko 			break;
9646e9e0626SOleksandr Tymoshenko 
965daed3059SStefan Brüns 		if (actual_len < xfer_len)
9666e9e0626SOleksandr Tymoshenko 			stop_transfer = 1;
9676e9e0626SOleksandr Tymoshenko 
968daed3059SStefan Brüns 		done += actual_len;
969d1c880c6SStephen Warren 
970b54e4470SStefan Brüns 	/* Transactions are done when when either all data is transferred or
971b54e4470SStefan Brüns 	 * there is a short transfer. In case of a SPLIT make sure the CSPLIT
972b54e4470SStefan Brüns 	 * is executed.
973b54e4470SStefan Brüns 	 */
974b54e4470SStefan Brüns 	} while (((done < len) && !stop_transfer) || complete_split);
9756e9e0626SOleksandr Tymoshenko 
9766e9e0626SOleksandr Tymoshenko 	writel(0, &hc_regs->hcintmsk);
9776e9e0626SOleksandr Tymoshenko 	writel(0xFFFFFFFF, &hc_regs->hcint);
9786e9e0626SOleksandr Tymoshenko 
9796e9e0626SOleksandr Tymoshenko 	dev->status = 0;
9806e9e0626SOleksandr Tymoshenko 	dev->act_len = done;
9816e9e0626SOleksandr Tymoshenko 
9825877de91SStephen Warren 	return ret;
9836e9e0626SOleksandr Tymoshenko }
9846e9e0626SOleksandr Tymoshenko 
9857b5e504dSStephen Warren /* U-Boot USB transmission interface */
986cc3e3a9eSSimon Glass int _submit_bulk_msg(struct dwc2_priv *priv, struct usb_device *dev,
987cc3e3a9eSSimon Glass 		     unsigned long pipe, void *buffer, int len)
9887b5e504dSStephen Warren {
9897b5e504dSStephen Warren 	int devnum = usb_pipedevice(pipe);
9907b5e504dSStephen Warren 	int ep = usb_pipeendpoint(pipe);
99125612f23SStefan Brüns 	u8* pid;
9927b5e504dSStephen Warren 
99325612f23SStefan Brüns 	if ((devnum >= MAX_DEVICE) || (devnum == priv->root_hub_devnum)) {
9947b5e504dSStephen Warren 		dev->status = 0;
9957b5e504dSStephen Warren 		return -EINVAL;
9967b5e504dSStephen Warren 	}
9977b5e504dSStephen Warren 
99825612f23SStefan Brüns 	if (usb_pipein(pipe))
99925612f23SStefan Brüns 		pid = &priv->in_data_toggle[devnum][ep];
100025612f23SStefan Brüns 	else
100125612f23SStefan Brüns 		pid = &priv->out_data_toggle[devnum][ep];
100225612f23SStefan Brüns 
100325612f23SStefan Brüns 	return chunk_msg(priv, dev, pipe, pid, usb_pipein(pipe), buffer, len);
10047b5e504dSStephen Warren }
10057b5e504dSStephen Warren 
1006cc3e3a9eSSimon Glass static int _submit_control_msg(struct dwc2_priv *priv, struct usb_device *dev,
1007cc3e3a9eSSimon Glass 			       unsigned long pipe, void *buffer, int len,
1008cc3e3a9eSSimon Glass 			       struct devrequest *setup)
10096e9e0626SOleksandr Tymoshenko {
10106e9e0626SOleksandr Tymoshenko 	int devnum = usb_pipedevice(pipe);
101125612f23SStefan Brüns 	int ret, act_len;
101225612f23SStefan Brüns 	u8 pid;
10136e9e0626SOleksandr Tymoshenko 	/* For CONTROL endpoint pid should start with DATA1 */
10146e9e0626SOleksandr Tymoshenko 	int status_direction;
10156e9e0626SOleksandr Tymoshenko 
1016cc3e3a9eSSimon Glass 	if (devnum == priv->root_hub_devnum) {
10176e9e0626SOleksandr Tymoshenko 		dev->status = 0;
10186e9e0626SOleksandr Tymoshenko 		dev->speed = USB_SPEED_HIGH;
1019cc3e3a9eSSimon Glass 		return dwc_otg_submit_rh_msg(priv, dev, pipe, buffer, len,
1020cc3e3a9eSSimon Glass 					     setup);
10216e9e0626SOleksandr Tymoshenko 	}
10226e9e0626SOleksandr Tymoshenko 
1023b54e4470SStefan Brüns 	/* SETUP stage */
1024ee837554SStephen Warren 	pid = DWC2_HC_PID_SETUP;
1025b54e4470SStefan Brüns 	do {
102603460cdcSStefan Brüns 		ret = chunk_msg(priv, dev, pipe, &pid, 0, setup, 8);
1027b54e4470SStefan Brüns 	} while (ret == -EAGAIN);
1028ee837554SStephen Warren 	if (ret)
1029ee837554SStephen Warren 		return ret;
10306e9e0626SOleksandr Tymoshenko 
1031b54e4470SStefan Brüns 	/* DATA stage */
1032b54e4470SStefan Brüns 	act_len = 0;
10336e9e0626SOleksandr Tymoshenko 	if (buffer) {
1034282685e0SStephen Warren 		pid = DWC2_HC_PID_DATA1;
1035b54e4470SStefan Brüns 		do {
1036b54e4470SStefan Brüns 			ret = chunk_msg(priv, dev, pipe, &pid, usb_pipein(pipe),
1037b54e4470SStefan Brüns 					buffer, len);
1038b54e4470SStefan Brüns 			act_len += dev->act_len;
1039b54e4470SStefan Brüns 			buffer += dev->act_len;
1040b54e4470SStefan Brüns 			len -= dev->act_len;
1041b54e4470SStefan Brüns 		} while (ret == -EAGAIN);
1042ee837554SStephen Warren 		if (ret)
1043ee837554SStephen Warren 			return ret;
1044b54e4470SStefan Brüns 		status_direction = usb_pipeout(pipe);
1045b54e4470SStefan Brüns 	} else {
1046b54e4470SStefan Brüns 		/* No-data CONTROL always ends with an IN transaction */
1047b54e4470SStefan Brüns 		status_direction = 1;
1048b54e4470SStefan Brüns 	}
10496e9e0626SOleksandr Tymoshenko 
10506e9e0626SOleksandr Tymoshenko 	/* STATUS stage */
1051ee837554SStephen Warren 	pid = DWC2_HC_PID_DATA1;
1052b54e4470SStefan Brüns 	do {
1053cc3e3a9eSSimon Glass 		ret = chunk_msg(priv, dev, pipe, &pid, status_direction,
105403460cdcSStefan Brüns 				priv->status_buffer, 0);
1055b54e4470SStefan Brüns 	} while (ret == -EAGAIN);
1056ee837554SStephen Warren 	if (ret)
1057ee837554SStephen Warren 		return ret;
10586e9e0626SOleksandr Tymoshenko 
1059ee837554SStephen Warren 	dev->act_len = act_len;
10606e9e0626SOleksandr Tymoshenko 
10614a1d21fcSStephen Warren 	return 0;
10626e9e0626SOleksandr Tymoshenko }
10636e9e0626SOleksandr Tymoshenko 
1064cc3e3a9eSSimon Glass int _submit_int_msg(struct dwc2_priv *priv, struct usb_device *dev,
1065cc3e3a9eSSimon Glass 		    unsigned long pipe, void *buffer, int len, int interval)
10666e9e0626SOleksandr Tymoshenko {
10675877de91SStephen Warren 	unsigned long timeout;
10685877de91SStephen Warren 	int ret;
10695877de91SStephen Warren 
1070e236519bSStephen Warren 	/* FIXME: what is interval? */
10715877de91SStephen Warren 
10725877de91SStephen Warren 	timeout = get_timer(0) + USB_TIMEOUT_MS(pipe);
10735877de91SStephen Warren 	for (;;) {
10745877de91SStephen Warren 		if (get_timer(0) > timeout) {
10755877de91SStephen Warren 			printf("Timeout poll on interrupt endpoint\n");
10765877de91SStephen Warren 			return -ETIMEDOUT;
10775877de91SStephen Warren 		}
1078cc3e3a9eSSimon Glass 		ret = _submit_bulk_msg(priv, dev, pipe, buffer, len);
10795877de91SStephen Warren 		if (ret != -EAGAIN)
10805877de91SStephen Warren 			return ret;
10815877de91SStephen Warren 	}
10826e9e0626SOleksandr Tymoshenko }
10836e9e0626SOleksandr Tymoshenko 
1084*5c735367SKever Yang static int dwc2_init_common(struct udevice *dev, struct dwc2_priv *priv)
10856e9e0626SOleksandr Tymoshenko {
1086cc3e3a9eSSimon Glass 	struct dwc2_core_regs *regs = priv->regs;
10876e9e0626SOleksandr Tymoshenko 	uint32_t snpsid;
10886e9e0626SOleksandr Tymoshenko 	int i, j;
10896e9e0626SOleksandr Tymoshenko 
10906e9e0626SOleksandr Tymoshenko 	snpsid = readl(&regs->gsnpsid);
10916e9e0626SOleksandr Tymoshenko 	printf("Core Release: %x.%03x\n", snpsid >> 12 & 0xf, snpsid & 0xfff);
10926e9e0626SOleksandr Tymoshenko 
10935cfd6c00SPeter Griffin 	if ((snpsid & DWC2_SNPSID_DEVID_MASK) != DWC2_SNPSID_DEVID_VER_2xx &&
10945cfd6c00SPeter Griffin 	    (snpsid & DWC2_SNPSID_DEVID_MASK) != DWC2_SNPSID_DEVID_VER_3xx) {
10956e9e0626SOleksandr Tymoshenko 		printf("SNPSID invalid (not DWC2 OTG device): %08x\n", snpsid);
10966e9e0626SOleksandr Tymoshenko 		return -ENODEV;
10976e9e0626SOleksandr Tymoshenko 	}
10986e9e0626SOleksandr Tymoshenko 
1099618da563SMarek Vasut #ifdef CONFIG_DWC2_PHY_ULPI_EXT_VBUS
1100618da563SMarek Vasut 	priv->ext_vbus = 1;
1101618da563SMarek Vasut #else
1102618da563SMarek Vasut 	priv->ext_vbus = 0;
1103618da563SMarek Vasut #endif
1104618da563SMarek Vasut 
110555901989SMarek Vasut 	dwc_otg_core_init(priv);
1106*5c735367SKever Yang 	dwc_otg_core_host_init(dev, regs);
11076e9e0626SOleksandr Tymoshenko 
11086e9e0626SOleksandr Tymoshenko 	clrsetbits_le32(&regs->hprt0, DWC2_HPRT0_PRTENA |
11096e9e0626SOleksandr Tymoshenko 			DWC2_HPRT0_PRTCONNDET | DWC2_HPRT0_PRTENCHNG |
11106e9e0626SOleksandr Tymoshenko 			DWC2_HPRT0_PRTOVRCURRCHNG,
11116e9e0626SOleksandr Tymoshenko 			DWC2_HPRT0_PRTRST);
11126e9e0626SOleksandr Tymoshenko 	mdelay(50);
11136e9e0626SOleksandr Tymoshenko 	clrbits_le32(&regs->hprt0, DWC2_HPRT0_PRTENA | DWC2_HPRT0_PRTCONNDET |
11146e9e0626SOleksandr Tymoshenko 		     DWC2_HPRT0_PRTENCHNG | DWC2_HPRT0_PRTOVRCURRCHNG |
11156e9e0626SOleksandr Tymoshenko 		     DWC2_HPRT0_PRTRST);
11166e9e0626SOleksandr Tymoshenko 
11176e9e0626SOleksandr Tymoshenko 	for (i = 0; i < MAX_DEVICE; i++) {
111825612f23SStefan Brüns 		for (j = 0; j < MAX_ENDPOINT; j++) {
111925612f23SStefan Brüns 			priv->in_data_toggle[i][j] = DWC2_HC_PID_DATA0;
112025612f23SStefan Brüns 			priv->out_data_toggle[i][j] = DWC2_HC_PID_DATA0;
112125612f23SStefan Brüns 		}
11226e9e0626SOleksandr Tymoshenko 	}
11236e9e0626SOleksandr Tymoshenko 
11242bf352f0SStefan Roese 	/*
11252bf352f0SStefan Roese 	 * Add a 1 second delay here. This gives the host controller
11262bf352f0SStefan Roese 	 * a bit time before the comminucation with the USB devices
11272bf352f0SStefan Roese 	 * is started (the bus is scanned) and  fixes the USB detection
11282bf352f0SStefan Roese 	 * problems with some problematic USB keys.
11292bf352f0SStefan Roese 	 */
11302bf352f0SStefan Roese 	if (readl(&regs->gintsts) & DWC2_GINTSTS_CURMODE_HOST)
11312bf352f0SStefan Roese 		mdelay(1000);
11322bf352f0SStefan Roese 
11336e9e0626SOleksandr Tymoshenko 	return 0;
11346e9e0626SOleksandr Tymoshenko }
11356e9e0626SOleksandr Tymoshenko 
1136cc3e3a9eSSimon Glass static void dwc2_uninit_common(struct dwc2_core_regs *regs)
11376e9e0626SOleksandr Tymoshenko {
11386e9e0626SOleksandr Tymoshenko 	/* Put everything in reset. */
11396e9e0626SOleksandr Tymoshenko 	clrsetbits_le32(&regs->hprt0, DWC2_HPRT0_PRTENA |
11406e9e0626SOleksandr Tymoshenko 			DWC2_HPRT0_PRTCONNDET | DWC2_HPRT0_PRTENCHNG |
11416e9e0626SOleksandr Tymoshenko 			DWC2_HPRT0_PRTOVRCURRCHNG,
11426e9e0626SOleksandr Tymoshenko 			DWC2_HPRT0_PRTRST);
1143cc3e3a9eSSimon Glass }
1144cc3e3a9eSSimon Glass 
1145f58a41e0SSimon Glass #ifndef CONFIG_DM_USB
1146cc3e3a9eSSimon Glass int submit_control_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
1147cc3e3a9eSSimon Glass 		       int len, struct devrequest *setup)
1148cc3e3a9eSSimon Glass {
1149cc3e3a9eSSimon Glass 	return _submit_control_msg(&local, dev, pipe, buffer, len, setup);
1150cc3e3a9eSSimon Glass }
1151cc3e3a9eSSimon Glass 
1152cc3e3a9eSSimon Glass int submit_bulk_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
1153cc3e3a9eSSimon Glass 		    int len)
1154cc3e3a9eSSimon Glass {
1155cc3e3a9eSSimon Glass 	return _submit_bulk_msg(&local, dev, pipe, buffer, len);
1156cc3e3a9eSSimon Glass }
1157cc3e3a9eSSimon Glass 
1158cc3e3a9eSSimon Glass int submit_int_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
1159cc3e3a9eSSimon Glass 		   int len, int interval)
1160cc3e3a9eSSimon Glass {
1161cc3e3a9eSSimon Glass 	return _submit_int_msg(&local, dev, pipe, buffer, len, interval);
1162cc3e3a9eSSimon Glass }
1163cc3e3a9eSSimon Glass 
1164cc3e3a9eSSimon Glass /* U-Boot USB control interface */
1165cc3e3a9eSSimon Glass int usb_lowlevel_init(int index, enum usb_init_type init, void **controller)
1166cc3e3a9eSSimon Glass {
1167cc3e3a9eSSimon Glass 	struct dwc2_priv *priv = &local;
1168cc3e3a9eSSimon Glass 
1169cc3e3a9eSSimon Glass 	memset(priv, '\0', sizeof(*priv));
1170cc3e3a9eSSimon Glass 	priv->root_hub_devnum = 0;
1171cc3e3a9eSSimon Glass 	priv->regs = (struct dwc2_core_regs *)CONFIG_USB_DWC2_REG_ADDR;
1172cc3e3a9eSSimon Glass 	priv->aligned_buffer = aligned_buffer_addr;
1173cc3e3a9eSSimon Glass 	priv->status_buffer = status_buffer_addr;
1174cc3e3a9eSSimon Glass 
1175cc3e3a9eSSimon Glass 	/* board-dependant init */
1176cc3e3a9eSSimon Glass 	if (board_usb_init(index, USB_INIT_HOST))
1177cc3e3a9eSSimon Glass 		return -1;
1178cc3e3a9eSSimon Glass 
1179*5c735367SKever Yang 	return dwc2_init_common(NULL, priv);
1180cc3e3a9eSSimon Glass }
1181cc3e3a9eSSimon Glass 
1182cc3e3a9eSSimon Glass int usb_lowlevel_stop(int index)
1183cc3e3a9eSSimon Glass {
1184cc3e3a9eSSimon Glass 	dwc2_uninit_common(local.regs);
1185cc3e3a9eSSimon Glass 
11866e9e0626SOleksandr Tymoshenko 	return 0;
11876e9e0626SOleksandr Tymoshenko }
1188f58a41e0SSimon Glass #endif
1189f58a41e0SSimon Glass 
1190f58a41e0SSimon Glass #ifdef CONFIG_DM_USB
1191f58a41e0SSimon Glass static int dwc2_submit_control_msg(struct udevice *dev, struct usb_device *udev,
1192f58a41e0SSimon Glass 				   unsigned long pipe, void *buffer, int length,
1193f58a41e0SSimon Glass 				   struct devrequest *setup)
1194f58a41e0SSimon Glass {
1195f58a41e0SSimon Glass 	struct dwc2_priv *priv = dev_get_priv(dev);
1196f58a41e0SSimon Glass 
1197f58a41e0SSimon Glass 	debug("%s: dev='%s', udev=%p, udev->dev='%s', portnr=%d\n", __func__,
1198f58a41e0SSimon Glass 	      dev->name, udev, udev->dev->name, udev->portnr);
1199f58a41e0SSimon Glass 
1200f58a41e0SSimon Glass 	return _submit_control_msg(priv, udev, pipe, buffer, length, setup);
1201f58a41e0SSimon Glass }
1202f58a41e0SSimon Glass 
1203f58a41e0SSimon Glass static int dwc2_submit_bulk_msg(struct udevice *dev, struct usb_device *udev,
1204f58a41e0SSimon Glass 				unsigned long pipe, void *buffer, int length)
1205f58a41e0SSimon Glass {
1206f58a41e0SSimon Glass 	struct dwc2_priv *priv = dev_get_priv(dev);
1207f58a41e0SSimon Glass 
1208f58a41e0SSimon Glass 	debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
1209f58a41e0SSimon Glass 
1210f58a41e0SSimon Glass 	return _submit_bulk_msg(priv, udev, pipe, buffer, length);
1211f58a41e0SSimon Glass }
1212f58a41e0SSimon Glass 
1213f58a41e0SSimon Glass static int dwc2_submit_int_msg(struct udevice *dev, struct usb_device *udev,
1214f58a41e0SSimon Glass 			       unsigned long pipe, void *buffer, int length,
1215f58a41e0SSimon Glass 			       int interval)
1216f58a41e0SSimon Glass {
1217f58a41e0SSimon Glass 	struct dwc2_priv *priv = dev_get_priv(dev);
1218f58a41e0SSimon Glass 
1219f58a41e0SSimon Glass 	debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
1220f58a41e0SSimon Glass 
1221f58a41e0SSimon Glass 	return _submit_int_msg(priv, udev, pipe, buffer, length, interval);
1222f58a41e0SSimon Glass }
1223f58a41e0SSimon Glass 
1224f58a41e0SSimon Glass static int dwc2_usb_ofdata_to_platdata(struct udevice *dev)
1225f58a41e0SSimon Glass {
1226f58a41e0SSimon Glass 	struct dwc2_priv *priv = dev_get_priv(dev);
1227b4fbd089SMarek Vasut 	const void *prop;
1228f58a41e0SSimon Glass 	fdt_addr_t addr;
1229f58a41e0SSimon Glass 
1230f58a41e0SSimon Glass 	addr = dev_get_addr(dev);
1231f58a41e0SSimon Glass 	if (addr == FDT_ADDR_T_NONE)
1232f58a41e0SSimon Glass 		return -EINVAL;
1233f58a41e0SSimon Glass 	priv->regs = (struct dwc2_core_regs *)addr;
1234f58a41e0SSimon Glass 
1235e160f7d4SSimon Glass 	prop = fdt_getprop(gd->fdt_blob, dev_of_offset(dev),
1236e160f7d4SSimon Glass 			   "disable-over-current", NULL);
1237b4fbd089SMarek Vasut 	if (prop)
1238b4fbd089SMarek Vasut 		priv->oc_disable = true;
1239b4fbd089SMarek Vasut 
1240f58a41e0SSimon Glass 	return 0;
1241f58a41e0SSimon Glass }
1242f58a41e0SSimon Glass 
1243f58a41e0SSimon Glass static int dwc2_usb_probe(struct udevice *dev)
1244f58a41e0SSimon Glass {
1245f58a41e0SSimon Glass 	struct dwc2_priv *priv = dev_get_priv(dev);
1246e96e064fSMarek Vasut 	struct usb_bus_priv *bus_priv = dev_get_uclass_priv(dev);
1247e96e064fSMarek Vasut 
1248e96e064fSMarek Vasut 	bus_priv->desc_before_addr = true;
1249f58a41e0SSimon Glass 
1250*5c735367SKever Yang 	return dwc2_init_common(dev, priv);
1251f58a41e0SSimon Glass }
1252f58a41e0SSimon Glass 
1253f58a41e0SSimon Glass static int dwc2_usb_remove(struct udevice *dev)
1254f58a41e0SSimon Glass {
1255f58a41e0SSimon Glass 	struct dwc2_priv *priv = dev_get_priv(dev);
1256f58a41e0SSimon Glass 
1257f58a41e0SSimon Glass 	dwc2_uninit_common(priv->regs);
1258f58a41e0SSimon Glass 
1259f58a41e0SSimon Glass 	return 0;
1260f58a41e0SSimon Glass }
1261f58a41e0SSimon Glass 
1262f58a41e0SSimon Glass struct dm_usb_ops dwc2_usb_ops = {
1263f58a41e0SSimon Glass 	.control = dwc2_submit_control_msg,
1264f58a41e0SSimon Glass 	.bulk = dwc2_submit_bulk_msg,
1265f58a41e0SSimon Glass 	.interrupt = dwc2_submit_int_msg,
1266f58a41e0SSimon Glass };
1267f58a41e0SSimon Glass 
1268f58a41e0SSimon Glass static const struct udevice_id dwc2_usb_ids[] = {
1269f58a41e0SSimon Glass 	{ .compatible = "brcm,bcm2835-usb" },
1270f522f947SMarek Vasut 	{ .compatible = "snps,dwc2" },
1271f58a41e0SSimon Glass 	{ }
1272f58a41e0SSimon Glass };
1273f58a41e0SSimon Glass 
1274f58a41e0SSimon Glass U_BOOT_DRIVER(usb_dwc2) = {
12757a1386f9SMarek Vasut 	.name	= "dwc2_usb",
1276f58a41e0SSimon Glass 	.id	= UCLASS_USB,
1277f58a41e0SSimon Glass 	.of_match = dwc2_usb_ids,
1278f58a41e0SSimon Glass 	.ofdata_to_platdata = dwc2_usb_ofdata_to_platdata,
1279f58a41e0SSimon Glass 	.probe	= dwc2_usb_probe,
1280f58a41e0SSimon Glass 	.remove = dwc2_usb_remove,
1281f58a41e0SSimon Glass 	.ops	= &dwc2_usb_ops,
1282f58a41e0SSimon Glass 	.priv_auto_alloc_size = sizeof(struct dwc2_priv),
1283f58a41e0SSimon Glass 	.flags	= DM_FLAG_ALLOC_PRIV_DMA,
1284f58a41e0SSimon Glass };
1285f58a41e0SSimon Glass #endif
1286