16e9e0626SOleksandr Tymoshenko /* 26e9e0626SOleksandr Tymoshenko * Copyright (C) 2012 Oleksandr Tymoshenko <gonzo@freebsd.org> 36e9e0626SOleksandr Tymoshenko * Copyright (C) 2014 Marek Vasut <marex@denx.de> 46e9e0626SOleksandr Tymoshenko * 56e9e0626SOleksandr Tymoshenko * SPDX-License-Identifier: GPL-2.0+ 66e9e0626SOleksandr Tymoshenko */ 76e9e0626SOleksandr Tymoshenko 86e9e0626SOleksandr Tymoshenko #include <common.h> 9f58a41e0SSimon Glass #include <dm.h> 106e9e0626SOleksandr Tymoshenko #include <errno.h> 116e9e0626SOleksandr Tymoshenko #include <usb.h> 126e9e0626SOleksandr Tymoshenko #include <malloc.h> 13cf92e05cSSimon Glass #include <memalign.h> 145c0beb5cSStephen Warren #include <phys2bus.h> 156e9e0626SOleksandr Tymoshenko #include <usbroothubdes.h> 16fd2cd662SMateusz Kulikowski #include <wait_bit.h> 176e9e0626SOleksandr Tymoshenko #include <asm/io.h> 186e9e0626SOleksandr Tymoshenko 196e9e0626SOleksandr Tymoshenko #include "dwc2.h" 206e9e0626SOleksandr Tymoshenko 21b4fbd089SMarek Vasut DECLARE_GLOBAL_DATA_PTR; 22b4fbd089SMarek Vasut 236e9e0626SOleksandr Tymoshenko /* Use only HC channel 0. */ 246e9e0626SOleksandr Tymoshenko #define DWC2_HC_CHANNEL 0 256e9e0626SOleksandr Tymoshenko 266e9e0626SOleksandr Tymoshenko #define DWC2_STATUS_BUF_SIZE 64 276e9e0626SOleksandr Tymoshenko #define DWC2_DATA_BUF_SIZE (64 * 1024) 286e9e0626SOleksandr Tymoshenko 296e9e0626SOleksandr Tymoshenko #define MAX_DEVICE 16 306e9e0626SOleksandr Tymoshenko #define MAX_ENDPOINT 16 316e9e0626SOleksandr Tymoshenko 32cc3e3a9eSSimon Glass struct dwc2_priv { 33f58a41e0SSimon Glass #ifdef CONFIG_DM_USB 34db402e00SAlexander Stein uint8_t aligned_buffer[DWC2_DATA_BUF_SIZE] __aligned(ARCH_DMA_MINALIGN); 35db402e00SAlexander Stein uint8_t status_buffer[DWC2_STATUS_BUF_SIZE] __aligned(ARCH_DMA_MINALIGN); 36f58a41e0SSimon Glass #else 37cc3e3a9eSSimon Glass uint8_t *aligned_buffer; 38cc3e3a9eSSimon Glass uint8_t *status_buffer; 39f58a41e0SSimon Glass #endif 4025612f23SStefan Brüns u8 in_data_toggle[MAX_DEVICE][MAX_ENDPOINT]; 4125612f23SStefan Brüns u8 out_data_toggle[MAX_DEVICE][MAX_ENDPOINT]; 42cc3e3a9eSSimon Glass struct dwc2_core_regs *regs; 43cc3e3a9eSSimon Glass int root_hub_devnum; 44618da563SMarek Vasut bool ext_vbus; 45b4fbd089SMarek Vasut bool oc_disable; 46cc3e3a9eSSimon Glass }; 476e9e0626SOleksandr Tymoshenko 48f58a41e0SSimon Glass #ifndef CONFIG_DM_USB 49db402e00SAlexander Stein /* We need cacheline-aligned buffers for DMA transfers and dcache support */ 50db402e00SAlexander Stein DEFINE_ALIGN_BUFFER(uint8_t, aligned_buffer_addr, DWC2_DATA_BUF_SIZE, 51db402e00SAlexander Stein ARCH_DMA_MINALIGN); 52db402e00SAlexander Stein DEFINE_ALIGN_BUFFER(uint8_t, status_buffer_addr, DWC2_STATUS_BUF_SIZE, 53db402e00SAlexander Stein ARCH_DMA_MINALIGN); 54cc3e3a9eSSimon Glass 55cc3e3a9eSSimon Glass static struct dwc2_priv local; 56f58a41e0SSimon Glass #endif 576e9e0626SOleksandr Tymoshenko 586e9e0626SOleksandr Tymoshenko /* 596e9e0626SOleksandr Tymoshenko * DWC2 IP interface 606e9e0626SOleksandr Tymoshenko */ 616e9e0626SOleksandr Tymoshenko 626e9e0626SOleksandr Tymoshenko /* 636e9e0626SOleksandr Tymoshenko * Initializes the FSLSPClkSel field of the HCFG register 646e9e0626SOleksandr Tymoshenko * depending on the PHY type. 656e9e0626SOleksandr Tymoshenko */ 666e9e0626SOleksandr Tymoshenko static void init_fslspclksel(struct dwc2_core_regs *regs) 676e9e0626SOleksandr Tymoshenko { 686e9e0626SOleksandr Tymoshenko uint32_t phyclk; 696e9e0626SOleksandr Tymoshenko 706e9e0626SOleksandr Tymoshenko #if (CONFIG_DWC2_PHY_TYPE == DWC2_PHY_TYPE_FS) 716e9e0626SOleksandr Tymoshenko phyclk = DWC2_HCFG_FSLSPCLKSEL_48_MHZ; /* Full speed PHY */ 726e9e0626SOleksandr Tymoshenko #else 736e9e0626SOleksandr Tymoshenko /* High speed PHY running at full speed or high speed */ 746e9e0626SOleksandr Tymoshenko phyclk = DWC2_HCFG_FSLSPCLKSEL_30_60_MHZ; 756e9e0626SOleksandr Tymoshenko #endif 766e9e0626SOleksandr Tymoshenko 776e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_ULPI_FS_LS 786e9e0626SOleksandr Tymoshenko uint32_t hwcfg2 = readl(®s->ghwcfg2); 796e9e0626SOleksandr Tymoshenko uint32_t hval = (ghwcfg2 & DWC2_HWCFG2_HS_PHY_TYPE_MASK) >> 806e9e0626SOleksandr Tymoshenko DWC2_HWCFG2_HS_PHY_TYPE_OFFSET; 816e9e0626SOleksandr Tymoshenko uint32_t fval = (ghwcfg2 & DWC2_HWCFG2_FS_PHY_TYPE_MASK) >> 826e9e0626SOleksandr Tymoshenko DWC2_HWCFG2_FS_PHY_TYPE_OFFSET; 836e9e0626SOleksandr Tymoshenko 846e9e0626SOleksandr Tymoshenko if (hval == 2 && fval == 1) 856e9e0626SOleksandr Tymoshenko phyclk = DWC2_HCFG_FSLSPCLKSEL_48_MHZ; /* Full speed PHY */ 866e9e0626SOleksandr Tymoshenko #endif 876e9e0626SOleksandr Tymoshenko 886e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->host_regs.hcfg, 896e9e0626SOleksandr Tymoshenko DWC2_HCFG_FSLSPCLKSEL_MASK, 906e9e0626SOleksandr Tymoshenko phyclk << DWC2_HCFG_FSLSPCLKSEL_OFFSET); 916e9e0626SOleksandr Tymoshenko } 926e9e0626SOleksandr Tymoshenko 936e9e0626SOleksandr Tymoshenko /* 946e9e0626SOleksandr Tymoshenko * Flush a Tx FIFO. 956e9e0626SOleksandr Tymoshenko * 966e9e0626SOleksandr Tymoshenko * @param regs Programming view of DWC_otg controller. 976e9e0626SOleksandr Tymoshenko * @param num Tx FIFO to flush. 986e9e0626SOleksandr Tymoshenko */ 996e9e0626SOleksandr Tymoshenko static void dwc_otg_flush_tx_fifo(struct dwc2_core_regs *regs, const int num) 1006e9e0626SOleksandr Tymoshenko { 1016e9e0626SOleksandr Tymoshenko int ret; 1026e9e0626SOleksandr Tymoshenko 1036e9e0626SOleksandr Tymoshenko writel(DWC2_GRSTCTL_TXFFLSH | (num << DWC2_GRSTCTL_TXFNUM_OFFSET), 1046e9e0626SOleksandr Tymoshenko ®s->grstctl); 105fd2cd662SMateusz Kulikowski ret = wait_for_bit(__func__, ®s->grstctl, DWC2_GRSTCTL_TXFFLSH, 106fd2cd662SMateusz Kulikowski false, 1000, false); 1076e9e0626SOleksandr Tymoshenko if (ret) 1086e9e0626SOleksandr Tymoshenko printf("%s: Timeout!\n", __func__); 1096e9e0626SOleksandr Tymoshenko 1106e9e0626SOleksandr Tymoshenko /* Wait for 3 PHY Clocks */ 1116e9e0626SOleksandr Tymoshenko udelay(1); 1126e9e0626SOleksandr Tymoshenko } 1136e9e0626SOleksandr Tymoshenko 1146e9e0626SOleksandr Tymoshenko /* 1156e9e0626SOleksandr Tymoshenko * Flush Rx FIFO. 1166e9e0626SOleksandr Tymoshenko * 1176e9e0626SOleksandr Tymoshenko * @param regs Programming view of DWC_otg controller. 1186e9e0626SOleksandr Tymoshenko */ 1196e9e0626SOleksandr Tymoshenko static void dwc_otg_flush_rx_fifo(struct dwc2_core_regs *regs) 1206e9e0626SOleksandr Tymoshenko { 1216e9e0626SOleksandr Tymoshenko int ret; 1226e9e0626SOleksandr Tymoshenko 1236e9e0626SOleksandr Tymoshenko writel(DWC2_GRSTCTL_RXFFLSH, ®s->grstctl); 124fd2cd662SMateusz Kulikowski ret = wait_for_bit(__func__, ®s->grstctl, DWC2_GRSTCTL_RXFFLSH, 125fd2cd662SMateusz Kulikowski false, 1000, false); 1266e9e0626SOleksandr Tymoshenko if (ret) 1276e9e0626SOleksandr Tymoshenko printf("%s: Timeout!\n", __func__); 1286e9e0626SOleksandr Tymoshenko 1296e9e0626SOleksandr Tymoshenko /* Wait for 3 PHY Clocks */ 1306e9e0626SOleksandr Tymoshenko udelay(1); 1316e9e0626SOleksandr Tymoshenko } 1326e9e0626SOleksandr Tymoshenko 1336e9e0626SOleksandr Tymoshenko /* 1346e9e0626SOleksandr Tymoshenko * Do core a soft reset of the core. Be careful with this because it 1356e9e0626SOleksandr Tymoshenko * resets all the internal state machines of the core. 1366e9e0626SOleksandr Tymoshenko */ 1376e9e0626SOleksandr Tymoshenko static void dwc_otg_core_reset(struct dwc2_core_regs *regs) 1386e9e0626SOleksandr Tymoshenko { 1396e9e0626SOleksandr Tymoshenko int ret; 1406e9e0626SOleksandr Tymoshenko 1416e9e0626SOleksandr Tymoshenko /* Wait for AHB master IDLE state. */ 142fd2cd662SMateusz Kulikowski ret = wait_for_bit(__func__, ®s->grstctl, DWC2_GRSTCTL_AHBIDLE, 143fd2cd662SMateusz Kulikowski true, 1000, false); 1446e9e0626SOleksandr Tymoshenko if (ret) 1456e9e0626SOleksandr Tymoshenko printf("%s: Timeout!\n", __func__); 1466e9e0626SOleksandr Tymoshenko 1476e9e0626SOleksandr Tymoshenko /* Core Soft Reset */ 1486e9e0626SOleksandr Tymoshenko writel(DWC2_GRSTCTL_CSFTRST, ®s->grstctl); 149fd2cd662SMateusz Kulikowski ret = wait_for_bit(__func__, ®s->grstctl, DWC2_GRSTCTL_CSFTRST, 150fd2cd662SMateusz Kulikowski false, 1000, false); 1516e9e0626SOleksandr Tymoshenko if (ret) 1526e9e0626SOleksandr Tymoshenko printf("%s: Timeout!\n", __func__); 1536e9e0626SOleksandr Tymoshenko 1546e9e0626SOleksandr Tymoshenko /* 1556e9e0626SOleksandr Tymoshenko * Wait for core to come out of reset. 1566e9e0626SOleksandr Tymoshenko * NOTE: This long sleep is _very_ important, otherwise the core will 1576e9e0626SOleksandr Tymoshenko * not stay in host mode after a connector ID change! 1586e9e0626SOleksandr Tymoshenko */ 1596e9e0626SOleksandr Tymoshenko mdelay(100); 1606e9e0626SOleksandr Tymoshenko } 1616e9e0626SOleksandr Tymoshenko 1626e9e0626SOleksandr Tymoshenko /* 1636e9e0626SOleksandr Tymoshenko * This function initializes the DWC_otg controller registers for 1646e9e0626SOleksandr Tymoshenko * host mode. 1656e9e0626SOleksandr Tymoshenko * 1666e9e0626SOleksandr Tymoshenko * This function flushes the Tx and Rx FIFOs and it flushes any entries in the 1676e9e0626SOleksandr Tymoshenko * request queues. Host channels are reset to ensure that they are ready for 1686e9e0626SOleksandr Tymoshenko * performing transfers. 1696e9e0626SOleksandr Tymoshenko * 1706e9e0626SOleksandr Tymoshenko * @param regs Programming view of DWC_otg controller 1716e9e0626SOleksandr Tymoshenko * 1726e9e0626SOleksandr Tymoshenko */ 1736e9e0626SOleksandr Tymoshenko static void dwc_otg_core_host_init(struct dwc2_core_regs *regs) 1746e9e0626SOleksandr Tymoshenko { 1756e9e0626SOleksandr Tymoshenko uint32_t nptxfifosize = 0; 1766e9e0626SOleksandr Tymoshenko uint32_t ptxfifosize = 0; 1776e9e0626SOleksandr Tymoshenko uint32_t hprt0 = 0; 1786e9e0626SOleksandr Tymoshenko int i, ret, num_channels; 1796e9e0626SOleksandr Tymoshenko 1806e9e0626SOleksandr Tymoshenko /* Restart the Phy Clock */ 1816e9e0626SOleksandr Tymoshenko writel(0, ®s->pcgcctl); 1826e9e0626SOleksandr Tymoshenko 1836e9e0626SOleksandr Tymoshenko /* Initialize Host Configuration Register */ 1846e9e0626SOleksandr Tymoshenko init_fslspclksel(regs); 1856e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_DFLT_SPEED_FULL 1866e9e0626SOleksandr Tymoshenko setbits_le32(®s->host_regs.hcfg, DWC2_HCFG_FSLSSUPP); 1876e9e0626SOleksandr Tymoshenko #endif 1886e9e0626SOleksandr Tymoshenko 1896e9e0626SOleksandr Tymoshenko /* Configure data FIFO sizes */ 1906e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_ENABLE_DYNAMIC_FIFO 1916e9e0626SOleksandr Tymoshenko if (readl(®s->ghwcfg2) & DWC2_HWCFG2_DYNAMIC_FIFO) { 1926e9e0626SOleksandr Tymoshenko /* Rx FIFO */ 1936e9e0626SOleksandr Tymoshenko writel(CONFIG_DWC2_HOST_RX_FIFO_SIZE, ®s->grxfsiz); 1946e9e0626SOleksandr Tymoshenko 1956e9e0626SOleksandr Tymoshenko /* Non-periodic Tx FIFO */ 1966e9e0626SOleksandr Tymoshenko nptxfifosize |= CONFIG_DWC2_HOST_NPERIO_TX_FIFO_SIZE << 1976e9e0626SOleksandr Tymoshenko DWC2_FIFOSIZE_DEPTH_OFFSET; 1986e9e0626SOleksandr Tymoshenko nptxfifosize |= CONFIG_DWC2_HOST_RX_FIFO_SIZE << 1996e9e0626SOleksandr Tymoshenko DWC2_FIFOSIZE_STARTADDR_OFFSET; 2006e9e0626SOleksandr Tymoshenko writel(nptxfifosize, ®s->gnptxfsiz); 2016e9e0626SOleksandr Tymoshenko 2026e9e0626SOleksandr Tymoshenko /* Periodic Tx FIFO */ 2036e9e0626SOleksandr Tymoshenko ptxfifosize |= CONFIG_DWC2_HOST_PERIO_TX_FIFO_SIZE << 2046e9e0626SOleksandr Tymoshenko DWC2_FIFOSIZE_DEPTH_OFFSET; 2056e9e0626SOleksandr Tymoshenko ptxfifosize |= (CONFIG_DWC2_HOST_RX_FIFO_SIZE + 2066e9e0626SOleksandr Tymoshenko CONFIG_DWC2_HOST_NPERIO_TX_FIFO_SIZE) << 2076e9e0626SOleksandr Tymoshenko DWC2_FIFOSIZE_STARTADDR_OFFSET; 2086e9e0626SOleksandr Tymoshenko writel(ptxfifosize, ®s->hptxfsiz); 2096e9e0626SOleksandr Tymoshenko } 2106e9e0626SOleksandr Tymoshenko #endif 2116e9e0626SOleksandr Tymoshenko 2126e9e0626SOleksandr Tymoshenko /* Clear Host Set HNP Enable in the OTG Control Register */ 2136e9e0626SOleksandr Tymoshenko clrbits_le32(®s->gotgctl, DWC2_GOTGCTL_HSTSETHNPEN); 2146e9e0626SOleksandr Tymoshenko 2156e9e0626SOleksandr Tymoshenko /* Make sure the FIFOs are flushed. */ 2166e9e0626SOleksandr Tymoshenko dwc_otg_flush_tx_fifo(regs, 0x10); /* All Tx FIFOs */ 2176e9e0626SOleksandr Tymoshenko dwc_otg_flush_rx_fifo(regs); 2186e9e0626SOleksandr Tymoshenko 2196e9e0626SOleksandr Tymoshenko /* Flush out any leftover queued requests. */ 2206e9e0626SOleksandr Tymoshenko num_channels = readl(®s->ghwcfg2); 2216e9e0626SOleksandr Tymoshenko num_channels &= DWC2_HWCFG2_NUM_HOST_CHAN_MASK; 2226e9e0626SOleksandr Tymoshenko num_channels >>= DWC2_HWCFG2_NUM_HOST_CHAN_OFFSET; 2236e9e0626SOleksandr Tymoshenko num_channels += 1; 2246e9e0626SOleksandr Tymoshenko 2256e9e0626SOleksandr Tymoshenko for (i = 0; i < num_channels; i++) 2266e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hc_regs[i].hcchar, 2276e9e0626SOleksandr Tymoshenko DWC2_HCCHAR_CHEN | DWC2_HCCHAR_EPDIR, 2286e9e0626SOleksandr Tymoshenko DWC2_HCCHAR_CHDIS); 2296e9e0626SOleksandr Tymoshenko 2306e9e0626SOleksandr Tymoshenko /* Halt all channels to put them into a known state. */ 2316e9e0626SOleksandr Tymoshenko for (i = 0; i < num_channels; i++) { 2326e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hc_regs[i].hcchar, 2336e9e0626SOleksandr Tymoshenko DWC2_HCCHAR_EPDIR, 2346e9e0626SOleksandr Tymoshenko DWC2_HCCHAR_CHEN | DWC2_HCCHAR_CHDIS); 235fd2cd662SMateusz Kulikowski ret = wait_for_bit(__func__, ®s->hc_regs[i].hcchar, 236fd2cd662SMateusz Kulikowski DWC2_HCCHAR_CHEN, false, 1000, false); 2376e9e0626SOleksandr Tymoshenko if (ret) 2386e9e0626SOleksandr Tymoshenko printf("%s: Timeout!\n", __func__); 2396e9e0626SOleksandr Tymoshenko } 2406e9e0626SOleksandr Tymoshenko 2416e9e0626SOleksandr Tymoshenko /* Turn on the vbus power. */ 2426e9e0626SOleksandr Tymoshenko if (readl(®s->gintsts) & DWC2_GINTSTS_CURMODE_HOST) { 2436e9e0626SOleksandr Tymoshenko hprt0 = readl(®s->hprt0); 2446e9e0626SOleksandr Tymoshenko hprt0 &= ~(DWC2_HPRT0_PRTENA | DWC2_HPRT0_PRTCONNDET); 2456e9e0626SOleksandr Tymoshenko hprt0 &= ~(DWC2_HPRT0_PRTENCHNG | DWC2_HPRT0_PRTOVRCURRCHNG); 2466e9e0626SOleksandr Tymoshenko if (!(hprt0 & DWC2_HPRT0_PRTPWR)) { 2476e9e0626SOleksandr Tymoshenko hprt0 |= DWC2_HPRT0_PRTPWR; 2486e9e0626SOleksandr Tymoshenko writel(hprt0, ®s->hprt0); 2496e9e0626SOleksandr Tymoshenko } 2506e9e0626SOleksandr Tymoshenko } 2516e9e0626SOleksandr Tymoshenko } 2526e9e0626SOleksandr Tymoshenko 2536e9e0626SOleksandr Tymoshenko /* 2546e9e0626SOleksandr Tymoshenko * This function initializes the DWC_otg controller registers and 2556e9e0626SOleksandr Tymoshenko * prepares the core for device mode or host mode operation. 2566e9e0626SOleksandr Tymoshenko * 2576e9e0626SOleksandr Tymoshenko * @param regs Programming view of the DWC_otg controller 2586e9e0626SOleksandr Tymoshenko */ 25955901989SMarek Vasut static void dwc_otg_core_init(struct dwc2_priv *priv) 2606e9e0626SOleksandr Tymoshenko { 26155901989SMarek Vasut struct dwc2_core_regs *regs = priv->regs; 2626e9e0626SOleksandr Tymoshenko uint32_t ahbcfg = 0; 2636e9e0626SOleksandr Tymoshenko uint32_t usbcfg = 0; 2646e9e0626SOleksandr Tymoshenko uint8_t brst_sz = CONFIG_DWC2_DMA_BURST_SIZE; 2656e9e0626SOleksandr Tymoshenko 2666e9e0626SOleksandr Tymoshenko /* Common Initialization */ 2676e9e0626SOleksandr Tymoshenko usbcfg = readl(®s->gusbcfg); 2686e9e0626SOleksandr Tymoshenko 2696e9e0626SOleksandr Tymoshenko /* Program the ULPI External VBUS bit if needed */ 270618da563SMarek Vasut if (priv->ext_vbus) { 271b4fbd089SMarek Vasut usbcfg |= DWC2_GUSBCFG_ULPI_EXT_VBUS_DRV; 272b4fbd089SMarek Vasut if (!priv->oc_disable) { 273b4fbd089SMarek Vasut usbcfg |= DWC2_GUSBCFG_ULPI_INT_VBUS_INDICATOR | 274b4fbd089SMarek Vasut DWC2_GUSBCFG_INDICATOR_PASSTHROUGH; 275b4fbd089SMarek Vasut } 276618da563SMarek Vasut } else { 2776e9e0626SOleksandr Tymoshenko usbcfg &= ~DWC2_GUSBCFG_ULPI_EXT_VBUS_DRV; 278618da563SMarek Vasut } 2796e9e0626SOleksandr Tymoshenko 2806e9e0626SOleksandr Tymoshenko /* Set external TS Dline pulsing */ 2816e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_TS_DLINE 2826e9e0626SOleksandr Tymoshenko usbcfg |= DWC2_GUSBCFG_TERM_SEL_DL_PULSE; 2836e9e0626SOleksandr Tymoshenko #else 2846e9e0626SOleksandr Tymoshenko usbcfg &= ~DWC2_GUSBCFG_TERM_SEL_DL_PULSE; 2856e9e0626SOleksandr Tymoshenko #endif 2866e9e0626SOleksandr Tymoshenko writel(usbcfg, ®s->gusbcfg); 2876e9e0626SOleksandr Tymoshenko 2886e9e0626SOleksandr Tymoshenko /* Reset the Controller */ 2896e9e0626SOleksandr Tymoshenko dwc_otg_core_reset(regs); 2906e9e0626SOleksandr Tymoshenko 2916e9e0626SOleksandr Tymoshenko /* 2926e9e0626SOleksandr Tymoshenko * This programming sequence needs to happen in FS mode before 2936e9e0626SOleksandr Tymoshenko * any other programming occurs 2946e9e0626SOleksandr Tymoshenko */ 2956e9e0626SOleksandr Tymoshenko #if defined(CONFIG_DWC2_DFLT_SPEED_FULL) && \ 2966e9e0626SOleksandr Tymoshenko (CONFIG_DWC2_PHY_TYPE == DWC2_PHY_TYPE_FS) 2976e9e0626SOleksandr Tymoshenko /* If FS mode with FS PHY */ 2986e9e0626SOleksandr Tymoshenko setbits_le32(®s->gusbcfg, DWC2_GUSBCFG_PHYSEL); 2996e9e0626SOleksandr Tymoshenko 3006e9e0626SOleksandr Tymoshenko /* Reset after a PHY select */ 3016e9e0626SOleksandr Tymoshenko dwc_otg_core_reset(regs); 3026e9e0626SOleksandr Tymoshenko 3036e9e0626SOleksandr Tymoshenko /* 3046e9e0626SOleksandr Tymoshenko * Program DCFG.DevSpd or HCFG.FSLSPclkSel to 48Mhz in FS. 3056e9e0626SOleksandr Tymoshenko * Also do this on HNP Dev/Host mode switches (done in dev_init 3066e9e0626SOleksandr Tymoshenko * and host_init). 3076e9e0626SOleksandr Tymoshenko */ 3086e9e0626SOleksandr Tymoshenko if (readl(®s->gintsts) & DWC2_GINTSTS_CURMODE_HOST) 3096e9e0626SOleksandr Tymoshenko init_fslspclksel(regs); 3106e9e0626SOleksandr Tymoshenko 3116e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_I2C_ENABLE 3126e9e0626SOleksandr Tymoshenko /* Program GUSBCFG.OtgUtmifsSel to I2C */ 3136e9e0626SOleksandr Tymoshenko setbits_le32(®s->gusbcfg, DWC2_GUSBCFG_OTGUTMIFSSEL); 3146e9e0626SOleksandr Tymoshenko 3156e9e0626SOleksandr Tymoshenko /* Program GI2CCTL.I2CEn */ 3166e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->gi2cctl, DWC2_GI2CCTL_I2CEN | 3176e9e0626SOleksandr Tymoshenko DWC2_GI2CCTL_I2CDEVADDR_MASK, 3186e9e0626SOleksandr Tymoshenko 1 << DWC2_GI2CCTL_I2CDEVADDR_OFFSET); 3196e9e0626SOleksandr Tymoshenko setbits_le32(®s->gi2cctl, DWC2_GI2CCTL_I2CEN); 3206e9e0626SOleksandr Tymoshenko #endif 3216e9e0626SOleksandr Tymoshenko 3226e9e0626SOleksandr Tymoshenko #else 3236e9e0626SOleksandr Tymoshenko /* High speed PHY. */ 3246e9e0626SOleksandr Tymoshenko 3256e9e0626SOleksandr Tymoshenko /* 3266e9e0626SOleksandr Tymoshenko * HS PHY parameters. These parameters are preserved during 3276e9e0626SOleksandr Tymoshenko * soft reset so only program the first time. Do a soft reset 3286e9e0626SOleksandr Tymoshenko * immediately after setting phyif. 3296e9e0626SOleksandr Tymoshenko */ 3306e9e0626SOleksandr Tymoshenko usbcfg &= ~(DWC2_GUSBCFG_ULPI_UTMI_SEL | DWC2_GUSBCFG_PHYIF); 3316e9e0626SOleksandr Tymoshenko usbcfg |= CONFIG_DWC2_PHY_TYPE << DWC2_GUSBCFG_ULPI_UTMI_SEL_OFFSET; 3326e9e0626SOleksandr Tymoshenko 3336e9e0626SOleksandr Tymoshenko if (usbcfg & DWC2_GUSBCFG_ULPI_UTMI_SEL) { /* ULPI interface */ 3346e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_PHY_ULPI_DDR 3356e9e0626SOleksandr Tymoshenko usbcfg |= DWC2_GUSBCFG_DDRSEL; 3366e9e0626SOleksandr Tymoshenko #else 3376e9e0626SOleksandr Tymoshenko usbcfg &= ~DWC2_GUSBCFG_DDRSEL; 3386e9e0626SOleksandr Tymoshenko #endif 3396e9e0626SOleksandr Tymoshenko } else { /* UTMI+ interface */ 3406e9e0626SOleksandr Tymoshenko #if (CONFIG_DWC2_UTMI_PHY_WIDTH == 16) 3416e9e0626SOleksandr Tymoshenko usbcfg |= DWC2_GUSBCFG_PHYIF; 3426e9e0626SOleksandr Tymoshenko #endif 3436e9e0626SOleksandr Tymoshenko } 3446e9e0626SOleksandr Tymoshenko 3456e9e0626SOleksandr Tymoshenko writel(usbcfg, ®s->gusbcfg); 3466e9e0626SOleksandr Tymoshenko 3476e9e0626SOleksandr Tymoshenko /* Reset after setting the PHY parameters */ 3486e9e0626SOleksandr Tymoshenko dwc_otg_core_reset(regs); 3496e9e0626SOleksandr Tymoshenko #endif 3506e9e0626SOleksandr Tymoshenko 3516e9e0626SOleksandr Tymoshenko usbcfg = readl(®s->gusbcfg); 3526e9e0626SOleksandr Tymoshenko usbcfg &= ~(DWC2_GUSBCFG_ULPI_FSLS | DWC2_GUSBCFG_ULPI_CLK_SUS_M); 3536e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_ULPI_FS_LS 3546e9e0626SOleksandr Tymoshenko uint32_t hwcfg2 = readl(®s->ghwcfg2); 3556e9e0626SOleksandr Tymoshenko uint32_t hval = (ghwcfg2 & DWC2_HWCFG2_HS_PHY_TYPE_MASK) >> 3566e9e0626SOleksandr Tymoshenko DWC2_HWCFG2_HS_PHY_TYPE_OFFSET; 3576e9e0626SOleksandr Tymoshenko uint32_t fval = (ghwcfg2 & DWC2_HWCFG2_FS_PHY_TYPE_MASK) >> 3586e9e0626SOleksandr Tymoshenko DWC2_HWCFG2_FS_PHY_TYPE_OFFSET; 3596e9e0626SOleksandr Tymoshenko if (hval == 2 && fval == 1) { 3606e9e0626SOleksandr Tymoshenko usbcfg |= DWC2_GUSBCFG_ULPI_FSLS; 3616e9e0626SOleksandr Tymoshenko usbcfg |= DWC2_GUSBCFG_ULPI_CLK_SUS_M; 3626e9e0626SOleksandr Tymoshenko } 3636e9e0626SOleksandr Tymoshenko #endif 3646e9e0626SOleksandr Tymoshenko writel(usbcfg, ®s->gusbcfg); 3656e9e0626SOleksandr Tymoshenko 3666e9e0626SOleksandr Tymoshenko /* Program the GAHBCFG Register. */ 3676e9e0626SOleksandr Tymoshenko switch (readl(®s->ghwcfg2) & DWC2_HWCFG2_ARCHITECTURE_MASK) { 3686e9e0626SOleksandr Tymoshenko case DWC2_HWCFG2_ARCHITECTURE_SLAVE_ONLY: 3696e9e0626SOleksandr Tymoshenko break; 3706e9e0626SOleksandr Tymoshenko case DWC2_HWCFG2_ARCHITECTURE_EXT_DMA: 3716e9e0626SOleksandr Tymoshenko while (brst_sz > 1) { 3726e9e0626SOleksandr Tymoshenko ahbcfg |= ahbcfg + (1 << DWC2_GAHBCFG_HBURSTLEN_OFFSET); 3736e9e0626SOleksandr Tymoshenko ahbcfg &= DWC2_GAHBCFG_HBURSTLEN_MASK; 3746e9e0626SOleksandr Tymoshenko brst_sz >>= 1; 3756e9e0626SOleksandr Tymoshenko } 3766e9e0626SOleksandr Tymoshenko 3776e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_DMA_ENABLE 3786e9e0626SOleksandr Tymoshenko ahbcfg |= DWC2_GAHBCFG_DMAENABLE; 3796e9e0626SOleksandr Tymoshenko #endif 3806e9e0626SOleksandr Tymoshenko break; 3816e9e0626SOleksandr Tymoshenko 3826e9e0626SOleksandr Tymoshenko case DWC2_HWCFG2_ARCHITECTURE_INT_DMA: 3836e9e0626SOleksandr Tymoshenko ahbcfg |= DWC2_GAHBCFG_HBURSTLEN_INCR4; 3846e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_DMA_ENABLE 3856e9e0626SOleksandr Tymoshenko ahbcfg |= DWC2_GAHBCFG_DMAENABLE; 3866e9e0626SOleksandr Tymoshenko #endif 3876e9e0626SOleksandr Tymoshenko break; 3886e9e0626SOleksandr Tymoshenko } 3896e9e0626SOleksandr Tymoshenko 3906e9e0626SOleksandr Tymoshenko writel(ahbcfg, ®s->gahbcfg); 3916e9e0626SOleksandr Tymoshenko 3926e9e0626SOleksandr Tymoshenko /* Program the GUSBCFG register for HNP/SRP. */ 3936e9e0626SOleksandr Tymoshenko setbits_le32(®s->gusbcfg, DWC2_GUSBCFG_HNPCAP | DWC2_GUSBCFG_SRPCAP); 3946e9e0626SOleksandr Tymoshenko 3956e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_IC_USB_CAP 3966e9e0626SOleksandr Tymoshenko setbits_le32(®s->gusbcfg, DWC2_GUSBCFG_IC_USB_CAP); 3976e9e0626SOleksandr Tymoshenko #endif 3986e9e0626SOleksandr Tymoshenko } 3996e9e0626SOleksandr Tymoshenko 4006e9e0626SOleksandr Tymoshenko /* 4016e9e0626SOleksandr Tymoshenko * Prepares a host channel for transferring packets to/from a specific 4026e9e0626SOleksandr Tymoshenko * endpoint. The HCCHARn register is set up with the characteristics specified 4036e9e0626SOleksandr Tymoshenko * in _hc. Host channel interrupts that may need to be serviced while this 4046e9e0626SOleksandr Tymoshenko * transfer is in progress are enabled. 4056e9e0626SOleksandr Tymoshenko * 4066e9e0626SOleksandr Tymoshenko * @param regs Programming view of DWC_otg controller 4076e9e0626SOleksandr Tymoshenko * @param hc Information needed to initialize the host channel 4086e9e0626SOleksandr Tymoshenko */ 4096e9e0626SOleksandr Tymoshenko static void dwc_otg_hc_init(struct dwc2_core_regs *regs, uint8_t hc_num, 410ed9bcbc7SStephen Warren struct usb_device *dev, uint8_t dev_addr, uint8_t ep_num, 411ed9bcbc7SStephen Warren uint8_t ep_is_in, uint8_t ep_type, uint16_t max_packet) 4126e9e0626SOleksandr Tymoshenko { 4136e9e0626SOleksandr Tymoshenko struct dwc2_hc_regs *hc_regs = ®s->hc_regs[hc_num]; 414ed9bcbc7SStephen Warren uint32_t hcchar = (dev_addr << DWC2_HCCHAR_DEVADDR_OFFSET) | 4156e9e0626SOleksandr Tymoshenko (ep_num << DWC2_HCCHAR_EPNUM_OFFSET) | 4166e9e0626SOleksandr Tymoshenko (ep_is_in << DWC2_HCCHAR_EPDIR_OFFSET) | 4176e9e0626SOleksandr Tymoshenko (ep_type << DWC2_HCCHAR_EPTYPE_OFFSET) | 4186e9e0626SOleksandr Tymoshenko (max_packet << DWC2_HCCHAR_MPS_OFFSET); 4196e9e0626SOleksandr Tymoshenko 420ed9bcbc7SStephen Warren if (dev->speed == USB_SPEED_LOW) 421ed9bcbc7SStephen Warren hcchar |= DWC2_HCCHAR_LSPDDEV; 422ed9bcbc7SStephen Warren 4236e9e0626SOleksandr Tymoshenko /* 4246e9e0626SOleksandr Tymoshenko * Program the HCCHARn register with the endpoint characteristics 4256e9e0626SOleksandr Tymoshenko * for the current transfer. 4266e9e0626SOleksandr Tymoshenko */ 4276e9e0626SOleksandr Tymoshenko writel(hcchar, &hc_regs->hcchar); 4286e9e0626SOleksandr Tymoshenko 429890f0ee4SStefan Brüns /* Program the HCSPLIT register, default to no SPLIT */ 4306e9e0626SOleksandr Tymoshenko writel(0, &hc_regs->hcsplt); 4316e9e0626SOleksandr Tymoshenko } 4326e9e0626SOleksandr Tymoshenko 433890f0ee4SStefan Brüns static void dwc_otg_hc_init_split(struct dwc2_hc_regs *hc_regs, 434890f0ee4SStefan Brüns uint8_t hub_devnum, uint8_t hub_port) 435890f0ee4SStefan Brüns { 436890f0ee4SStefan Brüns uint32_t hcsplt = 0; 437890f0ee4SStefan Brüns 438890f0ee4SStefan Brüns hcsplt = DWC2_HCSPLT_SPLTENA; 439890f0ee4SStefan Brüns hcsplt |= hub_devnum << DWC2_HCSPLT_HUBADDR_OFFSET; 440890f0ee4SStefan Brüns hcsplt |= hub_port << DWC2_HCSPLT_PRTADDR_OFFSET; 441890f0ee4SStefan Brüns 442890f0ee4SStefan Brüns /* Program the HCSPLIT register for SPLITs */ 443890f0ee4SStefan Brüns writel(hcsplt, &hc_regs->hcsplt); 444890f0ee4SStefan Brüns } 445890f0ee4SStefan Brüns 4466e9e0626SOleksandr Tymoshenko /* 4476e9e0626SOleksandr Tymoshenko * DWC2 to USB API interface 4486e9e0626SOleksandr Tymoshenko */ 4496e9e0626SOleksandr Tymoshenko /* Direction: In ; Request: Status */ 450cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg_in_status(struct dwc2_core_regs *regs, 451cc3e3a9eSSimon Glass struct usb_device *dev, void *buffer, 4526e9e0626SOleksandr Tymoshenko int txlen, struct devrequest *cmd) 4536e9e0626SOleksandr Tymoshenko { 4546e9e0626SOleksandr Tymoshenko uint32_t hprt0 = 0; 4556e9e0626SOleksandr Tymoshenko uint32_t port_status = 0; 4566e9e0626SOleksandr Tymoshenko uint32_t port_change = 0; 4576e9e0626SOleksandr Tymoshenko int len = 0; 4586e9e0626SOleksandr Tymoshenko int stat = 0; 4596e9e0626SOleksandr Tymoshenko 4606e9e0626SOleksandr Tymoshenko switch (cmd->requesttype & ~USB_DIR_IN) { 4616e9e0626SOleksandr Tymoshenko case 0: 4626e9e0626SOleksandr Tymoshenko *(uint16_t *)buffer = cpu_to_le16(1); 4636e9e0626SOleksandr Tymoshenko len = 2; 4646e9e0626SOleksandr Tymoshenko break; 4656e9e0626SOleksandr Tymoshenko case USB_RECIP_INTERFACE: 4666e9e0626SOleksandr Tymoshenko case USB_RECIP_ENDPOINT: 4676e9e0626SOleksandr Tymoshenko *(uint16_t *)buffer = cpu_to_le16(0); 4686e9e0626SOleksandr Tymoshenko len = 2; 4696e9e0626SOleksandr Tymoshenko break; 4706e9e0626SOleksandr Tymoshenko case USB_TYPE_CLASS: 4716e9e0626SOleksandr Tymoshenko *(uint32_t *)buffer = cpu_to_le32(0); 4726e9e0626SOleksandr Tymoshenko len = 4; 4736e9e0626SOleksandr Tymoshenko break; 4746e9e0626SOleksandr Tymoshenko case USB_RECIP_OTHER | USB_TYPE_CLASS: 4756e9e0626SOleksandr Tymoshenko hprt0 = readl(®s->hprt0); 4766e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTCONNSTS) 4776e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_CONNECTION; 4786e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTENA) 4796e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_ENABLE; 4806e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTSUSP) 4816e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_SUSPEND; 4826e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTOVRCURRACT) 4836e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_OVERCURRENT; 4846e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTRST) 4856e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_RESET; 4866e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTPWR) 4876e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_POWER; 4886e9e0626SOleksandr Tymoshenko 4894748cce5SStephen Warren if ((hprt0 & DWC2_HPRT0_PRTSPD_MASK) == DWC2_HPRT0_PRTSPD_LOW) 4904748cce5SStephen Warren port_status |= USB_PORT_STAT_LOW_SPEED; 4914748cce5SStephen Warren else if ((hprt0 & DWC2_HPRT0_PRTSPD_MASK) == 4924748cce5SStephen Warren DWC2_HPRT0_PRTSPD_HIGH) 4936e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_HIGH_SPEED; 4946e9e0626SOleksandr Tymoshenko 4956e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTENCHNG) 4966e9e0626SOleksandr Tymoshenko port_change |= USB_PORT_STAT_C_ENABLE; 4976e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTCONNDET) 4986e9e0626SOleksandr Tymoshenko port_change |= USB_PORT_STAT_C_CONNECTION; 4996e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTOVRCURRCHNG) 5006e9e0626SOleksandr Tymoshenko port_change |= USB_PORT_STAT_C_OVERCURRENT; 5016e9e0626SOleksandr Tymoshenko 5026e9e0626SOleksandr Tymoshenko *(uint32_t *)buffer = cpu_to_le32(port_status | 5036e9e0626SOleksandr Tymoshenko (port_change << 16)); 5046e9e0626SOleksandr Tymoshenko len = 4; 5056e9e0626SOleksandr Tymoshenko break; 5066e9e0626SOleksandr Tymoshenko default: 5076e9e0626SOleksandr Tymoshenko puts("unsupported root hub command\n"); 5086e9e0626SOleksandr Tymoshenko stat = USB_ST_STALLED; 5096e9e0626SOleksandr Tymoshenko } 5106e9e0626SOleksandr Tymoshenko 5116e9e0626SOleksandr Tymoshenko dev->act_len = min(len, txlen); 5126e9e0626SOleksandr Tymoshenko dev->status = stat; 5136e9e0626SOleksandr Tymoshenko 5146e9e0626SOleksandr Tymoshenko return stat; 5156e9e0626SOleksandr Tymoshenko } 5166e9e0626SOleksandr Tymoshenko 5176e9e0626SOleksandr Tymoshenko /* Direction: In ; Request: Descriptor */ 5186e9e0626SOleksandr Tymoshenko static int dwc_otg_submit_rh_msg_in_descriptor(struct usb_device *dev, 5196e9e0626SOleksandr Tymoshenko void *buffer, int txlen, 5206e9e0626SOleksandr Tymoshenko struct devrequest *cmd) 5216e9e0626SOleksandr Tymoshenko { 5226e9e0626SOleksandr Tymoshenko unsigned char data[32]; 5236e9e0626SOleksandr Tymoshenko uint32_t dsc; 5246e9e0626SOleksandr Tymoshenko int len = 0; 5256e9e0626SOleksandr Tymoshenko int stat = 0; 5266e9e0626SOleksandr Tymoshenko uint16_t wValue = cpu_to_le16(cmd->value); 5276e9e0626SOleksandr Tymoshenko uint16_t wLength = cpu_to_le16(cmd->length); 5286e9e0626SOleksandr Tymoshenko 5296e9e0626SOleksandr Tymoshenko switch (cmd->requesttype & ~USB_DIR_IN) { 5306e9e0626SOleksandr Tymoshenko case 0: 5316e9e0626SOleksandr Tymoshenko switch (wValue & 0xff00) { 5326e9e0626SOleksandr Tymoshenko case 0x0100: /* device descriptor */ 533b4141195SMasahiro Yamada len = min3(txlen, (int)sizeof(root_hub_dev_des), (int)wLength); 5346e9e0626SOleksandr Tymoshenko memcpy(buffer, root_hub_dev_des, len); 5356e9e0626SOleksandr Tymoshenko break; 5366e9e0626SOleksandr Tymoshenko case 0x0200: /* configuration descriptor */ 537b4141195SMasahiro Yamada len = min3(txlen, (int)sizeof(root_hub_config_des), (int)wLength); 5386e9e0626SOleksandr Tymoshenko memcpy(buffer, root_hub_config_des, len); 5396e9e0626SOleksandr Tymoshenko break; 5406e9e0626SOleksandr Tymoshenko case 0x0300: /* string descriptors */ 5416e9e0626SOleksandr Tymoshenko switch (wValue & 0xff) { 5426e9e0626SOleksandr Tymoshenko case 0x00: 543b4141195SMasahiro Yamada len = min3(txlen, (int)sizeof(root_hub_str_index0), 544b4141195SMasahiro Yamada (int)wLength); 5456e9e0626SOleksandr Tymoshenko memcpy(buffer, root_hub_str_index0, len); 5466e9e0626SOleksandr Tymoshenko break; 5476e9e0626SOleksandr Tymoshenko case 0x01: 548b4141195SMasahiro Yamada len = min3(txlen, (int)sizeof(root_hub_str_index1), 549b4141195SMasahiro Yamada (int)wLength); 5506e9e0626SOleksandr Tymoshenko memcpy(buffer, root_hub_str_index1, len); 5516e9e0626SOleksandr Tymoshenko break; 5526e9e0626SOleksandr Tymoshenko } 5536e9e0626SOleksandr Tymoshenko break; 5546e9e0626SOleksandr Tymoshenko default: 5556e9e0626SOleksandr Tymoshenko stat = USB_ST_STALLED; 5566e9e0626SOleksandr Tymoshenko } 5576e9e0626SOleksandr Tymoshenko break; 5586e9e0626SOleksandr Tymoshenko 5596e9e0626SOleksandr Tymoshenko case USB_TYPE_CLASS: 5606e9e0626SOleksandr Tymoshenko /* Root port config, set 1 port and nothing else. */ 5616e9e0626SOleksandr Tymoshenko dsc = 0x00000001; 5626e9e0626SOleksandr Tymoshenko 5636e9e0626SOleksandr Tymoshenko data[0] = 9; /* min length; */ 5646e9e0626SOleksandr Tymoshenko data[1] = 0x29; 5656e9e0626SOleksandr Tymoshenko data[2] = dsc & RH_A_NDP; 5666e9e0626SOleksandr Tymoshenko data[3] = 0; 5676e9e0626SOleksandr Tymoshenko if (dsc & RH_A_PSM) 5686e9e0626SOleksandr Tymoshenko data[3] |= 0x1; 5696e9e0626SOleksandr Tymoshenko if (dsc & RH_A_NOCP) 5706e9e0626SOleksandr Tymoshenko data[3] |= 0x10; 5716e9e0626SOleksandr Tymoshenko else if (dsc & RH_A_OCPM) 5726e9e0626SOleksandr Tymoshenko data[3] |= 0x8; 5736e9e0626SOleksandr Tymoshenko 5746e9e0626SOleksandr Tymoshenko /* corresponds to data[4-7] */ 5756e9e0626SOleksandr Tymoshenko data[5] = (dsc & RH_A_POTPGT) >> 24; 5766e9e0626SOleksandr Tymoshenko data[7] = dsc & RH_B_DR; 5776e9e0626SOleksandr Tymoshenko if (data[2] < 7) { 5786e9e0626SOleksandr Tymoshenko data[8] = 0xff; 5796e9e0626SOleksandr Tymoshenko } else { 5806e9e0626SOleksandr Tymoshenko data[0] += 2; 5816e9e0626SOleksandr Tymoshenko data[8] = (dsc & RH_B_DR) >> 8; 5826e9e0626SOleksandr Tymoshenko data[9] = 0xff; 5836e9e0626SOleksandr Tymoshenko data[10] = data[9]; 5846e9e0626SOleksandr Tymoshenko } 5856e9e0626SOleksandr Tymoshenko 586b4141195SMasahiro Yamada len = min3(txlen, (int)data[0], (int)wLength); 5876e9e0626SOleksandr Tymoshenko memcpy(buffer, data, len); 5886e9e0626SOleksandr Tymoshenko break; 5896e9e0626SOleksandr Tymoshenko default: 5906e9e0626SOleksandr Tymoshenko puts("unsupported root hub command\n"); 5916e9e0626SOleksandr Tymoshenko stat = USB_ST_STALLED; 5926e9e0626SOleksandr Tymoshenko } 5936e9e0626SOleksandr Tymoshenko 5946e9e0626SOleksandr Tymoshenko dev->act_len = min(len, txlen); 5956e9e0626SOleksandr Tymoshenko dev->status = stat; 5966e9e0626SOleksandr Tymoshenko 5976e9e0626SOleksandr Tymoshenko return stat; 5986e9e0626SOleksandr Tymoshenko } 5996e9e0626SOleksandr Tymoshenko 6006e9e0626SOleksandr Tymoshenko /* Direction: In ; Request: Configuration */ 6016e9e0626SOleksandr Tymoshenko static int dwc_otg_submit_rh_msg_in_configuration(struct usb_device *dev, 6026e9e0626SOleksandr Tymoshenko void *buffer, int txlen, 6036e9e0626SOleksandr Tymoshenko struct devrequest *cmd) 6046e9e0626SOleksandr Tymoshenko { 6056e9e0626SOleksandr Tymoshenko int len = 0; 6066e9e0626SOleksandr Tymoshenko int stat = 0; 6076e9e0626SOleksandr Tymoshenko 6086e9e0626SOleksandr Tymoshenko switch (cmd->requesttype & ~USB_DIR_IN) { 6096e9e0626SOleksandr Tymoshenko case 0: 6106e9e0626SOleksandr Tymoshenko *(uint8_t *)buffer = 0x01; 6116e9e0626SOleksandr Tymoshenko len = 1; 6126e9e0626SOleksandr Tymoshenko break; 6136e9e0626SOleksandr Tymoshenko default: 6146e9e0626SOleksandr Tymoshenko puts("unsupported root hub command\n"); 6156e9e0626SOleksandr Tymoshenko stat = USB_ST_STALLED; 6166e9e0626SOleksandr Tymoshenko } 6176e9e0626SOleksandr Tymoshenko 6186e9e0626SOleksandr Tymoshenko dev->act_len = min(len, txlen); 6196e9e0626SOleksandr Tymoshenko dev->status = stat; 6206e9e0626SOleksandr Tymoshenko 6216e9e0626SOleksandr Tymoshenko return stat; 6226e9e0626SOleksandr Tymoshenko } 6236e9e0626SOleksandr Tymoshenko 6246e9e0626SOleksandr Tymoshenko /* Direction: In */ 625cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg_in(struct dwc2_priv *priv, 626cc3e3a9eSSimon Glass struct usb_device *dev, void *buffer, 627cc3e3a9eSSimon Glass int txlen, struct devrequest *cmd) 6286e9e0626SOleksandr Tymoshenko { 6296e9e0626SOleksandr Tymoshenko switch (cmd->request) { 6306e9e0626SOleksandr Tymoshenko case USB_REQ_GET_STATUS: 631cc3e3a9eSSimon Glass return dwc_otg_submit_rh_msg_in_status(priv->regs, dev, buffer, 6326e9e0626SOleksandr Tymoshenko txlen, cmd); 6336e9e0626SOleksandr Tymoshenko case USB_REQ_GET_DESCRIPTOR: 6346e9e0626SOleksandr Tymoshenko return dwc_otg_submit_rh_msg_in_descriptor(dev, buffer, 6356e9e0626SOleksandr Tymoshenko txlen, cmd); 6366e9e0626SOleksandr Tymoshenko case USB_REQ_GET_CONFIGURATION: 6376e9e0626SOleksandr Tymoshenko return dwc_otg_submit_rh_msg_in_configuration(dev, buffer, 6386e9e0626SOleksandr Tymoshenko txlen, cmd); 6396e9e0626SOleksandr Tymoshenko default: 6406e9e0626SOleksandr Tymoshenko puts("unsupported root hub command\n"); 6416e9e0626SOleksandr Tymoshenko return USB_ST_STALLED; 6426e9e0626SOleksandr Tymoshenko } 6436e9e0626SOleksandr Tymoshenko } 6446e9e0626SOleksandr Tymoshenko 6456e9e0626SOleksandr Tymoshenko /* Direction: Out */ 646cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg_out(struct dwc2_priv *priv, 647cc3e3a9eSSimon Glass struct usb_device *dev, 6486e9e0626SOleksandr Tymoshenko void *buffer, int txlen, 6496e9e0626SOleksandr Tymoshenko struct devrequest *cmd) 6506e9e0626SOleksandr Tymoshenko { 651cc3e3a9eSSimon Glass struct dwc2_core_regs *regs = priv->regs; 6526e9e0626SOleksandr Tymoshenko int len = 0; 6536e9e0626SOleksandr Tymoshenko int stat = 0; 6546e9e0626SOleksandr Tymoshenko uint16_t bmrtype_breq = cmd->requesttype | (cmd->request << 8); 6556e9e0626SOleksandr Tymoshenko uint16_t wValue = cpu_to_le16(cmd->value); 6566e9e0626SOleksandr Tymoshenko 6576e9e0626SOleksandr Tymoshenko switch (bmrtype_breq & ~USB_DIR_IN) { 6586e9e0626SOleksandr Tymoshenko case (USB_REQ_CLEAR_FEATURE << 8) | USB_RECIP_ENDPOINT: 6596e9e0626SOleksandr Tymoshenko case (USB_REQ_CLEAR_FEATURE << 8) | USB_TYPE_CLASS: 6606e9e0626SOleksandr Tymoshenko break; 6616e9e0626SOleksandr Tymoshenko 6626e9e0626SOleksandr Tymoshenko case (USB_REQ_CLEAR_FEATURE << 8) | USB_RECIP_OTHER | USB_TYPE_CLASS: 6636e9e0626SOleksandr Tymoshenko switch (wValue) { 6646e9e0626SOleksandr Tymoshenko case USB_PORT_FEAT_C_CONNECTION: 6656e9e0626SOleksandr Tymoshenko setbits_le32(®s->hprt0, DWC2_HPRT0_PRTCONNDET); 6666e9e0626SOleksandr Tymoshenko break; 6676e9e0626SOleksandr Tymoshenko } 6686e9e0626SOleksandr Tymoshenko break; 6696e9e0626SOleksandr Tymoshenko 6706e9e0626SOleksandr Tymoshenko case (USB_REQ_SET_FEATURE << 8) | USB_RECIP_OTHER | USB_TYPE_CLASS: 6716e9e0626SOleksandr Tymoshenko switch (wValue) { 6726e9e0626SOleksandr Tymoshenko case USB_PORT_FEAT_SUSPEND: 6736e9e0626SOleksandr Tymoshenko break; 6746e9e0626SOleksandr Tymoshenko 6756e9e0626SOleksandr Tymoshenko case USB_PORT_FEAT_RESET: 6766e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hprt0, DWC2_HPRT0_PRTENA | 6776e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTCONNDET | 6786e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTENCHNG | 6796e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTOVRCURRCHNG, 6806e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTRST); 6816e9e0626SOleksandr Tymoshenko mdelay(50); 6826e9e0626SOleksandr Tymoshenko clrbits_le32(®s->hprt0, DWC2_HPRT0_PRTRST); 6836e9e0626SOleksandr Tymoshenko break; 6846e9e0626SOleksandr Tymoshenko 6856e9e0626SOleksandr Tymoshenko case USB_PORT_FEAT_POWER: 6866e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hprt0, DWC2_HPRT0_PRTENA | 6876e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTCONNDET | 6886e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTENCHNG | 6896e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTOVRCURRCHNG, 6906e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTRST); 6916e9e0626SOleksandr Tymoshenko break; 6926e9e0626SOleksandr Tymoshenko 6936e9e0626SOleksandr Tymoshenko case USB_PORT_FEAT_ENABLE: 6946e9e0626SOleksandr Tymoshenko break; 6956e9e0626SOleksandr Tymoshenko } 6966e9e0626SOleksandr Tymoshenko break; 6976e9e0626SOleksandr Tymoshenko case (USB_REQ_SET_ADDRESS << 8): 698cc3e3a9eSSimon Glass priv->root_hub_devnum = wValue; 6996e9e0626SOleksandr Tymoshenko break; 7006e9e0626SOleksandr Tymoshenko case (USB_REQ_SET_CONFIGURATION << 8): 7016e9e0626SOleksandr Tymoshenko break; 7026e9e0626SOleksandr Tymoshenko default: 7036e9e0626SOleksandr Tymoshenko puts("unsupported root hub command\n"); 7046e9e0626SOleksandr Tymoshenko stat = USB_ST_STALLED; 7056e9e0626SOleksandr Tymoshenko } 7066e9e0626SOleksandr Tymoshenko 7076e9e0626SOleksandr Tymoshenko len = min(len, txlen); 7086e9e0626SOleksandr Tymoshenko 7096e9e0626SOleksandr Tymoshenko dev->act_len = len; 7106e9e0626SOleksandr Tymoshenko dev->status = stat; 7116e9e0626SOleksandr Tymoshenko 7126e9e0626SOleksandr Tymoshenko return stat; 7136e9e0626SOleksandr Tymoshenko } 7146e9e0626SOleksandr Tymoshenko 715cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg(struct dwc2_priv *priv, struct usb_device *dev, 716cc3e3a9eSSimon Glass unsigned long pipe, void *buffer, int txlen, 7176e9e0626SOleksandr Tymoshenko struct devrequest *cmd) 7186e9e0626SOleksandr Tymoshenko { 7196e9e0626SOleksandr Tymoshenko int stat = 0; 7206e9e0626SOleksandr Tymoshenko 7216e9e0626SOleksandr Tymoshenko if (usb_pipeint(pipe)) { 7226e9e0626SOleksandr Tymoshenko puts("Root-Hub submit IRQ: NOT implemented\n"); 7236e9e0626SOleksandr Tymoshenko return 0; 7246e9e0626SOleksandr Tymoshenko } 7256e9e0626SOleksandr Tymoshenko 7266e9e0626SOleksandr Tymoshenko if (cmd->requesttype & USB_DIR_IN) 727cc3e3a9eSSimon Glass stat = dwc_otg_submit_rh_msg_in(priv, dev, buffer, txlen, cmd); 7286e9e0626SOleksandr Tymoshenko else 729cc3e3a9eSSimon Glass stat = dwc_otg_submit_rh_msg_out(priv, dev, buffer, txlen, cmd); 7306e9e0626SOleksandr Tymoshenko 7316e9e0626SOleksandr Tymoshenko mdelay(1); 7326e9e0626SOleksandr Tymoshenko 7336e9e0626SOleksandr Tymoshenko return stat; 7346e9e0626SOleksandr Tymoshenko } 7356e9e0626SOleksandr Tymoshenko 73625612f23SStefan Brüns int wait_for_chhltd(struct dwc2_hc_regs *hc_regs, uint32_t *sub, u8 *toggle) 7374a1d21fcSStephen Warren { 7384a1d21fcSStephen Warren int ret; 7394a1d21fcSStephen Warren uint32_t hcint, hctsiz; 7404a1d21fcSStephen Warren 741fd2cd662SMateusz Kulikowski ret = wait_for_bit(__func__, &hc_regs->hcint, DWC2_HCINT_CHHLTD, true, 742fd2cd662SMateusz Kulikowski 1000, false); 7434a1d21fcSStephen Warren if (ret) 7444a1d21fcSStephen Warren return ret; 7454a1d21fcSStephen Warren 7464a1d21fcSStephen Warren hcint = readl(&hc_regs->hcint); 7474a1d21fcSStephen Warren hctsiz = readl(&hc_regs->hctsiz); 7484a1d21fcSStephen Warren *sub = (hctsiz & DWC2_HCTSIZ_XFERSIZE_MASK) >> 7494a1d21fcSStephen Warren DWC2_HCTSIZ_XFERSIZE_OFFSET; 75066ffc875SStephen Warren *toggle = (hctsiz & DWC2_HCTSIZ_PID_MASK) >> DWC2_HCTSIZ_PID_OFFSET; 7514a1d21fcSStephen Warren 75203460cdcSStefan Brüns debug("%s: HCINT=%08x sub=%u toggle=%d\n", __func__, hcint, *sub, 75303460cdcSStefan Brüns *toggle); 7544a1d21fcSStephen Warren 75503460cdcSStefan Brüns if (hcint & DWC2_HCINT_XFERCOMP) 7564a1d21fcSStephen Warren return 0; 75703460cdcSStefan Brüns 75803460cdcSStefan Brüns if (hcint & (DWC2_HCINT_NAK | DWC2_HCINT_FRMOVRUN)) 75903460cdcSStefan Brüns return -EAGAIN; 76003460cdcSStefan Brüns 76103460cdcSStefan Brüns debug("%s: Error (HCINT=%08x)\n", __func__, hcint); 76203460cdcSStefan Brüns return -EINVAL; 7634a1d21fcSStephen Warren } 7644a1d21fcSStephen Warren 7657b5e504dSStephen Warren static int dwc2_eptype[] = { 7667b5e504dSStephen Warren DWC2_HCCHAR_EPTYPE_ISOC, 7677b5e504dSStephen Warren DWC2_HCCHAR_EPTYPE_INTR, 7687b5e504dSStephen Warren DWC2_HCCHAR_EPTYPE_CONTROL, 7697b5e504dSStephen Warren DWC2_HCCHAR_EPTYPE_BULK, 7707b5e504dSStephen Warren }; 7717b5e504dSStephen Warren 772daed3059SStefan Brüns static int transfer_chunk(struct dwc2_hc_regs *hc_regs, void *aligned_buffer, 77325612f23SStefan Brüns u8 *pid, int in, void *buffer, int num_packets, 774d2ff51b3SStefan Brüns int xfer_len, int *actual_len, int odd_frame) 7756e9e0626SOleksandr Tymoshenko { 7765877de91SStephen Warren int ret = 0; 7774a1d21fcSStephen Warren uint32_t sub; 7786e9e0626SOleksandr Tymoshenko 7797b5e504dSStephen Warren debug("%s: chunk: pid %d xfer_len %u pkts %u\n", __func__, 7807b5e504dSStephen Warren *pid, xfer_len, num_packets); 7817b5e504dSStephen Warren 7826e9e0626SOleksandr Tymoshenko writel((xfer_len << DWC2_HCTSIZ_XFERSIZE_OFFSET) | 7836e9e0626SOleksandr Tymoshenko (num_packets << DWC2_HCTSIZ_PKTCNT_OFFSET) | 7847b5e504dSStephen Warren (*pid << DWC2_HCTSIZ_PID_OFFSET), 7856e9e0626SOleksandr Tymoshenko &hc_regs->hctsiz); 7866e9e0626SOleksandr Tymoshenko 7875253adedSStefan Brüns if (!in && xfer_len) { 788daed3059SStefan Brüns memcpy(aligned_buffer, buffer, xfer_len); 789db402e00SAlexander Stein 790daed3059SStefan Brüns flush_dcache_range((unsigned long)aligned_buffer, 791daed3059SStefan Brüns (unsigned long)aligned_buffer + 792daed3059SStefan Brüns roundup(xfer_len, ARCH_DMA_MINALIGN)); 793cc3e3a9eSSimon Glass } 794d1c880c6SStephen Warren 795daed3059SStefan Brüns writel(phys_to_bus((unsigned long)aligned_buffer), &hc_regs->hcdma); 796daed3059SStefan Brüns 797daed3059SStefan Brüns /* Clear old interrupt conditions for this host channel. */ 798daed3059SStefan Brüns writel(0x3fff, &hc_regs->hcint); 7996e9e0626SOleksandr Tymoshenko 8006e9e0626SOleksandr Tymoshenko /* Set host channel enable after all other setup is complete. */ 8016e9e0626SOleksandr Tymoshenko clrsetbits_le32(&hc_regs->hcchar, DWC2_HCCHAR_MULTICNT_MASK | 802d2ff51b3SStefan Brüns DWC2_HCCHAR_CHEN | DWC2_HCCHAR_CHDIS | 803d2ff51b3SStefan Brüns DWC2_HCCHAR_ODDFRM, 8046e9e0626SOleksandr Tymoshenko (1 << DWC2_HCCHAR_MULTICNT_OFFSET) | 805d2ff51b3SStefan Brüns (odd_frame << DWC2_HCCHAR_ODDFRM_OFFSET) | 8066e9e0626SOleksandr Tymoshenko DWC2_HCCHAR_CHEN); 8076e9e0626SOleksandr Tymoshenko 808daed3059SStefan Brüns ret = wait_for_chhltd(hc_regs, &sub, pid); 809daed3059SStefan Brüns if (ret < 0) 810daed3059SStefan Brüns return ret; 8116e9e0626SOleksandr Tymoshenko 8127b5e504dSStephen Warren if (in) { 813d1c880c6SStephen Warren xfer_len -= sub; 814db402e00SAlexander Stein 815daed3059SStefan Brüns invalidate_dcache_range((unsigned long)aligned_buffer, 816daed3059SStefan Brüns (unsigned long)aligned_buffer + 817daed3059SStefan Brüns roundup(xfer_len, ARCH_DMA_MINALIGN)); 818db402e00SAlexander Stein 819daed3059SStefan Brüns memcpy(buffer, aligned_buffer, xfer_len); 820daed3059SStefan Brüns } 821daed3059SStefan Brüns *actual_len = xfer_len; 822daed3059SStefan Brüns 823daed3059SStefan Brüns return ret; 8246e9e0626SOleksandr Tymoshenko } 8256e9e0626SOleksandr Tymoshenko 8266e9e0626SOleksandr Tymoshenko int chunk_msg(struct dwc2_priv *priv, struct usb_device *dev, 82725612f23SStefan Brüns unsigned long pipe, u8 *pid, int in, void *buffer, int len) 8286e9e0626SOleksandr Tymoshenko { 8296e9e0626SOleksandr Tymoshenko struct dwc2_core_regs *regs = priv->regs; 8306e9e0626SOleksandr Tymoshenko struct dwc2_hc_regs *hc_regs = ®s->hc_regs[DWC2_HC_CHANNEL]; 831d2ff51b3SStefan Brüns struct dwc2_host_regs *host_regs = ®s->host_regs; 8326e9e0626SOleksandr Tymoshenko int devnum = usb_pipedevice(pipe); 8336e9e0626SOleksandr Tymoshenko int ep = usb_pipeendpoint(pipe); 8346e9e0626SOleksandr Tymoshenko int max = usb_maxpacket(dev, pipe); 8356e9e0626SOleksandr Tymoshenko int eptype = dwc2_eptype[usb_pipetype(pipe)]; 8366e9e0626SOleksandr Tymoshenko int done = 0; 8376e9e0626SOleksandr Tymoshenko int ret = 0; 838b54e4470SStefan Brüns int do_split = 0; 839b54e4470SStefan Brüns int complete_split = 0; 8406e9e0626SOleksandr Tymoshenko uint32_t xfer_len; 8416e9e0626SOleksandr Tymoshenko uint32_t num_packets; 8426e9e0626SOleksandr Tymoshenko int stop_transfer = 0; 84356a7bbd7SStefan Brüns uint32_t max_xfer_len; 844d2ff51b3SStefan Brüns int ssplit_frame_num = 0; 845d1c880c6SStephen Warren 8466e9e0626SOleksandr Tymoshenko debug("%s: msg: pipe %lx pid %d in %d len %d\n", __func__, pipe, *pid, 8476e9e0626SOleksandr Tymoshenko in, len); 8486e9e0626SOleksandr Tymoshenko 84956a7bbd7SStefan Brüns max_xfer_len = CONFIG_DWC2_MAX_PACKET_COUNT * max; 85056a7bbd7SStefan Brüns if (max_xfer_len > CONFIG_DWC2_MAX_TRANSFER_SIZE) 85156a7bbd7SStefan Brüns max_xfer_len = CONFIG_DWC2_MAX_TRANSFER_SIZE; 85256a7bbd7SStefan Brüns if (max_xfer_len > DWC2_DATA_BUF_SIZE) 85356a7bbd7SStefan Brüns max_xfer_len = DWC2_DATA_BUF_SIZE; 85456a7bbd7SStefan Brüns 85556a7bbd7SStefan Brüns /* Make sure that max_xfer_len is a multiple of max packet size. */ 85656a7bbd7SStefan Brüns num_packets = max_xfer_len / max; 85756a7bbd7SStefan Brüns max_xfer_len = num_packets * max; 85856a7bbd7SStefan Brüns 8596e9e0626SOleksandr Tymoshenko /* Initialize channel */ 8606e9e0626SOleksandr Tymoshenko dwc_otg_hc_init(regs, DWC2_HC_CHANNEL, dev, devnum, ep, in, 8616e9e0626SOleksandr Tymoshenko eptype, max); 8626e9e0626SOleksandr Tymoshenko 863b54e4470SStefan Brüns /* Check if the target is a FS/LS device behind a HS hub */ 864b54e4470SStefan Brüns if (dev->speed != USB_SPEED_HIGH) { 865b54e4470SStefan Brüns uint8_t hub_addr; 866b54e4470SStefan Brüns uint8_t hub_port; 867b54e4470SStefan Brüns uint32_t hprt0 = readl(®s->hprt0); 868b54e4470SStefan Brüns if ((hprt0 & DWC2_HPRT0_PRTSPD_MASK) == 869b54e4470SStefan Brüns DWC2_HPRT0_PRTSPD_HIGH) { 870b54e4470SStefan Brüns usb_find_usb2_hub_address_port(dev, &hub_addr, 871b54e4470SStefan Brüns &hub_port); 872b54e4470SStefan Brüns dwc_otg_hc_init_split(hc_regs, hub_addr, hub_port); 873b54e4470SStefan Brüns 874b54e4470SStefan Brüns do_split = 1; 875b54e4470SStefan Brüns num_packets = 1; 876b54e4470SStefan Brüns max_xfer_len = max; 877b54e4470SStefan Brüns } 878b54e4470SStefan Brüns } 879b54e4470SStefan Brüns 880daed3059SStefan Brüns do { 881daed3059SStefan Brüns int actual_len = 0; 882b54e4470SStefan Brüns uint32_t hcint; 883d2ff51b3SStefan Brüns int odd_frame = 0; 8846e9e0626SOleksandr Tymoshenko xfer_len = len - done; 8856e9e0626SOleksandr Tymoshenko 88656a7bbd7SStefan Brüns if (xfer_len > max_xfer_len) 88756a7bbd7SStefan Brüns xfer_len = max_xfer_len; 88856a7bbd7SStefan Brüns else if (xfer_len > max) 8896e9e0626SOleksandr Tymoshenko num_packets = (xfer_len + max - 1) / max; 89056a7bbd7SStefan Brüns else 8916e9e0626SOleksandr Tymoshenko num_packets = 1; 8926e9e0626SOleksandr Tymoshenko 893b54e4470SStefan Brüns if (complete_split) 894b54e4470SStefan Brüns setbits_le32(&hc_regs->hcsplt, DWC2_HCSPLT_COMPSPLT); 895b54e4470SStefan Brüns else if (do_split) 896b54e4470SStefan Brüns clrbits_le32(&hc_regs->hcsplt, DWC2_HCSPLT_COMPSPLT); 897b54e4470SStefan Brüns 898d2ff51b3SStefan Brüns if (eptype == DWC2_HCCHAR_EPTYPE_INTR) { 899d2ff51b3SStefan Brüns int uframe_num = readl(&host_regs->hfnum); 900d2ff51b3SStefan Brüns if (!(uframe_num & 0x1)) 901d2ff51b3SStefan Brüns odd_frame = 1; 902d2ff51b3SStefan Brüns } 903d2ff51b3SStefan Brüns 904daed3059SStefan Brüns ret = transfer_chunk(hc_regs, priv->aligned_buffer, pid, 905daed3059SStefan Brüns in, (char *)buffer + done, num_packets, 906d2ff51b3SStefan Brüns xfer_len, &actual_len, odd_frame); 9076e9e0626SOleksandr Tymoshenko 908b54e4470SStefan Brüns hcint = readl(&hc_regs->hcint); 909b54e4470SStefan Brüns if (complete_split) { 910b54e4470SStefan Brüns stop_transfer = 0; 911d2ff51b3SStefan Brüns if (hcint & DWC2_HCINT_NYET) { 912b54e4470SStefan Brüns ret = 0; 913d2ff51b3SStefan Brüns int frame_num = DWC2_HFNUM_MAX_FRNUM & 914d2ff51b3SStefan Brüns readl(&host_regs->hfnum); 915d2ff51b3SStefan Brüns if (((frame_num - ssplit_frame_num) & 916d2ff51b3SStefan Brüns DWC2_HFNUM_MAX_FRNUM) > 4) 917d2ff51b3SStefan Brüns ret = -EAGAIN; 918d2ff51b3SStefan Brüns } else 919b54e4470SStefan Brüns complete_split = 0; 920b54e4470SStefan Brüns } else if (do_split) { 921b54e4470SStefan Brüns if (hcint & DWC2_HCINT_ACK) { 922d2ff51b3SStefan Brüns ssplit_frame_num = DWC2_HFNUM_MAX_FRNUM & 923d2ff51b3SStefan Brüns readl(&host_regs->hfnum); 924b54e4470SStefan Brüns ret = 0; 925b54e4470SStefan Brüns complete_split = 1; 926b54e4470SStefan Brüns } 927b54e4470SStefan Brüns } 928b54e4470SStefan Brüns 9296e9e0626SOleksandr Tymoshenko if (ret) 9306e9e0626SOleksandr Tymoshenko break; 9316e9e0626SOleksandr Tymoshenko 932daed3059SStefan Brüns if (actual_len < xfer_len) 9336e9e0626SOleksandr Tymoshenko stop_transfer = 1; 9346e9e0626SOleksandr Tymoshenko 935daed3059SStefan Brüns done += actual_len; 936d1c880c6SStephen Warren 937b54e4470SStefan Brüns /* Transactions are done when when either all data is transferred or 938b54e4470SStefan Brüns * there is a short transfer. In case of a SPLIT make sure the CSPLIT 939b54e4470SStefan Brüns * is executed. 940b54e4470SStefan Brüns */ 941b54e4470SStefan Brüns } while (((done < len) && !stop_transfer) || complete_split); 9426e9e0626SOleksandr Tymoshenko 9436e9e0626SOleksandr Tymoshenko writel(0, &hc_regs->hcintmsk); 9446e9e0626SOleksandr Tymoshenko writel(0xFFFFFFFF, &hc_regs->hcint); 9456e9e0626SOleksandr Tymoshenko 9466e9e0626SOleksandr Tymoshenko dev->status = 0; 9476e9e0626SOleksandr Tymoshenko dev->act_len = done; 9486e9e0626SOleksandr Tymoshenko 9495877de91SStephen Warren return ret; 9506e9e0626SOleksandr Tymoshenko } 9516e9e0626SOleksandr Tymoshenko 9527b5e504dSStephen Warren /* U-Boot USB transmission interface */ 953cc3e3a9eSSimon Glass int _submit_bulk_msg(struct dwc2_priv *priv, struct usb_device *dev, 954cc3e3a9eSSimon Glass unsigned long pipe, void *buffer, int len) 9557b5e504dSStephen Warren { 9567b5e504dSStephen Warren int devnum = usb_pipedevice(pipe); 9577b5e504dSStephen Warren int ep = usb_pipeendpoint(pipe); 95825612f23SStefan Brüns u8* pid; 9597b5e504dSStephen Warren 96025612f23SStefan Brüns if ((devnum >= MAX_DEVICE) || (devnum == priv->root_hub_devnum)) { 9617b5e504dSStephen Warren dev->status = 0; 9627b5e504dSStephen Warren return -EINVAL; 9637b5e504dSStephen Warren } 9647b5e504dSStephen Warren 96525612f23SStefan Brüns if (usb_pipein(pipe)) 96625612f23SStefan Brüns pid = &priv->in_data_toggle[devnum][ep]; 96725612f23SStefan Brüns else 96825612f23SStefan Brüns pid = &priv->out_data_toggle[devnum][ep]; 96925612f23SStefan Brüns 97025612f23SStefan Brüns return chunk_msg(priv, dev, pipe, pid, usb_pipein(pipe), buffer, len); 9717b5e504dSStephen Warren } 9727b5e504dSStephen Warren 973cc3e3a9eSSimon Glass static int _submit_control_msg(struct dwc2_priv *priv, struct usb_device *dev, 974cc3e3a9eSSimon Glass unsigned long pipe, void *buffer, int len, 975cc3e3a9eSSimon Glass struct devrequest *setup) 9766e9e0626SOleksandr Tymoshenko { 9776e9e0626SOleksandr Tymoshenko int devnum = usb_pipedevice(pipe); 97825612f23SStefan Brüns int ret, act_len; 97925612f23SStefan Brüns u8 pid; 9806e9e0626SOleksandr Tymoshenko /* For CONTROL endpoint pid should start with DATA1 */ 9816e9e0626SOleksandr Tymoshenko int status_direction; 9826e9e0626SOleksandr Tymoshenko 983cc3e3a9eSSimon Glass if (devnum == priv->root_hub_devnum) { 9846e9e0626SOleksandr Tymoshenko dev->status = 0; 9856e9e0626SOleksandr Tymoshenko dev->speed = USB_SPEED_HIGH; 986cc3e3a9eSSimon Glass return dwc_otg_submit_rh_msg(priv, dev, pipe, buffer, len, 987cc3e3a9eSSimon Glass setup); 9886e9e0626SOleksandr Tymoshenko } 9896e9e0626SOleksandr Tymoshenko 990b54e4470SStefan Brüns /* SETUP stage */ 991ee837554SStephen Warren pid = DWC2_HC_PID_SETUP; 992b54e4470SStefan Brüns do { 99303460cdcSStefan Brüns ret = chunk_msg(priv, dev, pipe, &pid, 0, setup, 8); 994b54e4470SStefan Brüns } while (ret == -EAGAIN); 995ee837554SStephen Warren if (ret) 996ee837554SStephen Warren return ret; 9976e9e0626SOleksandr Tymoshenko 998b54e4470SStefan Brüns /* DATA stage */ 999b54e4470SStefan Brüns act_len = 0; 10006e9e0626SOleksandr Tymoshenko if (buffer) { 1001282685e0SStephen Warren pid = DWC2_HC_PID_DATA1; 1002b54e4470SStefan Brüns do { 1003b54e4470SStefan Brüns ret = chunk_msg(priv, dev, pipe, &pid, usb_pipein(pipe), 1004b54e4470SStefan Brüns buffer, len); 1005b54e4470SStefan Brüns act_len += dev->act_len; 1006b54e4470SStefan Brüns buffer += dev->act_len; 1007b54e4470SStefan Brüns len -= dev->act_len; 1008b54e4470SStefan Brüns } while (ret == -EAGAIN); 1009ee837554SStephen Warren if (ret) 1010ee837554SStephen Warren return ret; 1011b54e4470SStefan Brüns status_direction = usb_pipeout(pipe); 1012b54e4470SStefan Brüns } else { 1013b54e4470SStefan Brüns /* No-data CONTROL always ends with an IN transaction */ 1014b54e4470SStefan Brüns status_direction = 1; 1015b54e4470SStefan Brüns } 10166e9e0626SOleksandr Tymoshenko 10176e9e0626SOleksandr Tymoshenko /* STATUS stage */ 1018ee837554SStephen Warren pid = DWC2_HC_PID_DATA1; 1019b54e4470SStefan Brüns do { 1020cc3e3a9eSSimon Glass ret = chunk_msg(priv, dev, pipe, &pid, status_direction, 102103460cdcSStefan Brüns priv->status_buffer, 0); 1022b54e4470SStefan Brüns } while (ret == -EAGAIN); 1023ee837554SStephen Warren if (ret) 1024ee837554SStephen Warren return ret; 10256e9e0626SOleksandr Tymoshenko 1026ee837554SStephen Warren dev->act_len = act_len; 10276e9e0626SOleksandr Tymoshenko 10284a1d21fcSStephen Warren return 0; 10296e9e0626SOleksandr Tymoshenko } 10306e9e0626SOleksandr Tymoshenko 1031cc3e3a9eSSimon Glass int _submit_int_msg(struct dwc2_priv *priv, struct usb_device *dev, 1032cc3e3a9eSSimon Glass unsigned long pipe, void *buffer, int len, int interval) 10336e9e0626SOleksandr Tymoshenko { 10345877de91SStephen Warren unsigned long timeout; 10355877de91SStephen Warren int ret; 10365877de91SStephen Warren 1037e236519bSStephen Warren /* FIXME: what is interval? */ 10385877de91SStephen Warren 10395877de91SStephen Warren timeout = get_timer(0) + USB_TIMEOUT_MS(pipe); 10405877de91SStephen Warren for (;;) { 10415877de91SStephen Warren if (get_timer(0) > timeout) { 10425877de91SStephen Warren printf("Timeout poll on interrupt endpoint\n"); 10435877de91SStephen Warren return -ETIMEDOUT; 10445877de91SStephen Warren } 1045cc3e3a9eSSimon Glass ret = _submit_bulk_msg(priv, dev, pipe, buffer, len); 10465877de91SStephen Warren if (ret != -EAGAIN) 10475877de91SStephen Warren return ret; 10485877de91SStephen Warren } 10496e9e0626SOleksandr Tymoshenko } 10506e9e0626SOleksandr Tymoshenko 1051cc3e3a9eSSimon Glass static int dwc2_init_common(struct dwc2_priv *priv) 10526e9e0626SOleksandr Tymoshenko { 1053cc3e3a9eSSimon Glass struct dwc2_core_regs *regs = priv->regs; 10546e9e0626SOleksandr Tymoshenko uint32_t snpsid; 10556e9e0626SOleksandr Tymoshenko int i, j; 10566e9e0626SOleksandr Tymoshenko 10576e9e0626SOleksandr Tymoshenko snpsid = readl(®s->gsnpsid); 10586e9e0626SOleksandr Tymoshenko printf("Core Release: %x.%03x\n", snpsid >> 12 & 0xf, snpsid & 0xfff); 10596e9e0626SOleksandr Tymoshenko 10605cfd6c00SPeter Griffin if ((snpsid & DWC2_SNPSID_DEVID_MASK) != DWC2_SNPSID_DEVID_VER_2xx && 10615cfd6c00SPeter Griffin (snpsid & DWC2_SNPSID_DEVID_MASK) != DWC2_SNPSID_DEVID_VER_3xx) { 10626e9e0626SOleksandr Tymoshenko printf("SNPSID invalid (not DWC2 OTG device): %08x\n", snpsid); 10636e9e0626SOleksandr Tymoshenko return -ENODEV; 10646e9e0626SOleksandr Tymoshenko } 10656e9e0626SOleksandr Tymoshenko 1066618da563SMarek Vasut #ifdef CONFIG_DWC2_PHY_ULPI_EXT_VBUS 1067618da563SMarek Vasut priv->ext_vbus = 1; 1068618da563SMarek Vasut #else 1069618da563SMarek Vasut priv->ext_vbus = 0; 1070618da563SMarek Vasut #endif 1071618da563SMarek Vasut 107255901989SMarek Vasut dwc_otg_core_init(priv); 10736e9e0626SOleksandr Tymoshenko dwc_otg_core_host_init(regs); 10746e9e0626SOleksandr Tymoshenko 10756e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hprt0, DWC2_HPRT0_PRTENA | 10766e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTCONNDET | DWC2_HPRT0_PRTENCHNG | 10776e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTOVRCURRCHNG, 10786e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTRST); 10796e9e0626SOleksandr Tymoshenko mdelay(50); 10806e9e0626SOleksandr Tymoshenko clrbits_le32(®s->hprt0, DWC2_HPRT0_PRTENA | DWC2_HPRT0_PRTCONNDET | 10816e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTENCHNG | DWC2_HPRT0_PRTOVRCURRCHNG | 10826e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTRST); 10836e9e0626SOleksandr Tymoshenko 10846e9e0626SOleksandr Tymoshenko for (i = 0; i < MAX_DEVICE; i++) { 108525612f23SStefan Brüns for (j = 0; j < MAX_ENDPOINT; j++) { 108625612f23SStefan Brüns priv->in_data_toggle[i][j] = DWC2_HC_PID_DATA0; 108725612f23SStefan Brüns priv->out_data_toggle[i][j] = DWC2_HC_PID_DATA0; 108825612f23SStefan Brüns } 10896e9e0626SOleksandr Tymoshenko } 10906e9e0626SOleksandr Tymoshenko 1091*2bf352f0SStefan Roese /* 1092*2bf352f0SStefan Roese * Add a 1 second delay here. This gives the host controller 1093*2bf352f0SStefan Roese * a bit time before the comminucation with the USB devices 1094*2bf352f0SStefan Roese * is started (the bus is scanned) and fixes the USB detection 1095*2bf352f0SStefan Roese * problems with some problematic USB keys. 1096*2bf352f0SStefan Roese */ 1097*2bf352f0SStefan Roese if (readl(®s->gintsts) & DWC2_GINTSTS_CURMODE_HOST) 1098*2bf352f0SStefan Roese mdelay(1000); 1099*2bf352f0SStefan Roese 11006e9e0626SOleksandr Tymoshenko return 0; 11016e9e0626SOleksandr Tymoshenko } 11026e9e0626SOleksandr Tymoshenko 1103cc3e3a9eSSimon Glass static void dwc2_uninit_common(struct dwc2_core_regs *regs) 11046e9e0626SOleksandr Tymoshenko { 11056e9e0626SOleksandr Tymoshenko /* Put everything in reset. */ 11066e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hprt0, DWC2_HPRT0_PRTENA | 11076e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTCONNDET | DWC2_HPRT0_PRTENCHNG | 11086e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTOVRCURRCHNG, 11096e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTRST); 1110cc3e3a9eSSimon Glass } 1111cc3e3a9eSSimon Glass 1112f58a41e0SSimon Glass #ifndef CONFIG_DM_USB 1113cc3e3a9eSSimon Glass int submit_control_msg(struct usb_device *dev, unsigned long pipe, void *buffer, 1114cc3e3a9eSSimon Glass int len, struct devrequest *setup) 1115cc3e3a9eSSimon Glass { 1116cc3e3a9eSSimon Glass return _submit_control_msg(&local, dev, pipe, buffer, len, setup); 1117cc3e3a9eSSimon Glass } 1118cc3e3a9eSSimon Glass 1119cc3e3a9eSSimon Glass int submit_bulk_msg(struct usb_device *dev, unsigned long pipe, void *buffer, 1120cc3e3a9eSSimon Glass int len) 1121cc3e3a9eSSimon Glass { 1122cc3e3a9eSSimon Glass return _submit_bulk_msg(&local, dev, pipe, buffer, len); 1123cc3e3a9eSSimon Glass } 1124cc3e3a9eSSimon Glass 1125cc3e3a9eSSimon Glass int submit_int_msg(struct usb_device *dev, unsigned long pipe, void *buffer, 1126cc3e3a9eSSimon Glass int len, int interval) 1127cc3e3a9eSSimon Glass { 1128cc3e3a9eSSimon Glass return _submit_int_msg(&local, dev, pipe, buffer, len, interval); 1129cc3e3a9eSSimon Glass } 1130cc3e3a9eSSimon Glass 1131cc3e3a9eSSimon Glass /* U-Boot USB control interface */ 1132cc3e3a9eSSimon Glass int usb_lowlevel_init(int index, enum usb_init_type init, void **controller) 1133cc3e3a9eSSimon Glass { 1134cc3e3a9eSSimon Glass struct dwc2_priv *priv = &local; 1135cc3e3a9eSSimon Glass 1136cc3e3a9eSSimon Glass memset(priv, '\0', sizeof(*priv)); 1137cc3e3a9eSSimon Glass priv->root_hub_devnum = 0; 1138cc3e3a9eSSimon Glass priv->regs = (struct dwc2_core_regs *)CONFIG_USB_DWC2_REG_ADDR; 1139cc3e3a9eSSimon Glass priv->aligned_buffer = aligned_buffer_addr; 1140cc3e3a9eSSimon Glass priv->status_buffer = status_buffer_addr; 1141cc3e3a9eSSimon Glass 1142cc3e3a9eSSimon Glass /* board-dependant init */ 1143cc3e3a9eSSimon Glass if (board_usb_init(index, USB_INIT_HOST)) 1144cc3e3a9eSSimon Glass return -1; 1145cc3e3a9eSSimon Glass 1146cc3e3a9eSSimon Glass return dwc2_init_common(priv); 1147cc3e3a9eSSimon Glass } 1148cc3e3a9eSSimon Glass 1149cc3e3a9eSSimon Glass int usb_lowlevel_stop(int index) 1150cc3e3a9eSSimon Glass { 1151cc3e3a9eSSimon Glass dwc2_uninit_common(local.regs); 1152cc3e3a9eSSimon Glass 11536e9e0626SOleksandr Tymoshenko return 0; 11546e9e0626SOleksandr Tymoshenko } 1155f58a41e0SSimon Glass #endif 1156f58a41e0SSimon Glass 1157f58a41e0SSimon Glass #ifdef CONFIG_DM_USB 1158f58a41e0SSimon Glass static int dwc2_submit_control_msg(struct udevice *dev, struct usb_device *udev, 1159f58a41e0SSimon Glass unsigned long pipe, void *buffer, int length, 1160f58a41e0SSimon Glass struct devrequest *setup) 1161f58a41e0SSimon Glass { 1162f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1163f58a41e0SSimon Glass 1164f58a41e0SSimon Glass debug("%s: dev='%s', udev=%p, udev->dev='%s', portnr=%d\n", __func__, 1165f58a41e0SSimon Glass dev->name, udev, udev->dev->name, udev->portnr); 1166f58a41e0SSimon Glass 1167f58a41e0SSimon Glass return _submit_control_msg(priv, udev, pipe, buffer, length, setup); 1168f58a41e0SSimon Glass } 1169f58a41e0SSimon Glass 1170f58a41e0SSimon Glass static int dwc2_submit_bulk_msg(struct udevice *dev, struct usb_device *udev, 1171f58a41e0SSimon Glass unsigned long pipe, void *buffer, int length) 1172f58a41e0SSimon Glass { 1173f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1174f58a41e0SSimon Glass 1175f58a41e0SSimon Glass debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev); 1176f58a41e0SSimon Glass 1177f58a41e0SSimon Glass return _submit_bulk_msg(priv, udev, pipe, buffer, length); 1178f58a41e0SSimon Glass } 1179f58a41e0SSimon Glass 1180f58a41e0SSimon Glass static int dwc2_submit_int_msg(struct udevice *dev, struct usb_device *udev, 1181f58a41e0SSimon Glass unsigned long pipe, void *buffer, int length, 1182f58a41e0SSimon Glass int interval) 1183f58a41e0SSimon Glass { 1184f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1185f58a41e0SSimon Glass 1186f58a41e0SSimon Glass debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev); 1187f58a41e0SSimon Glass 1188f58a41e0SSimon Glass return _submit_int_msg(priv, udev, pipe, buffer, length, interval); 1189f58a41e0SSimon Glass } 1190f58a41e0SSimon Glass 1191f58a41e0SSimon Glass static int dwc2_usb_ofdata_to_platdata(struct udevice *dev) 1192f58a41e0SSimon Glass { 1193f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1194b4fbd089SMarek Vasut const void *prop; 1195f58a41e0SSimon Glass fdt_addr_t addr; 1196f58a41e0SSimon Glass 1197f58a41e0SSimon Glass addr = dev_get_addr(dev); 1198f58a41e0SSimon Glass if (addr == FDT_ADDR_T_NONE) 1199f58a41e0SSimon Glass return -EINVAL; 1200f58a41e0SSimon Glass priv->regs = (struct dwc2_core_regs *)addr; 1201f58a41e0SSimon Glass 1202b4fbd089SMarek Vasut prop = fdt_getprop(gd->fdt_blob, dev->of_offset, "disable-over-current", 1203b4fbd089SMarek Vasut NULL); 1204b4fbd089SMarek Vasut if (prop) 1205b4fbd089SMarek Vasut priv->oc_disable = true; 1206b4fbd089SMarek Vasut 1207f58a41e0SSimon Glass return 0; 1208f58a41e0SSimon Glass } 1209f58a41e0SSimon Glass 1210f58a41e0SSimon Glass static int dwc2_usb_probe(struct udevice *dev) 1211f58a41e0SSimon Glass { 1212f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1213e96e064fSMarek Vasut struct usb_bus_priv *bus_priv = dev_get_uclass_priv(dev); 1214e96e064fSMarek Vasut 1215e96e064fSMarek Vasut bus_priv->desc_before_addr = true; 1216f58a41e0SSimon Glass 1217f58a41e0SSimon Glass return dwc2_init_common(priv); 1218f58a41e0SSimon Glass } 1219f58a41e0SSimon Glass 1220f58a41e0SSimon Glass static int dwc2_usb_remove(struct udevice *dev) 1221f58a41e0SSimon Glass { 1222f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1223f58a41e0SSimon Glass 1224f58a41e0SSimon Glass dwc2_uninit_common(priv->regs); 1225f58a41e0SSimon Glass 1226f58a41e0SSimon Glass return 0; 1227f58a41e0SSimon Glass } 1228f58a41e0SSimon Glass 1229f58a41e0SSimon Glass struct dm_usb_ops dwc2_usb_ops = { 1230f58a41e0SSimon Glass .control = dwc2_submit_control_msg, 1231f58a41e0SSimon Glass .bulk = dwc2_submit_bulk_msg, 1232f58a41e0SSimon Glass .interrupt = dwc2_submit_int_msg, 1233f58a41e0SSimon Glass }; 1234f58a41e0SSimon Glass 1235f58a41e0SSimon Glass static const struct udevice_id dwc2_usb_ids[] = { 1236f58a41e0SSimon Glass { .compatible = "brcm,bcm2835-usb" }, 1237f522f947SMarek Vasut { .compatible = "snps,dwc2" }, 1238f58a41e0SSimon Glass { } 1239f58a41e0SSimon Glass }; 1240f58a41e0SSimon Glass 1241f58a41e0SSimon Glass U_BOOT_DRIVER(usb_dwc2) = { 12427a1386f9SMarek Vasut .name = "dwc2_usb", 1243f58a41e0SSimon Glass .id = UCLASS_USB, 1244f58a41e0SSimon Glass .of_match = dwc2_usb_ids, 1245f58a41e0SSimon Glass .ofdata_to_platdata = dwc2_usb_ofdata_to_platdata, 1246f58a41e0SSimon Glass .probe = dwc2_usb_probe, 1247f58a41e0SSimon Glass .remove = dwc2_usb_remove, 1248f58a41e0SSimon Glass .ops = &dwc2_usb_ops, 1249f58a41e0SSimon Glass .priv_auto_alloc_size = sizeof(struct dwc2_priv), 1250f58a41e0SSimon Glass .flags = DM_FLAG_ALLOC_PRIV_DMA, 1251f58a41e0SSimon Glass }; 1252f58a41e0SSimon Glass #endif 1253