16e9e0626SOleksandr Tymoshenko /* 26e9e0626SOleksandr Tymoshenko * Copyright (C) 2012 Oleksandr Tymoshenko <gonzo@freebsd.org> 36e9e0626SOleksandr Tymoshenko * Copyright (C) 2014 Marek Vasut <marex@denx.de> 46e9e0626SOleksandr Tymoshenko * 56e9e0626SOleksandr Tymoshenko * SPDX-License-Identifier: GPL-2.0+ 66e9e0626SOleksandr Tymoshenko */ 76e9e0626SOleksandr Tymoshenko 86e9e0626SOleksandr Tymoshenko #include <common.h> 9f58a41e0SSimon Glass #include <dm.h> 106e9e0626SOleksandr Tymoshenko #include <errno.h> 116e9e0626SOleksandr Tymoshenko #include <usb.h> 126e9e0626SOleksandr Tymoshenko #include <malloc.h> 13cf92e05cSSimon Glass #include <memalign.h> 145c0beb5cSStephen Warren #include <phys2bus.h> 156e9e0626SOleksandr Tymoshenko #include <usbroothubdes.h> 166e9e0626SOleksandr Tymoshenko #include <asm/io.h> 176e9e0626SOleksandr Tymoshenko 186e9e0626SOleksandr Tymoshenko #include "dwc2.h" 196e9e0626SOleksandr Tymoshenko 206e9e0626SOleksandr Tymoshenko /* Use only HC channel 0. */ 216e9e0626SOleksandr Tymoshenko #define DWC2_HC_CHANNEL 0 226e9e0626SOleksandr Tymoshenko 236e9e0626SOleksandr Tymoshenko #define DWC2_STATUS_BUF_SIZE 64 246e9e0626SOleksandr Tymoshenko #define DWC2_DATA_BUF_SIZE (64 * 1024) 256e9e0626SOleksandr Tymoshenko 266e9e0626SOleksandr Tymoshenko #define MAX_DEVICE 16 276e9e0626SOleksandr Tymoshenko #define MAX_ENDPOINT 16 286e9e0626SOleksandr Tymoshenko 29cc3e3a9eSSimon Glass struct dwc2_priv { 30f58a41e0SSimon Glass #ifdef CONFIG_DM_USB 31db402e00SAlexander Stein uint8_t aligned_buffer[DWC2_DATA_BUF_SIZE] __aligned(ARCH_DMA_MINALIGN); 32db402e00SAlexander Stein uint8_t status_buffer[DWC2_STATUS_BUF_SIZE] __aligned(ARCH_DMA_MINALIGN); 33f58a41e0SSimon Glass #else 34cc3e3a9eSSimon Glass uint8_t *aligned_buffer; 35cc3e3a9eSSimon Glass uint8_t *status_buffer; 36f58a41e0SSimon Glass #endif 37*25612f23SStefan Brüns u8 in_data_toggle[MAX_DEVICE][MAX_ENDPOINT]; 38*25612f23SStefan Brüns u8 out_data_toggle[MAX_DEVICE][MAX_ENDPOINT]; 39cc3e3a9eSSimon Glass struct dwc2_core_regs *regs; 40cc3e3a9eSSimon Glass int root_hub_devnum; 41cc3e3a9eSSimon Glass }; 426e9e0626SOleksandr Tymoshenko 43f58a41e0SSimon Glass #ifndef CONFIG_DM_USB 44db402e00SAlexander Stein /* We need cacheline-aligned buffers for DMA transfers and dcache support */ 45db402e00SAlexander Stein DEFINE_ALIGN_BUFFER(uint8_t, aligned_buffer_addr, DWC2_DATA_BUF_SIZE, 46db402e00SAlexander Stein ARCH_DMA_MINALIGN); 47db402e00SAlexander Stein DEFINE_ALIGN_BUFFER(uint8_t, status_buffer_addr, DWC2_STATUS_BUF_SIZE, 48db402e00SAlexander Stein ARCH_DMA_MINALIGN); 49cc3e3a9eSSimon Glass 50cc3e3a9eSSimon Glass static struct dwc2_priv local; 51f58a41e0SSimon Glass #endif 526e9e0626SOleksandr Tymoshenko 536e9e0626SOleksandr Tymoshenko /* 546e9e0626SOleksandr Tymoshenko * DWC2 IP interface 556e9e0626SOleksandr Tymoshenko */ 566e9e0626SOleksandr Tymoshenko static int wait_for_bit(void *reg, const uint32_t mask, bool set) 576e9e0626SOleksandr Tymoshenko { 586e9e0626SOleksandr Tymoshenko unsigned int timeout = 1000000; 596e9e0626SOleksandr Tymoshenko uint32_t val; 606e9e0626SOleksandr Tymoshenko 616e9e0626SOleksandr Tymoshenko while (--timeout) { 626e9e0626SOleksandr Tymoshenko val = readl(reg); 636e9e0626SOleksandr Tymoshenko if (!set) 646e9e0626SOleksandr Tymoshenko val = ~val; 656e9e0626SOleksandr Tymoshenko 666e9e0626SOleksandr Tymoshenko if ((val & mask) == mask) 676e9e0626SOleksandr Tymoshenko return 0; 686e9e0626SOleksandr Tymoshenko 696e9e0626SOleksandr Tymoshenko udelay(1); 706e9e0626SOleksandr Tymoshenko } 716e9e0626SOleksandr Tymoshenko 726e9e0626SOleksandr Tymoshenko debug("%s: Timeout (reg=%p mask=%08x wait_set=%i)\n", 736e9e0626SOleksandr Tymoshenko __func__, reg, mask, set); 746e9e0626SOleksandr Tymoshenko 756e9e0626SOleksandr Tymoshenko return -ETIMEDOUT; 766e9e0626SOleksandr Tymoshenko } 776e9e0626SOleksandr Tymoshenko 786e9e0626SOleksandr Tymoshenko /* 796e9e0626SOleksandr Tymoshenko * Initializes the FSLSPClkSel field of the HCFG register 806e9e0626SOleksandr Tymoshenko * depending on the PHY type. 816e9e0626SOleksandr Tymoshenko */ 826e9e0626SOleksandr Tymoshenko static void init_fslspclksel(struct dwc2_core_regs *regs) 836e9e0626SOleksandr Tymoshenko { 846e9e0626SOleksandr Tymoshenko uint32_t phyclk; 856e9e0626SOleksandr Tymoshenko 866e9e0626SOleksandr Tymoshenko #if (CONFIG_DWC2_PHY_TYPE == DWC2_PHY_TYPE_FS) 876e9e0626SOleksandr Tymoshenko phyclk = DWC2_HCFG_FSLSPCLKSEL_48_MHZ; /* Full speed PHY */ 886e9e0626SOleksandr Tymoshenko #else 896e9e0626SOleksandr Tymoshenko /* High speed PHY running at full speed or high speed */ 906e9e0626SOleksandr Tymoshenko phyclk = DWC2_HCFG_FSLSPCLKSEL_30_60_MHZ; 916e9e0626SOleksandr Tymoshenko #endif 926e9e0626SOleksandr Tymoshenko 936e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_ULPI_FS_LS 946e9e0626SOleksandr Tymoshenko uint32_t hwcfg2 = readl(®s->ghwcfg2); 956e9e0626SOleksandr Tymoshenko uint32_t hval = (ghwcfg2 & DWC2_HWCFG2_HS_PHY_TYPE_MASK) >> 966e9e0626SOleksandr Tymoshenko DWC2_HWCFG2_HS_PHY_TYPE_OFFSET; 976e9e0626SOleksandr Tymoshenko uint32_t fval = (ghwcfg2 & DWC2_HWCFG2_FS_PHY_TYPE_MASK) >> 986e9e0626SOleksandr Tymoshenko DWC2_HWCFG2_FS_PHY_TYPE_OFFSET; 996e9e0626SOleksandr Tymoshenko 1006e9e0626SOleksandr Tymoshenko if (hval == 2 && fval == 1) 1016e9e0626SOleksandr Tymoshenko phyclk = DWC2_HCFG_FSLSPCLKSEL_48_MHZ; /* Full speed PHY */ 1026e9e0626SOleksandr Tymoshenko #endif 1036e9e0626SOleksandr Tymoshenko 1046e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->host_regs.hcfg, 1056e9e0626SOleksandr Tymoshenko DWC2_HCFG_FSLSPCLKSEL_MASK, 1066e9e0626SOleksandr Tymoshenko phyclk << DWC2_HCFG_FSLSPCLKSEL_OFFSET); 1076e9e0626SOleksandr Tymoshenko } 1086e9e0626SOleksandr Tymoshenko 1096e9e0626SOleksandr Tymoshenko /* 1106e9e0626SOleksandr Tymoshenko * Flush a Tx FIFO. 1116e9e0626SOleksandr Tymoshenko * 1126e9e0626SOleksandr Tymoshenko * @param regs Programming view of DWC_otg controller. 1136e9e0626SOleksandr Tymoshenko * @param num Tx FIFO to flush. 1146e9e0626SOleksandr Tymoshenko */ 1156e9e0626SOleksandr Tymoshenko static void dwc_otg_flush_tx_fifo(struct dwc2_core_regs *regs, const int num) 1166e9e0626SOleksandr Tymoshenko { 1176e9e0626SOleksandr Tymoshenko int ret; 1186e9e0626SOleksandr Tymoshenko 1196e9e0626SOleksandr Tymoshenko writel(DWC2_GRSTCTL_TXFFLSH | (num << DWC2_GRSTCTL_TXFNUM_OFFSET), 1206e9e0626SOleksandr Tymoshenko ®s->grstctl); 1216e9e0626SOleksandr Tymoshenko ret = wait_for_bit(®s->grstctl, DWC2_GRSTCTL_TXFFLSH, 0); 1226e9e0626SOleksandr Tymoshenko if (ret) 1236e9e0626SOleksandr Tymoshenko printf("%s: Timeout!\n", __func__); 1246e9e0626SOleksandr Tymoshenko 1256e9e0626SOleksandr Tymoshenko /* Wait for 3 PHY Clocks */ 1266e9e0626SOleksandr Tymoshenko udelay(1); 1276e9e0626SOleksandr Tymoshenko } 1286e9e0626SOleksandr Tymoshenko 1296e9e0626SOleksandr Tymoshenko /* 1306e9e0626SOleksandr Tymoshenko * Flush Rx FIFO. 1316e9e0626SOleksandr Tymoshenko * 1326e9e0626SOleksandr Tymoshenko * @param regs Programming view of DWC_otg controller. 1336e9e0626SOleksandr Tymoshenko */ 1346e9e0626SOleksandr Tymoshenko static void dwc_otg_flush_rx_fifo(struct dwc2_core_regs *regs) 1356e9e0626SOleksandr Tymoshenko { 1366e9e0626SOleksandr Tymoshenko int ret; 1376e9e0626SOleksandr Tymoshenko 1386e9e0626SOleksandr Tymoshenko writel(DWC2_GRSTCTL_RXFFLSH, ®s->grstctl); 1396e9e0626SOleksandr Tymoshenko ret = wait_for_bit(®s->grstctl, DWC2_GRSTCTL_RXFFLSH, 0); 1406e9e0626SOleksandr Tymoshenko if (ret) 1416e9e0626SOleksandr Tymoshenko printf("%s: Timeout!\n", __func__); 1426e9e0626SOleksandr Tymoshenko 1436e9e0626SOleksandr Tymoshenko /* Wait for 3 PHY Clocks */ 1446e9e0626SOleksandr Tymoshenko udelay(1); 1456e9e0626SOleksandr Tymoshenko } 1466e9e0626SOleksandr Tymoshenko 1476e9e0626SOleksandr Tymoshenko /* 1486e9e0626SOleksandr Tymoshenko * Do core a soft reset of the core. Be careful with this because it 1496e9e0626SOleksandr Tymoshenko * resets all the internal state machines of the core. 1506e9e0626SOleksandr Tymoshenko */ 1516e9e0626SOleksandr Tymoshenko static void dwc_otg_core_reset(struct dwc2_core_regs *regs) 1526e9e0626SOleksandr Tymoshenko { 1536e9e0626SOleksandr Tymoshenko int ret; 1546e9e0626SOleksandr Tymoshenko 1556e9e0626SOleksandr Tymoshenko /* Wait for AHB master IDLE state. */ 1566e9e0626SOleksandr Tymoshenko ret = wait_for_bit(®s->grstctl, DWC2_GRSTCTL_AHBIDLE, 1); 1576e9e0626SOleksandr Tymoshenko if (ret) 1586e9e0626SOleksandr Tymoshenko printf("%s: Timeout!\n", __func__); 1596e9e0626SOleksandr Tymoshenko 1606e9e0626SOleksandr Tymoshenko /* Core Soft Reset */ 1616e9e0626SOleksandr Tymoshenko writel(DWC2_GRSTCTL_CSFTRST, ®s->grstctl); 1626e9e0626SOleksandr Tymoshenko ret = wait_for_bit(®s->grstctl, DWC2_GRSTCTL_CSFTRST, 0); 1636e9e0626SOleksandr Tymoshenko if (ret) 1646e9e0626SOleksandr Tymoshenko printf("%s: Timeout!\n", __func__); 1656e9e0626SOleksandr Tymoshenko 1666e9e0626SOleksandr Tymoshenko /* 1676e9e0626SOleksandr Tymoshenko * Wait for core to come out of reset. 1686e9e0626SOleksandr Tymoshenko * NOTE: This long sleep is _very_ important, otherwise the core will 1696e9e0626SOleksandr Tymoshenko * not stay in host mode after a connector ID change! 1706e9e0626SOleksandr Tymoshenko */ 1716e9e0626SOleksandr Tymoshenko mdelay(100); 1726e9e0626SOleksandr Tymoshenko } 1736e9e0626SOleksandr Tymoshenko 1746e9e0626SOleksandr Tymoshenko /* 1756e9e0626SOleksandr Tymoshenko * This function initializes the DWC_otg controller registers for 1766e9e0626SOleksandr Tymoshenko * host mode. 1776e9e0626SOleksandr Tymoshenko * 1786e9e0626SOleksandr Tymoshenko * This function flushes the Tx and Rx FIFOs and it flushes any entries in the 1796e9e0626SOleksandr Tymoshenko * request queues. Host channels are reset to ensure that they are ready for 1806e9e0626SOleksandr Tymoshenko * performing transfers. 1816e9e0626SOleksandr Tymoshenko * 1826e9e0626SOleksandr Tymoshenko * @param regs Programming view of DWC_otg controller 1836e9e0626SOleksandr Tymoshenko * 1846e9e0626SOleksandr Tymoshenko */ 1856e9e0626SOleksandr Tymoshenko static void dwc_otg_core_host_init(struct dwc2_core_regs *regs) 1866e9e0626SOleksandr Tymoshenko { 1876e9e0626SOleksandr Tymoshenko uint32_t nptxfifosize = 0; 1886e9e0626SOleksandr Tymoshenko uint32_t ptxfifosize = 0; 1896e9e0626SOleksandr Tymoshenko uint32_t hprt0 = 0; 1906e9e0626SOleksandr Tymoshenko int i, ret, num_channels; 1916e9e0626SOleksandr Tymoshenko 1926e9e0626SOleksandr Tymoshenko /* Restart the Phy Clock */ 1936e9e0626SOleksandr Tymoshenko writel(0, ®s->pcgcctl); 1946e9e0626SOleksandr Tymoshenko 1956e9e0626SOleksandr Tymoshenko /* Initialize Host Configuration Register */ 1966e9e0626SOleksandr Tymoshenko init_fslspclksel(regs); 1976e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_DFLT_SPEED_FULL 1986e9e0626SOleksandr Tymoshenko setbits_le32(®s->host_regs.hcfg, DWC2_HCFG_FSLSSUPP); 1996e9e0626SOleksandr Tymoshenko #endif 2006e9e0626SOleksandr Tymoshenko 2016e9e0626SOleksandr Tymoshenko /* Configure data FIFO sizes */ 2026e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_ENABLE_DYNAMIC_FIFO 2036e9e0626SOleksandr Tymoshenko if (readl(®s->ghwcfg2) & DWC2_HWCFG2_DYNAMIC_FIFO) { 2046e9e0626SOleksandr Tymoshenko /* Rx FIFO */ 2056e9e0626SOleksandr Tymoshenko writel(CONFIG_DWC2_HOST_RX_FIFO_SIZE, ®s->grxfsiz); 2066e9e0626SOleksandr Tymoshenko 2076e9e0626SOleksandr Tymoshenko /* Non-periodic Tx FIFO */ 2086e9e0626SOleksandr Tymoshenko nptxfifosize |= CONFIG_DWC2_HOST_NPERIO_TX_FIFO_SIZE << 2096e9e0626SOleksandr Tymoshenko DWC2_FIFOSIZE_DEPTH_OFFSET; 2106e9e0626SOleksandr Tymoshenko nptxfifosize |= CONFIG_DWC2_HOST_RX_FIFO_SIZE << 2116e9e0626SOleksandr Tymoshenko DWC2_FIFOSIZE_STARTADDR_OFFSET; 2126e9e0626SOleksandr Tymoshenko writel(nptxfifosize, ®s->gnptxfsiz); 2136e9e0626SOleksandr Tymoshenko 2146e9e0626SOleksandr Tymoshenko /* Periodic Tx FIFO */ 2156e9e0626SOleksandr Tymoshenko ptxfifosize |= CONFIG_DWC2_HOST_PERIO_TX_FIFO_SIZE << 2166e9e0626SOleksandr Tymoshenko DWC2_FIFOSIZE_DEPTH_OFFSET; 2176e9e0626SOleksandr Tymoshenko ptxfifosize |= (CONFIG_DWC2_HOST_RX_FIFO_SIZE + 2186e9e0626SOleksandr Tymoshenko CONFIG_DWC2_HOST_NPERIO_TX_FIFO_SIZE) << 2196e9e0626SOleksandr Tymoshenko DWC2_FIFOSIZE_STARTADDR_OFFSET; 2206e9e0626SOleksandr Tymoshenko writel(ptxfifosize, ®s->hptxfsiz); 2216e9e0626SOleksandr Tymoshenko } 2226e9e0626SOleksandr Tymoshenko #endif 2236e9e0626SOleksandr Tymoshenko 2246e9e0626SOleksandr Tymoshenko /* Clear Host Set HNP Enable in the OTG Control Register */ 2256e9e0626SOleksandr Tymoshenko clrbits_le32(®s->gotgctl, DWC2_GOTGCTL_HSTSETHNPEN); 2266e9e0626SOleksandr Tymoshenko 2276e9e0626SOleksandr Tymoshenko /* Make sure the FIFOs are flushed. */ 2286e9e0626SOleksandr Tymoshenko dwc_otg_flush_tx_fifo(regs, 0x10); /* All Tx FIFOs */ 2296e9e0626SOleksandr Tymoshenko dwc_otg_flush_rx_fifo(regs); 2306e9e0626SOleksandr Tymoshenko 2316e9e0626SOleksandr Tymoshenko /* Flush out any leftover queued requests. */ 2326e9e0626SOleksandr Tymoshenko num_channels = readl(®s->ghwcfg2); 2336e9e0626SOleksandr Tymoshenko num_channels &= DWC2_HWCFG2_NUM_HOST_CHAN_MASK; 2346e9e0626SOleksandr Tymoshenko num_channels >>= DWC2_HWCFG2_NUM_HOST_CHAN_OFFSET; 2356e9e0626SOleksandr Tymoshenko num_channels += 1; 2366e9e0626SOleksandr Tymoshenko 2376e9e0626SOleksandr Tymoshenko for (i = 0; i < num_channels; i++) 2386e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hc_regs[i].hcchar, 2396e9e0626SOleksandr Tymoshenko DWC2_HCCHAR_CHEN | DWC2_HCCHAR_EPDIR, 2406e9e0626SOleksandr Tymoshenko DWC2_HCCHAR_CHDIS); 2416e9e0626SOleksandr Tymoshenko 2426e9e0626SOleksandr Tymoshenko /* Halt all channels to put them into a known state. */ 2436e9e0626SOleksandr Tymoshenko for (i = 0; i < num_channels; i++) { 2446e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hc_regs[i].hcchar, 2456e9e0626SOleksandr Tymoshenko DWC2_HCCHAR_EPDIR, 2466e9e0626SOleksandr Tymoshenko DWC2_HCCHAR_CHEN | DWC2_HCCHAR_CHDIS); 2476e9e0626SOleksandr Tymoshenko ret = wait_for_bit(®s->hc_regs[i].hcchar, 2486e9e0626SOleksandr Tymoshenko DWC2_HCCHAR_CHEN, 0); 2496e9e0626SOleksandr Tymoshenko if (ret) 2506e9e0626SOleksandr Tymoshenko printf("%s: Timeout!\n", __func__); 2516e9e0626SOleksandr Tymoshenko } 2526e9e0626SOleksandr Tymoshenko 2536e9e0626SOleksandr Tymoshenko /* Turn on the vbus power. */ 2546e9e0626SOleksandr Tymoshenko if (readl(®s->gintsts) & DWC2_GINTSTS_CURMODE_HOST) { 2556e9e0626SOleksandr Tymoshenko hprt0 = readl(®s->hprt0); 2566e9e0626SOleksandr Tymoshenko hprt0 &= ~(DWC2_HPRT0_PRTENA | DWC2_HPRT0_PRTCONNDET); 2576e9e0626SOleksandr Tymoshenko hprt0 &= ~(DWC2_HPRT0_PRTENCHNG | DWC2_HPRT0_PRTOVRCURRCHNG); 2586e9e0626SOleksandr Tymoshenko if (!(hprt0 & DWC2_HPRT0_PRTPWR)) { 2596e9e0626SOleksandr Tymoshenko hprt0 |= DWC2_HPRT0_PRTPWR; 2606e9e0626SOleksandr Tymoshenko writel(hprt0, ®s->hprt0); 2616e9e0626SOleksandr Tymoshenko } 2626e9e0626SOleksandr Tymoshenko } 2636e9e0626SOleksandr Tymoshenko } 2646e9e0626SOleksandr Tymoshenko 2656e9e0626SOleksandr Tymoshenko /* 2666e9e0626SOleksandr Tymoshenko * This function initializes the DWC_otg controller registers and 2676e9e0626SOleksandr Tymoshenko * prepares the core for device mode or host mode operation. 2686e9e0626SOleksandr Tymoshenko * 2696e9e0626SOleksandr Tymoshenko * @param regs Programming view of the DWC_otg controller 2706e9e0626SOleksandr Tymoshenko */ 2716e9e0626SOleksandr Tymoshenko static void dwc_otg_core_init(struct dwc2_core_regs *regs) 2726e9e0626SOleksandr Tymoshenko { 2736e9e0626SOleksandr Tymoshenko uint32_t ahbcfg = 0; 2746e9e0626SOleksandr Tymoshenko uint32_t usbcfg = 0; 2756e9e0626SOleksandr Tymoshenko uint8_t brst_sz = CONFIG_DWC2_DMA_BURST_SIZE; 2766e9e0626SOleksandr Tymoshenko 2776e9e0626SOleksandr Tymoshenko /* Common Initialization */ 2786e9e0626SOleksandr Tymoshenko usbcfg = readl(®s->gusbcfg); 2796e9e0626SOleksandr Tymoshenko 2806e9e0626SOleksandr Tymoshenko /* Program the ULPI External VBUS bit if needed */ 2816e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_PHY_ULPI_EXT_VBUS 2826e9e0626SOleksandr Tymoshenko usbcfg |= DWC2_GUSBCFG_ULPI_EXT_VBUS_DRV; 2836e9e0626SOleksandr Tymoshenko #else 2846e9e0626SOleksandr Tymoshenko usbcfg &= ~DWC2_GUSBCFG_ULPI_EXT_VBUS_DRV; 2856e9e0626SOleksandr Tymoshenko #endif 2866e9e0626SOleksandr Tymoshenko 2876e9e0626SOleksandr Tymoshenko /* Set external TS Dline pulsing */ 2886e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_TS_DLINE 2896e9e0626SOleksandr Tymoshenko usbcfg |= DWC2_GUSBCFG_TERM_SEL_DL_PULSE; 2906e9e0626SOleksandr Tymoshenko #else 2916e9e0626SOleksandr Tymoshenko usbcfg &= ~DWC2_GUSBCFG_TERM_SEL_DL_PULSE; 2926e9e0626SOleksandr Tymoshenko #endif 2936e9e0626SOleksandr Tymoshenko writel(usbcfg, ®s->gusbcfg); 2946e9e0626SOleksandr Tymoshenko 2956e9e0626SOleksandr Tymoshenko /* Reset the Controller */ 2966e9e0626SOleksandr Tymoshenko dwc_otg_core_reset(regs); 2976e9e0626SOleksandr Tymoshenko 2986e9e0626SOleksandr Tymoshenko /* 2996e9e0626SOleksandr Tymoshenko * This programming sequence needs to happen in FS mode before 3006e9e0626SOleksandr Tymoshenko * any other programming occurs 3016e9e0626SOleksandr Tymoshenko */ 3026e9e0626SOleksandr Tymoshenko #if defined(CONFIG_DWC2_DFLT_SPEED_FULL) && \ 3036e9e0626SOleksandr Tymoshenko (CONFIG_DWC2_PHY_TYPE == DWC2_PHY_TYPE_FS) 3046e9e0626SOleksandr Tymoshenko /* If FS mode with FS PHY */ 3056e9e0626SOleksandr Tymoshenko setbits_le32(®s->gusbcfg, DWC2_GUSBCFG_PHYSEL); 3066e9e0626SOleksandr Tymoshenko 3076e9e0626SOleksandr Tymoshenko /* Reset after a PHY select */ 3086e9e0626SOleksandr Tymoshenko dwc_otg_core_reset(regs); 3096e9e0626SOleksandr Tymoshenko 3106e9e0626SOleksandr Tymoshenko /* 3116e9e0626SOleksandr Tymoshenko * Program DCFG.DevSpd or HCFG.FSLSPclkSel to 48Mhz in FS. 3126e9e0626SOleksandr Tymoshenko * Also do this on HNP Dev/Host mode switches (done in dev_init 3136e9e0626SOleksandr Tymoshenko * and host_init). 3146e9e0626SOleksandr Tymoshenko */ 3156e9e0626SOleksandr Tymoshenko if (readl(®s->gintsts) & DWC2_GINTSTS_CURMODE_HOST) 3166e9e0626SOleksandr Tymoshenko init_fslspclksel(regs); 3176e9e0626SOleksandr Tymoshenko 3186e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_I2C_ENABLE 3196e9e0626SOleksandr Tymoshenko /* Program GUSBCFG.OtgUtmifsSel to I2C */ 3206e9e0626SOleksandr Tymoshenko setbits_le32(®s->gusbcfg, DWC2_GUSBCFG_OTGUTMIFSSEL); 3216e9e0626SOleksandr Tymoshenko 3226e9e0626SOleksandr Tymoshenko /* Program GI2CCTL.I2CEn */ 3236e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->gi2cctl, DWC2_GI2CCTL_I2CEN | 3246e9e0626SOleksandr Tymoshenko DWC2_GI2CCTL_I2CDEVADDR_MASK, 3256e9e0626SOleksandr Tymoshenko 1 << DWC2_GI2CCTL_I2CDEVADDR_OFFSET); 3266e9e0626SOleksandr Tymoshenko setbits_le32(®s->gi2cctl, DWC2_GI2CCTL_I2CEN); 3276e9e0626SOleksandr Tymoshenko #endif 3286e9e0626SOleksandr Tymoshenko 3296e9e0626SOleksandr Tymoshenko #else 3306e9e0626SOleksandr Tymoshenko /* High speed PHY. */ 3316e9e0626SOleksandr Tymoshenko 3326e9e0626SOleksandr Tymoshenko /* 3336e9e0626SOleksandr Tymoshenko * HS PHY parameters. These parameters are preserved during 3346e9e0626SOleksandr Tymoshenko * soft reset so only program the first time. Do a soft reset 3356e9e0626SOleksandr Tymoshenko * immediately after setting phyif. 3366e9e0626SOleksandr Tymoshenko */ 3376e9e0626SOleksandr Tymoshenko usbcfg &= ~(DWC2_GUSBCFG_ULPI_UTMI_SEL | DWC2_GUSBCFG_PHYIF); 3386e9e0626SOleksandr Tymoshenko usbcfg |= CONFIG_DWC2_PHY_TYPE << DWC2_GUSBCFG_ULPI_UTMI_SEL_OFFSET; 3396e9e0626SOleksandr Tymoshenko 3406e9e0626SOleksandr Tymoshenko if (usbcfg & DWC2_GUSBCFG_ULPI_UTMI_SEL) { /* ULPI interface */ 3416e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_PHY_ULPI_DDR 3426e9e0626SOleksandr Tymoshenko usbcfg |= DWC2_GUSBCFG_DDRSEL; 3436e9e0626SOleksandr Tymoshenko #else 3446e9e0626SOleksandr Tymoshenko usbcfg &= ~DWC2_GUSBCFG_DDRSEL; 3456e9e0626SOleksandr Tymoshenko #endif 3466e9e0626SOleksandr Tymoshenko } else { /* UTMI+ interface */ 3476e9e0626SOleksandr Tymoshenko #if (CONFIG_DWC2_UTMI_PHY_WIDTH == 16) 3486e9e0626SOleksandr Tymoshenko usbcfg |= DWC2_GUSBCFG_PHYIF; 3496e9e0626SOleksandr Tymoshenko #endif 3506e9e0626SOleksandr Tymoshenko } 3516e9e0626SOleksandr Tymoshenko 3526e9e0626SOleksandr Tymoshenko writel(usbcfg, ®s->gusbcfg); 3536e9e0626SOleksandr Tymoshenko 3546e9e0626SOleksandr Tymoshenko /* Reset after setting the PHY parameters */ 3556e9e0626SOleksandr Tymoshenko dwc_otg_core_reset(regs); 3566e9e0626SOleksandr Tymoshenko #endif 3576e9e0626SOleksandr Tymoshenko 3586e9e0626SOleksandr Tymoshenko usbcfg = readl(®s->gusbcfg); 3596e9e0626SOleksandr Tymoshenko usbcfg &= ~(DWC2_GUSBCFG_ULPI_FSLS | DWC2_GUSBCFG_ULPI_CLK_SUS_M); 3606e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_ULPI_FS_LS 3616e9e0626SOleksandr Tymoshenko uint32_t hwcfg2 = readl(®s->ghwcfg2); 3626e9e0626SOleksandr Tymoshenko uint32_t hval = (ghwcfg2 & DWC2_HWCFG2_HS_PHY_TYPE_MASK) >> 3636e9e0626SOleksandr Tymoshenko DWC2_HWCFG2_HS_PHY_TYPE_OFFSET; 3646e9e0626SOleksandr Tymoshenko uint32_t fval = (ghwcfg2 & DWC2_HWCFG2_FS_PHY_TYPE_MASK) >> 3656e9e0626SOleksandr Tymoshenko DWC2_HWCFG2_FS_PHY_TYPE_OFFSET; 3666e9e0626SOleksandr Tymoshenko if (hval == 2 && fval == 1) { 3676e9e0626SOleksandr Tymoshenko usbcfg |= DWC2_GUSBCFG_ULPI_FSLS; 3686e9e0626SOleksandr Tymoshenko usbcfg |= DWC2_GUSBCFG_ULPI_CLK_SUS_M; 3696e9e0626SOleksandr Tymoshenko } 3706e9e0626SOleksandr Tymoshenko #endif 3716e9e0626SOleksandr Tymoshenko writel(usbcfg, ®s->gusbcfg); 3726e9e0626SOleksandr Tymoshenko 3736e9e0626SOleksandr Tymoshenko /* Program the GAHBCFG Register. */ 3746e9e0626SOleksandr Tymoshenko switch (readl(®s->ghwcfg2) & DWC2_HWCFG2_ARCHITECTURE_MASK) { 3756e9e0626SOleksandr Tymoshenko case DWC2_HWCFG2_ARCHITECTURE_SLAVE_ONLY: 3766e9e0626SOleksandr Tymoshenko break; 3776e9e0626SOleksandr Tymoshenko case DWC2_HWCFG2_ARCHITECTURE_EXT_DMA: 3786e9e0626SOleksandr Tymoshenko while (brst_sz > 1) { 3796e9e0626SOleksandr Tymoshenko ahbcfg |= ahbcfg + (1 << DWC2_GAHBCFG_HBURSTLEN_OFFSET); 3806e9e0626SOleksandr Tymoshenko ahbcfg &= DWC2_GAHBCFG_HBURSTLEN_MASK; 3816e9e0626SOleksandr Tymoshenko brst_sz >>= 1; 3826e9e0626SOleksandr Tymoshenko } 3836e9e0626SOleksandr Tymoshenko 3846e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_DMA_ENABLE 3856e9e0626SOleksandr Tymoshenko ahbcfg |= DWC2_GAHBCFG_DMAENABLE; 3866e9e0626SOleksandr Tymoshenko #endif 3876e9e0626SOleksandr Tymoshenko break; 3886e9e0626SOleksandr Tymoshenko 3896e9e0626SOleksandr Tymoshenko case DWC2_HWCFG2_ARCHITECTURE_INT_DMA: 3906e9e0626SOleksandr Tymoshenko ahbcfg |= DWC2_GAHBCFG_HBURSTLEN_INCR4; 3916e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_DMA_ENABLE 3926e9e0626SOleksandr Tymoshenko ahbcfg |= DWC2_GAHBCFG_DMAENABLE; 3936e9e0626SOleksandr Tymoshenko #endif 3946e9e0626SOleksandr Tymoshenko break; 3956e9e0626SOleksandr Tymoshenko } 3966e9e0626SOleksandr Tymoshenko 3976e9e0626SOleksandr Tymoshenko writel(ahbcfg, ®s->gahbcfg); 3986e9e0626SOleksandr Tymoshenko 3996e9e0626SOleksandr Tymoshenko /* Program the GUSBCFG register for HNP/SRP. */ 4006e9e0626SOleksandr Tymoshenko setbits_le32(®s->gusbcfg, DWC2_GUSBCFG_HNPCAP | DWC2_GUSBCFG_SRPCAP); 4016e9e0626SOleksandr Tymoshenko 4026e9e0626SOleksandr Tymoshenko #ifdef CONFIG_DWC2_IC_USB_CAP 4036e9e0626SOleksandr Tymoshenko setbits_le32(®s->gusbcfg, DWC2_GUSBCFG_IC_USB_CAP); 4046e9e0626SOleksandr Tymoshenko #endif 4056e9e0626SOleksandr Tymoshenko } 4066e9e0626SOleksandr Tymoshenko 4076e9e0626SOleksandr Tymoshenko /* 4086e9e0626SOleksandr Tymoshenko * Prepares a host channel for transferring packets to/from a specific 4096e9e0626SOleksandr Tymoshenko * endpoint. The HCCHARn register is set up with the characteristics specified 4106e9e0626SOleksandr Tymoshenko * in _hc. Host channel interrupts that may need to be serviced while this 4116e9e0626SOleksandr Tymoshenko * transfer is in progress are enabled. 4126e9e0626SOleksandr Tymoshenko * 4136e9e0626SOleksandr Tymoshenko * @param regs Programming view of DWC_otg controller 4146e9e0626SOleksandr Tymoshenko * @param hc Information needed to initialize the host channel 4156e9e0626SOleksandr Tymoshenko */ 4166e9e0626SOleksandr Tymoshenko static void dwc_otg_hc_init(struct dwc2_core_regs *regs, uint8_t hc_num, 417ed9bcbc7SStephen Warren struct usb_device *dev, uint8_t dev_addr, uint8_t ep_num, 418ed9bcbc7SStephen Warren uint8_t ep_is_in, uint8_t ep_type, uint16_t max_packet) 4196e9e0626SOleksandr Tymoshenko { 4206e9e0626SOleksandr Tymoshenko struct dwc2_hc_regs *hc_regs = ®s->hc_regs[hc_num]; 421ed9bcbc7SStephen Warren uint32_t hcchar = (dev_addr << DWC2_HCCHAR_DEVADDR_OFFSET) | 4226e9e0626SOleksandr Tymoshenko (ep_num << DWC2_HCCHAR_EPNUM_OFFSET) | 4236e9e0626SOleksandr Tymoshenko (ep_is_in << DWC2_HCCHAR_EPDIR_OFFSET) | 4246e9e0626SOleksandr Tymoshenko (ep_type << DWC2_HCCHAR_EPTYPE_OFFSET) | 4256e9e0626SOleksandr Tymoshenko (max_packet << DWC2_HCCHAR_MPS_OFFSET); 4266e9e0626SOleksandr Tymoshenko 427ed9bcbc7SStephen Warren if (dev->speed == USB_SPEED_LOW) 428ed9bcbc7SStephen Warren hcchar |= DWC2_HCCHAR_LSPDDEV; 429ed9bcbc7SStephen Warren 4306e9e0626SOleksandr Tymoshenko /* 4316e9e0626SOleksandr Tymoshenko * Program the HCCHARn register with the endpoint characteristics 4326e9e0626SOleksandr Tymoshenko * for the current transfer. 4336e9e0626SOleksandr Tymoshenko */ 4346e9e0626SOleksandr Tymoshenko writel(hcchar, &hc_regs->hcchar); 4356e9e0626SOleksandr Tymoshenko 436890f0ee4SStefan Brüns /* Program the HCSPLIT register, default to no SPLIT */ 4376e9e0626SOleksandr Tymoshenko writel(0, &hc_regs->hcsplt); 4386e9e0626SOleksandr Tymoshenko } 4396e9e0626SOleksandr Tymoshenko 440890f0ee4SStefan Brüns static void dwc_otg_hc_init_split(struct dwc2_hc_regs *hc_regs, 441890f0ee4SStefan Brüns uint8_t hub_devnum, uint8_t hub_port) 442890f0ee4SStefan Brüns { 443890f0ee4SStefan Brüns uint32_t hcsplt = 0; 444890f0ee4SStefan Brüns 445890f0ee4SStefan Brüns hcsplt = DWC2_HCSPLT_SPLTENA; 446890f0ee4SStefan Brüns hcsplt |= hub_devnum << DWC2_HCSPLT_HUBADDR_OFFSET; 447890f0ee4SStefan Brüns hcsplt |= hub_port << DWC2_HCSPLT_PRTADDR_OFFSET; 448890f0ee4SStefan Brüns 449890f0ee4SStefan Brüns /* Program the HCSPLIT register for SPLITs */ 450890f0ee4SStefan Brüns writel(hcsplt, &hc_regs->hcsplt); 451890f0ee4SStefan Brüns } 452890f0ee4SStefan Brüns 4536e9e0626SOleksandr Tymoshenko /* 4546e9e0626SOleksandr Tymoshenko * DWC2 to USB API interface 4556e9e0626SOleksandr Tymoshenko */ 4566e9e0626SOleksandr Tymoshenko /* Direction: In ; Request: Status */ 457cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg_in_status(struct dwc2_core_regs *regs, 458cc3e3a9eSSimon Glass struct usb_device *dev, void *buffer, 4596e9e0626SOleksandr Tymoshenko int txlen, struct devrequest *cmd) 4606e9e0626SOleksandr Tymoshenko { 4616e9e0626SOleksandr Tymoshenko uint32_t hprt0 = 0; 4626e9e0626SOleksandr Tymoshenko uint32_t port_status = 0; 4636e9e0626SOleksandr Tymoshenko uint32_t port_change = 0; 4646e9e0626SOleksandr Tymoshenko int len = 0; 4656e9e0626SOleksandr Tymoshenko int stat = 0; 4666e9e0626SOleksandr Tymoshenko 4676e9e0626SOleksandr Tymoshenko switch (cmd->requesttype & ~USB_DIR_IN) { 4686e9e0626SOleksandr Tymoshenko case 0: 4696e9e0626SOleksandr Tymoshenko *(uint16_t *)buffer = cpu_to_le16(1); 4706e9e0626SOleksandr Tymoshenko len = 2; 4716e9e0626SOleksandr Tymoshenko break; 4726e9e0626SOleksandr Tymoshenko case USB_RECIP_INTERFACE: 4736e9e0626SOleksandr Tymoshenko case USB_RECIP_ENDPOINT: 4746e9e0626SOleksandr Tymoshenko *(uint16_t *)buffer = cpu_to_le16(0); 4756e9e0626SOleksandr Tymoshenko len = 2; 4766e9e0626SOleksandr Tymoshenko break; 4776e9e0626SOleksandr Tymoshenko case USB_TYPE_CLASS: 4786e9e0626SOleksandr Tymoshenko *(uint32_t *)buffer = cpu_to_le32(0); 4796e9e0626SOleksandr Tymoshenko len = 4; 4806e9e0626SOleksandr Tymoshenko break; 4816e9e0626SOleksandr Tymoshenko case USB_RECIP_OTHER | USB_TYPE_CLASS: 4826e9e0626SOleksandr Tymoshenko hprt0 = readl(®s->hprt0); 4836e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTCONNSTS) 4846e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_CONNECTION; 4856e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTENA) 4866e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_ENABLE; 4876e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTSUSP) 4886e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_SUSPEND; 4896e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTOVRCURRACT) 4906e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_OVERCURRENT; 4916e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTRST) 4926e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_RESET; 4936e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTPWR) 4946e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_POWER; 4956e9e0626SOleksandr Tymoshenko 4964748cce5SStephen Warren if ((hprt0 & DWC2_HPRT0_PRTSPD_MASK) == DWC2_HPRT0_PRTSPD_LOW) 4974748cce5SStephen Warren port_status |= USB_PORT_STAT_LOW_SPEED; 4984748cce5SStephen Warren else if ((hprt0 & DWC2_HPRT0_PRTSPD_MASK) == 4994748cce5SStephen Warren DWC2_HPRT0_PRTSPD_HIGH) 5006e9e0626SOleksandr Tymoshenko port_status |= USB_PORT_STAT_HIGH_SPEED; 5016e9e0626SOleksandr Tymoshenko 5026e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTENCHNG) 5036e9e0626SOleksandr Tymoshenko port_change |= USB_PORT_STAT_C_ENABLE; 5046e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTCONNDET) 5056e9e0626SOleksandr Tymoshenko port_change |= USB_PORT_STAT_C_CONNECTION; 5066e9e0626SOleksandr Tymoshenko if (hprt0 & DWC2_HPRT0_PRTOVRCURRCHNG) 5076e9e0626SOleksandr Tymoshenko port_change |= USB_PORT_STAT_C_OVERCURRENT; 5086e9e0626SOleksandr Tymoshenko 5096e9e0626SOleksandr Tymoshenko *(uint32_t *)buffer = cpu_to_le32(port_status | 5106e9e0626SOleksandr Tymoshenko (port_change << 16)); 5116e9e0626SOleksandr Tymoshenko len = 4; 5126e9e0626SOleksandr Tymoshenko break; 5136e9e0626SOleksandr Tymoshenko default: 5146e9e0626SOleksandr Tymoshenko puts("unsupported root hub command\n"); 5156e9e0626SOleksandr Tymoshenko stat = USB_ST_STALLED; 5166e9e0626SOleksandr Tymoshenko } 5176e9e0626SOleksandr Tymoshenko 5186e9e0626SOleksandr Tymoshenko dev->act_len = min(len, txlen); 5196e9e0626SOleksandr Tymoshenko dev->status = stat; 5206e9e0626SOleksandr Tymoshenko 5216e9e0626SOleksandr Tymoshenko return stat; 5226e9e0626SOleksandr Tymoshenko } 5236e9e0626SOleksandr Tymoshenko 5246e9e0626SOleksandr Tymoshenko /* Direction: In ; Request: Descriptor */ 5256e9e0626SOleksandr Tymoshenko static int dwc_otg_submit_rh_msg_in_descriptor(struct usb_device *dev, 5266e9e0626SOleksandr Tymoshenko void *buffer, int txlen, 5276e9e0626SOleksandr Tymoshenko struct devrequest *cmd) 5286e9e0626SOleksandr Tymoshenko { 5296e9e0626SOleksandr Tymoshenko unsigned char data[32]; 5306e9e0626SOleksandr Tymoshenko uint32_t dsc; 5316e9e0626SOleksandr Tymoshenko int len = 0; 5326e9e0626SOleksandr Tymoshenko int stat = 0; 5336e9e0626SOleksandr Tymoshenko uint16_t wValue = cpu_to_le16(cmd->value); 5346e9e0626SOleksandr Tymoshenko uint16_t wLength = cpu_to_le16(cmd->length); 5356e9e0626SOleksandr Tymoshenko 5366e9e0626SOleksandr Tymoshenko switch (cmd->requesttype & ~USB_DIR_IN) { 5376e9e0626SOleksandr Tymoshenko case 0: 5386e9e0626SOleksandr Tymoshenko switch (wValue & 0xff00) { 5396e9e0626SOleksandr Tymoshenko case 0x0100: /* device descriptor */ 540b4141195SMasahiro Yamada len = min3(txlen, (int)sizeof(root_hub_dev_des), (int)wLength); 5416e9e0626SOleksandr Tymoshenko memcpy(buffer, root_hub_dev_des, len); 5426e9e0626SOleksandr Tymoshenko break; 5436e9e0626SOleksandr Tymoshenko case 0x0200: /* configuration descriptor */ 544b4141195SMasahiro Yamada len = min3(txlen, (int)sizeof(root_hub_config_des), (int)wLength); 5456e9e0626SOleksandr Tymoshenko memcpy(buffer, root_hub_config_des, len); 5466e9e0626SOleksandr Tymoshenko break; 5476e9e0626SOleksandr Tymoshenko case 0x0300: /* string descriptors */ 5486e9e0626SOleksandr Tymoshenko switch (wValue & 0xff) { 5496e9e0626SOleksandr Tymoshenko case 0x00: 550b4141195SMasahiro Yamada len = min3(txlen, (int)sizeof(root_hub_str_index0), 551b4141195SMasahiro Yamada (int)wLength); 5526e9e0626SOleksandr Tymoshenko memcpy(buffer, root_hub_str_index0, len); 5536e9e0626SOleksandr Tymoshenko break; 5546e9e0626SOleksandr Tymoshenko case 0x01: 555b4141195SMasahiro Yamada len = min3(txlen, (int)sizeof(root_hub_str_index1), 556b4141195SMasahiro Yamada (int)wLength); 5576e9e0626SOleksandr Tymoshenko memcpy(buffer, root_hub_str_index1, len); 5586e9e0626SOleksandr Tymoshenko break; 5596e9e0626SOleksandr Tymoshenko } 5606e9e0626SOleksandr Tymoshenko break; 5616e9e0626SOleksandr Tymoshenko default: 5626e9e0626SOleksandr Tymoshenko stat = USB_ST_STALLED; 5636e9e0626SOleksandr Tymoshenko } 5646e9e0626SOleksandr Tymoshenko break; 5656e9e0626SOleksandr Tymoshenko 5666e9e0626SOleksandr Tymoshenko case USB_TYPE_CLASS: 5676e9e0626SOleksandr Tymoshenko /* Root port config, set 1 port and nothing else. */ 5686e9e0626SOleksandr Tymoshenko dsc = 0x00000001; 5696e9e0626SOleksandr Tymoshenko 5706e9e0626SOleksandr Tymoshenko data[0] = 9; /* min length; */ 5716e9e0626SOleksandr Tymoshenko data[1] = 0x29; 5726e9e0626SOleksandr Tymoshenko data[2] = dsc & RH_A_NDP; 5736e9e0626SOleksandr Tymoshenko data[3] = 0; 5746e9e0626SOleksandr Tymoshenko if (dsc & RH_A_PSM) 5756e9e0626SOleksandr Tymoshenko data[3] |= 0x1; 5766e9e0626SOleksandr Tymoshenko if (dsc & RH_A_NOCP) 5776e9e0626SOleksandr Tymoshenko data[3] |= 0x10; 5786e9e0626SOleksandr Tymoshenko else if (dsc & RH_A_OCPM) 5796e9e0626SOleksandr Tymoshenko data[3] |= 0x8; 5806e9e0626SOleksandr Tymoshenko 5816e9e0626SOleksandr Tymoshenko /* corresponds to data[4-7] */ 5826e9e0626SOleksandr Tymoshenko data[5] = (dsc & RH_A_POTPGT) >> 24; 5836e9e0626SOleksandr Tymoshenko data[7] = dsc & RH_B_DR; 5846e9e0626SOleksandr Tymoshenko if (data[2] < 7) { 5856e9e0626SOleksandr Tymoshenko data[8] = 0xff; 5866e9e0626SOleksandr Tymoshenko } else { 5876e9e0626SOleksandr Tymoshenko data[0] += 2; 5886e9e0626SOleksandr Tymoshenko data[8] = (dsc & RH_B_DR) >> 8; 5896e9e0626SOleksandr Tymoshenko data[9] = 0xff; 5906e9e0626SOleksandr Tymoshenko data[10] = data[9]; 5916e9e0626SOleksandr Tymoshenko } 5926e9e0626SOleksandr Tymoshenko 593b4141195SMasahiro Yamada len = min3(txlen, (int)data[0], (int)wLength); 5946e9e0626SOleksandr Tymoshenko memcpy(buffer, data, len); 5956e9e0626SOleksandr Tymoshenko break; 5966e9e0626SOleksandr Tymoshenko default: 5976e9e0626SOleksandr Tymoshenko puts("unsupported root hub command\n"); 5986e9e0626SOleksandr Tymoshenko stat = USB_ST_STALLED; 5996e9e0626SOleksandr Tymoshenko } 6006e9e0626SOleksandr Tymoshenko 6016e9e0626SOleksandr Tymoshenko dev->act_len = min(len, txlen); 6026e9e0626SOleksandr Tymoshenko dev->status = stat; 6036e9e0626SOleksandr Tymoshenko 6046e9e0626SOleksandr Tymoshenko return stat; 6056e9e0626SOleksandr Tymoshenko } 6066e9e0626SOleksandr Tymoshenko 6076e9e0626SOleksandr Tymoshenko /* Direction: In ; Request: Configuration */ 6086e9e0626SOleksandr Tymoshenko static int dwc_otg_submit_rh_msg_in_configuration(struct usb_device *dev, 6096e9e0626SOleksandr Tymoshenko void *buffer, int txlen, 6106e9e0626SOleksandr Tymoshenko struct devrequest *cmd) 6116e9e0626SOleksandr Tymoshenko { 6126e9e0626SOleksandr Tymoshenko int len = 0; 6136e9e0626SOleksandr Tymoshenko int stat = 0; 6146e9e0626SOleksandr Tymoshenko 6156e9e0626SOleksandr Tymoshenko switch (cmd->requesttype & ~USB_DIR_IN) { 6166e9e0626SOleksandr Tymoshenko case 0: 6176e9e0626SOleksandr Tymoshenko *(uint8_t *)buffer = 0x01; 6186e9e0626SOleksandr Tymoshenko len = 1; 6196e9e0626SOleksandr Tymoshenko break; 6206e9e0626SOleksandr Tymoshenko default: 6216e9e0626SOleksandr Tymoshenko puts("unsupported root hub command\n"); 6226e9e0626SOleksandr Tymoshenko stat = USB_ST_STALLED; 6236e9e0626SOleksandr Tymoshenko } 6246e9e0626SOleksandr Tymoshenko 6256e9e0626SOleksandr Tymoshenko dev->act_len = min(len, txlen); 6266e9e0626SOleksandr Tymoshenko dev->status = stat; 6276e9e0626SOleksandr Tymoshenko 6286e9e0626SOleksandr Tymoshenko return stat; 6296e9e0626SOleksandr Tymoshenko } 6306e9e0626SOleksandr Tymoshenko 6316e9e0626SOleksandr Tymoshenko /* Direction: In */ 632cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg_in(struct dwc2_priv *priv, 633cc3e3a9eSSimon Glass struct usb_device *dev, void *buffer, 634cc3e3a9eSSimon Glass int txlen, struct devrequest *cmd) 6356e9e0626SOleksandr Tymoshenko { 6366e9e0626SOleksandr Tymoshenko switch (cmd->request) { 6376e9e0626SOleksandr Tymoshenko case USB_REQ_GET_STATUS: 638cc3e3a9eSSimon Glass return dwc_otg_submit_rh_msg_in_status(priv->regs, dev, buffer, 6396e9e0626SOleksandr Tymoshenko txlen, cmd); 6406e9e0626SOleksandr Tymoshenko case USB_REQ_GET_DESCRIPTOR: 6416e9e0626SOleksandr Tymoshenko return dwc_otg_submit_rh_msg_in_descriptor(dev, buffer, 6426e9e0626SOleksandr Tymoshenko txlen, cmd); 6436e9e0626SOleksandr Tymoshenko case USB_REQ_GET_CONFIGURATION: 6446e9e0626SOleksandr Tymoshenko return dwc_otg_submit_rh_msg_in_configuration(dev, buffer, 6456e9e0626SOleksandr Tymoshenko txlen, cmd); 6466e9e0626SOleksandr Tymoshenko default: 6476e9e0626SOleksandr Tymoshenko puts("unsupported root hub command\n"); 6486e9e0626SOleksandr Tymoshenko return USB_ST_STALLED; 6496e9e0626SOleksandr Tymoshenko } 6506e9e0626SOleksandr Tymoshenko } 6516e9e0626SOleksandr Tymoshenko 6526e9e0626SOleksandr Tymoshenko /* Direction: Out */ 653cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg_out(struct dwc2_priv *priv, 654cc3e3a9eSSimon Glass struct usb_device *dev, 6556e9e0626SOleksandr Tymoshenko void *buffer, int txlen, 6566e9e0626SOleksandr Tymoshenko struct devrequest *cmd) 6576e9e0626SOleksandr Tymoshenko { 658cc3e3a9eSSimon Glass struct dwc2_core_regs *regs = priv->regs; 6596e9e0626SOleksandr Tymoshenko int len = 0; 6606e9e0626SOleksandr Tymoshenko int stat = 0; 6616e9e0626SOleksandr Tymoshenko uint16_t bmrtype_breq = cmd->requesttype | (cmd->request << 8); 6626e9e0626SOleksandr Tymoshenko uint16_t wValue = cpu_to_le16(cmd->value); 6636e9e0626SOleksandr Tymoshenko 6646e9e0626SOleksandr Tymoshenko switch (bmrtype_breq & ~USB_DIR_IN) { 6656e9e0626SOleksandr Tymoshenko case (USB_REQ_CLEAR_FEATURE << 8) | USB_RECIP_ENDPOINT: 6666e9e0626SOleksandr Tymoshenko case (USB_REQ_CLEAR_FEATURE << 8) | USB_TYPE_CLASS: 6676e9e0626SOleksandr Tymoshenko break; 6686e9e0626SOleksandr Tymoshenko 6696e9e0626SOleksandr Tymoshenko case (USB_REQ_CLEAR_FEATURE << 8) | USB_RECIP_OTHER | USB_TYPE_CLASS: 6706e9e0626SOleksandr Tymoshenko switch (wValue) { 6716e9e0626SOleksandr Tymoshenko case USB_PORT_FEAT_C_CONNECTION: 6726e9e0626SOleksandr Tymoshenko setbits_le32(®s->hprt0, DWC2_HPRT0_PRTCONNDET); 6736e9e0626SOleksandr Tymoshenko break; 6746e9e0626SOleksandr Tymoshenko } 6756e9e0626SOleksandr Tymoshenko break; 6766e9e0626SOleksandr Tymoshenko 6776e9e0626SOleksandr Tymoshenko case (USB_REQ_SET_FEATURE << 8) | USB_RECIP_OTHER | USB_TYPE_CLASS: 6786e9e0626SOleksandr Tymoshenko switch (wValue) { 6796e9e0626SOleksandr Tymoshenko case USB_PORT_FEAT_SUSPEND: 6806e9e0626SOleksandr Tymoshenko break; 6816e9e0626SOleksandr Tymoshenko 6826e9e0626SOleksandr Tymoshenko case USB_PORT_FEAT_RESET: 6836e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hprt0, DWC2_HPRT0_PRTENA | 6846e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTCONNDET | 6856e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTENCHNG | 6866e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTOVRCURRCHNG, 6876e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTRST); 6886e9e0626SOleksandr Tymoshenko mdelay(50); 6896e9e0626SOleksandr Tymoshenko clrbits_le32(®s->hprt0, DWC2_HPRT0_PRTRST); 6906e9e0626SOleksandr Tymoshenko break; 6916e9e0626SOleksandr Tymoshenko 6926e9e0626SOleksandr Tymoshenko case USB_PORT_FEAT_POWER: 6936e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hprt0, DWC2_HPRT0_PRTENA | 6946e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTCONNDET | 6956e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTENCHNG | 6966e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTOVRCURRCHNG, 6976e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTRST); 6986e9e0626SOleksandr Tymoshenko break; 6996e9e0626SOleksandr Tymoshenko 7006e9e0626SOleksandr Tymoshenko case USB_PORT_FEAT_ENABLE: 7016e9e0626SOleksandr Tymoshenko break; 7026e9e0626SOleksandr Tymoshenko } 7036e9e0626SOleksandr Tymoshenko break; 7046e9e0626SOleksandr Tymoshenko case (USB_REQ_SET_ADDRESS << 8): 705cc3e3a9eSSimon Glass priv->root_hub_devnum = wValue; 7066e9e0626SOleksandr Tymoshenko break; 7076e9e0626SOleksandr Tymoshenko case (USB_REQ_SET_CONFIGURATION << 8): 7086e9e0626SOleksandr Tymoshenko break; 7096e9e0626SOleksandr Tymoshenko default: 7106e9e0626SOleksandr Tymoshenko puts("unsupported root hub command\n"); 7116e9e0626SOleksandr Tymoshenko stat = USB_ST_STALLED; 7126e9e0626SOleksandr Tymoshenko } 7136e9e0626SOleksandr Tymoshenko 7146e9e0626SOleksandr Tymoshenko len = min(len, txlen); 7156e9e0626SOleksandr Tymoshenko 7166e9e0626SOleksandr Tymoshenko dev->act_len = len; 7176e9e0626SOleksandr Tymoshenko dev->status = stat; 7186e9e0626SOleksandr Tymoshenko 7196e9e0626SOleksandr Tymoshenko return stat; 7206e9e0626SOleksandr Tymoshenko } 7216e9e0626SOleksandr Tymoshenko 722cc3e3a9eSSimon Glass static int dwc_otg_submit_rh_msg(struct dwc2_priv *priv, struct usb_device *dev, 723cc3e3a9eSSimon Glass unsigned long pipe, void *buffer, int txlen, 7246e9e0626SOleksandr Tymoshenko struct devrequest *cmd) 7256e9e0626SOleksandr Tymoshenko { 7266e9e0626SOleksandr Tymoshenko int stat = 0; 7276e9e0626SOleksandr Tymoshenko 7286e9e0626SOleksandr Tymoshenko if (usb_pipeint(pipe)) { 7296e9e0626SOleksandr Tymoshenko puts("Root-Hub submit IRQ: NOT implemented\n"); 7306e9e0626SOleksandr Tymoshenko return 0; 7316e9e0626SOleksandr Tymoshenko } 7326e9e0626SOleksandr Tymoshenko 7336e9e0626SOleksandr Tymoshenko if (cmd->requesttype & USB_DIR_IN) 734cc3e3a9eSSimon Glass stat = dwc_otg_submit_rh_msg_in(priv, dev, buffer, txlen, cmd); 7356e9e0626SOleksandr Tymoshenko else 736cc3e3a9eSSimon Glass stat = dwc_otg_submit_rh_msg_out(priv, dev, buffer, txlen, cmd); 7376e9e0626SOleksandr Tymoshenko 7386e9e0626SOleksandr Tymoshenko mdelay(1); 7396e9e0626SOleksandr Tymoshenko 7406e9e0626SOleksandr Tymoshenko return stat; 7416e9e0626SOleksandr Tymoshenko } 7426e9e0626SOleksandr Tymoshenko 743*25612f23SStefan Brüns int wait_for_chhltd(struct dwc2_hc_regs *hc_regs, uint32_t *sub, u8 *toggle) 7444a1d21fcSStephen Warren { 7454a1d21fcSStephen Warren int ret; 7464a1d21fcSStephen Warren uint32_t hcint, hctsiz; 7474a1d21fcSStephen Warren 7484a1d21fcSStephen Warren ret = wait_for_bit(&hc_regs->hcint, DWC2_HCINT_CHHLTD, true); 7494a1d21fcSStephen Warren if (ret) 7504a1d21fcSStephen Warren return ret; 7514a1d21fcSStephen Warren 7524a1d21fcSStephen Warren hcint = readl(&hc_regs->hcint); 7534a1d21fcSStephen Warren hctsiz = readl(&hc_regs->hctsiz); 7544a1d21fcSStephen Warren *sub = (hctsiz & DWC2_HCTSIZ_XFERSIZE_MASK) >> 7554a1d21fcSStephen Warren DWC2_HCTSIZ_XFERSIZE_OFFSET; 75666ffc875SStephen Warren *toggle = (hctsiz & DWC2_HCTSIZ_PID_MASK) >> DWC2_HCTSIZ_PID_OFFSET; 7574a1d21fcSStephen Warren 75803460cdcSStefan Brüns debug("%s: HCINT=%08x sub=%u toggle=%d\n", __func__, hcint, *sub, 75903460cdcSStefan Brüns *toggle); 7604a1d21fcSStephen Warren 76103460cdcSStefan Brüns if (hcint & DWC2_HCINT_XFERCOMP) 7624a1d21fcSStephen Warren return 0; 76303460cdcSStefan Brüns 76403460cdcSStefan Brüns if (hcint & (DWC2_HCINT_NAK | DWC2_HCINT_FRMOVRUN)) 76503460cdcSStefan Brüns return -EAGAIN; 76603460cdcSStefan Brüns 76703460cdcSStefan Brüns debug("%s: Error (HCINT=%08x)\n", __func__, hcint); 76803460cdcSStefan Brüns return -EINVAL; 7694a1d21fcSStephen Warren } 7704a1d21fcSStephen Warren 7717b5e504dSStephen Warren static int dwc2_eptype[] = { 7727b5e504dSStephen Warren DWC2_HCCHAR_EPTYPE_ISOC, 7737b5e504dSStephen Warren DWC2_HCCHAR_EPTYPE_INTR, 7747b5e504dSStephen Warren DWC2_HCCHAR_EPTYPE_CONTROL, 7757b5e504dSStephen Warren DWC2_HCCHAR_EPTYPE_BULK, 7767b5e504dSStephen Warren }; 7777b5e504dSStephen Warren 778daed3059SStefan Brüns static int transfer_chunk(struct dwc2_hc_regs *hc_regs, void *aligned_buffer, 779*25612f23SStefan Brüns u8 *pid, int in, void *buffer, int num_packets, 780d2ff51b3SStefan Brüns int xfer_len, int *actual_len, int odd_frame) 781daed3059SStefan Brüns { 782daed3059SStefan Brüns int ret = 0; 783daed3059SStefan Brüns uint32_t sub; 784daed3059SStefan Brüns 785daed3059SStefan Brüns debug("%s: chunk: pid %d xfer_len %u pkts %u\n", __func__, 786daed3059SStefan Brüns *pid, xfer_len, num_packets); 787daed3059SStefan Brüns 788daed3059SStefan Brüns writel((xfer_len << DWC2_HCTSIZ_XFERSIZE_OFFSET) | 789daed3059SStefan Brüns (num_packets << DWC2_HCTSIZ_PKTCNT_OFFSET) | 790daed3059SStefan Brüns (*pid << DWC2_HCTSIZ_PID_OFFSET), 791daed3059SStefan Brüns &hc_regs->hctsiz); 792daed3059SStefan Brüns 793daed3059SStefan Brüns if (!in && xfer_len) { 794daed3059SStefan Brüns memcpy(aligned_buffer, buffer, xfer_len); 795daed3059SStefan Brüns 796daed3059SStefan Brüns flush_dcache_range((unsigned long)aligned_buffer, 797daed3059SStefan Brüns (unsigned long)aligned_buffer + 798daed3059SStefan Brüns roundup(xfer_len, ARCH_DMA_MINALIGN)); 799daed3059SStefan Brüns } 800daed3059SStefan Brüns 801daed3059SStefan Brüns writel(phys_to_bus((unsigned long)aligned_buffer), &hc_regs->hcdma); 802daed3059SStefan Brüns 803daed3059SStefan Brüns /* Clear old interrupt conditions for this host channel. */ 804daed3059SStefan Brüns writel(0x3fff, &hc_regs->hcint); 805daed3059SStefan Brüns 806daed3059SStefan Brüns /* Set host channel enable after all other setup is complete. */ 807daed3059SStefan Brüns clrsetbits_le32(&hc_regs->hcchar, DWC2_HCCHAR_MULTICNT_MASK | 808d2ff51b3SStefan Brüns DWC2_HCCHAR_CHEN | DWC2_HCCHAR_CHDIS | 809d2ff51b3SStefan Brüns DWC2_HCCHAR_ODDFRM, 810daed3059SStefan Brüns (1 << DWC2_HCCHAR_MULTICNT_OFFSET) | 811d2ff51b3SStefan Brüns (odd_frame << DWC2_HCCHAR_ODDFRM_OFFSET) | 812daed3059SStefan Brüns DWC2_HCCHAR_CHEN); 813daed3059SStefan Brüns 814daed3059SStefan Brüns ret = wait_for_chhltd(hc_regs, &sub, pid); 815daed3059SStefan Brüns if (ret < 0) 816daed3059SStefan Brüns return ret; 817daed3059SStefan Brüns 818daed3059SStefan Brüns if (in) { 819daed3059SStefan Brüns xfer_len -= sub; 820daed3059SStefan Brüns 821daed3059SStefan Brüns invalidate_dcache_range((unsigned long)aligned_buffer, 822daed3059SStefan Brüns (unsigned long)aligned_buffer + 823daed3059SStefan Brüns roundup(xfer_len, ARCH_DMA_MINALIGN)); 824daed3059SStefan Brüns 825daed3059SStefan Brüns memcpy(buffer, aligned_buffer, xfer_len); 826daed3059SStefan Brüns } 827daed3059SStefan Brüns *actual_len = xfer_len; 828daed3059SStefan Brüns 829daed3059SStefan Brüns return ret; 830daed3059SStefan Brüns } 831daed3059SStefan Brüns 832cc3e3a9eSSimon Glass int chunk_msg(struct dwc2_priv *priv, struct usb_device *dev, 833*25612f23SStefan Brüns unsigned long pipe, u8 *pid, int in, void *buffer, int len) 8346e9e0626SOleksandr Tymoshenko { 835cc3e3a9eSSimon Glass struct dwc2_core_regs *regs = priv->regs; 8367b5e504dSStephen Warren struct dwc2_hc_regs *hc_regs = ®s->hc_regs[DWC2_HC_CHANNEL]; 837d2ff51b3SStefan Brüns struct dwc2_host_regs *host_regs = ®s->host_regs; 8386e9e0626SOleksandr Tymoshenko int devnum = usb_pipedevice(pipe); 8396e9e0626SOleksandr Tymoshenko int ep = usb_pipeendpoint(pipe); 8406e9e0626SOleksandr Tymoshenko int max = usb_maxpacket(dev, pipe); 8417b5e504dSStephen Warren int eptype = dwc2_eptype[usb_pipetype(pipe)]; 8426e9e0626SOleksandr Tymoshenko int done = 0; 8435877de91SStephen Warren int ret = 0; 844b54e4470SStefan Brüns int do_split = 0; 845b54e4470SStefan Brüns int complete_split = 0; 8466e9e0626SOleksandr Tymoshenko uint32_t xfer_len; 8476e9e0626SOleksandr Tymoshenko uint32_t num_packets; 8486e9e0626SOleksandr Tymoshenko int stop_transfer = 0; 84956a7bbd7SStefan Brüns uint32_t max_xfer_len; 850d2ff51b3SStefan Brüns int ssplit_frame_num = 0; 8516e9e0626SOleksandr Tymoshenko 8527b5e504dSStephen Warren debug("%s: msg: pipe %lx pid %d in %d len %d\n", __func__, pipe, *pid, 8537b5e504dSStephen Warren in, len); 8546e9e0626SOleksandr Tymoshenko 85556a7bbd7SStefan Brüns max_xfer_len = CONFIG_DWC2_MAX_PACKET_COUNT * max; 85656a7bbd7SStefan Brüns if (max_xfer_len > CONFIG_DWC2_MAX_TRANSFER_SIZE) 85756a7bbd7SStefan Brüns max_xfer_len = CONFIG_DWC2_MAX_TRANSFER_SIZE; 85856a7bbd7SStefan Brüns if (max_xfer_len > DWC2_DATA_BUF_SIZE) 85956a7bbd7SStefan Brüns max_xfer_len = DWC2_DATA_BUF_SIZE; 86056a7bbd7SStefan Brüns 86156a7bbd7SStefan Brüns /* Make sure that max_xfer_len is a multiple of max packet size. */ 86256a7bbd7SStefan Brüns num_packets = max_xfer_len / max; 86356a7bbd7SStefan Brüns max_xfer_len = num_packets * max; 86456a7bbd7SStefan Brüns 8656e9e0626SOleksandr Tymoshenko /* Initialize channel */ 866ed9bcbc7SStephen Warren dwc_otg_hc_init(regs, DWC2_HC_CHANNEL, dev, devnum, ep, in, 867ed9bcbc7SStephen Warren eptype, max); 8686e9e0626SOleksandr Tymoshenko 869b54e4470SStefan Brüns /* Check if the target is a FS/LS device behind a HS hub */ 870b54e4470SStefan Brüns if (dev->speed != USB_SPEED_HIGH) { 871b54e4470SStefan Brüns uint8_t hub_addr; 872b54e4470SStefan Brüns uint8_t hub_port; 873b54e4470SStefan Brüns uint32_t hprt0 = readl(®s->hprt0); 874b54e4470SStefan Brüns if ((hprt0 & DWC2_HPRT0_PRTSPD_MASK) == 875b54e4470SStefan Brüns DWC2_HPRT0_PRTSPD_HIGH) { 876b54e4470SStefan Brüns usb_find_usb2_hub_address_port(dev, &hub_addr, 877b54e4470SStefan Brüns &hub_port); 878b54e4470SStefan Brüns dwc_otg_hc_init_split(hc_regs, hub_addr, hub_port); 879b54e4470SStefan Brüns 880b54e4470SStefan Brüns do_split = 1; 881b54e4470SStefan Brüns num_packets = 1; 882b54e4470SStefan Brüns max_xfer_len = max; 883b54e4470SStefan Brüns } 884b54e4470SStefan Brüns } 885b54e4470SStefan Brüns 886daed3059SStefan Brüns do { 887daed3059SStefan Brüns int actual_len = 0; 888b54e4470SStefan Brüns uint32_t hcint; 889d2ff51b3SStefan Brüns int odd_frame = 0; 8906e9e0626SOleksandr Tymoshenko xfer_len = len - done; 8916e9e0626SOleksandr Tymoshenko 89256a7bbd7SStefan Brüns if (xfer_len > max_xfer_len) 89356a7bbd7SStefan Brüns xfer_len = max_xfer_len; 89456a7bbd7SStefan Brüns else if (xfer_len > max) 8956e9e0626SOleksandr Tymoshenko num_packets = (xfer_len + max - 1) / max; 89656a7bbd7SStefan Brüns else 8976e9e0626SOleksandr Tymoshenko num_packets = 1; 8986e9e0626SOleksandr Tymoshenko 899b54e4470SStefan Brüns if (complete_split) 900b54e4470SStefan Brüns setbits_le32(&hc_regs->hcsplt, DWC2_HCSPLT_COMPSPLT); 901b54e4470SStefan Brüns else if (do_split) 902b54e4470SStefan Brüns clrbits_le32(&hc_regs->hcsplt, DWC2_HCSPLT_COMPSPLT); 903b54e4470SStefan Brüns 904d2ff51b3SStefan Brüns if (eptype == DWC2_HCCHAR_EPTYPE_INTR) { 905d2ff51b3SStefan Brüns int uframe_num = readl(&host_regs->hfnum); 906d2ff51b3SStefan Brüns if (!(uframe_num & 0x1)) 907d2ff51b3SStefan Brüns odd_frame = 1; 908d2ff51b3SStefan Brüns } 909d2ff51b3SStefan Brüns 910daed3059SStefan Brüns ret = transfer_chunk(hc_regs, priv->aligned_buffer, pid, 911daed3059SStefan Brüns in, (char *)buffer + done, num_packets, 912d2ff51b3SStefan Brüns xfer_len, &actual_len, odd_frame); 9137b5e504dSStephen Warren 914b54e4470SStefan Brüns hcint = readl(&hc_regs->hcint); 915b54e4470SStefan Brüns if (complete_split) { 916b54e4470SStefan Brüns stop_transfer = 0; 917d2ff51b3SStefan Brüns if (hcint & DWC2_HCINT_NYET) { 918b54e4470SStefan Brüns ret = 0; 919d2ff51b3SStefan Brüns int frame_num = DWC2_HFNUM_MAX_FRNUM & 920d2ff51b3SStefan Brüns readl(&host_regs->hfnum); 921d2ff51b3SStefan Brüns if (((frame_num - ssplit_frame_num) & 922d2ff51b3SStefan Brüns DWC2_HFNUM_MAX_FRNUM) > 4) 923d2ff51b3SStefan Brüns ret = -EAGAIN; 924d2ff51b3SStefan Brüns } else 925b54e4470SStefan Brüns complete_split = 0; 926b54e4470SStefan Brüns } else if (do_split) { 927b54e4470SStefan Brüns if (hcint & DWC2_HCINT_ACK) { 928d2ff51b3SStefan Brüns ssplit_frame_num = DWC2_HFNUM_MAX_FRNUM & 929d2ff51b3SStefan Brüns readl(&host_regs->hfnum); 930b54e4470SStefan Brüns ret = 0; 931b54e4470SStefan Brüns complete_split = 1; 932b54e4470SStefan Brüns } 933b54e4470SStefan Brüns } 934b54e4470SStefan Brüns 9355877de91SStephen Warren if (ret) 9364a1d21fcSStephen Warren break; 9376e9e0626SOleksandr Tymoshenko 938daed3059SStefan Brüns if (actual_len < xfer_len) 9396e9e0626SOleksandr Tymoshenko stop_transfer = 1; 9406e9e0626SOleksandr Tymoshenko 941daed3059SStefan Brüns done += actual_len; 942d1c880c6SStephen Warren 943b54e4470SStefan Brüns /* Transactions are done when when either all data is transferred or 944b54e4470SStefan Brüns * there is a short transfer. In case of a SPLIT make sure the CSPLIT 945b54e4470SStefan Brüns * is executed. 946b54e4470SStefan Brüns */ 947b54e4470SStefan Brüns } while (((done < len) && !stop_transfer) || complete_split); 9486e9e0626SOleksandr Tymoshenko 9496e9e0626SOleksandr Tymoshenko writel(0, &hc_regs->hcintmsk); 9506e9e0626SOleksandr Tymoshenko writel(0xFFFFFFFF, &hc_regs->hcint); 9516e9e0626SOleksandr Tymoshenko 9526e9e0626SOleksandr Tymoshenko dev->status = 0; 9536e9e0626SOleksandr Tymoshenko dev->act_len = done; 9546e9e0626SOleksandr Tymoshenko 9555877de91SStephen Warren return ret; 9566e9e0626SOleksandr Tymoshenko } 9576e9e0626SOleksandr Tymoshenko 9587b5e504dSStephen Warren /* U-Boot USB transmission interface */ 959cc3e3a9eSSimon Glass int _submit_bulk_msg(struct dwc2_priv *priv, struct usb_device *dev, 960cc3e3a9eSSimon Glass unsigned long pipe, void *buffer, int len) 9617b5e504dSStephen Warren { 9627b5e504dSStephen Warren int devnum = usb_pipedevice(pipe); 9637b5e504dSStephen Warren int ep = usb_pipeendpoint(pipe); 964*25612f23SStefan Brüns u8* pid; 9657b5e504dSStephen Warren 966*25612f23SStefan Brüns if ((devnum >= MAX_DEVICE) || (devnum == priv->root_hub_devnum)) { 9677b5e504dSStephen Warren dev->status = 0; 9687b5e504dSStephen Warren return -EINVAL; 9697b5e504dSStephen Warren } 9707b5e504dSStephen Warren 971*25612f23SStefan Brüns if (usb_pipein(pipe)) 972*25612f23SStefan Brüns pid = &priv->in_data_toggle[devnum][ep]; 973*25612f23SStefan Brüns else 974*25612f23SStefan Brüns pid = &priv->out_data_toggle[devnum][ep]; 975*25612f23SStefan Brüns 976*25612f23SStefan Brüns return chunk_msg(priv, dev, pipe, pid, usb_pipein(pipe), buffer, len); 9777b5e504dSStephen Warren } 9787b5e504dSStephen Warren 979cc3e3a9eSSimon Glass static int _submit_control_msg(struct dwc2_priv *priv, struct usb_device *dev, 980cc3e3a9eSSimon Glass unsigned long pipe, void *buffer, int len, 981cc3e3a9eSSimon Glass struct devrequest *setup) 9826e9e0626SOleksandr Tymoshenko { 9836e9e0626SOleksandr Tymoshenko int devnum = usb_pipedevice(pipe); 984*25612f23SStefan Brüns int ret, act_len; 985*25612f23SStefan Brüns u8 pid; 9866e9e0626SOleksandr Tymoshenko /* For CONTROL endpoint pid should start with DATA1 */ 9876e9e0626SOleksandr Tymoshenko int status_direction; 9886e9e0626SOleksandr Tymoshenko 989cc3e3a9eSSimon Glass if (devnum == priv->root_hub_devnum) { 9906e9e0626SOleksandr Tymoshenko dev->status = 0; 9916e9e0626SOleksandr Tymoshenko dev->speed = USB_SPEED_HIGH; 992cc3e3a9eSSimon Glass return dwc_otg_submit_rh_msg(priv, dev, pipe, buffer, len, 993cc3e3a9eSSimon Glass setup); 9946e9e0626SOleksandr Tymoshenko } 9956e9e0626SOleksandr Tymoshenko 996b54e4470SStefan Brüns /* SETUP stage */ 997ee837554SStephen Warren pid = DWC2_HC_PID_SETUP; 998b54e4470SStefan Brüns do { 99903460cdcSStefan Brüns ret = chunk_msg(priv, dev, pipe, &pid, 0, setup, 8); 1000b54e4470SStefan Brüns } while (ret == -EAGAIN); 1001ee837554SStephen Warren if (ret) 1002ee837554SStephen Warren return ret; 10036e9e0626SOleksandr Tymoshenko 1004b54e4470SStefan Brüns /* DATA stage */ 1005b54e4470SStefan Brüns act_len = 0; 10066e9e0626SOleksandr Tymoshenko if (buffer) { 1007282685e0SStephen Warren pid = DWC2_HC_PID_DATA1; 1008b54e4470SStefan Brüns do { 1009b54e4470SStefan Brüns ret = chunk_msg(priv, dev, pipe, &pid, usb_pipein(pipe), 1010b54e4470SStefan Brüns buffer, len); 1011b54e4470SStefan Brüns act_len += dev->act_len; 1012b54e4470SStefan Brüns buffer += dev->act_len; 1013b54e4470SStefan Brüns len -= dev->act_len; 1014b54e4470SStefan Brüns } while (ret == -EAGAIN); 1015ee837554SStephen Warren if (ret) 1016ee837554SStephen Warren return ret; 1017b54e4470SStefan Brüns status_direction = usb_pipeout(pipe); 1018b54e4470SStefan Brüns } else { 1019b54e4470SStefan Brüns /* No-data CONTROL always ends with an IN transaction */ 1020b54e4470SStefan Brüns status_direction = 1; 1021b54e4470SStefan Brüns } 10226e9e0626SOleksandr Tymoshenko 10236e9e0626SOleksandr Tymoshenko /* STATUS stage */ 1024ee837554SStephen Warren pid = DWC2_HC_PID_DATA1; 1025b54e4470SStefan Brüns do { 1026cc3e3a9eSSimon Glass ret = chunk_msg(priv, dev, pipe, &pid, status_direction, 102703460cdcSStefan Brüns priv->status_buffer, 0); 1028b54e4470SStefan Brüns } while (ret == -EAGAIN); 1029ee837554SStephen Warren if (ret) 1030ee837554SStephen Warren return ret; 10316e9e0626SOleksandr Tymoshenko 1032ee837554SStephen Warren dev->act_len = act_len; 10336e9e0626SOleksandr Tymoshenko 10344a1d21fcSStephen Warren return 0; 10356e9e0626SOleksandr Tymoshenko } 10366e9e0626SOleksandr Tymoshenko 1037cc3e3a9eSSimon Glass int _submit_int_msg(struct dwc2_priv *priv, struct usb_device *dev, 1038cc3e3a9eSSimon Glass unsigned long pipe, void *buffer, int len, int interval) 10396e9e0626SOleksandr Tymoshenko { 10405877de91SStephen Warren unsigned long timeout; 10415877de91SStephen Warren int ret; 10425877de91SStephen Warren 1043e236519bSStephen Warren /* FIXME: what is interval? */ 10445877de91SStephen Warren 10455877de91SStephen Warren timeout = get_timer(0) + USB_TIMEOUT_MS(pipe); 10465877de91SStephen Warren for (;;) { 10475877de91SStephen Warren if (get_timer(0) > timeout) { 10485877de91SStephen Warren printf("Timeout poll on interrupt endpoint\n"); 10495877de91SStephen Warren return -ETIMEDOUT; 10505877de91SStephen Warren } 1051cc3e3a9eSSimon Glass ret = _submit_bulk_msg(priv, dev, pipe, buffer, len); 10525877de91SStephen Warren if (ret != -EAGAIN) 10535877de91SStephen Warren return ret; 10545877de91SStephen Warren } 10556e9e0626SOleksandr Tymoshenko } 10566e9e0626SOleksandr Tymoshenko 1057cc3e3a9eSSimon Glass static int dwc2_init_common(struct dwc2_priv *priv) 10586e9e0626SOleksandr Tymoshenko { 1059cc3e3a9eSSimon Glass struct dwc2_core_regs *regs = priv->regs; 10606e9e0626SOleksandr Tymoshenko uint32_t snpsid; 10616e9e0626SOleksandr Tymoshenko int i, j; 10626e9e0626SOleksandr Tymoshenko 10636e9e0626SOleksandr Tymoshenko snpsid = readl(®s->gsnpsid); 10646e9e0626SOleksandr Tymoshenko printf("Core Release: %x.%03x\n", snpsid >> 12 & 0xf, snpsid & 0xfff); 10656e9e0626SOleksandr Tymoshenko 10665cfd6c00SPeter Griffin if ((snpsid & DWC2_SNPSID_DEVID_MASK) != DWC2_SNPSID_DEVID_VER_2xx && 10675cfd6c00SPeter Griffin (snpsid & DWC2_SNPSID_DEVID_MASK) != DWC2_SNPSID_DEVID_VER_3xx) { 10686e9e0626SOleksandr Tymoshenko printf("SNPSID invalid (not DWC2 OTG device): %08x\n", snpsid); 10696e9e0626SOleksandr Tymoshenko return -ENODEV; 10706e9e0626SOleksandr Tymoshenko } 10716e9e0626SOleksandr Tymoshenko 10726e9e0626SOleksandr Tymoshenko dwc_otg_core_init(regs); 10736e9e0626SOleksandr Tymoshenko dwc_otg_core_host_init(regs); 10746e9e0626SOleksandr Tymoshenko 10756e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hprt0, DWC2_HPRT0_PRTENA | 10766e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTCONNDET | DWC2_HPRT0_PRTENCHNG | 10776e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTOVRCURRCHNG, 10786e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTRST); 10796e9e0626SOleksandr Tymoshenko mdelay(50); 10806e9e0626SOleksandr Tymoshenko clrbits_le32(®s->hprt0, DWC2_HPRT0_PRTENA | DWC2_HPRT0_PRTCONNDET | 10816e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTENCHNG | DWC2_HPRT0_PRTOVRCURRCHNG | 10826e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTRST); 10836e9e0626SOleksandr Tymoshenko 10846e9e0626SOleksandr Tymoshenko for (i = 0; i < MAX_DEVICE; i++) { 1085*25612f23SStefan Brüns for (j = 0; j < MAX_ENDPOINT; j++) { 1086*25612f23SStefan Brüns priv->in_data_toggle[i][j] = DWC2_HC_PID_DATA0; 1087*25612f23SStefan Brüns priv->out_data_toggle[i][j] = DWC2_HC_PID_DATA0; 1088*25612f23SStefan Brüns } 10896e9e0626SOleksandr Tymoshenko } 10906e9e0626SOleksandr Tymoshenko 10916e9e0626SOleksandr Tymoshenko return 0; 10926e9e0626SOleksandr Tymoshenko } 10936e9e0626SOleksandr Tymoshenko 1094cc3e3a9eSSimon Glass static void dwc2_uninit_common(struct dwc2_core_regs *regs) 10956e9e0626SOleksandr Tymoshenko { 10966e9e0626SOleksandr Tymoshenko /* Put everything in reset. */ 10976e9e0626SOleksandr Tymoshenko clrsetbits_le32(®s->hprt0, DWC2_HPRT0_PRTENA | 10986e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTCONNDET | DWC2_HPRT0_PRTENCHNG | 10996e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTOVRCURRCHNG, 11006e9e0626SOleksandr Tymoshenko DWC2_HPRT0_PRTRST); 1101cc3e3a9eSSimon Glass } 1102cc3e3a9eSSimon Glass 1103f58a41e0SSimon Glass #ifndef CONFIG_DM_USB 1104cc3e3a9eSSimon Glass int submit_control_msg(struct usb_device *dev, unsigned long pipe, void *buffer, 1105cc3e3a9eSSimon Glass int len, struct devrequest *setup) 1106cc3e3a9eSSimon Glass { 1107cc3e3a9eSSimon Glass return _submit_control_msg(&local, dev, pipe, buffer, len, setup); 1108cc3e3a9eSSimon Glass } 1109cc3e3a9eSSimon Glass 1110cc3e3a9eSSimon Glass int submit_bulk_msg(struct usb_device *dev, unsigned long pipe, void *buffer, 1111cc3e3a9eSSimon Glass int len) 1112cc3e3a9eSSimon Glass { 1113cc3e3a9eSSimon Glass return _submit_bulk_msg(&local, dev, pipe, buffer, len); 1114cc3e3a9eSSimon Glass } 1115cc3e3a9eSSimon Glass 1116cc3e3a9eSSimon Glass int submit_int_msg(struct usb_device *dev, unsigned long pipe, void *buffer, 1117cc3e3a9eSSimon Glass int len, int interval) 1118cc3e3a9eSSimon Glass { 1119cc3e3a9eSSimon Glass return _submit_int_msg(&local, dev, pipe, buffer, len, interval); 1120cc3e3a9eSSimon Glass } 1121cc3e3a9eSSimon Glass 1122cc3e3a9eSSimon Glass /* U-Boot USB control interface */ 1123cc3e3a9eSSimon Glass int usb_lowlevel_init(int index, enum usb_init_type init, void **controller) 1124cc3e3a9eSSimon Glass { 1125cc3e3a9eSSimon Glass struct dwc2_priv *priv = &local; 1126cc3e3a9eSSimon Glass 1127cc3e3a9eSSimon Glass memset(priv, '\0', sizeof(*priv)); 1128cc3e3a9eSSimon Glass priv->root_hub_devnum = 0; 1129cc3e3a9eSSimon Glass priv->regs = (struct dwc2_core_regs *)CONFIG_USB_DWC2_REG_ADDR; 1130cc3e3a9eSSimon Glass priv->aligned_buffer = aligned_buffer_addr; 1131cc3e3a9eSSimon Glass priv->status_buffer = status_buffer_addr; 1132cc3e3a9eSSimon Glass 1133cc3e3a9eSSimon Glass /* board-dependant init */ 1134cc3e3a9eSSimon Glass if (board_usb_init(index, USB_INIT_HOST)) 1135cc3e3a9eSSimon Glass return -1; 1136cc3e3a9eSSimon Glass 1137cc3e3a9eSSimon Glass return dwc2_init_common(priv); 1138cc3e3a9eSSimon Glass } 1139cc3e3a9eSSimon Glass 1140cc3e3a9eSSimon Glass int usb_lowlevel_stop(int index) 1141cc3e3a9eSSimon Glass { 1142cc3e3a9eSSimon Glass dwc2_uninit_common(local.regs); 1143cc3e3a9eSSimon Glass 11446e9e0626SOleksandr Tymoshenko return 0; 11456e9e0626SOleksandr Tymoshenko } 1146f58a41e0SSimon Glass #endif 1147f58a41e0SSimon Glass 1148f58a41e0SSimon Glass #ifdef CONFIG_DM_USB 1149f58a41e0SSimon Glass static int dwc2_submit_control_msg(struct udevice *dev, struct usb_device *udev, 1150f58a41e0SSimon Glass unsigned long pipe, void *buffer, int length, 1151f58a41e0SSimon Glass struct devrequest *setup) 1152f58a41e0SSimon Glass { 1153f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1154f58a41e0SSimon Glass 1155f58a41e0SSimon Glass debug("%s: dev='%s', udev=%p, udev->dev='%s', portnr=%d\n", __func__, 1156f58a41e0SSimon Glass dev->name, udev, udev->dev->name, udev->portnr); 1157f58a41e0SSimon Glass 1158f58a41e0SSimon Glass return _submit_control_msg(priv, udev, pipe, buffer, length, setup); 1159f58a41e0SSimon Glass } 1160f58a41e0SSimon Glass 1161f58a41e0SSimon Glass static int dwc2_submit_bulk_msg(struct udevice *dev, struct usb_device *udev, 1162f58a41e0SSimon Glass unsigned long pipe, void *buffer, int length) 1163f58a41e0SSimon Glass { 1164f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1165f58a41e0SSimon Glass 1166f58a41e0SSimon Glass debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev); 1167f58a41e0SSimon Glass 1168f58a41e0SSimon Glass return _submit_bulk_msg(priv, udev, pipe, buffer, length); 1169f58a41e0SSimon Glass } 1170f58a41e0SSimon Glass 1171f58a41e0SSimon Glass static int dwc2_submit_int_msg(struct udevice *dev, struct usb_device *udev, 1172f58a41e0SSimon Glass unsigned long pipe, void *buffer, int length, 1173f58a41e0SSimon Glass int interval) 1174f58a41e0SSimon Glass { 1175f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1176f58a41e0SSimon Glass 1177f58a41e0SSimon Glass debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev); 1178f58a41e0SSimon Glass 1179f58a41e0SSimon Glass return _submit_int_msg(priv, udev, pipe, buffer, length, interval); 1180f58a41e0SSimon Glass } 1181f58a41e0SSimon Glass 1182f58a41e0SSimon Glass static int dwc2_usb_ofdata_to_platdata(struct udevice *dev) 1183f58a41e0SSimon Glass { 1184f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1185f58a41e0SSimon Glass fdt_addr_t addr; 1186f58a41e0SSimon Glass 1187f58a41e0SSimon Glass addr = dev_get_addr(dev); 1188f58a41e0SSimon Glass if (addr == FDT_ADDR_T_NONE) 1189f58a41e0SSimon Glass return -EINVAL; 1190f58a41e0SSimon Glass priv->regs = (struct dwc2_core_regs *)addr; 1191f58a41e0SSimon Glass 1192f58a41e0SSimon Glass return 0; 1193f58a41e0SSimon Glass } 1194f58a41e0SSimon Glass 1195f58a41e0SSimon Glass static int dwc2_usb_probe(struct udevice *dev) 1196f58a41e0SSimon Glass { 1197f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1198f58a41e0SSimon Glass 1199f58a41e0SSimon Glass return dwc2_init_common(priv); 1200f58a41e0SSimon Glass } 1201f58a41e0SSimon Glass 1202f58a41e0SSimon Glass static int dwc2_usb_remove(struct udevice *dev) 1203f58a41e0SSimon Glass { 1204f58a41e0SSimon Glass struct dwc2_priv *priv = dev_get_priv(dev); 1205f58a41e0SSimon Glass 1206f58a41e0SSimon Glass dwc2_uninit_common(priv->regs); 1207f58a41e0SSimon Glass 1208f58a41e0SSimon Glass return 0; 1209f58a41e0SSimon Glass } 1210f58a41e0SSimon Glass 1211f58a41e0SSimon Glass struct dm_usb_ops dwc2_usb_ops = { 1212f58a41e0SSimon Glass .control = dwc2_submit_control_msg, 1213f58a41e0SSimon Glass .bulk = dwc2_submit_bulk_msg, 1214f58a41e0SSimon Glass .interrupt = dwc2_submit_int_msg, 1215f58a41e0SSimon Glass }; 1216f58a41e0SSimon Glass 1217f58a41e0SSimon Glass static const struct udevice_id dwc2_usb_ids[] = { 1218f58a41e0SSimon Glass { .compatible = "brcm,bcm2835-usb" }, 1219f522f947SMarek Vasut { .compatible = "snps,dwc2" }, 1220f58a41e0SSimon Glass { } 1221f58a41e0SSimon Glass }; 1222f58a41e0SSimon Glass 1223f58a41e0SSimon Glass U_BOOT_DRIVER(usb_dwc2) = { 12247a1386f9SMarek Vasut .name = "dwc2_usb", 1225f58a41e0SSimon Glass .id = UCLASS_USB, 1226f58a41e0SSimon Glass .of_match = dwc2_usb_ids, 1227f58a41e0SSimon Glass .ofdata_to_platdata = dwc2_usb_ofdata_to_platdata, 1228f58a41e0SSimon Glass .probe = dwc2_usb_probe, 1229f58a41e0SSimon Glass .remove = dwc2_usb_remove, 1230f58a41e0SSimon Glass .ops = &dwc2_usb_ops, 1231f58a41e0SSimon Glass .priv_auto_alloc_size = sizeof(struct dwc2_priv), 1232f58a41e0SSimon Glass .flags = DM_FLAG_ALLOC_PRIV_DMA, 1233f58a41e0SSimon Glass }; 1234f58a41e0SSimon Glass #endif 1235