1f016f8caSMarek Vasut /* 2f016f8caSMarek Vasut * Copyright 2011, Marvell Semiconductor Inc. 3f016f8caSMarek Vasut * Lei Wen <leiwen@marvell.com> 4f016f8caSMarek Vasut * 5f016f8caSMarek Vasut * SPDX-License-Identifier: GPL-2.0+ 6f016f8caSMarek Vasut * 7f016f8caSMarek Vasut * Back ported to the 8xx platform (from the 8260 platform) by 8f016f8caSMarek Vasut * Murray.Jensen@cmst.csiro.au, 27-Jan-01. 9f016f8caSMarek Vasut */ 10f016f8caSMarek Vasut 11f016f8caSMarek Vasut #include <common.h> 12f016f8caSMarek Vasut #include <command.h> 13f016f8caSMarek Vasut #include <config.h> 14f016f8caSMarek Vasut #include <net.h> 15f016f8caSMarek Vasut #include <malloc.h> 16f016f8caSMarek Vasut #include <asm/byteorder.h> 17f016f8caSMarek Vasut #include <asm/errno.h> 18f016f8caSMarek Vasut #include <asm/io.h> 19f016f8caSMarek Vasut #include <asm/unaligned.h> 20f016f8caSMarek Vasut #include <linux/types.h> 21f016f8caSMarek Vasut #include <linux/usb/ch9.h> 22f016f8caSMarek Vasut #include <linux/usb/gadget.h> 23f016f8caSMarek Vasut #include <usb/ci_udc.h> 24f016f8caSMarek Vasut #include "../host/ehci.h" 25f016f8caSMarek Vasut #include "ci_udc.h" 26f016f8caSMarek Vasut 27f016f8caSMarek Vasut /* 28f016f8caSMarek Vasut * Check if the system has too long cachelines. If the cachelines are 29f016f8caSMarek Vasut * longer then 128b, the driver will not be able flush/invalidate data 30f016f8caSMarek Vasut * cache over separate QH entries. We use 128b because one QH entry is 31f016f8caSMarek Vasut * 64b long and there are always two QH list entries for each endpoint. 32f016f8caSMarek Vasut */ 33f016f8caSMarek Vasut #if ARCH_DMA_MINALIGN > 128 34f016f8caSMarek Vasut #error This driver can not work on systems with caches longer than 128b 35f016f8caSMarek Vasut #endif 36f016f8caSMarek Vasut 3706b38fcbSStephen Warren /* 387e541887SStephen Warren * Every QTD must be individually aligned, since we can program any 397e541887SStephen Warren * QTD's address into HW. Cache flushing requires ARCH_DMA_MINALIGN, 407e541887SStephen Warren * and the USB HW requires 32-byte alignment. Align to both: 4106b38fcbSStephen Warren */ 4206b38fcbSStephen Warren #define ILIST_ALIGN roundup(ARCH_DMA_MINALIGN, 32) 437e541887SStephen Warren /* Each QTD is this size */ 447e541887SStephen Warren #define ILIST_ENT_RAW_SZ sizeof(struct ept_queue_item) 457e541887SStephen Warren /* 467e541887SStephen Warren * Align the size of the QTD too, so we can add this value to each 477e541887SStephen Warren * QTD's address to get another aligned address. 487e541887SStephen Warren */ 497e541887SStephen Warren #define ILIST_ENT_SZ roundup(ILIST_ENT_RAW_SZ, ILIST_ALIGN) 507e541887SStephen Warren /* For each endpoint, we need 2 QTDs, one for each of IN and OUT */ 517e541887SStephen Warren #define ILIST_SZ (NUM_ENDPOINTS * 2 * ILIST_ENT_SZ) 5206b38fcbSStephen Warren 536a132416SSiva Durga Prasad Paladugu #define EP_MAX_LENGTH_TRANSFER 0x4000 546a132416SSiva Durga Prasad Paladugu 55f016f8caSMarek Vasut #ifndef DEBUG 56f016f8caSMarek Vasut #define DBG(x...) do {} while (0) 57f016f8caSMarek Vasut #else 58f016f8caSMarek Vasut #define DBG(x...) printf(x) 59f016f8caSMarek Vasut static const char *reqname(unsigned r) 60f016f8caSMarek Vasut { 61f016f8caSMarek Vasut switch (r) { 62f016f8caSMarek Vasut case USB_REQ_GET_STATUS: return "GET_STATUS"; 63f016f8caSMarek Vasut case USB_REQ_CLEAR_FEATURE: return "CLEAR_FEATURE"; 64f016f8caSMarek Vasut case USB_REQ_SET_FEATURE: return "SET_FEATURE"; 65f016f8caSMarek Vasut case USB_REQ_SET_ADDRESS: return "SET_ADDRESS"; 66f016f8caSMarek Vasut case USB_REQ_GET_DESCRIPTOR: return "GET_DESCRIPTOR"; 67f016f8caSMarek Vasut case USB_REQ_SET_DESCRIPTOR: return "SET_DESCRIPTOR"; 68f016f8caSMarek Vasut case USB_REQ_GET_CONFIGURATION: return "GET_CONFIGURATION"; 69f016f8caSMarek Vasut case USB_REQ_SET_CONFIGURATION: return "SET_CONFIGURATION"; 70f016f8caSMarek Vasut case USB_REQ_GET_INTERFACE: return "GET_INTERFACE"; 71f016f8caSMarek Vasut case USB_REQ_SET_INTERFACE: return "SET_INTERFACE"; 72f016f8caSMarek Vasut default: return "*UNKNOWN*"; 73f016f8caSMarek Vasut } 74f016f8caSMarek Vasut } 75f016f8caSMarek Vasut #endif 76f016f8caSMarek Vasut 77054731b0SStephen Warren static struct usb_endpoint_descriptor ep0_desc = { 78f016f8caSMarek Vasut .bLength = sizeof(struct usb_endpoint_descriptor), 79f016f8caSMarek Vasut .bDescriptorType = USB_DT_ENDPOINT, 80f016f8caSMarek Vasut .bEndpointAddress = USB_DIR_IN, 81f016f8caSMarek Vasut .bmAttributes = USB_ENDPOINT_XFER_CONTROL, 82f016f8caSMarek Vasut }; 83f016f8caSMarek Vasut 84f016f8caSMarek Vasut static int ci_pullup(struct usb_gadget *gadget, int is_on); 85f016f8caSMarek Vasut static int ci_ep_enable(struct usb_ep *ep, 86f016f8caSMarek Vasut const struct usb_endpoint_descriptor *desc); 87f016f8caSMarek Vasut static int ci_ep_disable(struct usb_ep *ep); 88f016f8caSMarek Vasut static int ci_ep_queue(struct usb_ep *ep, 89f016f8caSMarek Vasut struct usb_request *req, gfp_t gfp_flags); 90f016f8caSMarek Vasut static struct usb_request * 91f016f8caSMarek Vasut ci_ep_alloc_request(struct usb_ep *ep, unsigned int gfp_flags); 92f016f8caSMarek Vasut static void ci_ep_free_request(struct usb_ep *ep, struct usb_request *_req); 93f016f8caSMarek Vasut 94f016f8caSMarek Vasut static struct usb_gadget_ops ci_udc_ops = { 95f016f8caSMarek Vasut .pullup = ci_pullup, 96f016f8caSMarek Vasut }; 97f016f8caSMarek Vasut 98f016f8caSMarek Vasut static struct usb_ep_ops ci_ep_ops = { 99f016f8caSMarek Vasut .enable = ci_ep_enable, 100f016f8caSMarek Vasut .disable = ci_ep_disable, 101f016f8caSMarek Vasut .queue = ci_ep_queue, 102f016f8caSMarek Vasut .alloc_request = ci_ep_alloc_request, 103f016f8caSMarek Vasut .free_request = ci_ep_free_request, 104f016f8caSMarek Vasut }; 105f016f8caSMarek Vasut 106f016f8caSMarek Vasut /* Init values for USB endpoints. */ 1076a132416SSiva Durga Prasad Paladugu static const struct usb_ep ci_ep_init[5] = { 108f016f8caSMarek Vasut [0] = { /* EP 0 */ 109f016f8caSMarek Vasut .maxpacket = 64, 110f016f8caSMarek Vasut .name = "ep0", 111f016f8caSMarek Vasut .ops = &ci_ep_ops, 112f016f8caSMarek Vasut }, 1136a132416SSiva Durga Prasad Paladugu [1] = { 1146a132416SSiva Durga Prasad Paladugu .maxpacket = 512, 1156a132416SSiva Durga Prasad Paladugu .name = "ep1in-bulk", 1166a132416SSiva Durga Prasad Paladugu .ops = &ci_ep_ops, 1176a132416SSiva Durga Prasad Paladugu }, 1186a132416SSiva Durga Prasad Paladugu [2] = { 1196a132416SSiva Durga Prasad Paladugu .maxpacket = 512, 1206a132416SSiva Durga Prasad Paladugu .name = "ep2out-bulk", 1216a132416SSiva Durga Prasad Paladugu .ops = &ci_ep_ops, 1226a132416SSiva Durga Prasad Paladugu }, 1236a132416SSiva Durga Prasad Paladugu [3] = { 1246a132416SSiva Durga Prasad Paladugu .maxpacket = 512, 1256a132416SSiva Durga Prasad Paladugu .name = "ep3in-int", 1266a132416SSiva Durga Prasad Paladugu .ops = &ci_ep_ops, 1276a132416SSiva Durga Prasad Paladugu }, 1286a132416SSiva Durga Prasad Paladugu [4] = { 129f016f8caSMarek Vasut .maxpacket = 512, 130f016f8caSMarek Vasut .name = "ep-", 131f016f8caSMarek Vasut .ops = &ci_ep_ops, 132f016f8caSMarek Vasut }, 133f016f8caSMarek Vasut }; 134f016f8caSMarek Vasut 135f016f8caSMarek Vasut static struct ci_drv controller = { 136f016f8caSMarek Vasut .gadget = { 137f016f8caSMarek Vasut .name = "ci_udc", 138f016f8caSMarek Vasut .ops = &ci_udc_ops, 139f016f8caSMarek Vasut .is_dualspeed = 1, 140f016f8caSMarek Vasut }, 141f016f8caSMarek Vasut }; 142f016f8caSMarek Vasut 143f016f8caSMarek Vasut /** 144f016f8caSMarek Vasut * ci_get_qh() - return queue head for endpoint 145f016f8caSMarek Vasut * @ep_num: Endpoint number 146f016f8caSMarek Vasut * @dir_in: Direction of the endpoint (IN = 1, OUT = 0) 147f016f8caSMarek Vasut * 148f016f8caSMarek Vasut * This function returns the QH associated with particular endpoint 149f016f8caSMarek Vasut * and it's direction. 150f016f8caSMarek Vasut */ 151f016f8caSMarek Vasut static struct ept_queue_head *ci_get_qh(int ep_num, int dir_in) 152f016f8caSMarek Vasut { 153f016f8caSMarek Vasut return &controller.epts[(ep_num * 2) + dir_in]; 154f016f8caSMarek Vasut } 155f016f8caSMarek Vasut 156f016f8caSMarek Vasut /** 157f016f8caSMarek Vasut * ci_get_qtd() - return queue item for endpoint 158f016f8caSMarek Vasut * @ep_num: Endpoint number 159f016f8caSMarek Vasut * @dir_in: Direction of the endpoint (IN = 1, OUT = 0) 160f016f8caSMarek Vasut * 161f016f8caSMarek Vasut * This function returns the QH associated with particular endpoint 162f016f8caSMarek Vasut * and it's direction. 163f016f8caSMarek Vasut */ 164f016f8caSMarek Vasut static struct ept_queue_item *ci_get_qtd(int ep_num, int dir_in) 165f016f8caSMarek Vasut { 1666ac15fdaSStephen Warren int index = (ep_num * 2) + dir_in; 1676ac15fdaSStephen Warren uint8_t *imem = controller.items_mem + (index * ILIST_ENT_SZ); 1686ac15fdaSStephen Warren return (struct ept_queue_item *)imem; 169f016f8caSMarek Vasut } 170f016f8caSMarek Vasut 171f016f8caSMarek Vasut /** 172f016f8caSMarek Vasut * ci_flush_qh - flush cache over queue head 173f016f8caSMarek Vasut * @ep_num: Endpoint number 174f016f8caSMarek Vasut * 175f016f8caSMarek Vasut * This function flushes cache over QH for particular endpoint. 176f016f8caSMarek Vasut */ 177f016f8caSMarek Vasut static void ci_flush_qh(int ep_num) 178f016f8caSMarek Vasut { 179f016f8caSMarek Vasut struct ept_queue_head *head = ci_get_qh(ep_num, 0); 180f72d8320SRob Herring const unsigned long start = (unsigned long)head; 181f72d8320SRob Herring const unsigned long end = start + 2 * sizeof(*head); 182f016f8caSMarek Vasut 183f016f8caSMarek Vasut flush_dcache_range(start, end); 184f016f8caSMarek Vasut } 185f016f8caSMarek Vasut 186f016f8caSMarek Vasut /** 187f016f8caSMarek Vasut * ci_invalidate_qh - invalidate cache over queue head 188f016f8caSMarek Vasut * @ep_num: Endpoint number 189f016f8caSMarek Vasut * 190f016f8caSMarek Vasut * This function invalidates cache over QH for particular endpoint. 191f016f8caSMarek Vasut */ 192f016f8caSMarek Vasut static void ci_invalidate_qh(int ep_num) 193f016f8caSMarek Vasut { 194f016f8caSMarek Vasut struct ept_queue_head *head = ci_get_qh(ep_num, 0); 195f72d8320SRob Herring unsigned long start = (unsigned long)head; 196f72d8320SRob Herring unsigned long end = start + 2 * sizeof(*head); 197f016f8caSMarek Vasut 198f016f8caSMarek Vasut invalidate_dcache_range(start, end); 199f016f8caSMarek Vasut } 200f016f8caSMarek Vasut 201f016f8caSMarek Vasut /** 202f016f8caSMarek Vasut * ci_flush_qtd - flush cache over queue item 203f016f8caSMarek Vasut * @ep_num: Endpoint number 204f016f8caSMarek Vasut * 205f016f8caSMarek Vasut * This function flushes cache over qTD pair for particular endpoint. 206f016f8caSMarek Vasut */ 207f016f8caSMarek Vasut static void ci_flush_qtd(int ep_num) 208f016f8caSMarek Vasut { 209f016f8caSMarek Vasut struct ept_queue_item *item = ci_get_qtd(ep_num, 0); 210f72d8320SRob Herring const unsigned long start = (unsigned long)item; 211f72d8320SRob Herring const unsigned long end = start + 2 * ILIST_ENT_SZ; 212f016f8caSMarek Vasut 213f016f8caSMarek Vasut flush_dcache_range(start, end); 214f016f8caSMarek Vasut } 215f016f8caSMarek Vasut 216f016f8caSMarek Vasut /** 2176a132416SSiva Durga Prasad Paladugu * ci_flush_td - flush cache over queue item 2186a132416SSiva Durga Prasad Paladugu * @td: td pointer 2196a132416SSiva Durga Prasad Paladugu * 2206a132416SSiva Durga Prasad Paladugu * This function flushes cache for particular transfer descriptor. 2216a132416SSiva Durga Prasad Paladugu */ 2226a132416SSiva Durga Prasad Paladugu static void ci_flush_td(struct ept_queue_item *td) 2236a132416SSiva Durga Prasad Paladugu { 224*85a9ea31SStephen Warren const unsigned long start = (unsigned long)td; 225*85a9ea31SStephen Warren const unsigned long end = (unsigned long)td + ILIST_ENT_SZ; 2266a132416SSiva Durga Prasad Paladugu flush_dcache_range(start, end); 2276a132416SSiva Durga Prasad Paladugu } 2286a132416SSiva Durga Prasad Paladugu 2296a132416SSiva Durga Prasad Paladugu /** 230f016f8caSMarek Vasut * ci_invalidate_qtd - invalidate cache over queue item 231f016f8caSMarek Vasut * @ep_num: Endpoint number 232f016f8caSMarek Vasut * 233f016f8caSMarek Vasut * This function invalidates cache over qTD pair for particular endpoint. 234f016f8caSMarek Vasut */ 235f016f8caSMarek Vasut static void ci_invalidate_qtd(int ep_num) 236f016f8caSMarek Vasut { 237f016f8caSMarek Vasut struct ept_queue_item *item = ci_get_qtd(ep_num, 0); 238f72d8320SRob Herring const unsigned long start = (unsigned long)item; 239f72d8320SRob Herring const unsigned long end = start + 2 * ILIST_ENT_SZ; 240f016f8caSMarek Vasut 241f016f8caSMarek Vasut invalidate_dcache_range(start, end); 242f016f8caSMarek Vasut } 243f016f8caSMarek Vasut 2446a132416SSiva Durga Prasad Paladugu /** 2456a132416SSiva Durga Prasad Paladugu * ci_invalidate_td - invalidate cache over queue item 2466a132416SSiva Durga Prasad Paladugu * @td: td pointer 2476a132416SSiva Durga Prasad Paladugu * 2486a132416SSiva Durga Prasad Paladugu * This function invalidates cache for particular transfer descriptor. 2496a132416SSiva Durga Prasad Paladugu */ 2506a132416SSiva Durga Prasad Paladugu static void ci_invalidate_td(struct ept_queue_item *td) 2516a132416SSiva Durga Prasad Paladugu { 252*85a9ea31SStephen Warren const unsigned long start = (unsigned long)td; 253*85a9ea31SStephen Warren const unsigned long end = start + ILIST_ENT_SZ; 2546a132416SSiva Durga Prasad Paladugu invalidate_dcache_range(start, end); 2556a132416SSiva Durga Prasad Paladugu } 2566a132416SSiva Durga Prasad Paladugu 257f016f8caSMarek Vasut static struct usb_request * 258f016f8caSMarek Vasut ci_ep_alloc_request(struct usb_ep *ep, unsigned int gfp_flags) 259f016f8caSMarek Vasut { 260a2d8f929SStephen Warren struct ci_ep *ci_ep = container_of(ep, struct ci_ep, ep); 261a2d8f929SStephen Warren int num; 2622813006fSStephen Warren struct ci_req *ci_req; 2632813006fSStephen Warren 264a2d8f929SStephen Warren num = ci_ep->desc->bEndpointAddress & USB_ENDPOINT_NUMBER_MASK; 265a2d8f929SStephen Warren if (num == 0 && controller.ep0_req) 266a2d8f929SStephen Warren return &controller.ep0_req->req; 267a2d8f929SStephen Warren 268639e9903SStephen Warren ci_req = calloc(1, sizeof(*ci_req)); 2692813006fSStephen Warren if (!ci_req) 2702813006fSStephen Warren return NULL; 2712813006fSStephen Warren 2722813006fSStephen Warren INIT_LIST_HEAD(&ci_req->queue); 2732813006fSStephen Warren 274a2d8f929SStephen Warren if (num == 0) 275a2d8f929SStephen Warren controller.ep0_req = ci_req; 276a2d8f929SStephen Warren 2772813006fSStephen Warren return &ci_req->req; 278f016f8caSMarek Vasut } 279f016f8caSMarek Vasut 2802813006fSStephen Warren static void ci_ep_free_request(struct usb_ep *ep, struct usb_request *req) 281f016f8caSMarek Vasut { 282bdf81611SStephen Warren struct ci_ep *ci_ep = container_of(ep, struct ci_ep, ep); 283bdf81611SStephen Warren struct ci_req *ci_req = container_of(req, struct ci_req, req); 284bdf81611SStephen Warren int num; 2852813006fSStephen Warren 286bdf81611SStephen Warren num = ci_ep->desc->bEndpointAddress & USB_ENDPOINT_NUMBER_MASK; 287fb22ae6cSStephen Warren if (num == 0) { 288fb22ae6cSStephen Warren if (!controller.ep0_req) 289fb22ae6cSStephen Warren return; 290bdf81611SStephen Warren controller.ep0_req = 0; 291fb22ae6cSStephen Warren } 292bdf81611SStephen Warren 2932813006fSStephen Warren if (ci_req->b_buf) 2942813006fSStephen Warren free(ci_req->b_buf); 2952813006fSStephen Warren free(ci_req); 296f016f8caSMarek Vasut } 297f016f8caSMarek Vasut 298f016f8caSMarek Vasut static void ep_enable(int num, int in, int maxpacket) 299f016f8caSMarek Vasut { 300f016f8caSMarek Vasut struct ci_udc *udc = (struct ci_udc *)controller.ctrl->hcor; 301f016f8caSMarek Vasut unsigned n; 302f016f8caSMarek Vasut 303f016f8caSMarek Vasut n = readl(&udc->epctrl[num]); 304f016f8caSMarek Vasut if (in) 305f016f8caSMarek Vasut n |= (CTRL_TXE | CTRL_TXR | CTRL_TXT_BULK); 306f016f8caSMarek Vasut else 307f016f8caSMarek Vasut n |= (CTRL_RXE | CTRL_RXR | CTRL_RXT_BULK); 308f016f8caSMarek Vasut 309f016f8caSMarek Vasut if (num != 0) { 310f016f8caSMarek Vasut struct ept_queue_head *head = ci_get_qh(num, in); 311f016f8caSMarek Vasut 312f016f8caSMarek Vasut head->config = CONFIG_MAX_PKT(maxpacket) | CONFIG_ZLT; 313f016f8caSMarek Vasut ci_flush_qh(num); 314f016f8caSMarek Vasut } 315f016f8caSMarek Vasut writel(n, &udc->epctrl[num]); 316f016f8caSMarek Vasut } 317f016f8caSMarek Vasut 318f016f8caSMarek Vasut static int ci_ep_enable(struct usb_ep *ep, 319f016f8caSMarek Vasut const struct usb_endpoint_descriptor *desc) 320f016f8caSMarek Vasut { 321f016f8caSMarek Vasut struct ci_ep *ci_ep = container_of(ep, struct ci_ep, ep); 322f016f8caSMarek Vasut int num, in; 323f016f8caSMarek Vasut num = desc->bEndpointAddress & USB_ENDPOINT_NUMBER_MASK; 324f016f8caSMarek Vasut in = (desc->bEndpointAddress & USB_DIR_IN) != 0; 325f016f8caSMarek Vasut ci_ep->desc = desc; 326f016f8caSMarek Vasut 327f016f8caSMarek Vasut if (num) { 328f016f8caSMarek Vasut int max = get_unaligned_le16(&desc->wMaxPacketSize); 329f016f8caSMarek Vasut 330f016f8caSMarek Vasut if ((max > 64) && (controller.gadget.speed == USB_SPEED_FULL)) 331f016f8caSMarek Vasut max = 64; 332f016f8caSMarek Vasut if (ep->maxpacket != max) { 333f016f8caSMarek Vasut DBG("%s: from %d to %d\n", __func__, 334f016f8caSMarek Vasut ep->maxpacket, max); 335f016f8caSMarek Vasut ep->maxpacket = max; 336f016f8caSMarek Vasut } 337f016f8caSMarek Vasut } 338f016f8caSMarek Vasut ep_enable(num, in, ep->maxpacket); 339f016f8caSMarek Vasut DBG("%s: num=%d maxpacket=%d\n", __func__, num, ep->maxpacket); 340f016f8caSMarek Vasut return 0; 341f016f8caSMarek Vasut } 342f016f8caSMarek Vasut 343f016f8caSMarek Vasut static int ci_ep_disable(struct usb_ep *ep) 344f016f8caSMarek Vasut { 345f016f8caSMarek Vasut struct ci_ep *ci_ep = container_of(ep, struct ci_ep, ep); 346f016f8caSMarek Vasut 347f016f8caSMarek Vasut ci_ep->desc = NULL; 348f016f8caSMarek Vasut return 0; 349f016f8caSMarek Vasut } 350f016f8caSMarek Vasut 3512813006fSStephen Warren static int ci_bounce(struct ci_req *ci_req, int in) 352f016f8caSMarek Vasut { 3532813006fSStephen Warren struct usb_request *req = &ci_req->req; 354f72d8320SRob Herring unsigned long addr = (unsigned long)req->buf; 355f72d8320SRob Herring unsigned long hwaddr; 3562813006fSStephen Warren uint32_t aligned_used_len; 357f016f8caSMarek Vasut 358f016f8caSMarek Vasut /* Input buffer address is not aligned. */ 359f016f8caSMarek Vasut if (addr & (ARCH_DMA_MINALIGN - 1)) 360f016f8caSMarek Vasut goto align; 361f016f8caSMarek Vasut 362f016f8caSMarek Vasut /* Input buffer length is not aligned. */ 3632813006fSStephen Warren if (req->length & (ARCH_DMA_MINALIGN - 1)) 364f016f8caSMarek Vasut goto align; 365f016f8caSMarek Vasut 366f016f8caSMarek Vasut /* The buffer is well aligned, only flush cache. */ 3672813006fSStephen Warren ci_req->hw_len = req->length; 3682813006fSStephen Warren ci_req->hw_buf = req->buf; 369f016f8caSMarek Vasut goto flush; 370f016f8caSMarek Vasut 371f016f8caSMarek Vasut align: 3722813006fSStephen Warren if (ci_req->b_buf && req->length > ci_req->b_len) { 3732813006fSStephen Warren free(ci_req->b_buf); 3742813006fSStephen Warren ci_req->b_buf = 0; 3752813006fSStephen Warren } 3762813006fSStephen Warren if (!ci_req->b_buf) { 3772813006fSStephen Warren ci_req->b_len = roundup(req->length, ARCH_DMA_MINALIGN); 3782813006fSStephen Warren ci_req->b_buf = memalign(ARCH_DMA_MINALIGN, ci_req->b_len); 3792813006fSStephen Warren if (!ci_req->b_buf) 380f016f8caSMarek Vasut return -ENOMEM; 381f016f8caSMarek Vasut } 3822813006fSStephen Warren ci_req->hw_len = ci_req->b_len; 3832813006fSStephen Warren ci_req->hw_buf = ci_req->b_buf; 3842813006fSStephen Warren 385f016f8caSMarek Vasut if (in) 3862813006fSStephen Warren memcpy(ci_req->hw_buf, req->buf, req->length); 387f016f8caSMarek Vasut 388f016f8caSMarek Vasut flush: 389f72d8320SRob Herring hwaddr = (unsigned long)ci_req->hw_buf; 3902813006fSStephen Warren aligned_used_len = roundup(req->length, ARCH_DMA_MINALIGN); 3912813006fSStephen Warren flush_dcache_range(hwaddr, hwaddr + aligned_used_len); 392f016f8caSMarek Vasut 393f016f8caSMarek Vasut return 0; 394f016f8caSMarek Vasut } 395f016f8caSMarek Vasut 3962813006fSStephen Warren static void ci_debounce(struct ci_req *ci_req, int in) 397f016f8caSMarek Vasut { 3982813006fSStephen Warren struct usb_request *req = &ci_req->req; 399f72d8320SRob Herring unsigned long addr = (unsigned long)req->buf; 400f72d8320SRob Herring unsigned long hwaddr = (unsigned long)ci_req->hw_buf; 4012813006fSStephen Warren uint32_t aligned_used_len; 402f016f8caSMarek Vasut 4032813006fSStephen Warren if (in) 4042813006fSStephen Warren return; 405f016f8caSMarek Vasut 4062813006fSStephen Warren aligned_used_len = roundup(req->actual, ARCH_DMA_MINALIGN); 4072813006fSStephen Warren invalidate_dcache_range(hwaddr, hwaddr + aligned_used_len); 4082813006fSStephen Warren 4092813006fSStephen Warren if (addr == hwaddr) 410f016f8caSMarek Vasut return; /* not a bounce */ 411f016f8caSMarek Vasut 4122813006fSStephen Warren memcpy(req->buf, ci_req->hw_buf, req->actual); 413f016f8caSMarek Vasut } 414f016f8caSMarek Vasut 4152813006fSStephen Warren static void ci_ep_submit_next_request(struct ci_ep *ci_ep) 416f016f8caSMarek Vasut { 417f016f8caSMarek Vasut struct ci_udc *udc = (struct ci_udc *)controller.ctrl->hcor; 418f016f8caSMarek Vasut struct ept_queue_item *item; 419f016f8caSMarek Vasut struct ept_queue_head *head; 4202813006fSStephen Warren int bit, num, len, in; 4212813006fSStephen Warren struct ci_req *ci_req; 4226a132416SSiva Durga Prasad Paladugu u8 *buf; 4236a132416SSiva Durga Prasad Paladugu uint32_t length, actlen; 4246a132416SSiva Durga Prasad Paladugu struct ept_queue_item *dtd, *qtd; 4252813006fSStephen Warren 4262813006fSStephen Warren ci_ep->req_primed = true; 4272813006fSStephen Warren 428f016f8caSMarek Vasut num = ci_ep->desc->bEndpointAddress & USB_ENDPOINT_NUMBER_MASK; 429f016f8caSMarek Vasut in = (ci_ep->desc->bEndpointAddress & USB_DIR_IN) != 0; 430f016f8caSMarek Vasut item = ci_get_qtd(num, in); 431f016f8caSMarek Vasut head = ci_get_qh(num, in); 432f016f8caSMarek Vasut 4332813006fSStephen Warren ci_req = list_first_entry(&ci_ep->queue, struct ci_req, queue); 4342813006fSStephen Warren len = ci_req->req.length; 435f016f8caSMarek Vasut 436f72d8320SRob Herring head->next = (unsigned long)item; 437f016f8caSMarek Vasut head->info = 0; 438f016f8caSMarek Vasut 4396a132416SSiva Durga Prasad Paladugu ci_req->dtd_count = 0; 4406a132416SSiva Durga Prasad Paladugu buf = ci_req->hw_buf; 4416a132416SSiva Durga Prasad Paladugu actlen = 0; 4426a132416SSiva Durga Prasad Paladugu dtd = item; 4436a132416SSiva Durga Prasad Paladugu 4446a132416SSiva Durga Prasad Paladugu do { 4456a132416SSiva Durga Prasad Paladugu length = min(ci_req->req.length - actlen, 4466a132416SSiva Durga Prasad Paladugu (unsigned)EP_MAX_LENGTH_TRANSFER); 4476a132416SSiva Durga Prasad Paladugu 4486a132416SSiva Durga Prasad Paladugu dtd->info = INFO_BYTES(length) | INFO_ACTIVE; 4496a132416SSiva Durga Prasad Paladugu dtd->page0 = (unsigned long)buf; 4506a132416SSiva Durga Prasad Paladugu dtd->page1 = ((unsigned long)buf & 0xfffff000) + 0x1000; 4516a132416SSiva Durga Prasad Paladugu dtd->page2 = ((unsigned long)buf & 0xfffff000) + 0x2000; 4526a132416SSiva Durga Prasad Paladugu dtd->page3 = ((unsigned long)buf & 0xfffff000) + 0x3000; 4536a132416SSiva Durga Prasad Paladugu dtd->page4 = ((unsigned long)buf & 0xfffff000) + 0x4000; 4546a132416SSiva Durga Prasad Paladugu 4556a132416SSiva Durga Prasad Paladugu len -= length; 4566a132416SSiva Durga Prasad Paladugu actlen += length; 4576a132416SSiva Durga Prasad Paladugu buf += length; 4586a132416SSiva Durga Prasad Paladugu 4596a132416SSiva Durga Prasad Paladugu if (len) { 4606a132416SSiva Durga Prasad Paladugu qtd = (struct ept_queue_item *) 4616a132416SSiva Durga Prasad Paladugu memalign(ILIST_ALIGN, ILIST_ENT_SZ); 462*85a9ea31SStephen Warren dtd->next = (unsigned long)qtd; 4636a132416SSiva Durga Prasad Paladugu dtd = qtd; 4646a132416SSiva Durga Prasad Paladugu memset(dtd, 0, ILIST_ENT_SZ); 4656a132416SSiva Durga Prasad Paladugu } 4666a132416SSiva Durga Prasad Paladugu 4676a132416SSiva Durga Prasad Paladugu ci_req->dtd_count++; 4686a132416SSiva Durga Prasad Paladugu } while (len); 4696a132416SSiva Durga Prasad Paladugu 4706a132416SSiva Durga Prasad Paladugu item = dtd; 471e0672b3cSStephen Warren /* 472e0672b3cSStephen Warren * When sending the data for an IN transaction, the attached host 473e0672b3cSStephen Warren * knows that all data for the IN is sent when one of the following 474e0672b3cSStephen Warren * occurs: 475e0672b3cSStephen Warren * a) A zero-length packet is transmitted. 476e0672b3cSStephen Warren * b) A packet with length that isn't an exact multiple of the ep's 477e0672b3cSStephen Warren * maxpacket is transmitted. 478e0672b3cSStephen Warren * c) Enough data is sent to exactly fill the host's maximum expected 479e0672b3cSStephen Warren * IN transaction size. 480e0672b3cSStephen Warren * 481e0672b3cSStephen Warren * One of these conditions MUST apply at the end of an IN transaction, 482e0672b3cSStephen Warren * or the transaction will not be considered complete by the host. If 483e0672b3cSStephen Warren * none of (a)..(c) already applies, then we must force (a) to apply 484e0672b3cSStephen Warren * by explicitly sending an extra zero-length packet. 485e0672b3cSStephen Warren */ 486e0672b3cSStephen Warren /* IN !a !b !c */ 487e0672b3cSStephen Warren if (in && len && !(len % ci_ep->ep.maxpacket) && ci_req->req.zero) { 488e0672b3cSStephen Warren /* 489e0672b3cSStephen Warren * Each endpoint has 2 items allocated, even though typically 490e0672b3cSStephen Warren * only 1 is used at a time since either an IN or an OUT but 491e0672b3cSStephen Warren * not both is queued. For an IN transaction, item currently 492e0672b3cSStephen Warren * points at the second of these items, so we know that we 4938d7c39d3SStephen Warren * can use the other to transmit the extra zero-length packet. 494e0672b3cSStephen Warren */ 4958d7c39d3SStephen Warren struct ept_queue_item *other_item = ci_get_qtd(num, 0); 496f72d8320SRob Herring item->next = (unsigned long)other_item; 4978d7c39d3SStephen Warren item = other_item; 498e0672b3cSStephen Warren item->info = INFO_ACTIVE; 499e0672b3cSStephen Warren } 500e0672b3cSStephen Warren 501e0672b3cSStephen Warren item->next = TERMINATE; 502e0672b3cSStephen Warren item->info |= INFO_IOC; 503e0672b3cSStephen Warren 504e0672b3cSStephen Warren ci_flush_qtd(num); 505e0672b3cSStephen Warren 506*85a9ea31SStephen Warren item = (struct ept_queue_item *)(unsigned long)head->next; 5076a132416SSiva Durga Prasad Paladugu while (item->next != TERMINATE) { 508*85a9ea31SStephen Warren ci_flush_td((struct ept_queue_item *)(unsigned long)item->next); 509*85a9ea31SStephen Warren item = (struct ept_queue_item *)(unsigned long)item->next; 5106a132416SSiva Durga Prasad Paladugu } 5116a132416SSiva Durga Prasad Paladugu 5122813006fSStephen Warren DBG("ept%d %s queue len %x, req %p, buffer %p\n", 5132813006fSStephen Warren num, in ? "in" : "out", len, ci_req, ci_req->hw_buf); 514f016f8caSMarek Vasut ci_flush_qh(num); 515f016f8caSMarek Vasut 516f016f8caSMarek Vasut if (in) 517f016f8caSMarek Vasut bit = EPT_TX(num); 518f016f8caSMarek Vasut else 519f016f8caSMarek Vasut bit = EPT_RX(num); 520f016f8caSMarek Vasut 521f016f8caSMarek Vasut writel(bit, &udc->epprime); 5222813006fSStephen Warren } 5232813006fSStephen Warren 5242813006fSStephen Warren static int ci_ep_queue(struct usb_ep *ep, 5252813006fSStephen Warren struct usb_request *req, gfp_t gfp_flags) 5262813006fSStephen Warren { 5272813006fSStephen Warren struct ci_ep *ci_ep = container_of(ep, struct ci_ep, ep); 5282813006fSStephen Warren struct ci_req *ci_req = container_of(req, struct ci_req, req); 5292813006fSStephen Warren int in, ret; 5302813006fSStephen Warren int __maybe_unused num; 5312813006fSStephen Warren 5322813006fSStephen Warren num = ci_ep->desc->bEndpointAddress & USB_ENDPOINT_NUMBER_MASK; 5332813006fSStephen Warren in = (ci_ep->desc->bEndpointAddress & USB_DIR_IN) != 0; 5342813006fSStephen Warren 5357484d84cSStephen Warren if (!num && ci_ep->req_primed) { 5367484d84cSStephen Warren /* 5377484d84cSStephen Warren * The flipping of ep0 between IN and OUT relies on 5387484d84cSStephen Warren * ci_ep_queue consuming the current IN/OUT setting 5397484d84cSStephen Warren * immediately. If this is deferred to a later point when the 5407484d84cSStephen Warren * req is pulled out of ci_req->queue, then the IN/OUT setting 5417484d84cSStephen Warren * may have been changed since the req was queued, and state 5427484d84cSStephen Warren * will get out of sync. This condition doesn't occur today, 5437484d84cSStephen Warren * but could if bugs were introduced later, and this error 5447484d84cSStephen Warren * check will save a lot of debugging time. 5457484d84cSStephen Warren */ 5467484d84cSStephen Warren printf("%s: ep0 transaction already in progress\n", __func__); 5477484d84cSStephen Warren return -EPROTO; 5487484d84cSStephen Warren } 5497484d84cSStephen Warren 5502813006fSStephen Warren ret = ci_bounce(ci_req, in); 5512813006fSStephen Warren if (ret) 5522813006fSStephen Warren return ret; 5532813006fSStephen Warren 5542813006fSStephen Warren DBG("ept%d %s pre-queue req %p, buffer %p\n", 5552813006fSStephen Warren num, in ? "in" : "out", ci_req, ci_req->hw_buf); 5562813006fSStephen Warren list_add_tail(&ci_req->queue, &ci_ep->queue); 5572813006fSStephen Warren 5582813006fSStephen Warren if (!ci_ep->req_primed) 5592813006fSStephen Warren ci_ep_submit_next_request(ci_ep); 560f016f8caSMarek Vasut 561f016f8caSMarek Vasut return 0; 562f016f8caSMarek Vasut } 563f016f8caSMarek Vasut 564006c7026SStephen Warren static void flip_ep0_direction(void) 565006c7026SStephen Warren { 566006c7026SStephen Warren if (ep0_desc.bEndpointAddress == USB_DIR_IN) { 56783c37500SStephen Warren DBG("%s: Flipping ep0 to OUT\n", __func__); 568006c7026SStephen Warren ep0_desc.bEndpointAddress = 0; 569006c7026SStephen Warren } else { 57083c37500SStephen Warren DBG("%s: Flipping ep0 to IN\n", __func__); 571006c7026SStephen Warren ep0_desc.bEndpointAddress = USB_DIR_IN; 572006c7026SStephen Warren } 573006c7026SStephen Warren } 574006c7026SStephen Warren 575dcb89b5aSStephen Warren static void handle_ep_complete(struct ci_ep *ci_ep) 576f016f8caSMarek Vasut { 5776a132416SSiva Durga Prasad Paladugu struct ept_queue_item *item, *next_td; 5786a132416SSiva Durga Prasad Paladugu int num, in, len, j; 5792813006fSStephen Warren struct ci_req *ci_req; 5802813006fSStephen Warren 581dcb89b5aSStephen Warren num = ci_ep->desc->bEndpointAddress & USB_ENDPOINT_NUMBER_MASK; 582dcb89b5aSStephen Warren in = (ci_ep->desc->bEndpointAddress & USB_DIR_IN) != 0; 583f016f8caSMarek Vasut item = ci_get_qtd(num, in); 584f016f8caSMarek Vasut ci_invalidate_qtd(num); 5856a132416SSiva Durga Prasad Paladugu ci_req = list_first_entry(&ci_ep->queue, struct ci_req, queue); 586f016f8caSMarek Vasut 5876a132416SSiva Durga Prasad Paladugu next_td = item; 5886a132416SSiva Durga Prasad Paladugu len = 0; 5896a132416SSiva Durga Prasad Paladugu for (j = 0; j < ci_req->dtd_count; j++) { 5906a132416SSiva Durga Prasad Paladugu ci_invalidate_td(next_td); 5916a132416SSiva Durga Prasad Paladugu item = next_td; 5926a132416SSiva Durga Prasad Paladugu len += (item->info >> 16) & 0x7fff; 593f016f8caSMarek Vasut if (item->info & 0xff) 594f016f8caSMarek Vasut printf("EP%d/%s FAIL info=%x pg0=%x\n", 595f016f8caSMarek Vasut num, in ? "in" : "out", item->info, item->page0); 5966a132416SSiva Durga Prasad Paladugu if (j != ci_req->dtd_count - 1) 597*85a9ea31SStephen Warren next_td = (struct ept_queue_item *)(unsigned long) 598*85a9ea31SStephen Warren item->next; 5996a132416SSiva Durga Prasad Paladugu if (j != 0) 6006a132416SSiva Durga Prasad Paladugu free(item); 6016a132416SSiva Durga Prasad Paladugu } 602f016f8caSMarek Vasut 6032813006fSStephen Warren list_del_init(&ci_req->queue); 604dcb89b5aSStephen Warren ci_ep->req_primed = false; 605f016f8caSMarek Vasut 606dcb89b5aSStephen Warren if (!list_empty(&ci_ep->queue)) 607dcb89b5aSStephen Warren ci_ep_submit_next_request(ci_ep); 6082813006fSStephen Warren 6092813006fSStephen Warren ci_req->req.actual = ci_req->req.length - len; 6102813006fSStephen Warren ci_debounce(ci_req, in); 6112813006fSStephen Warren 6122813006fSStephen Warren DBG("ept%d %s req %p, complete %x\n", 6132813006fSStephen Warren num, in ? "in" : "out", ci_req, len); 614006c7026SStephen Warren if (num != 0 || controller.ep0_data_phase) 615dcb89b5aSStephen Warren ci_req->req.complete(&ci_ep->ep, &ci_req->req); 616006c7026SStephen Warren if (num == 0 && controller.ep0_data_phase) { 617006c7026SStephen Warren /* 618006c7026SStephen Warren * Data Stage is complete, so flip ep0 dir for Status Stage, 619006c7026SStephen Warren * which always transfers a packet in the opposite direction. 620006c7026SStephen Warren */ 621006c7026SStephen Warren DBG("%s: flip ep0 dir for Status Stage\n", __func__); 622006c7026SStephen Warren flip_ep0_direction(); 623006c7026SStephen Warren controller.ep0_data_phase = false; 6242813006fSStephen Warren ci_req->req.length = 0; 625dcb89b5aSStephen Warren usb_ep_queue(&ci_ep->ep, &ci_req->req, 0); 626f016f8caSMarek Vasut } 627f016f8caSMarek Vasut } 628f016f8caSMarek Vasut 629f016f8caSMarek Vasut #define SETUP(type, request) (((type) << 8) | (request)) 630f016f8caSMarek Vasut 631f016f8caSMarek Vasut static void handle_setup(void) 632f016f8caSMarek Vasut { 6332813006fSStephen Warren struct ci_ep *ci_ep = &controller.ep[0]; 6342813006fSStephen Warren struct ci_req *ci_req; 6352813006fSStephen Warren struct usb_request *req; 636f016f8caSMarek Vasut struct ci_udc *udc = (struct ci_udc *)controller.ctrl->hcor; 637f016f8caSMarek Vasut struct ept_queue_head *head; 638f016f8caSMarek Vasut struct usb_ctrlrequest r; 639f016f8caSMarek Vasut int status = 0; 640f016f8caSMarek Vasut int num, in, _num, _in, i; 641f016f8caSMarek Vasut char *buf; 6422813006fSStephen Warren 643a2d8f929SStephen Warren ci_req = controller.ep0_req; 6442813006fSStephen Warren req = &ci_req->req; 645f016f8caSMarek Vasut head = ci_get_qh(0, 0); /* EP0 OUT */ 646f016f8caSMarek Vasut 647f016f8caSMarek Vasut ci_invalidate_qh(0); 648f016f8caSMarek Vasut memcpy(&r, head->setup_data, sizeof(struct usb_ctrlrequest)); 649fcf2ede1SStephen Warren #ifdef CONFIG_CI_UDC_HAS_HOSTPC 650fcf2ede1SStephen Warren writel(EPT_RX(0), &udc->epsetupstat); 651fcf2ede1SStephen Warren #else 652f016f8caSMarek Vasut writel(EPT_RX(0), &udc->epstat); 653fcf2ede1SStephen Warren #endif 654006c7026SStephen Warren DBG("handle setup %s, %x, %x index %x value %x length %x\n", 655006c7026SStephen Warren reqname(r.bRequest), r.bRequestType, r.bRequest, r.wIndex, 656006c7026SStephen Warren r.wValue, r.wLength); 657006c7026SStephen Warren 658006c7026SStephen Warren /* Set EP0 dir for Data Stage based on Setup Stage data */ 659006c7026SStephen Warren if (r.bRequestType & USB_DIR_IN) { 660006c7026SStephen Warren DBG("%s: Set ep0 to IN for Data Stage\n", __func__); 661006c7026SStephen Warren ep0_desc.bEndpointAddress = USB_DIR_IN; 662006c7026SStephen Warren } else { 663006c7026SStephen Warren DBG("%s: Set ep0 to OUT for Data Stage\n", __func__); 664006c7026SStephen Warren ep0_desc.bEndpointAddress = 0; 665006c7026SStephen Warren } 666006c7026SStephen Warren if (r.wLength) { 667006c7026SStephen Warren controller.ep0_data_phase = true; 668006c7026SStephen Warren } else { 669006c7026SStephen Warren /* 0 length -> no Data Stage. Flip dir for Status Stage */ 670006c7026SStephen Warren DBG("%s: 0 length: flip ep0 dir for Status Stage\n", __func__); 671006c7026SStephen Warren flip_ep0_direction(); 672006c7026SStephen Warren controller.ep0_data_phase = false; 673006c7026SStephen Warren } 674f016f8caSMarek Vasut 6752813006fSStephen Warren list_del_init(&ci_req->queue); 6762813006fSStephen Warren ci_ep->req_primed = false; 6772813006fSStephen Warren 678f016f8caSMarek Vasut switch (SETUP(r.bRequestType, r.bRequest)) { 679f016f8caSMarek Vasut case SETUP(USB_RECIP_ENDPOINT, USB_REQ_CLEAR_FEATURE): 680f016f8caSMarek Vasut _num = r.wIndex & 15; 681f016f8caSMarek Vasut _in = !!(r.wIndex & 0x80); 682f016f8caSMarek Vasut 683f016f8caSMarek Vasut if ((r.wValue == 0) && (r.wLength == 0)) { 684f016f8caSMarek Vasut req->length = 0; 685f016f8caSMarek Vasut for (i = 0; i < NUM_ENDPOINTS; i++) { 686f016f8caSMarek Vasut struct ci_ep *ep = &controller.ep[i]; 687f016f8caSMarek Vasut 688f016f8caSMarek Vasut if (!ep->desc) 689f016f8caSMarek Vasut continue; 690f016f8caSMarek Vasut num = ep->desc->bEndpointAddress 691f016f8caSMarek Vasut & USB_ENDPOINT_NUMBER_MASK; 692f016f8caSMarek Vasut in = (ep->desc->bEndpointAddress 693f016f8caSMarek Vasut & USB_DIR_IN) != 0; 694f016f8caSMarek Vasut if ((num == _num) && (in == _in)) { 695f016f8caSMarek Vasut ep_enable(num, in, ep->ep.maxpacket); 696f016f8caSMarek Vasut usb_ep_queue(controller.gadget.ep0, 697f016f8caSMarek Vasut req, 0); 698f016f8caSMarek Vasut break; 699f016f8caSMarek Vasut } 700f016f8caSMarek Vasut } 701f016f8caSMarek Vasut } 702f016f8caSMarek Vasut return; 703f016f8caSMarek Vasut 704f016f8caSMarek Vasut case SETUP(USB_RECIP_DEVICE, USB_REQ_SET_ADDRESS): 705f016f8caSMarek Vasut /* 706f016f8caSMarek Vasut * write address delayed (will take effect 707f016f8caSMarek Vasut * after the next IN txn) 708f016f8caSMarek Vasut */ 709f016f8caSMarek Vasut writel((r.wValue << 25) | (1 << 24), &udc->devaddr); 710f016f8caSMarek Vasut req->length = 0; 711f016f8caSMarek Vasut usb_ep_queue(controller.gadget.ep0, req, 0); 712f016f8caSMarek Vasut return; 713f016f8caSMarek Vasut 714f016f8caSMarek Vasut case SETUP(USB_DIR_IN | USB_RECIP_DEVICE, USB_REQ_GET_STATUS): 715f016f8caSMarek Vasut req->length = 2; 716f016f8caSMarek Vasut buf = (char *)req->buf; 717f016f8caSMarek Vasut buf[0] = 1 << USB_DEVICE_SELF_POWERED; 718f016f8caSMarek Vasut buf[1] = 0; 719f016f8caSMarek Vasut usb_ep_queue(controller.gadget.ep0, req, 0); 720f016f8caSMarek Vasut return; 721f016f8caSMarek Vasut } 722f016f8caSMarek Vasut /* pass request up to the gadget driver */ 723f016f8caSMarek Vasut if (controller.driver) 724f016f8caSMarek Vasut status = controller.driver->setup(&controller.gadget, &r); 725f016f8caSMarek Vasut else 726f016f8caSMarek Vasut status = -ENODEV; 727f016f8caSMarek Vasut 728f016f8caSMarek Vasut if (!status) 729f016f8caSMarek Vasut return; 730f016f8caSMarek Vasut DBG("STALL reqname %s type %x value %x, index %x\n", 731f016f8caSMarek Vasut reqname(r.bRequest), r.bRequestType, r.wValue, r.wIndex); 732f016f8caSMarek Vasut writel((1<<16) | (1 << 0), &udc->epctrl[0]); 733f016f8caSMarek Vasut } 734f016f8caSMarek Vasut 735f016f8caSMarek Vasut static void stop_activity(void) 736f016f8caSMarek Vasut { 737f016f8caSMarek Vasut int i, num, in; 738f016f8caSMarek Vasut struct ept_queue_head *head; 739f016f8caSMarek Vasut struct ci_udc *udc = (struct ci_udc *)controller.ctrl->hcor; 740f016f8caSMarek Vasut writel(readl(&udc->epcomp), &udc->epcomp); 741fcf2ede1SStephen Warren #ifdef CONFIG_CI_UDC_HAS_HOSTPC 742fcf2ede1SStephen Warren writel(readl(&udc->epsetupstat), &udc->epsetupstat); 743fcf2ede1SStephen Warren #endif 744f016f8caSMarek Vasut writel(readl(&udc->epstat), &udc->epstat); 745f016f8caSMarek Vasut writel(0xffffffff, &udc->epflush); 746f016f8caSMarek Vasut 747f016f8caSMarek Vasut /* error out any pending reqs */ 748f016f8caSMarek Vasut for (i = 0; i < NUM_ENDPOINTS; i++) { 749f016f8caSMarek Vasut if (i != 0) 750f016f8caSMarek Vasut writel(0, &udc->epctrl[i]); 751f016f8caSMarek Vasut if (controller.ep[i].desc) { 752f016f8caSMarek Vasut num = controller.ep[i].desc->bEndpointAddress 753f016f8caSMarek Vasut & USB_ENDPOINT_NUMBER_MASK; 754f016f8caSMarek Vasut in = (controller.ep[i].desc->bEndpointAddress 755f016f8caSMarek Vasut & USB_DIR_IN) != 0; 756f016f8caSMarek Vasut head = ci_get_qh(num, in); 757f016f8caSMarek Vasut head->info = INFO_ACTIVE; 758f016f8caSMarek Vasut ci_flush_qh(num); 759f016f8caSMarek Vasut } 760f016f8caSMarek Vasut } 761f016f8caSMarek Vasut } 762f016f8caSMarek Vasut 763f016f8caSMarek Vasut void udc_irq(void) 764f016f8caSMarek Vasut { 765f016f8caSMarek Vasut struct ci_udc *udc = (struct ci_udc *)controller.ctrl->hcor; 766f016f8caSMarek Vasut unsigned n = readl(&udc->usbsts); 767f016f8caSMarek Vasut writel(n, &udc->usbsts); 768f016f8caSMarek Vasut int bit, i, num, in; 769f016f8caSMarek Vasut 770f016f8caSMarek Vasut n &= (STS_SLI | STS_URI | STS_PCI | STS_UI | STS_UEI); 771f016f8caSMarek Vasut if (n == 0) 772f016f8caSMarek Vasut return; 773f016f8caSMarek Vasut 774f016f8caSMarek Vasut if (n & STS_URI) { 775f016f8caSMarek Vasut DBG("-- reset --\n"); 776f016f8caSMarek Vasut stop_activity(); 777f016f8caSMarek Vasut } 778f016f8caSMarek Vasut if (n & STS_SLI) 779f016f8caSMarek Vasut DBG("-- suspend --\n"); 780f016f8caSMarek Vasut 781f016f8caSMarek Vasut if (n & STS_PCI) { 782f016f8caSMarek Vasut int max = 64; 783f016f8caSMarek Vasut int speed = USB_SPEED_FULL; 784f016f8caSMarek Vasut 785fcf2ede1SStephen Warren #ifdef CONFIG_CI_UDC_HAS_HOSTPC 786fcf2ede1SStephen Warren bit = (readl(&udc->hostpc1_devlc) >> 25) & 3; 787fcf2ede1SStephen Warren #else 788f016f8caSMarek Vasut bit = (readl(&udc->portsc) >> 26) & 3; 789fcf2ede1SStephen Warren #endif 790f016f8caSMarek Vasut DBG("-- portchange %x %s\n", bit, (bit == 2) ? "High" : "Full"); 791f016f8caSMarek Vasut if (bit == 2) { 792f016f8caSMarek Vasut speed = USB_SPEED_HIGH; 793f016f8caSMarek Vasut max = 512; 794f016f8caSMarek Vasut } 795f016f8caSMarek Vasut controller.gadget.speed = speed; 796f016f8caSMarek Vasut for (i = 1; i < NUM_ENDPOINTS; i++) { 797f016f8caSMarek Vasut if (controller.ep[i].ep.maxpacket > max) 798f016f8caSMarek Vasut controller.ep[i].ep.maxpacket = max; 799f016f8caSMarek Vasut } 800f016f8caSMarek Vasut } 801f016f8caSMarek Vasut 802f016f8caSMarek Vasut if (n & STS_UEI) 803f016f8caSMarek Vasut printf("<UEI %x>\n", readl(&udc->epcomp)); 804f016f8caSMarek Vasut 805f016f8caSMarek Vasut if ((n & STS_UI) || (n & STS_UEI)) { 806fcf2ede1SStephen Warren #ifdef CONFIG_CI_UDC_HAS_HOSTPC 807fcf2ede1SStephen Warren n = readl(&udc->epsetupstat); 808fcf2ede1SStephen Warren #else 809f016f8caSMarek Vasut n = readl(&udc->epstat); 810fcf2ede1SStephen Warren #endif 811f016f8caSMarek Vasut if (n & EPT_RX(0)) 812f016f8caSMarek Vasut handle_setup(); 813f016f8caSMarek Vasut 814f016f8caSMarek Vasut n = readl(&udc->epcomp); 815f016f8caSMarek Vasut if (n != 0) 816f016f8caSMarek Vasut writel(n, &udc->epcomp); 817f016f8caSMarek Vasut 818f016f8caSMarek Vasut for (i = 0; i < NUM_ENDPOINTS && n; i++) { 819f016f8caSMarek Vasut if (controller.ep[i].desc) { 820f016f8caSMarek Vasut num = controller.ep[i].desc->bEndpointAddress 821f016f8caSMarek Vasut & USB_ENDPOINT_NUMBER_MASK; 822f016f8caSMarek Vasut in = (controller.ep[i].desc->bEndpointAddress 823f016f8caSMarek Vasut & USB_DIR_IN) != 0; 824f016f8caSMarek Vasut bit = (in) ? EPT_TX(num) : EPT_RX(num); 825f016f8caSMarek Vasut if (n & bit) 826f016f8caSMarek Vasut handle_ep_complete(&controller.ep[i]); 827f016f8caSMarek Vasut } 828f016f8caSMarek Vasut } 829f016f8caSMarek Vasut } 830f016f8caSMarek Vasut } 831f016f8caSMarek Vasut 8322d48aa69SKishon Vijay Abraham I int usb_gadget_handle_interrupts(int index) 833f016f8caSMarek Vasut { 834f016f8caSMarek Vasut u32 value; 835f016f8caSMarek Vasut struct ci_udc *udc = (struct ci_udc *)controller.ctrl->hcor; 836f016f8caSMarek Vasut 837f016f8caSMarek Vasut value = readl(&udc->usbsts); 838f016f8caSMarek Vasut if (value) 839f016f8caSMarek Vasut udc_irq(); 840f016f8caSMarek Vasut 841f016f8caSMarek Vasut return value; 842f016f8caSMarek Vasut } 843f016f8caSMarek Vasut 84443a8f25bSStephen Warren void udc_disconnect(void) 84543a8f25bSStephen Warren { 84643a8f25bSStephen Warren struct ci_udc *udc = (struct ci_udc *)controller.ctrl->hcor; 84743a8f25bSStephen Warren /* disable pullup */ 84843a8f25bSStephen Warren stop_activity(); 84943a8f25bSStephen Warren writel(USBCMD_FS2, &udc->usbcmd); 85043a8f25bSStephen Warren udelay(800); 85143a8f25bSStephen Warren if (controller.driver) 85243a8f25bSStephen Warren controller.driver->disconnect(&controller.gadget); 85343a8f25bSStephen Warren } 85443a8f25bSStephen Warren 855f016f8caSMarek Vasut static int ci_pullup(struct usb_gadget *gadget, int is_on) 856f016f8caSMarek Vasut { 857f016f8caSMarek Vasut struct ci_udc *udc = (struct ci_udc *)controller.ctrl->hcor; 858f016f8caSMarek Vasut if (is_on) { 859f016f8caSMarek Vasut /* RESET */ 860f016f8caSMarek Vasut writel(USBCMD_ITC(MICRO_8FRAME) | USBCMD_RST, &udc->usbcmd); 861f016f8caSMarek Vasut udelay(200); 862f016f8caSMarek Vasut 863f72d8320SRob Herring writel((unsigned long)controller.epts, &udc->epinitaddr); 864f016f8caSMarek Vasut 865f016f8caSMarek Vasut /* select DEVICE mode */ 866f016f8caSMarek Vasut writel(USBMODE_DEVICE, &udc->usbmode); 867f016f8caSMarek Vasut 868e2067993SEric Nelson #if !defined(CONFIG_USB_GADGET_DUALSPEED) 869e2067993SEric Nelson /* Port force Full-Speed Connect */ 870e2067993SEric Nelson setbits_le32(&udc->portsc, PFSC); 871e2067993SEric Nelson #endif 872e2067993SEric Nelson 873f016f8caSMarek Vasut writel(0xffffffff, &udc->epflush); 874f016f8caSMarek Vasut 875f016f8caSMarek Vasut /* Turn on the USB connection by enabling the pullup resistor */ 876f016f8caSMarek Vasut writel(USBCMD_ITC(MICRO_8FRAME) | USBCMD_RUN, &udc->usbcmd); 877f016f8caSMarek Vasut } else { 87843a8f25bSStephen Warren udc_disconnect(); 879f016f8caSMarek Vasut } 880f016f8caSMarek Vasut 881f016f8caSMarek Vasut return 0; 882f016f8caSMarek Vasut } 883f016f8caSMarek Vasut 884f016f8caSMarek Vasut static int ci_udc_probe(void) 885f016f8caSMarek Vasut { 886f016f8caSMarek Vasut struct ept_queue_head *head; 887f016f8caSMarek Vasut int i; 888f016f8caSMarek Vasut 889f016f8caSMarek Vasut const int num = 2 * NUM_ENDPOINTS; 890f016f8caSMarek Vasut 891f016f8caSMarek Vasut const int eplist_min_align = 4096; 892f016f8caSMarek Vasut const int eplist_align = roundup(eplist_min_align, ARCH_DMA_MINALIGN); 893f016f8caSMarek Vasut const int eplist_raw_sz = num * sizeof(struct ept_queue_head); 894f016f8caSMarek Vasut const int eplist_sz = roundup(eplist_raw_sz, ARCH_DMA_MINALIGN); 895f016f8caSMarek Vasut 896f016f8caSMarek Vasut /* The QH list must be aligned to 4096 bytes. */ 897f016f8caSMarek Vasut controller.epts = memalign(eplist_align, eplist_sz); 898f016f8caSMarek Vasut if (!controller.epts) 899f016f8caSMarek Vasut return -ENOMEM; 900f016f8caSMarek Vasut memset(controller.epts, 0, eplist_sz); 901f016f8caSMarek Vasut 90206b38fcbSStephen Warren controller.items_mem = memalign(ILIST_ALIGN, ILIST_SZ); 903f016f8caSMarek Vasut if (!controller.items_mem) { 904f016f8caSMarek Vasut free(controller.epts); 905f016f8caSMarek Vasut return -ENOMEM; 906f016f8caSMarek Vasut } 90706b38fcbSStephen Warren memset(controller.items_mem, 0, ILIST_SZ); 908f016f8caSMarek Vasut 909f016f8caSMarek Vasut for (i = 0; i < 2 * NUM_ENDPOINTS; i++) { 910f016f8caSMarek Vasut /* 911f016f8caSMarek Vasut * Configure QH for each endpoint. The structure of the QH list 912f016f8caSMarek Vasut * is such that each two subsequent fields, N and N+1 where N is 913f016f8caSMarek Vasut * even, in the QH list represent QH for one endpoint. The Nth 914f016f8caSMarek Vasut * entry represents OUT configuration and the N+1th entry does 915f016f8caSMarek Vasut * represent IN configuration of the endpoint. 916f016f8caSMarek Vasut */ 917f016f8caSMarek Vasut head = controller.epts + i; 918f016f8caSMarek Vasut if (i < 2) 919f016f8caSMarek Vasut head->config = CONFIG_MAX_PKT(EP0_MAX_PACKET_SIZE) 920f016f8caSMarek Vasut | CONFIG_ZLT | CONFIG_IOS; 921f016f8caSMarek Vasut else 922f016f8caSMarek Vasut head->config = CONFIG_MAX_PKT(EP_MAX_PACKET_SIZE) 923f016f8caSMarek Vasut | CONFIG_ZLT; 924f016f8caSMarek Vasut head->next = TERMINATE; 925f016f8caSMarek Vasut head->info = 0; 926f016f8caSMarek Vasut 927f016f8caSMarek Vasut if (i & 1) { 928d7beeb93SStephen Warren ci_flush_qh(i / 2); 929d7beeb93SStephen Warren ci_flush_qtd(i / 2); 930f016f8caSMarek Vasut } 931f016f8caSMarek Vasut } 932f016f8caSMarek Vasut 933f016f8caSMarek Vasut INIT_LIST_HEAD(&controller.gadget.ep_list); 934f016f8caSMarek Vasut 935f016f8caSMarek Vasut /* Init EP 0 */ 936f016f8caSMarek Vasut memcpy(&controller.ep[0].ep, &ci_ep_init[0], sizeof(*ci_ep_init)); 937054731b0SStephen Warren controller.ep[0].desc = &ep0_desc; 9382813006fSStephen Warren INIT_LIST_HEAD(&controller.ep[0].queue); 9392813006fSStephen Warren controller.ep[0].req_primed = false; 940f016f8caSMarek Vasut controller.gadget.ep0 = &controller.ep[0].ep; 941f016f8caSMarek Vasut INIT_LIST_HEAD(&controller.gadget.ep0->ep_list); 942f016f8caSMarek Vasut 9436a132416SSiva Durga Prasad Paladugu /* Init EP 1..3 */ 9446a132416SSiva Durga Prasad Paladugu for (i = 1; i < 4; i++) { 9456a132416SSiva Durga Prasad Paladugu memcpy(&controller.ep[i].ep, &ci_ep_init[i], 9466a132416SSiva Durga Prasad Paladugu sizeof(*ci_ep_init)); 9476a132416SSiva Durga Prasad Paladugu INIT_LIST_HEAD(&controller.ep[i].queue); 9486a132416SSiva Durga Prasad Paladugu controller.ep[i].req_primed = false; 9496a132416SSiva Durga Prasad Paladugu list_add_tail(&controller.ep[i].ep.ep_list, 9506a132416SSiva Durga Prasad Paladugu &controller.gadget.ep_list); 9516a132416SSiva Durga Prasad Paladugu } 9526a132416SSiva Durga Prasad Paladugu 9536a132416SSiva Durga Prasad Paladugu /* Init EP 4..n */ 9546a132416SSiva Durga Prasad Paladugu for (i = 4; i < NUM_ENDPOINTS; i++) { 9556a132416SSiva Durga Prasad Paladugu memcpy(&controller.ep[i].ep, &ci_ep_init[4], 956f016f8caSMarek Vasut sizeof(*ci_ep_init)); 9572813006fSStephen Warren INIT_LIST_HEAD(&controller.ep[i].queue); 9582813006fSStephen Warren controller.ep[i].req_primed = false; 959f016f8caSMarek Vasut list_add_tail(&controller.ep[i].ep.ep_list, 960f016f8caSMarek Vasut &controller.gadget.ep_list); 961f016f8caSMarek Vasut } 962f016f8caSMarek Vasut 963a2d8f929SStephen Warren ci_ep_alloc_request(&controller.ep[0].ep, 0); 964a2d8f929SStephen Warren if (!controller.ep0_req) { 9659a7d34beSStephen Warren free(controller.items_mem); 966a2d8f929SStephen Warren free(controller.epts); 967a2d8f929SStephen Warren return -ENOMEM; 968a2d8f929SStephen Warren } 969a2d8f929SStephen Warren 970f016f8caSMarek Vasut return 0; 971f016f8caSMarek Vasut } 972f016f8caSMarek Vasut 973f016f8caSMarek Vasut int usb_gadget_register_driver(struct usb_gadget_driver *driver) 974f016f8caSMarek Vasut { 975f016f8caSMarek Vasut int ret; 976f016f8caSMarek Vasut 977f016f8caSMarek Vasut if (!driver) 978f016f8caSMarek Vasut return -EINVAL; 979f016f8caSMarek Vasut if (!driver->bind || !driver->setup || !driver->disconnect) 980f016f8caSMarek Vasut return -EINVAL; 981f016f8caSMarek Vasut if (driver->speed != USB_SPEED_FULL && driver->speed != USB_SPEED_HIGH) 982f016f8caSMarek Vasut return -EINVAL; 983f016f8caSMarek Vasut 984fbeceb26SSimon Glass #ifdef CONFIG_DM_USB 985fbeceb26SSimon Glass ret = usb_setup_ehci_gadget(&controller.ctrl); 986fbeceb26SSimon Glass #else 987f016f8caSMarek Vasut ret = usb_lowlevel_init(0, USB_INIT_DEVICE, (void **)&controller.ctrl); 988fbeceb26SSimon Glass #endif 989f016f8caSMarek Vasut if (ret) 990f016f8caSMarek Vasut return ret; 991f016f8caSMarek Vasut 992f016f8caSMarek Vasut ret = ci_udc_probe(); 9930c51dc6dSStephen Warren #if defined(CONFIG_USB_EHCI_MX6) || defined(CONFIG_USB_EHCI_MXS) 9940c51dc6dSStephen Warren /* 9950c51dc6dSStephen Warren * FIXME: usb_lowlevel_init()->ehci_hcd_init() should be doing all 9960c51dc6dSStephen Warren * HW-specific initialization, e.g. ULPI-vs-UTMI PHY selection 9970c51dc6dSStephen Warren */ 998f016f8caSMarek Vasut if (!ret) { 9990c51dc6dSStephen Warren struct ci_udc *udc = (struct ci_udc *)controller.ctrl->hcor; 1000f016f8caSMarek Vasut 1001f016f8caSMarek Vasut /* select ULPI phy */ 1002f016f8caSMarek Vasut writel(PTS(PTS_ENABLE) | PFSC, &udc->portsc); 1003f016f8caSMarek Vasut } 10040c51dc6dSStephen Warren #endif 1005f016f8caSMarek Vasut 1006f016f8caSMarek Vasut ret = driver->bind(&controller.gadget); 1007f016f8caSMarek Vasut if (ret) { 1008f016f8caSMarek Vasut DBG("driver->bind() returned %d\n", ret); 1009f016f8caSMarek Vasut return ret; 1010f016f8caSMarek Vasut } 1011f016f8caSMarek Vasut controller.driver = driver; 1012f016f8caSMarek Vasut 1013f016f8caSMarek Vasut return 0; 1014f016f8caSMarek Vasut } 1015f016f8caSMarek Vasut 1016f016f8caSMarek Vasut int usb_gadget_unregister_driver(struct usb_gadget_driver *driver) 1017f016f8caSMarek Vasut { 1018b7c00516SStephen Warren udc_disconnect(); 1019b7c00516SStephen Warren 1020fb22ae6cSStephen Warren driver->unbind(&controller.gadget); 1021fb22ae6cSStephen Warren controller.driver = NULL; 1022fb22ae6cSStephen Warren 1023b7c00516SStephen Warren ci_ep_free_request(&controller.ep[0].ep, &controller.ep0_req->req); 1024b7c00516SStephen Warren free(controller.items_mem); 1025b7c00516SStephen Warren free(controller.epts); 1026b7c00516SStephen Warren 1027f016f8caSMarek Vasut return 0; 1028f016f8caSMarek Vasut } 1029842ef9a9SStephen Warren 1030842ef9a9SStephen Warren bool dfu_usb_get_reset(void) 1031842ef9a9SStephen Warren { 1032842ef9a9SStephen Warren struct ci_udc *udc = (struct ci_udc *)controller.ctrl->hcor; 1033842ef9a9SStephen Warren 1034842ef9a9SStephen Warren return !!(readl(&udc->usbsts) & STS_URI); 1035842ef9a9SStephen Warren } 1036