xref: /rk3399_rockchip-uboot/drivers/usb/eth/r8152.h (revision 9dc8ba19c50fc0b1623c654bcfe6caa903a4c36c)
1*9dc8ba19STed Chen /*
2*9dc8ba19STed Chen  * Copyright (c) 2015 Realtek Semiconductor Corp. All rights reserved.
3*9dc8ba19STed Chen  *
4*9dc8ba19STed Chen  * SPDX-License-Identifier:     GPL-2.0
5*9dc8ba19STed Chen  *
6*9dc8ba19STed Chen   */
7*9dc8ba19STed Chen 
8*9dc8ba19STed Chen #ifndef _RTL8152_ETH_H
9*9dc8ba19STed Chen #define _RTL8152_ETH_H
10*9dc8ba19STed Chen 
11*9dc8ba19STed Chen #define R8152_BASE_NAME		"r8152"
12*9dc8ba19STed Chen 
13*9dc8ba19STed Chen #define PLA_IDR			0xc000
14*9dc8ba19STed Chen #define PLA_RCR			0xc010
15*9dc8ba19STed Chen #define PLA_RMS			0xc016
16*9dc8ba19STed Chen #define PLA_RXFIFO_CTRL0	0xc0a0
17*9dc8ba19STed Chen #define PLA_RXFIFO_CTRL1	0xc0a4
18*9dc8ba19STed Chen #define PLA_RXFIFO_CTRL2	0xc0a8
19*9dc8ba19STed Chen #define PLA_DMY_REG0		0xc0b0
20*9dc8ba19STed Chen #define PLA_FMC			0xc0b4
21*9dc8ba19STed Chen #define PLA_CFG_WOL		0xc0b6
22*9dc8ba19STed Chen #define PLA_TEREDO_CFG		0xc0bc
23*9dc8ba19STed Chen #define PLA_MAR			0xcd00
24*9dc8ba19STed Chen #define PLA_BACKUP		0xd000
25*9dc8ba19STed Chen #define PAL_BDC_CR		0xd1a0
26*9dc8ba19STed Chen #define PLA_TEREDO_TIMER	0xd2cc
27*9dc8ba19STed Chen #define PLA_REALWOW_TIMER	0xd2e8
28*9dc8ba19STed Chen #define PLA_LEDSEL		0xdd90
29*9dc8ba19STed Chen #define PLA_LED_FEATURE		0xdd92
30*9dc8ba19STed Chen #define PLA_PHYAR		0xde00
31*9dc8ba19STed Chen #define PLA_BOOT_CTRL		0xe004
32*9dc8ba19STed Chen #define PLA_GPHY_INTR_IMR	0xe022
33*9dc8ba19STed Chen #define PLA_EEE_CR		0xe040
34*9dc8ba19STed Chen #define PLA_EEEP_CR		0xe080
35*9dc8ba19STed Chen #define PLA_MAC_PWR_CTRL	0xe0c0
36*9dc8ba19STed Chen #define PLA_MAC_PWR_CTRL2	0xe0ca
37*9dc8ba19STed Chen #define PLA_MAC_PWR_CTRL3	0xe0cc
38*9dc8ba19STed Chen #define PLA_MAC_PWR_CTRL4	0xe0ce
39*9dc8ba19STed Chen #define PLA_WDT6_CTRL		0xe428
40*9dc8ba19STed Chen #define PLA_TCR0		0xe610
41*9dc8ba19STed Chen #define PLA_TCR1		0xe612
42*9dc8ba19STed Chen #define PLA_MTPS		0xe615
43*9dc8ba19STed Chen #define PLA_TXFIFO_CTRL		0xe618
44*9dc8ba19STed Chen #define PLA_RSTTALLY		0xe800
45*9dc8ba19STed Chen #define BIST_CTRL		0xe810
46*9dc8ba19STed Chen #define PLA_CR			0xe813
47*9dc8ba19STed Chen #define PLA_CRWECR		0xe81c
48*9dc8ba19STed Chen #define PLA_CONFIG12		0xe81e	/* CONFIG1, CONFIG2 */
49*9dc8ba19STed Chen #define PLA_CONFIG34		0xe820	/* CONFIG3, CONFIG4 */
50*9dc8ba19STed Chen #define PLA_CONFIG5		0xe822
51*9dc8ba19STed Chen #define PLA_PHY_PWR		0xe84c
52*9dc8ba19STed Chen #define PLA_OOB_CTRL		0xe84f
53*9dc8ba19STed Chen #define PLA_CPCR		0xe854
54*9dc8ba19STed Chen #define PLA_MISC_0		0xe858
55*9dc8ba19STed Chen #define PLA_MISC_1		0xe85a
56*9dc8ba19STed Chen #define PLA_OCP_GPHY_BASE	0xe86c
57*9dc8ba19STed Chen #define PLA_TALLYCNT		0xe890
58*9dc8ba19STed Chen #define PLA_SFF_STS_7		0xe8de
59*9dc8ba19STed Chen #define PLA_PHYSTATUS		0xe908
60*9dc8ba19STed Chen #define PLA_BP_BA		0xfc26
61*9dc8ba19STed Chen #define PLA_BP_0		0xfc28
62*9dc8ba19STed Chen #define PLA_BP_1		0xfc2a
63*9dc8ba19STed Chen #define PLA_BP_2		0xfc2c
64*9dc8ba19STed Chen #define PLA_BP_3		0xfc2e
65*9dc8ba19STed Chen #define PLA_BP_4		0xfc30
66*9dc8ba19STed Chen #define PLA_BP_5		0xfc32
67*9dc8ba19STed Chen #define PLA_BP_6		0xfc34
68*9dc8ba19STed Chen #define PLA_BP_7		0xfc36
69*9dc8ba19STed Chen #define PLA_BP_EN		0xfc38
70*9dc8ba19STed Chen 
71*9dc8ba19STed Chen #define USB_USB2PHY		0xb41e
72*9dc8ba19STed Chen #define USB_SSPHYLINK2		0xb428
73*9dc8ba19STed Chen #define USB_U2P3_CTRL		0xb460
74*9dc8ba19STed Chen #define USB_CSR_DUMMY1		0xb464
75*9dc8ba19STed Chen #define USB_CSR_DUMMY2		0xb466
76*9dc8ba19STed Chen #define USB_DEV_STAT		0xb808
77*9dc8ba19STed Chen #define USB_CONNECT_TIMER	0xcbf8
78*9dc8ba19STed Chen #define USB_BURST_SIZE		0xcfc0
79*9dc8ba19STed Chen #define USB_USB_CTRL		0xd406
80*9dc8ba19STed Chen #define USB_PHY_CTRL		0xd408
81*9dc8ba19STed Chen #define USB_TX_AGG		0xd40a
82*9dc8ba19STed Chen #define USB_RX_BUF_TH		0xd40c
83*9dc8ba19STed Chen #define USB_USB_TIMER		0xd428
84*9dc8ba19STed Chen #define USB_RX_EARLY_TIMEOUT	0xd42c
85*9dc8ba19STed Chen #define USB_RX_EARLY_SIZE	0xd42e
86*9dc8ba19STed Chen #define USB_PM_CTRL_STATUS	0xd432
87*9dc8ba19STed Chen #define USB_TX_DMA		0xd434
88*9dc8ba19STed Chen #define USB_TOLERANCE		0xd490
89*9dc8ba19STed Chen #define USB_LPM_CTRL		0xd41a
90*9dc8ba19STed Chen #define USB_UPS_CTRL		0xd800
91*9dc8ba19STed Chen #define USB_MISC_0		0xd81a
92*9dc8ba19STed Chen #define USB_POWER_CUT		0xd80a
93*9dc8ba19STed Chen #define USB_AFE_CTRL2		0xd824
94*9dc8ba19STed Chen #define USB_WDT11_CTRL		0xe43c
95*9dc8ba19STed Chen #define USB_BP_BA		0xfc26
96*9dc8ba19STed Chen #define USB_BP_0		0xfc28
97*9dc8ba19STed Chen #define USB_BP_1		0xfc2a
98*9dc8ba19STed Chen #define USB_BP_2		0xfc2c
99*9dc8ba19STed Chen #define USB_BP_3		0xfc2e
100*9dc8ba19STed Chen #define USB_BP_4		0xfc30
101*9dc8ba19STed Chen #define USB_BP_5		0xfc32
102*9dc8ba19STed Chen #define USB_BP_6		0xfc34
103*9dc8ba19STed Chen #define USB_BP_7		0xfc36
104*9dc8ba19STed Chen #define USB_BP_EN		0xfc38
105*9dc8ba19STed Chen 
106*9dc8ba19STed Chen /* OCP Registers */
107*9dc8ba19STed Chen #define OCP_ALDPS_CONFIG	0x2010
108*9dc8ba19STed Chen #define OCP_EEE_CONFIG1		0x2080
109*9dc8ba19STed Chen #define OCP_EEE_CONFIG2		0x2092
110*9dc8ba19STed Chen #define OCP_EEE_CONFIG3		0x2094
111*9dc8ba19STed Chen #define OCP_BASE_MII		0xa400
112*9dc8ba19STed Chen #define OCP_EEE_AR		0xa41a
113*9dc8ba19STed Chen #define OCP_EEE_DATA		0xa41c
114*9dc8ba19STed Chen #define OCP_PHY_STATUS		0xa420
115*9dc8ba19STed Chen #define OCP_POWER_CFG		0xa430
116*9dc8ba19STed Chen #define OCP_EEE_CFG		0xa432
117*9dc8ba19STed Chen #define OCP_SRAM_ADDR		0xa436
118*9dc8ba19STed Chen #define OCP_SRAM_DATA		0xa438
119*9dc8ba19STed Chen #define OCP_DOWN_SPEED		0xa442
120*9dc8ba19STed Chen #define OCP_EEE_ABLE		0xa5c4
121*9dc8ba19STed Chen #define OCP_EEE_ADV		0xa5d0
122*9dc8ba19STed Chen #define OCP_EEE_LPABLE		0xa5d2
123*9dc8ba19STed Chen #define OCP_PHY_STATE		0xa708		/* nway state for 8153 */
124*9dc8ba19STed Chen #define OCP_ADC_CFG		0xbc06
125*9dc8ba19STed Chen 
126*9dc8ba19STed Chen /* SRAM Register */
127*9dc8ba19STed Chen #define SRAM_LPF_CFG		0x8012
128*9dc8ba19STed Chen #define SRAM_10M_AMP1		0x8080
129*9dc8ba19STed Chen #define SRAM_10M_AMP2		0x8082
130*9dc8ba19STed Chen #define SRAM_IMPEDANCE		0x8084
131*9dc8ba19STed Chen 
132*9dc8ba19STed Chen /* PLA_RCR */
133*9dc8ba19STed Chen #define RCR_AAP			0x00000001
134*9dc8ba19STed Chen #define RCR_APM			0x00000002
135*9dc8ba19STed Chen #define RCR_AM			0x00000004
136*9dc8ba19STed Chen #define RCR_AB			0x00000008
137*9dc8ba19STed Chen #define RCR_ACPT_ALL		(RCR_AAP | RCR_APM | RCR_AM | RCR_AB)
138*9dc8ba19STed Chen 
139*9dc8ba19STed Chen /* PLA_RXFIFO_CTRL0 */
140*9dc8ba19STed Chen #define RXFIFO_THR1_NORMAL	0x00080002
141*9dc8ba19STed Chen #define RXFIFO_THR1_OOB		0x01800003
142*9dc8ba19STed Chen 
143*9dc8ba19STed Chen /* PLA_RXFIFO_CTRL1 */
144*9dc8ba19STed Chen #define RXFIFO_THR2_FULL	0x00000060
145*9dc8ba19STed Chen #define RXFIFO_THR2_HIGH	0x00000038
146*9dc8ba19STed Chen #define RXFIFO_THR2_OOB		0x0000004a
147*9dc8ba19STed Chen #define RXFIFO_THR2_NORMAL	0x00a0
148*9dc8ba19STed Chen 
149*9dc8ba19STed Chen /* PLA_RXFIFO_CTRL2 */
150*9dc8ba19STed Chen #define RXFIFO_THR3_FULL	0x00000078
151*9dc8ba19STed Chen #define RXFIFO_THR3_HIGH	0x00000048
152*9dc8ba19STed Chen #define RXFIFO_THR3_OOB		0x0000005a
153*9dc8ba19STed Chen #define RXFIFO_THR3_NORMAL	0x0110
154*9dc8ba19STed Chen 
155*9dc8ba19STed Chen /* PLA_TXFIFO_CTRL */
156*9dc8ba19STed Chen #define TXFIFO_THR_NORMAL	0x00400008
157*9dc8ba19STed Chen #define TXFIFO_THR_NORMAL2	0x01000008
158*9dc8ba19STed Chen 
159*9dc8ba19STed Chen /* PLA_DMY_REG0 */
160*9dc8ba19STed Chen #define ECM_ALDPS		0x0002
161*9dc8ba19STed Chen 
162*9dc8ba19STed Chen /* PLA_FMC */
163*9dc8ba19STed Chen #define FMC_FCR_MCU_EN		0x0001
164*9dc8ba19STed Chen 
165*9dc8ba19STed Chen /* PLA_EEEP_CR */
166*9dc8ba19STed Chen #define EEEP_CR_EEEP_TX		0x0002
167*9dc8ba19STed Chen 
168*9dc8ba19STed Chen /* PLA_WDT6_CTRL */
169*9dc8ba19STed Chen #define WDT6_SET_MODE		0x0010
170*9dc8ba19STed Chen 
171*9dc8ba19STed Chen /* PLA_TCR0 */
172*9dc8ba19STed Chen #define TCR0_TX_EMPTY		0x0800
173*9dc8ba19STed Chen #define TCR0_AUTO_FIFO		0x0080
174*9dc8ba19STed Chen 
175*9dc8ba19STed Chen /* PLA_TCR1 */
176*9dc8ba19STed Chen #define VERSION_MASK		0x7cf0
177*9dc8ba19STed Chen 
178*9dc8ba19STed Chen /* PLA_MTPS */
179*9dc8ba19STed Chen #define MTPS_JUMBO		(12 * 1024 / 64)
180*9dc8ba19STed Chen #define MTPS_DEFAULT		(6 * 1024 / 64)
181*9dc8ba19STed Chen 
182*9dc8ba19STed Chen /* PLA_RSTTALLY */
183*9dc8ba19STed Chen #define TALLY_RESET		0x0001
184*9dc8ba19STed Chen 
185*9dc8ba19STed Chen /* PLA_CR */
186*9dc8ba19STed Chen #define PLA_CR_RST		0x10
187*9dc8ba19STed Chen #define PLA_CR_RE		0x08
188*9dc8ba19STed Chen #define PLA_CR_TE		0x04
189*9dc8ba19STed Chen 
190*9dc8ba19STed Chen /* PLA_BIST_CTRL */
191*9dc8ba19STed Chen #define BIST_CTRL_SW_RESET (0x10 << 24)
192*9dc8ba19STed Chen 
193*9dc8ba19STed Chen /* PLA_CRWECR */
194*9dc8ba19STed Chen #define CRWECR_NORAML		0x00
195*9dc8ba19STed Chen #define CRWECR_CONFIG		0xc0
196*9dc8ba19STed Chen 
197*9dc8ba19STed Chen /* PLA_OOB_CTRL */
198*9dc8ba19STed Chen #define NOW_IS_OOB		0x80
199*9dc8ba19STed Chen #define TXFIFO_EMPTY		0x20
200*9dc8ba19STed Chen #define RXFIFO_EMPTY		0x10
201*9dc8ba19STed Chen #define LINK_LIST_READY		0x02
202*9dc8ba19STed Chen #define DIS_MCU_CLROOB		0x01
203*9dc8ba19STed Chen #define FIFO_EMPTY		(TXFIFO_EMPTY | RXFIFO_EMPTY)
204*9dc8ba19STed Chen 
205*9dc8ba19STed Chen /* PLA_PHY_PWR */
206*9dc8ba19STed Chen #define PLA_PHY_PWR_LLR	(LINK_LIST_READY << 24)
207*9dc8ba19STed Chen #define PLA_PHY_PWR_TXEMP	(TXFIFO_EMPTY << 24)
208*9dc8ba19STed Chen 
209*9dc8ba19STed Chen /* PLA_MISC_1 */
210*9dc8ba19STed Chen #define RXDY_GATED_EN		0x0008
211*9dc8ba19STed Chen 
212*9dc8ba19STed Chen /* PLA_SFF_STS_7 */
213*9dc8ba19STed Chen #define RE_INIT_LL		0x8000
214*9dc8ba19STed Chen #define MCU_BORW_EN		0x4000
215*9dc8ba19STed Chen 
216*9dc8ba19STed Chen /* PLA_CPCR */
217*9dc8ba19STed Chen #define CPCR_RX_VLAN		0x0040
218*9dc8ba19STed Chen 
219*9dc8ba19STed Chen /* PLA_CFG_WOL */
220*9dc8ba19STed Chen #define MAGIC_EN		0x0001
221*9dc8ba19STed Chen 
222*9dc8ba19STed Chen /* PLA_TEREDO_CFG */
223*9dc8ba19STed Chen #define TEREDO_SEL		0x8000
224*9dc8ba19STed Chen #define TEREDO_WAKE_MASK	0x7f00
225*9dc8ba19STed Chen #define TEREDO_RS_EVENT_MASK	0x00fe
226*9dc8ba19STed Chen #define OOB_TEREDO_EN		0x0001
227*9dc8ba19STed Chen 
228*9dc8ba19STed Chen /* PAL_BDC_CR */
229*9dc8ba19STed Chen #define ALDPS_PROXY_MODE	0x0001
230*9dc8ba19STed Chen 
231*9dc8ba19STed Chen /* PLA_CONFIG34 */
232*9dc8ba19STed Chen #define LINK_ON_WAKE_EN		0x0010
233*9dc8ba19STed Chen #define LINK_OFF_WAKE_EN	0x0008
234*9dc8ba19STed Chen 
235*9dc8ba19STed Chen /* PLA_CONFIG5 */
236*9dc8ba19STed Chen #define BWF_EN			0x0040
237*9dc8ba19STed Chen #define MWF_EN			0x0020
238*9dc8ba19STed Chen #define UWF_EN			0x0010
239*9dc8ba19STed Chen #define LAN_WAKE_EN		0x0002
240*9dc8ba19STed Chen 
241*9dc8ba19STed Chen /* PLA_LED_FEATURE */
242*9dc8ba19STed Chen #define LED_MODE_MASK		0x0700
243*9dc8ba19STed Chen 
244*9dc8ba19STed Chen /* PLA_PHY_PWR */
245*9dc8ba19STed Chen #define TX_10M_IDLE_EN		0x0080
246*9dc8ba19STed Chen #define PFM_PWM_SWITCH		0x0040
247*9dc8ba19STed Chen 
248*9dc8ba19STed Chen /* PLA_MAC_PWR_CTRL */
249*9dc8ba19STed Chen #define D3_CLK_GATED_EN		0x00004000
250*9dc8ba19STed Chen #define MCU_CLK_RATIO		0x07010f07
251*9dc8ba19STed Chen #define MCU_CLK_RATIO_MASK	0x0f0f0f0f
252*9dc8ba19STed Chen #define ALDPS_SPDWN_RATIO	0x0f87
253*9dc8ba19STed Chen 
254*9dc8ba19STed Chen /* PLA_MAC_PWR_CTRL2 */
255*9dc8ba19STed Chen #define EEE_SPDWN_RATIO		0x8007
256*9dc8ba19STed Chen 
257*9dc8ba19STed Chen /* PLA_MAC_PWR_CTRL3 */
258*9dc8ba19STed Chen #define PKT_AVAIL_SPDWN_EN	0x0100
259*9dc8ba19STed Chen #define SUSPEND_SPDWN_EN	0x0004
260*9dc8ba19STed Chen #define U1U2_SPDWN_EN		0x0002
261*9dc8ba19STed Chen #define L1_SPDWN_EN		0x0001
262*9dc8ba19STed Chen 
263*9dc8ba19STed Chen /* PLA_MAC_PWR_CTRL4 */
264*9dc8ba19STed Chen #define PWRSAVE_SPDWN_EN	0x1000
265*9dc8ba19STed Chen #define RXDV_SPDWN_EN		0x0800
266*9dc8ba19STed Chen #define TX10MIDLE_EN		0x0100
267*9dc8ba19STed Chen #define TP100_SPDWN_EN		0x0020
268*9dc8ba19STed Chen #define TP500_SPDWN_EN		0x0010
269*9dc8ba19STed Chen #define TP1000_SPDWN_EN		0x0008
270*9dc8ba19STed Chen #define EEE_SPDWN_EN		0x0001
271*9dc8ba19STed Chen 
272*9dc8ba19STed Chen /* PLA_GPHY_INTR_IMR */
273*9dc8ba19STed Chen #define GPHY_STS_MSK		0x0001
274*9dc8ba19STed Chen #define SPEED_DOWN_MSK		0x0002
275*9dc8ba19STed Chen #define SPDWN_RXDV_MSK		0x0004
276*9dc8ba19STed Chen #define SPDWN_LINKCHG_MSK	0x0008
277*9dc8ba19STed Chen 
278*9dc8ba19STed Chen /* PLA_PHYAR */
279*9dc8ba19STed Chen #define PHYAR_FLAG		0x80000000
280*9dc8ba19STed Chen 
281*9dc8ba19STed Chen /* PLA_EEE_CR */
282*9dc8ba19STed Chen #define EEE_RX_EN		0x0001
283*9dc8ba19STed Chen #define EEE_TX_EN		0x0002
284*9dc8ba19STed Chen 
285*9dc8ba19STed Chen /* PLA_BOOT_CTRL */
286*9dc8ba19STed Chen #define AUTOLOAD_DONE		0x0002
287*9dc8ba19STed Chen 
288*9dc8ba19STed Chen /* USB_USB2PHY */
289*9dc8ba19STed Chen #define USB2PHY_SUSPEND		0x0001
290*9dc8ba19STed Chen #define USB2PHY_L1		0x0002
291*9dc8ba19STed Chen 
292*9dc8ba19STed Chen /* USB_SSPHYLINK2 */
293*9dc8ba19STed Chen #define pwd_dn_scale_mask	0x3ffe
294*9dc8ba19STed Chen #define pwd_dn_scale(x)		((x) << 1)
295*9dc8ba19STed Chen 
296*9dc8ba19STed Chen /* USB_CSR_DUMMY1 */
297*9dc8ba19STed Chen #define DYNAMIC_BURST		0x0001
298*9dc8ba19STed Chen 
299*9dc8ba19STed Chen /* USB_CSR_DUMMY2 */
300*9dc8ba19STed Chen #define EP4_FULL_FC		0x0001
301*9dc8ba19STed Chen 
302*9dc8ba19STed Chen /* USB_DEV_STAT */
303*9dc8ba19STed Chen #define STAT_SPEED_MASK		0x0006
304*9dc8ba19STed Chen #define STAT_SPEED_HIGH		0x0000
305*9dc8ba19STed Chen #define STAT_SPEED_FULL		0x0002
306*9dc8ba19STed Chen 
307*9dc8ba19STed Chen /* USB_TX_AGG */
308*9dc8ba19STed Chen #define TX_AGG_MAX_THRESHOLD	0x03
309*9dc8ba19STed Chen 
310*9dc8ba19STed Chen /* USB_RX_BUF_TH */
311*9dc8ba19STed Chen #define RX_THR_SUPPER		0x0c350180
312*9dc8ba19STed Chen #define RX_THR_HIGH		0x7a120180
313*9dc8ba19STed Chen #define RX_THR_SLOW		0xffff0180
314*9dc8ba19STed Chen 
315*9dc8ba19STed Chen /* USB_TX_DMA */
316*9dc8ba19STed Chen #define TEST_MODE_DISABLE	0x00000001
317*9dc8ba19STed Chen #define TX_SIZE_ADJUST1		0x00000100
318*9dc8ba19STed Chen 
319*9dc8ba19STed Chen /* USB_UPS_CTRL */
320*9dc8ba19STed Chen #define POWER_CUT		0x0100
321*9dc8ba19STed Chen 
322*9dc8ba19STed Chen /* USB_PM_CTRL_STATUS */
323*9dc8ba19STed Chen #define RESUME_INDICATE		0x0001
324*9dc8ba19STed Chen 
325*9dc8ba19STed Chen /* USB_USB_CTRL */
326*9dc8ba19STed Chen #define RX_AGG_DISABLE		0x0010
327*9dc8ba19STed Chen #define RX_ZERO_EN		0x0080
328*9dc8ba19STed Chen 
329*9dc8ba19STed Chen /* USB_U2P3_CTRL */
330*9dc8ba19STed Chen #define U2P3_ENABLE		0x0001
331*9dc8ba19STed Chen 
332*9dc8ba19STed Chen /* USB_POWER_CUT */
333*9dc8ba19STed Chen #define PWR_EN			0x0001
334*9dc8ba19STed Chen #define PHASE2_EN		0x0008
335*9dc8ba19STed Chen 
336*9dc8ba19STed Chen /* USB_MISC_0 */
337*9dc8ba19STed Chen #define PCUT_STATUS		0x0001
338*9dc8ba19STed Chen 
339*9dc8ba19STed Chen /* USB_RX_EARLY_TIMEOUT */
340*9dc8ba19STed Chen #define COALESCE_SUPER		 85000U
341*9dc8ba19STed Chen #define COALESCE_HIGH		250000U
342*9dc8ba19STed Chen #define COALESCE_SLOW		524280U
343*9dc8ba19STed Chen 
344*9dc8ba19STed Chen /* USB_WDT11_CTRL */
345*9dc8ba19STed Chen #define TIMER11_EN		0x0001
346*9dc8ba19STed Chen 
347*9dc8ba19STed Chen /* USB_LPM_CTRL */
348*9dc8ba19STed Chen /* bit 4 ~ 5: fifo empty boundary */
349*9dc8ba19STed Chen #define FIFO_EMPTY_1FB		0x30	/* 0x1fb * 64 = 32448 bytes */
350*9dc8ba19STed Chen /* bit 2 ~ 3: LMP timer */
351*9dc8ba19STed Chen #define LPM_TIMER_MASK		0x0c
352*9dc8ba19STed Chen #define LPM_TIMER_500MS		0x04	/* 500 ms */
353*9dc8ba19STed Chen #define LPM_TIMER_500US		0x0c	/* 500 us */
354*9dc8ba19STed Chen #define ROK_EXIT_LPM		0x02
355*9dc8ba19STed Chen 
356*9dc8ba19STed Chen /* USB_AFE_CTRL2 */
357*9dc8ba19STed Chen #define SEN_VAL_MASK		0xf800
358*9dc8ba19STed Chen #define SEN_VAL_NORMAL		0xa000
359*9dc8ba19STed Chen #define SEL_RXIDLE		0x0100
360*9dc8ba19STed Chen 
361*9dc8ba19STed Chen /* OCP_ALDPS_CONFIG */
362*9dc8ba19STed Chen #define ENPWRSAVE		0x8000
363*9dc8ba19STed Chen #define ENPDNPS			0x0200
364*9dc8ba19STed Chen #define LINKENA			0x0100
365*9dc8ba19STed Chen #define DIS_SDSAVE		0x0010
366*9dc8ba19STed Chen 
367*9dc8ba19STed Chen /* OCP_PHY_STATUS */
368*9dc8ba19STed Chen #define PHY_STAT_MASK		0x0007
369*9dc8ba19STed Chen #define PHY_STAT_LAN_ON		3
370*9dc8ba19STed Chen #define PHY_STAT_PWRDN		5
371*9dc8ba19STed Chen 
372*9dc8ba19STed Chen /* OCP_POWER_CFG */
373*9dc8ba19STed Chen #define EEE_CLKDIV_EN		0x8000
374*9dc8ba19STed Chen #define EN_ALDPS		0x0004
375*9dc8ba19STed Chen #define EN_10M_PLLOFF		0x0001
376*9dc8ba19STed Chen 
377*9dc8ba19STed Chen /* OCP_EEE_CONFIG1 */
378*9dc8ba19STed Chen #define RG_TXLPI_MSK_HFDUP	0x8000
379*9dc8ba19STed Chen #define RG_MATCLR_EN		0x4000
380*9dc8ba19STed Chen #define EEE_10_CAP		0x2000
381*9dc8ba19STed Chen #define EEE_NWAY_EN		0x1000
382*9dc8ba19STed Chen #define TX_QUIET_EN		0x0200
383*9dc8ba19STed Chen #define RX_QUIET_EN		0x0100
384*9dc8ba19STed Chen #define sd_rise_time_mask	0x0070
385*9dc8ba19STed Chen #define sd_rise_time(x)		(min((x), 7) << 4)	/* bit 4 ~ 6 */
386*9dc8ba19STed Chen #define RG_RXLPI_MSK_HFDUP	0x0008
387*9dc8ba19STed Chen #define SDFALLTIME		0x0007	/* bit 0 ~ 2 */
388*9dc8ba19STed Chen 
389*9dc8ba19STed Chen /* OCP_EEE_CONFIG2 */
390*9dc8ba19STed Chen #define RG_LPIHYS_NUM		0x7000	/* bit 12 ~ 15 */
391*9dc8ba19STed Chen #define RG_DACQUIET_EN		0x0400
392*9dc8ba19STed Chen #define RG_LDVQUIET_EN		0x0200
393*9dc8ba19STed Chen #define RG_CKRSEL		0x0020
394*9dc8ba19STed Chen #define RG_EEEPRG_EN		0x0010
395*9dc8ba19STed Chen 
396*9dc8ba19STed Chen /* OCP_EEE_CONFIG3 */
397*9dc8ba19STed Chen #define fast_snr_mask		0xff80
398*9dc8ba19STed Chen #define fast_snr(x)		(min((x), 0x1ff) << 7)	/* bit 7 ~ 15 */
399*9dc8ba19STed Chen #define RG_LFS_SEL		0x0060	/* bit 6 ~ 5 */
400*9dc8ba19STed Chen #define MSK_PH			0x0006	/* bit 0 ~ 3 */
401*9dc8ba19STed Chen 
402*9dc8ba19STed Chen /* OCP_EEE_AR */
403*9dc8ba19STed Chen /* bit[15:14] function */
404*9dc8ba19STed Chen #define FUN_ADDR		0x0000
405*9dc8ba19STed Chen #define FUN_DATA		0x4000
406*9dc8ba19STed Chen /* bit[4:0] device addr */
407*9dc8ba19STed Chen 
408*9dc8ba19STed Chen /* OCP_EEE_CFG */
409*9dc8ba19STed Chen #define CTAP_SHORT_EN		0x0040
410*9dc8ba19STed Chen #define EEE10_EN		0x0010
411*9dc8ba19STed Chen 
412*9dc8ba19STed Chen /* OCP_DOWN_SPEED */
413*9dc8ba19STed Chen #define EN_10M_BGOFF		0x0080
414*9dc8ba19STed Chen 
415*9dc8ba19STed Chen /* OCP_PHY_STATE */
416*9dc8ba19STed Chen #define TXDIS_STATE		0x01
417*9dc8ba19STed Chen #define ABD_STATE		0x02
418*9dc8ba19STed Chen 
419*9dc8ba19STed Chen /* OCP_ADC_CFG */
420*9dc8ba19STed Chen #define CKADSEL_L		0x0100
421*9dc8ba19STed Chen #define ADC_EN			0x0080
422*9dc8ba19STed Chen #define EN_EMI_L		0x0040
423*9dc8ba19STed Chen 
424*9dc8ba19STed Chen /* SRAM_LPF_CFG */
425*9dc8ba19STed Chen #define LPF_AUTO_TUNE		0x8000
426*9dc8ba19STed Chen 
427*9dc8ba19STed Chen /* SRAM_10M_AMP1 */
428*9dc8ba19STed Chen #define GDAC_IB_UPALL		0x0008
429*9dc8ba19STed Chen 
430*9dc8ba19STed Chen /* SRAM_10M_AMP2 */
431*9dc8ba19STed Chen #define AMP_DN			0x0200
432*9dc8ba19STed Chen 
433*9dc8ba19STed Chen /* SRAM_IMPEDANCE */
434*9dc8ba19STed Chen #define RX_DRIVING_MASK		0x6000
435*9dc8ba19STed Chen 
436*9dc8ba19STed Chen #define RTL8152_MAX_TX		4
437*9dc8ba19STed Chen #define RTL8152_MAX_RX		10
438*9dc8ba19STed Chen #define INTBUFSIZE		2
439*9dc8ba19STed Chen #define CRC_SIZE		4
440*9dc8ba19STed Chen #define TX_ALIGN		4
441*9dc8ba19STed Chen #define RX_ALIGN		8
442*9dc8ba19STed Chen 
443*9dc8ba19STed Chen #define INTR_LINK		0x0004
444*9dc8ba19STed Chen 
445*9dc8ba19STed Chen #define RTL8152_REQT_READ	0xc0
446*9dc8ba19STed Chen #define RTL8152_REQT_WRITE	0x40
447*9dc8ba19STed Chen #define RTL8152_REQ_GET_REGS	0x05
448*9dc8ba19STed Chen #define RTL8152_REQ_SET_REGS	0x05
449*9dc8ba19STed Chen 
450*9dc8ba19STed Chen #define BYTE_EN_DWORD		0xff
451*9dc8ba19STed Chen #define BYTE_EN_WORD		0x33
452*9dc8ba19STed Chen #define BYTE_EN_BYTE		0x11
453*9dc8ba19STed Chen #define BYTE_EN_SIX_BYTES	0x3f
454*9dc8ba19STed Chen #define BYTE_EN_START_MASK	0x0f
455*9dc8ba19STed Chen #define BYTE_EN_END_MASK	0xf0
456*9dc8ba19STed Chen 
457*9dc8ba19STed Chen #define RTL8152_ETH_FRAME_LEN	1514
458*9dc8ba19STed Chen #define RTL8152_AGG_BUF_SZ	2048
459*9dc8ba19STed Chen 
460*9dc8ba19STed Chen #define RTL8152_RMS		(RTL8152_ETH_FRAME_LEN + CRC_SIZE)
461*9dc8ba19STed Chen #define RTL8153_RMS		(RTL8152_ETH_FRAME_LEN + CRC_SIZE)
462*9dc8ba19STed Chen #define RTL8152_TX_TIMEOUT	(5 * HZ)
463*9dc8ba19STed Chen 
464*9dc8ba19STed Chen #define MCU_TYPE_PLA			0x0100
465*9dc8ba19STed Chen #define MCU_TYPE_USB			0x0000
466*9dc8ba19STed Chen 
467*9dc8ba19STed Chen /* The forced speed, 10Mb, 100Mb, gigabit. */
468*9dc8ba19STed Chen #define SPEED_10                10
469*9dc8ba19STed Chen #define SPEED_100               100
470*9dc8ba19STed Chen #define SPEED_1000              1000
471*9dc8ba19STed Chen 
472*9dc8ba19STed Chen #define SPEED_UNKNOWN           -1
473*9dc8ba19STed Chen 
474*9dc8ba19STed Chen /* Duplex, half or full. */
475*9dc8ba19STed Chen #define DUPLEX_HALF             0x00
476*9dc8ba19STed Chen #define DUPLEX_FULL             0x01
477*9dc8ba19STed Chen #define DUPLEX_UNKNOWN          0xff
478*9dc8ba19STed Chen 
479*9dc8ba19STed Chen /* Enable or disable autonegotiation. */
480*9dc8ba19STed Chen #define AUTONEG_DISABLE         0x00
481*9dc8ba19STed Chen #define AUTONEG_ENABLE          0x01
482*9dc8ba19STed Chen 
483*9dc8ba19STed Chen /* Generic MII registers. */
484*9dc8ba19STed Chen #define MII_BMCR                0x00    /* Basic mode control register */
485*9dc8ba19STed Chen #define MII_BMSR                0x01    /* Basic mode status register  */
486*9dc8ba19STed Chen #define MII_PHYSID1             0x02    /* PHYS ID 1                   */
487*9dc8ba19STed Chen #define MII_PHYSID2             0x03    /* PHYS ID 2                   */
488*9dc8ba19STed Chen #define MII_ADVERTISE           0x04    /* Advertisement control reg   */
489*9dc8ba19STed Chen #define MII_LPA                 0x05    /* Link partner ability reg    */
490*9dc8ba19STed Chen #define MII_EXPANSION           0x06    /* Expansion register          */
491*9dc8ba19STed Chen #define MII_CTRL1000            0x09    /* 1000BASE-T control          */
492*9dc8ba19STed Chen #define MII_STAT1000            0x0a    /* 1000BASE-T status           */
493*9dc8ba19STed Chen #define MII_MMD_CTRL            0x0d    /* MMD Access Control Register */
494*9dc8ba19STed Chen #define MII_MMD_DATA            0x0e    /* MMD Access Data Register */
495*9dc8ba19STed Chen #define MII_ESTATUS             0x0f    /* Extended Status             */
496*9dc8ba19STed Chen #define MII_DCOUNTER            0x12    /* Disconnect counter          */
497*9dc8ba19STed Chen #define MII_FCSCOUNTER          0x13    /* False carrier counter       */
498*9dc8ba19STed Chen #define MII_NWAYTEST            0x14    /* N-way auto-neg test reg     */
499*9dc8ba19STed Chen #define MII_RERRCOUNTER         0x15    /* Receive error counter       */
500*9dc8ba19STed Chen #define MII_SREVISION           0x16    /* Silicon revision            */
501*9dc8ba19STed Chen #define MII_RESV1               0x17    /* Reserved...                 */
502*9dc8ba19STed Chen #define MII_LBRERROR            0x18    /* Lpback, rx, bypass error    */
503*9dc8ba19STed Chen #define MII_PHYADDR             0x19    /* PHY address                 */
504*9dc8ba19STed Chen #define MII_RESV2               0x1a    /* Reserved...                 */
505*9dc8ba19STed Chen #define MII_TPISTATUS           0x1b    /* TPI status for 10mbps       */
506*9dc8ba19STed Chen #define MII_NCONFIG             0x1c    /* Network interface config    */
507*9dc8ba19STed Chen 
508*9dc8ba19STed Chen #define TIMEOUT_RESOLUTION	50
509*9dc8ba19STed Chen #define PHY_CONNECT_TIMEOUT     5000
510*9dc8ba19STed Chen #define USB_BULK_SEND_TIMEOUT   5000
511*9dc8ba19STed Chen #define USB_BULK_RECV_TIMEOUT   5000
512*9dc8ba19STed Chen #define R8152_WAIT_TIMEOUT	2000
513*9dc8ba19STed Chen 
514*9dc8ba19STed Chen struct rx_desc {
515*9dc8ba19STed Chen 	__le32 opts1;
516*9dc8ba19STed Chen #define RD_CRC				BIT(15)
517*9dc8ba19STed Chen #define RX_LEN_MASK			0x7fff
518*9dc8ba19STed Chen 
519*9dc8ba19STed Chen 	__le32 opts2;
520*9dc8ba19STed Chen #define RD_UDP_CS			BIT(23)
521*9dc8ba19STed Chen #define RD_TCP_CS			BIT(22)
522*9dc8ba19STed Chen #define RD_IPV6_CS			BIT(20)
523*9dc8ba19STed Chen #define RD_IPV4_CS			BIT(19)
524*9dc8ba19STed Chen 
525*9dc8ba19STed Chen 	__le32 opts3;
526*9dc8ba19STed Chen #define IPF				BIT(23) /* IP checksum fail */
527*9dc8ba19STed Chen #define UDPF				BIT(22) /* UDP checksum fail */
528*9dc8ba19STed Chen #define TCPF				BIT(21) /* TCP checksum fail */
529*9dc8ba19STed Chen #define RX_VLAN_TAG			BIT(16)
530*9dc8ba19STed Chen 
531*9dc8ba19STed Chen 	__le32 opts4;
532*9dc8ba19STed Chen 	__le32 opts5;
533*9dc8ba19STed Chen 	__le32 opts6;
534*9dc8ba19STed Chen };
535*9dc8ba19STed Chen 
536*9dc8ba19STed Chen struct tx_desc {
537*9dc8ba19STed Chen 	__le32 opts1;
538*9dc8ba19STed Chen #define TX_FS			BIT(31) /* First segment of a packet */
539*9dc8ba19STed Chen #define TX_LS			BIT(30) /* Final segment of a packet */
540*9dc8ba19STed Chen #define LGSEND			BIT(29)
541*9dc8ba19STed Chen #define GTSENDV4		BIT(28)
542*9dc8ba19STed Chen #define GTSENDV6		BIT(27)
543*9dc8ba19STed Chen #define GTTCPHO_SHIFT		18
544*9dc8ba19STed Chen #define GTTCPHO_MAX		0x7fU
545*9dc8ba19STed Chen #define TX_LEN_MAX		0x3ffffU
546*9dc8ba19STed Chen 
547*9dc8ba19STed Chen 	__le32 opts2;
548*9dc8ba19STed Chen #define UDP_CS			BIT(31) /* Calculate UDP/IP checksum */
549*9dc8ba19STed Chen #define TCP_CS			BIT(30) /* Calculate TCP/IP checksum */
550*9dc8ba19STed Chen #define IPV4_CS			BIT(29) /* Calculate IPv4 checksum */
551*9dc8ba19STed Chen #define IPV6_CS			BIT(28) /* Calculate IPv6 checksum */
552*9dc8ba19STed Chen #define MSS_SHIFT		17
553*9dc8ba19STed Chen #define MSS_MAX			0x7ffU
554*9dc8ba19STed Chen #define TCPHO_SHIFT		17
555*9dc8ba19STed Chen #define TCPHO_MAX		0x7ffU
556*9dc8ba19STed Chen #define TX_VLAN_TAG		BIT(16)
557*9dc8ba19STed Chen };
558*9dc8ba19STed Chen 
559*9dc8ba19STed Chen enum rtl_version {
560*9dc8ba19STed Chen 	RTL_VER_UNKNOWN = 0,
561*9dc8ba19STed Chen 	RTL_VER_01,
562*9dc8ba19STed Chen 	RTL_VER_02,
563*9dc8ba19STed Chen 	RTL_VER_03,
564*9dc8ba19STed Chen 	RTL_VER_04,
565*9dc8ba19STed Chen 	RTL_VER_05,
566*9dc8ba19STed Chen 	RTL_VER_06,
567*9dc8ba19STed Chen 	RTL_VER_07,
568*9dc8ba19STed Chen 	RTL_VER_MAX
569*9dc8ba19STed Chen };
570*9dc8ba19STed Chen 
571*9dc8ba19STed Chen enum rtl_register_content {
572*9dc8ba19STed Chen 	_1000bps	= 0x10,
573*9dc8ba19STed Chen 	_100bps		= 0x08,
574*9dc8ba19STed Chen 	_10bps		= 0x04,
575*9dc8ba19STed Chen 	LINK_STATUS	= 0x02,
576*9dc8ba19STed Chen 	FULL_DUP	= 0x01,
577*9dc8ba19STed Chen };
578*9dc8ba19STed Chen 
579*9dc8ba19STed Chen struct r8152 {
580*9dc8ba19STed Chen 	struct usb_device *udev;
581*9dc8ba19STed Chen 	struct usb_interface *intf;
582*9dc8ba19STed Chen 	bool supports_gmii;
583*9dc8ba19STed Chen 
584*9dc8ba19STed Chen 	struct rtl_ops {
585*9dc8ba19STed Chen 		void (*init)(struct r8152 *);
586*9dc8ba19STed Chen 		int (*enable)(struct r8152 *);
587*9dc8ba19STed Chen 		void (*disable)(struct r8152 *);
588*9dc8ba19STed Chen 		void (*up)(struct r8152 *);
589*9dc8ba19STed Chen 		void (*down)(struct r8152 *);
590*9dc8ba19STed Chen 		void (*unload)(struct r8152 *);
591*9dc8ba19STed Chen 	} rtl_ops;
592*9dc8ba19STed Chen 
593*9dc8ba19STed Chen 	u32 coalesce;
594*9dc8ba19STed Chen 	u16 ocp_base;
595*9dc8ba19STed Chen 
596*9dc8ba19STed Chen 	u8 version;
597*9dc8ba19STed Chen };
598*9dc8ba19STed Chen 
599*9dc8ba19STed Chen int generic_ocp_write(struct r8152 *tp, u16 index, u16 byteen,
600*9dc8ba19STed Chen 		      u16 size, void *data, u16 type);
601*9dc8ba19STed Chen int generic_ocp_read(struct r8152 *tp, u16 index, u16 size,
602*9dc8ba19STed Chen 		     void *data, u16 type);
603*9dc8ba19STed Chen 
604*9dc8ba19STed Chen int pla_ocp_read(struct r8152 *tp, u16 index, u16 size, void *data);
605*9dc8ba19STed Chen int pla_ocp_write(struct r8152 *tp, u16 index, u16 byteen,
606*9dc8ba19STed Chen 		  u16 size, void *data);
607*9dc8ba19STed Chen 
608*9dc8ba19STed Chen int usb_ocp_read(struct r8152 *tp, u16 index, u16 size, void *data);
609*9dc8ba19STed Chen int usb_ocp_write(struct r8152 *tp, u16 index, u16 byteen,
610*9dc8ba19STed Chen 		  u16 size, void *data);
611*9dc8ba19STed Chen 
612*9dc8ba19STed Chen u32 ocp_read_dword(struct r8152 *tp, u16 type, u16 index);
613*9dc8ba19STed Chen void ocp_write_dword(struct r8152 *tp, u16 type, u16 index, u32 data);
614*9dc8ba19STed Chen 
615*9dc8ba19STed Chen u16 ocp_read_word(struct r8152 *tp, u16 type, u16 index);
616*9dc8ba19STed Chen void ocp_write_word(struct r8152 *tp, u16 type, u16 index, u32 data);
617*9dc8ba19STed Chen 
618*9dc8ba19STed Chen u8 ocp_read_byte(struct r8152 *tp, u16 type, u16 index);
619*9dc8ba19STed Chen void ocp_write_byte(struct r8152 *tp, u16 type, u16 index, u32 data);
620*9dc8ba19STed Chen 
621*9dc8ba19STed Chen u16 ocp_reg_read(struct r8152 *tp, u16 addr);
622*9dc8ba19STed Chen void ocp_reg_write(struct r8152 *tp, u16 addr, u16 data);
623*9dc8ba19STed Chen 
624*9dc8ba19STed Chen void sram_write(struct r8152 *tp, u16 addr, u16 data);
625*9dc8ba19STed Chen 
626*9dc8ba19STed Chen int r8152_wait_for_bit(struct r8152 *tp, bool ocp_reg, u16 type, u16 index,
627*9dc8ba19STed Chen 		       const u32 mask, bool set, unsigned int timeout);
628*9dc8ba19STed Chen 
629*9dc8ba19STed Chen void r8152b_firmware(struct r8152 *tp);
630*9dc8ba19STed Chen void r8153_firmware(struct r8152 *tp);
631*9dc8ba19STed Chen #endif
632