1d2c31979SYuiko Oshino /*
2d2c31979SYuiko Oshino * Copyright (c) 2017 Microchip Technology Inc. All rights reserved.
3d2c31979SYuiko Oshino *
4d2c31979SYuiko Oshino * SPDX-License-Identifier: GPL-2.0+
5d2c31979SYuiko Oshino */
6d2c31979SYuiko Oshino
7d2c31979SYuiko Oshino #include <dm.h>
8d2c31979SYuiko Oshino #include <usb.h>
9d2c31979SYuiko Oshino #include "usb_ether.h"
10d2c31979SYuiko Oshino #include "lan7x.h"
11d2c31979SYuiko Oshino
12d2c31979SYuiko Oshino /* LAN78xx specific register/bit defines */
13d2c31979SYuiko Oshino #define LAN78XX_HW_CFG_LED1_EN BIT(21) /* Muxed with EEDO */
14d2c31979SYuiko Oshino #define LAN78XX_HW_CFG_LED0_EN BIT(20) /* Muxed with EECLK */
15d2c31979SYuiko Oshino
16d2c31979SYuiko Oshino #define LAN78XX_USB_CFG0 0x080
17d2c31979SYuiko Oshino #define LAN78XX_USB_CFG0_BIR BIT(6)
18d2c31979SYuiko Oshino
19d2c31979SYuiko Oshino #define LAN78XX_BURST_CAP 0x090
20d2c31979SYuiko Oshino
21d2c31979SYuiko Oshino #define LAN78XX_BULK_IN_DLY 0x094
22d2c31979SYuiko Oshino
23d2c31979SYuiko Oshino #define LAN78XX_RFE_CTL 0x0B0
24d2c31979SYuiko Oshino
25d2c31979SYuiko Oshino #define LAN78XX_FCT_RX_CTL 0x0C0
26d2c31979SYuiko Oshino
27d2c31979SYuiko Oshino #define LAN78XX_FCT_TX_CTL 0x0C4
28d2c31979SYuiko Oshino
29d2c31979SYuiko Oshino #define LAN78XX_FCT_RX_FIFO_END 0x0C8
30d2c31979SYuiko Oshino
31d2c31979SYuiko Oshino #define LAN78XX_FCT_TX_FIFO_END 0x0CC
32d2c31979SYuiko Oshino
33d2c31979SYuiko Oshino #define LAN78XX_FCT_FLOW 0x0D0
34d2c31979SYuiko Oshino
35d2c31979SYuiko Oshino #define LAN78XX_MAF_BASE 0x400
36d2c31979SYuiko Oshino #define LAN78XX_MAF_HIX 0x00
37d2c31979SYuiko Oshino #define LAN78XX_MAF_LOX 0x04
38d2c31979SYuiko Oshino #define LAN78XX_MAF_HI_BEGIN (LAN78XX_MAF_BASE + LAN78XX_MAF_HIX)
39d2c31979SYuiko Oshino #define LAN78XX_MAF_LO_BEGIN (LAN78XX_MAF_BASE + LAN78XX_MAF_LOX)
40d2c31979SYuiko Oshino #define LAN78XX_MAF_HI(index) (LAN78XX_MAF_BASE + (8 * (index)) + \
41d2c31979SYuiko Oshino LAN78XX_MAF_HIX)
42d2c31979SYuiko Oshino #define LAN78XX_MAF_LO(index) (LAN78XX_MAF_BASE + (8 * (index)) + \
43d2c31979SYuiko Oshino LAN78XX_MAF_LOX)
44d2c31979SYuiko Oshino #define LAN78XX_MAF_HI_VALID BIT(31)
45d2c31979SYuiko Oshino
46d2c31979SYuiko Oshino /* OTP registers */
47d2c31979SYuiko Oshino #define LAN78XX_OTP_BASE_ADDR 0x00001000
48d2c31979SYuiko Oshino
49d2c31979SYuiko Oshino #define LAN78XX_OTP_PWR_DN (LAN78XX_OTP_BASE_ADDR + 4 * 0x00)
50d2c31979SYuiko Oshino #define LAN78XX_OTP_PWR_DN_PWRDN_N BIT(0)
51d2c31979SYuiko Oshino
52d2c31979SYuiko Oshino #define LAN78XX_OTP_ADDR1 (LAN78XX_OTP_BASE_ADDR + 4 * 0x01)
53d2c31979SYuiko Oshino #define LAN78XX_OTP_ADDR1_15_11 0x1F
54d2c31979SYuiko Oshino
55d2c31979SYuiko Oshino #define LAN78XX_OTP_ADDR2 (LAN78XX_OTP_BASE_ADDR + 4 * 0x02)
56d2c31979SYuiko Oshino #define LAN78XX_OTP_ADDR2_10_3 0xFF
57d2c31979SYuiko Oshino
58d2c31979SYuiko Oshino #define LAN78XX_OTP_RD_DATA (LAN78XX_OTP_BASE_ADDR + 4 * 0x06)
59d2c31979SYuiko Oshino
60d2c31979SYuiko Oshino #define LAN78XX_OTP_FUNC_CMD (LAN78XX_OTP_BASE_ADDR + 4 * 0x08)
61d2c31979SYuiko Oshino #define LAN78XX_OTP_FUNC_CMD_READ BIT(0)
62d2c31979SYuiko Oshino
63d2c31979SYuiko Oshino #define LAN78XX_OTP_CMD_GO (LAN78XX_OTP_BASE_ADDR + 4 * 0x0A)
64d2c31979SYuiko Oshino #define LAN78XX_OTP_CMD_GO_GO BIT(0)
65d2c31979SYuiko Oshino
66d2c31979SYuiko Oshino #define LAN78XX_OTP_STATUS (LAN78XX_OTP_BASE_ADDR + 4 * 0x0C)
67d2c31979SYuiko Oshino #define LAN78XX_OTP_STATUS_BUSY BIT(0)
68d2c31979SYuiko Oshino
69d2c31979SYuiko Oshino #define LAN78XX_OTP_INDICATOR_1 0xF3
70d2c31979SYuiko Oshino #define LAN78XX_OTP_INDICATOR_2 0xF7
71d2c31979SYuiko Oshino
72d2c31979SYuiko Oshino /*
73d2c31979SYuiko Oshino * Lan78xx infrastructure commands
74d2c31979SYuiko Oshino */
lan78xx_read_raw_otp(struct usb_device * udev,u32 offset,u32 length,u8 * data)75d2c31979SYuiko Oshino static int lan78xx_read_raw_otp(struct usb_device *udev, u32 offset,
76d2c31979SYuiko Oshino u32 length, u8 *data)
77d2c31979SYuiko Oshino {
78d2c31979SYuiko Oshino int i;
79d2c31979SYuiko Oshino int ret;
80d2c31979SYuiko Oshino u32 buf;
81d2c31979SYuiko Oshino
82d2c31979SYuiko Oshino ret = lan7x_read_reg(udev, LAN78XX_OTP_PWR_DN, &buf);
83d2c31979SYuiko Oshino if (ret)
84d2c31979SYuiko Oshino return ret;
85d2c31979SYuiko Oshino
86d2c31979SYuiko Oshino if (buf & LAN78XX_OTP_PWR_DN_PWRDN_N) {
87d2c31979SYuiko Oshino /* clear it and wait to be cleared */
88d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_OTP_PWR_DN, 0);
89d2c31979SYuiko Oshino if (ret)
90d2c31979SYuiko Oshino return ret;
91d2c31979SYuiko Oshino
92d2c31979SYuiko Oshino ret = lan7x_wait_for_bit(udev, "LAN78XX_OTP_PWR_DN_PWRDN_N",
93d2c31979SYuiko Oshino LAN78XX_OTP_PWR_DN,
94d2c31979SYuiko Oshino LAN78XX_OTP_PWR_DN_PWRDN_N,
95d2c31979SYuiko Oshino false, 1000, 0);
96d2c31979SYuiko Oshino if (ret)
97d2c31979SYuiko Oshino return ret;
98d2c31979SYuiko Oshino }
99d2c31979SYuiko Oshino
100d2c31979SYuiko Oshino for (i = 0; i < length; i++) {
101d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_OTP_ADDR1,
102d2c31979SYuiko Oshino ((offset + i) >> 8) &
103d2c31979SYuiko Oshino LAN78XX_OTP_ADDR1_15_11);
104d2c31979SYuiko Oshino if (ret)
105d2c31979SYuiko Oshino return ret;
106d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_OTP_ADDR2,
107d2c31979SYuiko Oshino ((offset + i) & LAN78XX_OTP_ADDR2_10_3));
108d2c31979SYuiko Oshino if (ret)
109d2c31979SYuiko Oshino return ret;
110d2c31979SYuiko Oshino
111d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_OTP_FUNC_CMD,
112d2c31979SYuiko Oshino LAN78XX_OTP_FUNC_CMD_READ);
113d2c31979SYuiko Oshino if (ret)
114d2c31979SYuiko Oshino return ret;
115d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_OTP_CMD_GO,
116d2c31979SYuiko Oshino LAN78XX_OTP_CMD_GO_GO);
117d2c31979SYuiko Oshino
118d2c31979SYuiko Oshino if (ret)
119d2c31979SYuiko Oshino return ret;
120d2c31979SYuiko Oshino
121d2c31979SYuiko Oshino ret = lan7x_wait_for_bit(udev, "LAN78XX_OTP_STATUS_BUSY",
122d2c31979SYuiko Oshino LAN78XX_OTP_STATUS,
123d2c31979SYuiko Oshino LAN78XX_OTP_STATUS_BUSY,
124d2c31979SYuiko Oshino false, 1000, 0);
125d2c31979SYuiko Oshino if (ret)
126d2c31979SYuiko Oshino return ret;
127d2c31979SYuiko Oshino
128d2c31979SYuiko Oshino ret = lan7x_read_reg(udev, LAN78XX_OTP_RD_DATA, &buf);
129d2c31979SYuiko Oshino if (ret)
130d2c31979SYuiko Oshino return ret;
131d2c31979SYuiko Oshino
132d2c31979SYuiko Oshino data[i] = (u8)(buf & 0xFF);
133d2c31979SYuiko Oshino }
134d2c31979SYuiko Oshino
135d2c31979SYuiko Oshino return 0;
136d2c31979SYuiko Oshino }
137d2c31979SYuiko Oshino
lan78xx_read_otp(struct usb_device * udev,u32 offset,u32 length,u8 * data)138d2c31979SYuiko Oshino static int lan78xx_read_otp(struct usb_device *udev, u32 offset,
139d2c31979SYuiko Oshino u32 length, u8 *data)
140d2c31979SYuiko Oshino {
141d2c31979SYuiko Oshino u8 sig;
142d2c31979SYuiko Oshino int ret;
143d2c31979SYuiko Oshino
144d2c31979SYuiko Oshino ret = lan78xx_read_raw_otp(udev, 0, 1, &sig);
145d2c31979SYuiko Oshino
146d2c31979SYuiko Oshino if (!ret) {
147d2c31979SYuiko Oshino if (sig == LAN78XX_OTP_INDICATOR_1)
148d2c31979SYuiko Oshino offset = offset;
149d2c31979SYuiko Oshino else if (sig == LAN78XX_OTP_INDICATOR_2)
150d2c31979SYuiko Oshino offset += 0x100;
151d2c31979SYuiko Oshino else
152d2c31979SYuiko Oshino return -EINVAL;
153d2c31979SYuiko Oshino ret = lan78xx_read_raw_otp(udev, offset, length, data);
154d2c31979SYuiko Oshino if (ret)
155d2c31979SYuiko Oshino return ret;
156d2c31979SYuiko Oshino }
157d2c31979SYuiko Oshino debug("LAN78x: MAC address from OTP = %pM\n", data);
158d2c31979SYuiko Oshino
159d2c31979SYuiko Oshino return ret;
160d2c31979SYuiko Oshino }
161d2c31979SYuiko Oshino
lan78xx_read_otp_mac(unsigned char * enetaddr,struct usb_device * udev)162d2c31979SYuiko Oshino static int lan78xx_read_otp_mac(unsigned char *enetaddr,
163d2c31979SYuiko Oshino struct usb_device *udev)
164d2c31979SYuiko Oshino {
165d2c31979SYuiko Oshino int ret;
166d2c31979SYuiko Oshino
167d2c31979SYuiko Oshino memset(enetaddr, 0, 6);
168d2c31979SYuiko Oshino
169d2c31979SYuiko Oshino ret = lan78xx_read_otp(udev,
170d2c31979SYuiko Oshino EEPROM_MAC_OFFSET,
171d2c31979SYuiko Oshino ETH_ALEN,
172d2c31979SYuiko Oshino enetaddr);
173d2c31979SYuiko Oshino if (!ret && is_valid_ethaddr(enetaddr)) {
174d2c31979SYuiko Oshino /* eeprom values are valid so use them */
175d2c31979SYuiko Oshino debug("MAC address read from OTP %pM\n", enetaddr);
176d2c31979SYuiko Oshino return 0;
177d2c31979SYuiko Oshino }
178d2c31979SYuiko Oshino debug("MAC address read from OTP invalid %pM\n", enetaddr);
179d2c31979SYuiko Oshino
180d2c31979SYuiko Oshino memset(enetaddr, 0, 6);
181d2c31979SYuiko Oshino return -EINVAL;
182d2c31979SYuiko Oshino }
183d2c31979SYuiko Oshino
lan78xx_update_flowcontrol(struct usb_device * udev,struct ueth_data * dev)184d2c31979SYuiko Oshino static int lan78xx_update_flowcontrol(struct usb_device *udev,
185d2c31979SYuiko Oshino struct ueth_data *dev)
186d2c31979SYuiko Oshino {
187d2c31979SYuiko Oshino uint32_t flow = 0, fct_flow = 0;
188d2c31979SYuiko Oshino int ret;
189d2c31979SYuiko Oshino
190d2c31979SYuiko Oshino ret = lan7x_update_flowcontrol(udev, dev, &flow, &fct_flow);
191d2c31979SYuiko Oshino if (ret)
192d2c31979SYuiko Oshino return ret;
193d2c31979SYuiko Oshino
194d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_FCT_FLOW, fct_flow);
195d2c31979SYuiko Oshino if (ret)
196d2c31979SYuiko Oshino return ret;
197d2c31979SYuiko Oshino return lan7x_write_reg(udev, FLOW, flow);
198d2c31979SYuiko Oshino }
199d2c31979SYuiko Oshino
lan78xx_read_mac(unsigned char * enetaddr,struct usb_device * udev,struct lan7x_private * priv)200d2c31979SYuiko Oshino static int lan78xx_read_mac(unsigned char *enetaddr,
201d2c31979SYuiko Oshino struct usb_device *udev,
202d2c31979SYuiko Oshino struct lan7x_private *priv)
203d2c31979SYuiko Oshino {
204d2c31979SYuiko Oshino u32 val;
205d2c31979SYuiko Oshino int ret;
206d2c31979SYuiko Oshino int saved = 0, done = 0;
207d2c31979SYuiko Oshino
208d2c31979SYuiko Oshino /*
209d2c31979SYuiko Oshino * Depends on chip, some EEPROM pins are muxed with LED function.
210d2c31979SYuiko Oshino * disable & restore LED function to access EEPROM.
211d2c31979SYuiko Oshino */
212d2c31979SYuiko Oshino if ((priv->chipid == ID_REV_CHIP_ID_7800) ||
213d2c31979SYuiko Oshino (priv->chipid == ID_REV_CHIP_ID_7850)) {
214d2c31979SYuiko Oshino ret = lan7x_read_reg(udev, HW_CFG, &val);
215d2c31979SYuiko Oshino if (ret)
216d2c31979SYuiko Oshino return ret;
217d2c31979SYuiko Oshino saved = val;
218d2c31979SYuiko Oshino val &= ~(LAN78XX_HW_CFG_LED1_EN | LAN78XX_HW_CFG_LED0_EN);
219d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, HW_CFG, val);
220d2c31979SYuiko Oshino if (ret)
221d2c31979SYuiko Oshino goto restore;
222d2c31979SYuiko Oshino }
223d2c31979SYuiko Oshino
224d2c31979SYuiko Oshino /*
225d2c31979SYuiko Oshino * Refer to the doc/README.enetaddr and doc/README.usb for
226d2c31979SYuiko Oshino * the U-Boot MAC address policy
227d2c31979SYuiko Oshino */
228d2c31979SYuiko Oshino /* try reading mac address from EEPROM, then from OTP */
229d2c31979SYuiko Oshino ret = lan7x_read_eeprom_mac(enetaddr, udev);
230d2c31979SYuiko Oshino if (!ret)
231d2c31979SYuiko Oshino done = 1;
232d2c31979SYuiko Oshino
233d2c31979SYuiko Oshino restore:
234d2c31979SYuiko Oshino if ((priv->chipid == ID_REV_CHIP_ID_7800) ||
235d2c31979SYuiko Oshino (priv->chipid == ID_REV_CHIP_ID_7850)) {
236d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, HW_CFG, saved);
237d2c31979SYuiko Oshino if (ret)
238d2c31979SYuiko Oshino return ret;
239d2c31979SYuiko Oshino }
240d2c31979SYuiko Oshino /* if the EEPROM mac address is good, then exit */
241d2c31979SYuiko Oshino if (done)
242d2c31979SYuiko Oshino return 0;
243d2c31979SYuiko Oshino
244d2c31979SYuiko Oshino /* try reading mac address from OTP if the device is LAN78xx */
245d2c31979SYuiko Oshino return lan78xx_read_otp_mac(enetaddr, udev);
246d2c31979SYuiko Oshino }
247d2c31979SYuiko Oshino
lan78xx_set_receive_filter(struct usb_device * udev)248d2c31979SYuiko Oshino static int lan78xx_set_receive_filter(struct usb_device *udev)
249d2c31979SYuiko Oshino {
250d2c31979SYuiko Oshino /* No multicast in u-boot for now */
251d2c31979SYuiko Oshino return lan7x_write_reg(udev, LAN78XX_RFE_CTL,
252d2c31979SYuiko Oshino RFE_CTL_BCAST_EN | RFE_CTL_DA_PERFECT);
253d2c31979SYuiko Oshino }
254d2c31979SYuiko Oshino
255d2c31979SYuiko Oshino /* starts the TX path */
lan78xx_start_tx_path(struct usb_device * udev)256d2c31979SYuiko Oshino static void lan78xx_start_tx_path(struct usb_device *udev)
257d2c31979SYuiko Oshino {
258d2c31979SYuiko Oshino /* Enable Tx at MAC */
259d2c31979SYuiko Oshino lan7x_write_reg(udev, MAC_TX, MAC_TX_TXEN);
260d2c31979SYuiko Oshino
261d2c31979SYuiko Oshino /* Enable Tx at SCSRs */
262d2c31979SYuiko Oshino lan7x_write_reg(udev, LAN78XX_FCT_TX_CTL, FCT_TX_CTL_EN);
263d2c31979SYuiko Oshino }
264d2c31979SYuiko Oshino
265d2c31979SYuiko Oshino /* Starts the Receive path */
lan78xx_start_rx_path(struct usb_device * udev)266d2c31979SYuiko Oshino static void lan78xx_start_rx_path(struct usb_device *udev)
267d2c31979SYuiko Oshino {
268d2c31979SYuiko Oshino /* Enable Rx at MAC */
269d2c31979SYuiko Oshino lan7x_write_reg(udev, MAC_RX,
270d2c31979SYuiko Oshino LAN7X_MAC_RX_MAX_SIZE_DEFAULT |
271d2c31979SYuiko Oshino MAC_RX_FCS_STRIP | MAC_RX_RXEN);
272d2c31979SYuiko Oshino
273d2c31979SYuiko Oshino /* Enable Rx at SCSRs */
274d2c31979SYuiko Oshino lan7x_write_reg(udev, LAN78XX_FCT_RX_CTL, FCT_RX_CTL_EN);
275d2c31979SYuiko Oshino }
276d2c31979SYuiko Oshino
lan78xx_basic_reset(struct usb_device * udev,struct ueth_data * dev,struct lan7x_private * priv)277d2c31979SYuiko Oshino static int lan78xx_basic_reset(struct usb_device *udev,
278d2c31979SYuiko Oshino struct ueth_data *dev,
279d2c31979SYuiko Oshino struct lan7x_private *priv)
280d2c31979SYuiko Oshino {
281d2c31979SYuiko Oshino int ret;
282d2c31979SYuiko Oshino u32 val;
283d2c31979SYuiko Oshino
284d2c31979SYuiko Oshino ret = lan7x_basic_reset(udev, dev);
285d2c31979SYuiko Oshino if (ret)
286d2c31979SYuiko Oshino return ret;
287d2c31979SYuiko Oshino
288d2c31979SYuiko Oshino /* Keep the chip ID */
289d2c31979SYuiko Oshino ret = lan7x_read_reg(udev, ID_REV, &val);
290d2c31979SYuiko Oshino if (ret)
291d2c31979SYuiko Oshino return ret;
292d2c31979SYuiko Oshino debug("LAN78xx ID_REV = 0x%08x\n", val);
293d2c31979SYuiko Oshino
294d2c31979SYuiko Oshino priv->chipid = (val & ID_REV_CHIP_ID_MASK) >> 16;
295d2c31979SYuiko Oshino
296d2c31979SYuiko Oshino /* Respond to the IN token with a NAK */
297d2c31979SYuiko Oshino ret = lan7x_read_reg(udev, LAN78XX_USB_CFG0, &val);
298d2c31979SYuiko Oshino if (ret)
299d2c31979SYuiko Oshino return ret;
300*73b4df6aSAndrew Thomas val &= ~LAN78XX_USB_CFG0_BIR;
301d2c31979SYuiko Oshino return lan7x_write_reg(udev, LAN78XX_USB_CFG0, val);
302d2c31979SYuiko Oshino }
303d2c31979SYuiko Oshino
lan78xx_write_hwaddr(struct udevice * dev)304d2c31979SYuiko Oshino int lan78xx_write_hwaddr(struct udevice *dev)
305d2c31979SYuiko Oshino {
306d2c31979SYuiko Oshino struct usb_device *udev = dev_get_parent_priv(dev);
307d2c31979SYuiko Oshino struct eth_pdata *pdata = dev_get_platdata(dev);
308d2c31979SYuiko Oshino unsigned char *enetaddr = pdata->enetaddr;
309d2c31979SYuiko Oshino u32 addr_lo = get_unaligned_le32(&enetaddr[0]);
310d2c31979SYuiko Oshino u32 addr_hi = (u32)get_unaligned_le16(&enetaddr[4]);
311d2c31979SYuiko Oshino int ret;
312d2c31979SYuiko Oshino
313d2c31979SYuiko Oshino /* set hardware address */
314d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, RX_ADDRL, addr_lo);
315d2c31979SYuiko Oshino if (ret)
316d2c31979SYuiko Oshino return ret;
317d2c31979SYuiko Oshino
318d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, RX_ADDRH, addr_hi);
319d2c31979SYuiko Oshino if (ret)
320d2c31979SYuiko Oshino return ret;
321d2c31979SYuiko Oshino
322d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_MAF_LO(0), addr_lo);
323d2c31979SYuiko Oshino if (ret)
324d2c31979SYuiko Oshino return ret;
325d2c31979SYuiko Oshino
326d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_MAF_HI(0),
327d2c31979SYuiko Oshino addr_hi | LAN78XX_MAF_HI_VALID);
328d2c31979SYuiko Oshino if (ret)
329d2c31979SYuiko Oshino return ret;
330d2c31979SYuiko Oshino
331d2c31979SYuiko Oshino debug("MAC addr %pM written\n", enetaddr);
332d2c31979SYuiko Oshino
333d2c31979SYuiko Oshino return 0;
334d2c31979SYuiko Oshino }
335d2c31979SYuiko Oshino
lan78xx_eth_start(struct udevice * dev)336d2c31979SYuiko Oshino static int lan78xx_eth_start(struct udevice *dev)
337d2c31979SYuiko Oshino {
338d2c31979SYuiko Oshino struct usb_device *udev = dev_get_parent_priv(dev);
339d2c31979SYuiko Oshino struct lan7x_private *priv = dev_get_priv(dev);
340d2c31979SYuiko Oshino
341d2c31979SYuiko Oshino int ret;
342d2c31979SYuiko Oshino u32 write_buf;
343d2c31979SYuiko Oshino
344d2c31979SYuiko Oshino /* Reset and read Mac addr were done in probe() */
345d2c31979SYuiko Oshino ret = lan78xx_write_hwaddr(dev);
346d2c31979SYuiko Oshino if (ret)
347d2c31979SYuiko Oshino return ret;
348d2c31979SYuiko Oshino
349d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_BURST_CAP, 0);
350d2c31979SYuiko Oshino if (ret)
351d2c31979SYuiko Oshino return ret;
352d2c31979SYuiko Oshino
353d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
354d2c31979SYuiko Oshino if (ret)
355d2c31979SYuiko Oshino return ret;
356d2c31979SYuiko Oshino
357d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, INT_STS, 0xFFFFFFFF);
358d2c31979SYuiko Oshino if (ret)
359d2c31979SYuiko Oshino return ret;
360d2c31979SYuiko Oshino
361d2c31979SYuiko Oshino /* set FIFO sizes */
362d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_FCT_RX_FIFO_END,
363d2c31979SYuiko Oshino (MAX_RX_FIFO_SIZE - 512) / 512);
364d2c31979SYuiko Oshino if (ret)
365d2c31979SYuiko Oshino return ret;
366d2c31979SYuiko Oshino
367d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_FCT_TX_FIFO_END,
368d2c31979SYuiko Oshino (MAX_TX_FIFO_SIZE - 512) / 512);
369d2c31979SYuiko Oshino if (ret)
370d2c31979SYuiko Oshino return ret;
371d2c31979SYuiko Oshino
372d2c31979SYuiko Oshino /* Init Tx */
373d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, FLOW, 0);
374d2c31979SYuiko Oshino if (ret)
375d2c31979SYuiko Oshino return ret;
376d2c31979SYuiko Oshino
377d2c31979SYuiko Oshino /* Init Rx. Set Vlan, keep default for VLAN on 78xx */
378d2c31979SYuiko Oshino ret = lan78xx_set_receive_filter(udev);
379d2c31979SYuiko Oshino if (ret)
380d2c31979SYuiko Oshino return ret;
381d2c31979SYuiko Oshino
382d2c31979SYuiko Oshino /* Init PHY, autonego, and link */
383d2c31979SYuiko Oshino ret = lan7x_eth_phylib_connect(dev, &priv->ueth);
384d2c31979SYuiko Oshino if (ret)
385d2c31979SYuiko Oshino return ret;
386d2c31979SYuiko Oshino ret = lan7x_eth_phylib_config_start(dev);
387d2c31979SYuiko Oshino if (ret)
388d2c31979SYuiko Oshino return ret;
389d2c31979SYuiko Oshino
390d2c31979SYuiko Oshino /*
391d2c31979SYuiko Oshino * MAC_CR has to be set after PHY init.
392d2c31979SYuiko Oshino * MAC will auto detect the PHY speed.
393d2c31979SYuiko Oshino */
394d2c31979SYuiko Oshino ret = lan7x_read_reg(udev, MAC_CR, &write_buf);
395d2c31979SYuiko Oshino if (ret)
396d2c31979SYuiko Oshino return ret;
397d2c31979SYuiko Oshino write_buf |= MAC_CR_AUTO_DUPLEX | MAC_CR_AUTO_SPEED | MAC_CR_ADP;
398d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, MAC_CR, write_buf);
399d2c31979SYuiko Oshino if (ret)
400d2c31979SYuiko Oshino return ret;
401d2c31979SYuiko Oshino
402d2c31979SYuiko Oshino lan78xx_start_tx_path(udev);
403d2c31979SYuiko Oshino lan78xx_start_rx_path(udev);
404d2c31979SYuiko Oshino
405d2c31979SYuiko Oshino return lan78xx_update_flowcontrol(udev, &priv->ueth);
406d2c31979SYuiko Oshino }
407d2c31979SYuiko Oshino
lan78xx_read_rom_hwaddr(struct udevice * dev)408d2c31979SYuiko Oshino int lan78xx_read_rom_hwaddr(struct udevice *dev)
409d2c31979SYuiko Oshino {
410d2c31979SYuiko Oshino struct usb_device *udev = dev_get_parent_priv(dev);
411d2c31979SYuiko Oshino struct eth_pdata *pdata = dev_get_platdata(dev);
412d2c31979SYuiko Oshino struct lan7x_private *priv = dev_get_priv(dev);
413d2c31979SYuiko Oshino int ret;
414d2c31979SYuiko Oshino
415d2c31979SYuiko Oshino ret = lan78xx_read_mac(pdata->enetaddr, udev, priv);
416d2c31979SYuiko Oshino if (ret)
417d2c31979SYuiko Oshino memset(pdata->enetaddr, 0, 6);
418d2c31979SYuiko Oshino
419d2c31979SYuiko Oshino return 0;
420d2c31979SYuiko Oshino }
421d2c31979SYuiko Oshino
lan78xx_eth_probe(struct udevice * dev)422d2c31979SYuiko Oshino static int lan78xx_eth_probe(struct udevice *dev)
423d2c31979SYuiko Oshino {
424d2c31979SYuiko Oshino struct usb_device *udev = dev_get_parent_priv(dev);
425d2c31979SYuiko Oshino struct lan7x_private *priv = dev_get_priv(dev);
426d2c31979SYuiko Oshino struct ueth_data *ueth = &priv->ueth;
427d2c31979SYuiko Oshino struct eth_pdata *pdata = dev_get_platdata(dev);
428d2c31979SYuiko Oshino int ret;
429d2c31979SYuiko Oshino
430d2c31979SYuiko Oshino /* Do a reset in order to get the MAC address from HW */
431d2c31979SYuiko Oshino if (lan78xx_basic_reset(udev, ueth, priv))
432d2c31979SYuiko Oshino return 0;
433d2c31979SYuiko Oshino
434d2c31979SYuiko Oshino /* Get the MAC address */
435d2c31979SYuiko Oshino /*
436d2c31979SYuiko Oshino * We must set the eth->enetaddr from HW because the upper layer
437d2c31979SYuiko Oshino * will force to use the environmental var (usbethaddr) or random if
438d2c31979SYuiko Oshino * there is no valid MAC address in eth->enetaddr.
439d2c31979SYuiko Oshino */
440d2c31979SYuiko Oshino lan78xx_read_mac(pdata->enetaddr, udev, priv);
441d2c31979SYuiko Oshino /* Do not return 0 for not finding MAC addr in HW */
442d2c31979SYuiko Oshino
443d2c31979SYuiko Oshino ret = usb_ether_register(dev, ueth, RX_URB_SIZE);
444d2c31979SYuiko Oshino if (ret)
445d2c31979SYuiko Oshino return ret;
446d2c31979SYuiko Oshino
447d2c31979SYuiko Oshino /* Register phylib */
448d2c31979SYuiko Oshino return lan7x_phylib_register(dev);
449d2c31979SYuiko Oshino }
450d2c31979SYuiko Oshino
451d2c31979SYuiko Oshino static const struct eth_ops lan78xx_eth_ops = {
452d2c31979SYuiko Oshino .start = lan78xx_eth_start,
453d2c31979SYuiko Oshino .send = lan7x_eth_send,
454d2c31979SYuiko Oshino .recv = lan7x_eth_recv,
455d2c31979SYuiko Oshino .free_pkt = lan7x_free_pkt,
456d2c31979SYuiko Oshino .stop = lan7x_eth_stop,
457d2c31979SYuiko Oshino .write_hwaddr = lan78xx_write_hwaddr,
458d2c31979SYuiko Oshino .read_rom_hwaddr = lan78xx_read_rom_hwaddr,
459d2c31979SYuiko Oshino };
460d2c31979SYuiko Oshino
461d2c31979SYuiko Oshino U_BOOT_DRIVER(lan78xx_eth) = {
462d2c31979SYuiko Oshino .name = "lan78xx_eth",
463d2c31979SYuiko Oshino .id = UCLASS_ETH,
464d2c31979SYuiko Oshino .probe = lan78xx_eth_probe,
465d2c31979SYuiko Oshino .remove = lan7x_eth_remove,
466d2c31979SYuiko Oshino .ops = &lan78xx_eth_ops,
467d2c31979SYuiko Oshino .priv_auto_alloc_size = sizeof(struct lan7x_private),
468d2c31979SYuiko Oshino .platdata_auto_alloc_size = sizeof(struct eth_pdata),
469d2c31979SYuiko Oshino };
470d2c31979SYuiko Oshino
471d2c31979SYuiko Oshino static const struct usb_device_id lan78xx_eth_id_table[] = {
472d2c31979SYuiko Oshino { USB_DEVICE(0x0424, 0x7800) }, /* LAN7800 USB Ethernet */
473d2c31979SYuiko Oshino { USB_DEVICE(0x0424, 0x7850) }, /* LAN7850 USB Ethernet */
474d2c31979SYuiko Oshino { } /* Terminating entry */
475d2c31979SYuiko Oshino };
476d2c31979SYuiko Oshino
477d2c31979SYuiko Oshino U_BOOT_USB_DEVICE(lan78xx_eth, lan78xx_eth_id_table);
478