xref: /rk3399_rockchip-uboot/drivers/usb/eth/lan75xx.c (revision 248a3f6c7ce01965f0303416645c8884013acabb)
1*d2c31979SYuiko Oshino /*
2*d2c31979SYuiko Oshino  * Copyright (c) 2017 Microchip Technology Inc. All rights reserved.
3*d2c31979SYuiko Oshino  *
4*d2c31979SYuiko Oshino  * SPDX-License-Identifier:	GPL-2.0+
5*d2c31979SYuiko Oshino  */
6*d2c31979SYuiko Oshino 
7*d2c31979SYuiko Oshino #include <dm.h>
8*d2c31979SYuiko Oshino #include <usb.h>
9*d2c31979SYuiko Oshino #include <linux/mii.h>
10*d2c31979SYuiko Oshino #include "usb_ether.h"
11*d2c31979SYuiko Oshino #include "lan7x.h"
12*d2c31979SYuiko Oshino 
13*d2c31979SYuiko Oshino /* LAN75xx specific register/bit defines */
14*d2c31979SYuiko Oshino #define LAN75XX_HW_CFG_BIR		BIT(7)
15*d2c31979SYuiko Oshino 
16*d2c31979SYuiko Oshino #define LAN75XX_BURST_CAP		0x034
17*d2c31979SYuiko Oshino 
18*d2c31979SYuiko Oshino #define LAN75XX_BULK_IN_DLY		0x03C
19*d2c31979SYuiko Oshino 
20*d2c31979SYuiko Oshino #define LAN75XX_RFE_CTL			0x060
21*d2c31979SYuiko Oshino 
22*d2c31979SYuiko Oshino #define LAN75XX_FCT_RX_CTL		0x090
23*d2c31979SYuiko Oshino 
24*d2c31979SYuiko Oshino #define LAN75XX_FCT_TX_CTL		0x094
25*d2c31979SYuiko Oshino 
26*d2c31979SYuiko Oshino #define LAN75XX_FCT_RX_FIFO_END		0x098
27*d2c31979SYuiko Oshino 
28*d2c31979SYuiko Oshino #define LAN75XX_FCT_TX_FIFO_END		0x09C
29*d2c31979SYuiko Oshino 
30*d2c31979SYuiko Oshino #define LAN75XX_FCT_FLOW		0x0A0
31*d2c31979SYuiko Oshino 
32*d2c31979SYuiko Oshino /* MAC ADDRESS PERFECT FILTER For LAN75xx */
33*d2c31979SYuiko Oshino #define LAN75XX_ADDR_FILTX		0x300
34*d2c31979SYuiko Oshino #define LAN75XX_ADDR_FILTX_FB_VALID	BIT(31)
35*d2c31979SYuiko Oshino 
36*d2c31979SYuiko Oshino /*
37*d2c31979SYuiko Oshino  * Lan75xx infrastructure commands
38*d2c31979SYuiko Oshino  */
lan75xx_phy_gig_workaround(struct usb_device * udev,struct ueth_data * dev)39*d2c31979SYuiko Oshino static int lan75xx_phy_gig_workaround(struct usb_device *udev,
40*d2c31979SYuiko Oshino 				      struct ueth_data *dev)
41*d2c31979SYuiko Oshino {
42*d2c31979SYuiko Oshino 	int ret = 0;
43*d2c31979SYuiko Oshino 
44*d2c31979SYuiko Oshino 	/* Only internal phy */
45*d2c31979SYuiko Oshino 	/* Set the phy in Gig loopback */
46*d2c31979SYuiko Oshino 	lan7x_mdio_write(udev, dev->phy_id, MII_BMCR,
47*d2c31979SYuiko Oshino 			 (BMCR_LOOPBACK | BMCR_SPEED1000));
48*d2c31979SYuiko Oshino 
49*d2c31979SYuiko Oshino 	/* Wait for the link up */
50*d2c31979SYuiko Oshino 	ret = lan7x_mdio_wait_for_bit(udev, "BMSR_LSTATUS",
51*d2c31979SYuiko Oshino 				      dev->phy_id, MII_BMSR, BMSR_LSTATUS,
52*d2c31979SYuiko Oshino 				      true, PHY_CONNECT_TIMEOUT_MS, 1);
53*d2c31979SYuiko Oshino 	if (ret)
54*d2c31979SYuiko Oshino 		return ret;
55*d2c31979SYuiko Oshino 
56*d2c31979SYuiko Oshino 	/* phy reset */
57*d2c31979SYuiko Oshino 	return lan7x_pmt_phy_reset(udev, dev);
58*d2c31979SYuiko Oshino }
59*d2c31979SYuiko Oshino 
lan75xx_update_flowcontrol(struct usb_device * udev,struct ueth_data * dev)60*d2c31979SYuiko Oshino static int lan75xx_update_flowcontrol(struct usb_device *udev,
61*d2c31979SYuiko Oshino 				      struct ueth_data *dev)
62*d2c31979SYuiko Oshino {
63*d2c31979SYuiko Oshino 	uint32_t flow = 0, fct_flow = 0;
64*d2c31979SYuiko Oshino 	int ret;
65*d2c31979SYuiko Oshino 
66*d2c31979SYuiko Oshino 	ret = lan7x_update_flowcontrol(udev, dev, &flow, &fct_flow);
67*d2c31979SYuiko Oshino 	if (ret)
68*d2c31979SYuiko Oshino 		return ret;
69*d2c31979SYuiko Oshino 
70*d2c31979SYuiko Oshino 	ret = lan7x_write_reg(udev, LAN75XX_FCT_FLOW, fct_flow);
71*d2c31979SYuiko Oshino 	if (ret)
72*d2c31979SYuiko Oshino 		return ret;
73*d2c31979SYuiko Oshino 	return lan7x_write_reg(udev, FLOW, flow);
74*d2c31979SYuiko Oshino }
75*d2c31979SYuiko Oshino 
lan75xx_set_receive_filter(struct usb_device * udev)76*d2c31979SYuiko Oshino static int lan75xx_set_receive_filter(struct usb_device *udev)
77*d2c31979SYuiko Oshino {
78*d2c31979SYuiko Oshino 	/* No multicast in u-boot */
79*d2c31979SYuiko Oshino 	return lan7x_write_reg(udev, LAN75XX_RFE_CTL,
80*d2c31979SYuiko Oshino 			       RFE_CTL_BCAST_EN | RFE_CTL_DA_PERFECT);
81*d2c31979SYuiko Oshino }
82*d2c31979SYuiko Oshino 
83*d2c31979SYuiko Oshino /* starts the TX path */
lan75xx_start_tx_path(struct usb_device * udev)84*d2c31979SYuiko Oshino static void lan75xx_start_tx_path(struct usb_device *udev)
85*d2c31979SYuiko Oshino {
86*d2c31979SYuiko Oshino 	/* Enable Tx at MAC */
87*d2c31979SYuiko Oshino 	lan7x_write_reg(udev, MAC_TX, MAC_TX_TXEN);
88*d2c31979SYuiko Oshino 
89*d2c31979SYuiko Oshino 	/* Enable Tx at SCSRs */
90*d2c31979SYuiko Oshino 	lan7x_write_reg(udev, LAN75XX_FCT_TX_CTL, FCT_TX_CTL_EN);
91*d2c31979SYuiko Oshino }
92*d2c31979SYuiko Oshino 
93*d2c31979SYuiko Oshino /* Starts the Receive path */
lan75xx_start_rx_path(struct usb_device * udev)94*d2c31979SYuiko Oshino static void lan75xx_start_rx_path(struct usb_device *udev)
95*d2c31979SYuiko Oshino {
96*d2c31979SYuiko Oshino 	/* Enable Rx at MAC */
97*d2c31979SYuiko Oshino 	lan7x_write_reg(udev, MAC_RX,
98*d2c31979SYuiko Oshino 			LAN7X_MAC_RX_MAX_SIZE_DEFAULT |
99*d2c31979SYuiko Oshino 			MAC_RX_FCS_STRIP | MAC_RX_RXEN);
100*d2c31979SYuiko Oshino 
101*d2c31979SYuiko Oshino 	/* Enable Rx at SCSRs */
102*d2c31979SYuiko Oshino 	lan7x_write_reg(udev, LAN75XX_FCT_RX_CTL, FCT_RX_CTL_EN);
103*d2c31979SYuiko Oshino }
104*d2c31979SYuiko Oshino 
lan75xx_basic_reset(struct usb_device * udev,struct ueth_data * dev,struct lan7x_private * priv)105*d2c31979SYuiko Oshino static int lan75xx_basic_reset(struct usb_device *udev,
106*d2c31979SYuiko Oshino 			       struct ueth_data *dev,
107*d2c31979SYuiko Oshino 			       struct lan7x_private *priv)
108*d2c31979SYuiko Oshino {
109*d2c31979SYuiko Oshino 	int ret;
110*d2c31979SYuiko Oshino 	u32 val;
111*d2c31979SYuiko Oshino 
112*d2c31979SYuiko Oshino 	ret = lan7x_basic_reset(udev, dev);
113*d2c31979SYuiko Oshino 	if (ret)
114*d2c31979SYuiko Oshino 		return ret;
115*d2c31979SYuiko Oshino 
116*d2c31979SYuiko Oshino 	/* Keep the chip ID */
117*d2c31979SYuiko Oshino 	ret = lan7x_read_reg(udev, ID_REV, &val);
118*d2c31979SYuiko Oshino 	if (ret)
119*d2c31979SYuiko Oshino 		return ret;
120*d2c31979SYuiko Oshino 	debug("LAN75xx ID_REV = 0x%08x\n", val);
121*d2c31979SYuiko Oshino 
122*d2c31979SYuiko Oshino 	priv->chipid = (val & ID_REV_CHIP_ID_MASK) >> 16;
123*d2c31979SYuiko Oshino 
124*d2c31979SYuiko Oshino 	/* Respond to the IN token with a NAK */
125*d2c31979SYuiko Oshino 	ret = lan7x_read_reg(udev, HW_CFG, &val);
126*d2c31979SYuiko Oshino 	if (ret)
127*d2c31979SYuiko Oshino 		return ret;
128*d2c31979SYuiko Oshino 	val |= LAN75XX_HW_CFG_BIR;
129*d2c31979SYuiko Oshino 	return lan7x_write_reg(udev, HW_CFG, val);
130*d2c31979SYuiko Oshino }
131*d2c31979SYuiko Oshino 
lan75xx_write_hwaddr(struct udevice * dev)132*d2c31979SYuiko Oshino int lan75xx_write_hwaddr(struct udevice *dev)
133*d2c31979SYuiko Oshino {
134*d2c31979SYuiko Oshino 	struct usb_device *udev = dev_get_parent_priv(dev);
135*d2c31979SYuiko Oshino 	struct eth_pdata *pdata = dev_get_platdata(dev);
136*d2c31979SYuiko Oshino 	unsigned char *enetaddr = pdata->enetaddr;
137*d2c31979SYuiko Oshino 	u32 addr_lo = get_unaligned_le32(&enetaddr[0]);
138*d2c31979SYuiko Oshino 	u32 addr_hi = (u32)get_unaligned_le16(&enetaddr[4]);
139*d2c31979SYuiko Oshino 	int ret;
140*d2c31979SYuiko Oshino 
141*d2c31979SYuiko Oshino 	/* set hardware address */
142*d2c31979SYuiko Oshino 	ret = lan7x_write_reg(udev, RX_ADDRL, addr_lo);
143*d2c31979SYuiko Oshino 	if (ret)
144*d2c31979SYuiko Oshino 		return ret;
145*d2c31979SYuiko Oshino 
146*d2c31979SYuiko Oshino 	ret = lan7x_write_reg(udev, RX_ADDRH, addr_hi);
147*d2c31979SYuiko Oshino 	if (ret)
148*d2c31979SYuiko Oshino 		return ret;
149*d2c31979SYuiko Oshino 
150*d2c31979SYuiko Oshino 	ret = lan7x_write_reg(udev, LAN75XX_ADDR_FILTX + 4, addr_lo);
151*d2c31979SYuiko Oshino 	if (ret)
152*d2c31979SYuiko Oshino 		return ret;
153*d2c31979SYuiko Oshino 
154*d2c31979SYuiko Oshino 	addr_hi |= LAN75XX_ADDR_FILTX_FB_VALID;
155*d2c31979SYuiko Oshino 	ret = lan7x_write_reg(udev, LAN75XX_ADDR_FILTX, addr_hi);
156*d2c31979SYuiko Oshino 	if (ret)
157*d2c31979SYuiko Oshino 		return ret;
158*d2c31979SYuiko Oshino 
159*d2c31979SYuiko Oshino 	debug("MAC addr %pM written\n", enetaddr);
160*d2c31979SYuiko Oshino 
161*d2c31979SYuiko Oshino 	return 0;
162*d2c31979SYuiko Oshino }
163*d2c31979SYuiko Oshino 
lan75xx_eth_start(struct udevice * dev)164*d2c31979SYuiko Oshino static int lan75xx_eth_start(struct udevice *dev)
165*d2c31979SYuiko Oshino {
166*d2c31979SYuiko Oshino 	struct usb_device *udev = dev_get_parent_priv(dev);
167*d2c31979SYuiko Oshino 	struct lan7x_private *priv = dev_get_priv(dev);
168*d2c31979SYuiko Oshino 	struct ueth_data *ueth = &priv->ueth;
169*d2c31979SYuiko Oshino 	int ret;
170*d2c31979SYuiko Oshino 	u32 write_buf;
171*d2c31979SYuiko Oshino 
172*d2c31979SYuiko Oshino 	/* Reset and read Mac addr were done in probe() */
173*d2c31979SYuiko Oshino 	ret = lan75xx_write_hwaddr(dev);
174*d2c31979SYuiko Oshino 	if (ret)
175*d2c31979SYuiko Oshino 		return ret;
176*d2c31979SYuiko Oshino 
177*d2c31979SYuiko Oshino 	ret = lan7x_write_reg(udev, INT_STS, 0xFFFFFFFF);
178*d2c31979SYuiko Oshino 	if (ret)
179*d2c31979SYuiko Oshino 		return ret;
180*d2c31979SYuiko Oshino 
181*d2c31979SYuiko Oshino 	ret = lan7x_write_reg(udev, LAN75XX_BURST_CAP, 0);
182*d2c31979SYuiko Oshino 	if (ret)
183*d2c31979SYuiko Oshino 		return ret;
184*d2c31979SYuiko Oshino 
185*d2c31979SYuiko Oshino 	ret = lan7x_write_reg(udev, LAN75XX_BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
186*d2c31979SYuiko Oshino 	if (ret)
187*d2c31979SYuiko Oshino 		return ret;
188*d2c31979SYuiko Oshino 
189*d2c31979SYuiko Oshino 	/* set FIFO sizes */
190*d2c31979SYuiko Oshino 	write_buf = (MAX_RX_FIFO_SIZE - 512) / 512;
191*d2c31979SYuiko Oshino 	ret = lan7x_write_reg(udev, LAN75XX_FCT_RX_FIFO_END, write_buf);
192*d2c31979SYuiko Oshino 	if (ret)
193*d2c31979SYuiko Oshino 		return ret;
194*d2c31979SYuiko Oshino 
195*d2c31979SYuiko Oshino 	write_buf = (MAX_TX_FIFO_SIZE - 512) / 512;
196*d2c31979SYuiko Oshino 	ret = lan7x_write_reg(udev, LAN75XX_FCT_TX_FIFO_END, write_buf);
197*d2c31979SYuiko Oshino 	if (ret)
198*d2c31979SYuiko Oshino 		return ret;
199*d2c31979SYuiko Oshino 
200*d2c31979SYuiko Oshino 	/* Init Tx */
201*d2c31979SYuiko Oshino 	ret = lan7x_write_reg(udev, FLOW, 0);
202*d2c31979SYuiko Oshino 	if (ret)
203*d2c31979SYuiko Oshino 		return ret;
204*d2c31979SYuiko Oshino 
205*d2c31979SYuiko Oshino 	/* Init Rx. Set Vlan, keep default for VLAN on 75xx */
206*d2c31979SYuiko Oshino 	ret = lan75xx_set_receive_filter(udev);
207*d2c31979SYuiko Oshino 	if (ret)
208*d2c31979SYuiko Oshino 		return ret;
209*d2c31979SYuiko Oshino 
210*d2c31979SYuiko Oshino 	/* phy workaround for gig link */
211*d2c31979SYuiko Oshino 	ret = lan75xx_phy_gig_workaround(udev, ueth);
212*d2c31979SYuiko Oshino 	if (ret)
213*d2c31979SYuiko Oshino 		return ret;
214*d2c31979SYuiko Oshino 
215*d2c31979SYuiko Oshino 	/* Init PHY, autonego, and link */
216*d2c31979SYuiko Oshino 	ret = lan7x_eth_phylib_connect(dev, &priv->ueth);
217*d2c31979SYuiko Oshino 	if (ret)
218*d2c31979SYuiko Oshino 		return ret;
219*d2c31979SYuiko Oshino 	ret = lan7x_eth_phylib_config_start(dev);
220*d2c31979SYuiko Oshino 	if (ret)
221*d2c31979SYuiko Oshino 		return ret;
222*d2c31979SYuiko Oshino 
223*d2c31979SYuiko Oshino 	/*
224*d2c31979SYuiko Oshino 	 * MAC_CR has to be set after PHY init.
225*d2c31979SYuiko Oshino 	 * MAC will auto detect the PHY speed.
226*d2c31979SYuiko Oshino 	 */
227*d2c31979SYuiko Oshino 	ret = lan7x_read_reg(udev, MAC_CR, &write_buf);
228*d2c31979SYuiko Oshino 	if (ret)
229*d2c31979SYuiko Oshino 		return ret;
230*d2c31979SYuiko Oshino 	write_buf |= MAC_CR_AUTO_DUPLEX | MAC_CR_AUTO_SPEED | MAC_CR_ADP;
231*d2c31979SYuiko Oshino 	ret = lan7x_write_reg(udev, MAC_CR, write_buf);
232*d2c31979SYuiko Oshino 	if (ret)
233*d2c31979SYuiko Oshino 		return ret;
234*d2c31979SYuiko Oshino 
235*d2c31979SYuiko Oshino 	lan75xx_start_tx_path(udev);
236*d2c31979SYuiko Oshino 	lan75xx_start_rx_path(udev);
237*d2c31979SYuiko Oshino 
238*d2c31979SYuiko Oshino 	return lan75xx_update_flowcontrol(udev, ueth);
239*d2c31979SYuiko Oshino }
240*d2c31979SYuiko Oshino 
lan75xx_read_rom_hwaddr(struct udevice * dev)241*d2c31979SYuiko Oshino int lan75xx_read_rom_hwaddr(struct udevice *dev)
242*d2c31979SYuiko Oshino {
243*d2c31979SYuiko Oshino 	struct usb_device *udev = dev_get_parent_priv(dev);
244*d2c31979SYuiko Oshino 	struct eth_pdata *pdata = dev_get_platdata(dev);
245*d2c31979SYuiko Oshino 	int ret;
246*d2c31979SYuiko Oshino 
247*d2c31979SYuiko Oshino 	/*
248*d2c31979SYuiko Oshino 	 * Refer to the doc/README.enetaddr and doc/README.usb for
249*d2c31979SYuiko Oshino 	 * the U-Boot MAC address policy
250*d2c31979SYuiko Oshino 	 */
251*d2c31979SYuiko Oshino 	ret = lan7x_read_eeprom_mac(pdata->enetaddr, udev);
252*d2c31979SYuiko Oshino 	if (ret)
253*d2c31979SYuiko Oshino 		memset(pdata->enetaddr, 0, 6);
254*d2c31979SYuiko Oshino 
255*d2c31979SYuiko Oshino 	return 0;
256*d2c31979SYuiko Oshino }
257*d2c31979SYuiko Oshino 
lan75xx_eth_probe(struct udevice * dev)258*d2c31979SYuiko Oshino static int lan75xx_eth_probe(struct udevice *dev)
259*d2c31979SYuiko Oshino {
260*d2c31979SYuiko Oshino 	struct usb_device *udev = dev_get_parent_priv(dev);
261*d2c31979SYuiko Oshino 	struct lan7x_private *priv = dev_get_priv(dev);
262*d2c31979SYuiko Oshino 	struct ueth_data *ueth = &priv->ueth;
263*d2c31979SYuiko Oshino 	struct eth_pdata *pdata = dev_get_platdata(dev);
264*d2c31979SYuiko Oshino 	int ret;
265*d2c31979SYuiko Oshino 
266*d2c31979SYuiko Oshino 	/* Do a reset in order to get the MAC address from HW */
267*d2c31979SYuiko Oshino 	if (lan75xx_basic_reset(udev, ueth, priv))
268*d2c31979SYuiko Oshino 		return 0;
269*d2c31979SYuiko Oshino 
270*d2c31979SYuiko Oshino 	/* Get the MAC address */
271*d2c31979SYuiko Oshino 	/*
272*d2c31979SYuiko Oshino 	 * We must set the eth->enetaddr from HW because the upper layer
273*d2c31979SYuiko Oshino 	 * will force to use the environmental var (usbethaddr) or random if
274*d2c31979SYuiko Oshino 	 * there is no valid MAC address in eth->enetaddr.
275*d2c31979SYuiko Oshino 	 *
276*d2c31979SYuiko Oshino 	 * Refer to the doc/README.enetaddr and doc/README.usb for
277*d2c31979SYuiko Oshino 	 * the U-Boot MAC address policy
278*d2c31979SYuiko Oshino 	 */
279*d2c31979SYuiko Oshino 	lan7x_read_eeprom_mac(pdata->enetaddr, udev);
280*d2c31979SYuiko Oshino 	/* Do not return 0 for not finding MAC addr in HW */
281*d2c31979SYuiko Oshino 
282*d2c31979SYuiko Oshino 	ret = usb_ether_register(dev, ueth, RX_URB_SIZE);
283*d2c31979SYuiko Oshino 	if (ret)
284*d2c31979SYuiko Oshino 		return ret;
285*d2c31979SYuiko Oshino 
286*d2c31979SYuiko Oshino 	/* Register phylib */
287*d2c31979SYuiko Oshino 	return lan7x_phylib_register(dev);
288*d2c31979SYuiko Oshino }
289*d2c31979SYuiko Oshino 
290*d2c31979SYuiko Oshino static const struct eth_ops lan75xx_eth_ops = {
291*d2c31979SYuiko Oshino 	.start	= lan75xx_eth_start,
292*d2c31979SYuiko Oshino 	.send	= lan7x_eth_send,
293*d2c31979SYuiko Oshino 	.recv	= lan7x_eth_recv,
294*d2c31979SYuiko Oshino 	.free_pkt = lan7x_free_pkt,
295*d2c31979SYuiko Oshino 	.stop	= lan7x_eth_stop,
296*d2c31979SYuiko Oshino 	.write_hwaddr = lan75xx_write_hwaddr,
297*d2c31979SYuiko Oshino 	.read_rom_hwaddr = lan75xx_read_rom_hwaddr,
298*d2c31979SYuiko Oshino };
299*d2c31979SYuiko Oshino 
300*d2c31979SYuiko Oshino U_BOOT_DRIVER(lan75xx_eth) = {
301*d2c31979SYuiko Oshino 	.name	= "lan75xx_eth",
302*d2c31979SYuiko Oshino 	.id	= UCLASS_ETH,
303*d2c31979SYuiko Oshino 	.probe	= lan75xx_eth_probe,
304*d2c31979SYuiko Oshino 	.remove	= lan7x_eth_remove,
305*d2c31979SYuiko Oshino 	.ops	= &lan75xx_eth_ops,
306*d2c31979SYuiko Oshino 	.priv_auto_alloc_size = sizeof(struct lan7x_private),
307*d2c31979SYuiko Oshino 	.platdata_auto_alloc_size = sizeof(struct eth_pdata),
308*d2c31979SYuiko Oshino };
309*d2c31979SYuiko Oshino 
310*d2c31979SYuiko Oshino static const struct usb_device_id lan75xx_eth_id_table[] = {
311*d2c31979SYuiko Oshino 	{ USB_DEVICE(0x0424, 0x7500) },	/* LAN7500 USB Ethernet */
312*d2c31979SYuiko Oshino 	{ }		/* Terminating entry */
313*d2c31979SYuiko Oshino };
314*d2c31979SYuiko Oshino 
315*d2c31979SYuiko Oshino U_BOOT_USB_DEVICE(lan75xx_eth, lan75xx_eth_id_table);
316