1 /** 2 * core.h - DesignWare USB3 DRD Core Header 3 * 4 * Copyright (C) 2015 Texas Instruments Incorporated - http://www.ti.com 5 * 6 * Authors: Felipe Balbi <balbi@ti.com>, 7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de> 8 * 9 * Taken from Linux Kernel v3.19-rc1 (drivers/usb/dwc3/core.h) and ported 10 * to uboot. 11 * 12 * commit 460d098cb6 : usb: dwc3: make HIRD threshold configurable 13 * 14 * SPDX-License-Identifier: GPL-2.0 15 * 16 */ 17 18 #ifndef __DRIVERS_USB_DWC3_CORE_H 19 #define __DRIVERS_USB_DWC3_CORE_H 20 21 #include <linux/ioport.h> 22 23 #include <linux/usb/ch9.h> 24 #include <linux/usb/otg.h> 25 26 #define DWC3_MSG_MAX 500 27 28 /* Global constants */ 29 #define DWC3_EP0_BOUNCE_SIZE 512 30 #define DWC3_ENDPOINTS_NUM 32 31 #define DWC3_XHCI_RESOURCES_NUM 2 32 33 #define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */ 34 #define DWC3_EVENT_SIZE 4 /* bytes */ 35 #define DWC3_EVENT_MAX_NUM 64 /* 2 events/endpoint */ 36 #define DWC3_EVENT_BUFFERS_SIZE (DWC3_EVENT_SIZE * DWC3_EVENT_MAX_NUM) 37 #define DWC3_EVENT_TYPE_MASK 0xfe 38 39 #define DWC3_EVENT_TYPE_DEV 0 40 #define DWC3_EVENT_TYPE_CARKIT 3 41 #define DWC3_EVENT_TYPE_I2C 4 42 43 #define DWC3_DEVICE_EVENT_DISCONNECT 0 44 #define DWC3_DEVICE_EVENT_RESET 1 45 #define DWC3_DEVICE_EVENT_CONNECT_DONE 2 46 #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3 47 #define DWC3_DEVICE_EVENT_WAKEUP 4 48 #define DWC3_DEVICE_EVENT_HIBER_REQ 5 49 #define DWC3_DEVICE_EVENT_EOPF 6 50 #define DWC3_DEVICE_EVENT_SOF 7 51 #define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9 52 #define DWC3_DEVICE_EVENT_CMD_CMPL 10 53 #define DWC3_DEVICE_EVENT_OVERFLOW 11 54 55 #define DWC3_GEVNTCOUNT_MASK 0xfffc 56 #define DWC3_GSNPSID_MASK 0xffff0000 57 #define DWC3_GSNPSREV_MASK 0xffff 58 59 /* DWC3 registers memory space boundries */ 60 #define DWC3_XHCI_REGS_START 0x0 61 #define DWC3_XHCI_REGS_END 0x7fff 62 #define DWC3_GLOBALS_REGS_START 0xc100 63 #define DWC3_GLOBALS_REGS_END 0xc6ff 64 #define DWC3_DEVICE_REGS_START 0xc700 65 #define DWC3_DEVICE_REGS_END 0xcbff 66 #define DWC3_OTG_REGS_START 0xcc00 67 #define DWC3_OTG_REGS_END 0xccff 68 69 /* Global Registers */ 70 #define DWC3_GSBUSCFG0 0xc100 71 #define DWC3_GSBUSCFG1 0xc104 72 #define DWC3_GTXTHRCFG 0xc108 73 #define DWC3_GRXTHRCFG 0xc10c 74 #define DWC3_GCTL 0xc110 75 #define DWC3_GEVTEN 0xc114 76 #define DWC3_GSTS 0xc118 77 #define DWC3_GUCTL1 0xc11c 78 #define DWC3_GSNPSID 0xc120 79 #define DWC3_GGPIO 0xc124 80 #define DWC3_GUID 0xc128 81 #define DWC3_GUCTL 0xc12c 82 #define DWC3_GBUSERRADDR0 0xc130 83 #define DWC3_GBUSERRADDR1 0xc134 84 #define DWC3_GPRTBIMAP0 0xc138 85 #define DWC3_GPRTBIMAP1 0xc13c 86 #define DWC3_GHWPARAMS0 0xc140 87 #define DWC3_GHWPARAMS1 0xc144 88 #define DWC3_GHWPARAMS2 0xc148 89 #define DWC3_GHWPARAMS3 0xc14c 90 #define DWC3_GHWPARAMS4 0xc150 91 #define DWC3_GHWPARAMS5 0xc154 92 #define DWC3_GHWPARAMS6 0xc158 93 #define DWC3_GHWPARAMS7 0xc15c 94 #define DWC3_GDBGFIFOSPACE 0xc160 95 #define DWC3_GDBGLTSSM 0xc164 96 #define DWC3_GPRTBIMAP_HS0 0xc180 97 #define DWC3_GPRTBIMAP_HS1 0xc184 98 #define DWC3_GPRTBIMAP_FS0 0xc188 99 #define DWC3_GPRTBIMAP_FS1 0xc18c 100 101 #define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04)) 102 #define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04)) 103 104 #define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04)) 105 106 #define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04)) 107 108 #define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04)) 109 #define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04)) 110 111 #define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10)) 112 #define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10)) 113 #define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10)) 114 #define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10)) 115 116 #define DWC3_GHWPARAMS8 0xc600 117 118 /* Device Registers */ 119 #define DWC3_DCFG 0xc700 120 #define DWC3_DCTL 0xc704 121 #define DWC3_DEVTEN 0xc708 122 #define DWC3_DSTS 0xc70c 123 #define DWC3_DGCMDPAR 0xc710 124 #define DWC3_DGCMD 0xc714 125 #define DWC3_DALEPENA 0xc720 126 #define DWC3_DEPCMDPAR2(n) (0xc800 + (n * 0x10)) 127 #define DWC3_DEPCMDPAR1(n) (0xc804 + (n * 0x10)) 128 #define DWC3_DEPCMDPAR0(n) (0xc808 + (n * 0x10)) 129 #define DWC3_DEPCMD(n) (0xc80c + (n * 0x10)) 130 131 /* OTG Registers */ 132 #define DWC3_OCFG 0xcc00 133 #define DWC3_OCTL 0xcc04 134 #define DWC3_OEVT 0xcc08 135 #define DWC3_OEVTEN 0xcc0C 136 #define DWC3_OSTS 0xcc10 137 138 /* Bit fields */ 139 140 /* Global Configuration Register */ 141 #define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19) 142 #define DWC3_GCTL_U2RSTECN (1 << 16) 143 #define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6) 144 #define DWC3_GCTL_CLK_BUS (0) 145 #define DWC3_GCTL_CLK_PIPE (1) 146 #define DWC3_GCTL_CLK_PIPEHALF (2) 147 #define DWC3_GCTL_CLK_MASK (3) 148 149 #define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12) 150 #define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12) 151 #define DWC3_GCTL_PRTCAP_HOST 1 152 #define DWC3_GCTL_PRTCAP_DEVICE 2 153 #define DWC3_GCTL_PRTCAP_OTG 3 154 155 #define DWC3_GCTL_CORESOFTRESET (1 << 11) 156 #define DWC3_GCTL_SOFITPSYNC (1 << 10) 157 #define DWC3_GCTL_SCALEDOWN(n) ((n) << 4) 158 #define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3) 159 #define DWC3_GCTL_DISSCRAMBLE (1 << 3) 160 #define DWC3_GCTL_U2EXIT_LFPS (1 << 2) 161 #define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1) 162 #define DWC3_GCTL_DSBLCLKGTNG (1 << 0) 163 164 /* Global USB2 PHY Configuration Register */ 165 #define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31) 166 #define DWC3_GUSB2PHYCFG_ENBLSLPM (1 << 8) 167 #define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6) 168 #define DWC3_GUSB2PHYCFG_PHYIF_8BIT (0 << 3) 169 #define DWC3_GUSB2PHYCFG_PHYIF_16BIT (1 << 3) 170 #define DWC3_GUSB2PHYCFG_PHYIF BIT(3) 171 172 /* Global USB2 PHY Configuration Mask */ 173 #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK (0xf << 10) 174 175 /* Global USB2 PHY Configuration Offset */ 176 #define DWC3_GUSB2PHYCFG_USBTRDTIM_OFFSET 10 177 178 #define DWC3_GUSB2PHYCFG_USBTRDTIM_16BIT (0x5 << \ 179 DWC3_GUSB2PHYCFG_USBTRDTIM_OFFSET) 180 #define DWC3_GUSB2PHYCFG_USBTRDTIM_8BIT (0x9 << \ 181 DWC3_GUSB2PHYCFG_USBTRDTIM_OFFSET) 182 183 /* Global USB3 PIPE Control Register */ 184 #define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31) 185 #define DWC3_GUSB3PIPECTL_U2SSINP3OK (1 << 29) 186 #define DWC3_GUSB3PIPECTL_REQP1P2P3 (1 << 24) 187 #define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19) 188 #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7) 189 #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1) 190 #define DWC3_GUSB3PIPECTL_DEPOCHANGE (1 << 18) 191 #define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17) 192 #define DWC3_GUSB3PIPECTL_LFPSFILT (1 << 9) 193 #define DWC3_GUSB3PIPECTL_RX_DETOPOLL (1 << 8) 194 #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3) 195 #define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1) 196 197 /* Global TX Fifo Size Register */ 198 #define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff) 199 #define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000) 200 201 /* Global Event Size Registers */ 202 #define DWC3_GEVNTSIZ_INTMASK (1 << 31) 203 #define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff) 204 205 /* Global HWPARAMS1 Register */ 206 #define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24) 207 #define DWC3_GHWPARAMS1_EN_PWROPT_NO 0 208 #define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1 209 #define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2 210 #define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24) 211 #define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3) 212 213 /* Global HWPARAMS3 Register */ 214 #define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3) 215 #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0 216 #define DWC3_GHWPARAMS3_SSPHY_IFC_ENA 1 217 #define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2) 218 #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0 219 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1 220 #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2 221 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3 222 #define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4) 223 #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0 224 #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1 225 226 /* Global HWPARAMS4 Register */ 227 #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13) 228 #define DWC3_MAX_HIBER_SCRATCHBUFS 15 229 230 /* Global HWPARAMS6 Register */ 231 #define DWC3_GHWPARAMS6_EN_FPGA (1 << 7) 232 233 /* Device Configuration Register */ 234 #define DWC3_DCFG_DEVADDR(addr) ((addr) << 3) 235 #define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f) 236 237 #define DWC3_DCFG_SPEED_MASK (7 << 0) 238 #define DWC3_DCFG_SUPERSPEED (4 << 0) 239 #define DWC3_DCFG_HIGHSPEED (0 << 0) 240 #define DWC3_DCFG_FULLSPEED2 (1 << 0) 241 #define DWC3_DCFG_LOWSPEED (2 << 0) 242 #define DWC3_DCFG_FULLSPEED1 (3 << 0) 243 244 #define DWC3_DCFG_LPM_CAP (1 << 22) 245 246 /* Device Control Register */ 247 #define DWC3_DCTL_RUN_STOP (1 << 31) 248 #define DWC3_DCTL_CSFTRST (1 << 30) 249 #define DWC3_DCTL_LSFTRST (1 << 29) 250 251 #define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24) 252 #define DWC3_DCTL_HIRD_THRES(n) ((n) << 24) 253 254 #define DWC3_DCTL_APPL1RES (1 << 23) 255 256 /* These apply for core versions 1.87a and earlier */ 257 #define DWC3_DCTL_TRGTULST_MASK (0x0f << 17) 258 #define DWC3_DCTL_TRGTULST(n) ((n) << 17) 259 #define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2)) 260 #define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3)) 261 #define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4)) 262 #define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5)) 263 #define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6)) 264 265 /* These apply for core versions 1.94a and later */ 266 #define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf) 267 #define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20) 268 269 #define DWC3_DCTL_KEEP_CONNECT (1 << 19) 270 #define DWC3_DCTL_L1_HIBER_EN (1 << 18) 271 #define DWC3_DCTL_CRS (1 << 17) 272 #define DWC3_DCTL_CSS (1 << 16) 273 274 #define DWC3_DCTL_INITU2ENA (1 << 12) 275 #define DWC3_DCTL_ACCEPTU2ENA (1 << 11) 276 #define DWC3_DCTL_INITU1ENA (1 << 10) 277 #define DWC3_DCTL_ACCEPTU1ENA (1 << 9) 278 #define DWC3_DCTL_TSTCTRL_MASK (0xf << 1) 279 280 #define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5) 281 #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK) 282 283 #define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0)) 284 #define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4)) 285 #define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5)) 286 #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6)) 287 #define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8)) 288 #define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10)) 289 #define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11)) 290 291 /* Device Event Enable Register */ 292 #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12) 293 #define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11) 294 #define DWC3_DEVTEN_CMDCMPLTEN (1 << 10) 295 #define DWC3_DEVTEN_ERRTICERREN (1 << 9) 296 #define DWC3_DEVTEN_SOFEN (1 << 7) 297 #define DWC3_DEVTEN_EOPFEN (1 << 6) 298 #define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5) 299 #define DWC3_DEVTEN_WKUPEVTEN (1 << 4) 300 #define DWC3_DEVTEN_ULSTCNGEN (1 << 3) 301 #define DWC3_DEVTEN_CONNECTDONEEN (1 << 2) 302 #define DWC3_DEVTEN_USBRSTEN (1 << 1) 303 #define DWC3_DEVTEN_DISCONNEVTEN (1 << 0) 304 305 /* Device Status Register */ 306 #define DWC3_DSTS_DCNRD (1 << 29) 307 308 /* This applies for core versions 1.87a and earlier */ 309 #define DWC3_DSTS_PWRUPREQ (1 << 24) 310 311 /* These apply for core versions 1.94a and later */ 312 #define DWC3_DSTS_RSS (1 << 25) 313 #define DWC3_DSTS_SSS (1 << 24) 314 315 #define DWC3_DSTS_COREIDLE (1 << 23) 316 #define DWC3_DSTS_DEVCTRLHLT (1 << 22) 317 318 #define DWC3_DSTS_USBLNKST_MASK (0x0f << 18) 319 #define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18) 320 321 #define DWC3_DSTS_RXFIFOEMPTY (1 << 17) 322 323 #define DWC3_DSTS_SOFFN_MASK (0x3fff << 3) 324 #define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3) 325 326 #define DWC3_DSTS_CONNECTSPD (7 << 0) 327 328 #define DWC3_DSTS_SUPERSPEED (4 << 0) 329 #define DWC3_DSTS_HIGHSPEED (0 << 0) 330 #define DWC3_DSTS_FULLSPEED2 (1 << 0) 331 #define DWC3_DSTS_LOWSPEED (2 << 0) 332 #define DWC3_DSTS_FULLSPEED1 (3 << 0) 333 334 /* Device Generic Command Register */ 335 #define DWC3_DGCMD_SET_LMP 0x01 336 #define DWC3_DGCMD_SET_PERIODIC_PAR 0x02 337 #define DWC3_DGCMD_XMIT_FUNCTION 0x03 338 339 /* These apply for core versions 1.94a and later */ 340 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04 341 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05 342 343 #define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09 344 #define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a 345 #define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c 346 #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10 347 348 #define DWC3_DGCMD_STATUS(n) (((n) >> 15) & 1) 349 #define DWC3_DGCMD_CMDACT (1 << 10) 350 #define DWC3_DGCMD_CMDIOC (1 << 8) 351 352 /* Device Generic Command Parameter Register */ 353 #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0) 354 #define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0) 355 #define DWC3_DGCMDPAR_RX_FIFO (0 << 5) 356 #define DWC3_DGCMDPAR_TX_FIFO (1 << 5) 357 #define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0) 358 #define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0) 359 360 /* Device Endpoint Command Register */ 361 #define DWC3_DEPCMD_PARAM_SHIFT 16 362 #define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT) 363 #define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f) 364 #define DWC3_DEPCMD_STATUS(x) (((x) >> 15) & 1) 365 #define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11) 366 #define DWC3_DEPCMD_CMDACT (1 << 10) 367 #define DWC3_DEPCMD_CMDIOC (1 << 8) 368 369 #define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0) 370 #define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0) 371 #define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0) 372 #define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0) 373 #define DWC3_DEPCMD_CLEARSTALL (0x05 << 0) 374 #define DWC3_DEPCMD_SETSTALL (0x04 << 0) 375 /* This applies for core versions 1.90a and earlier */ 376 #define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0) 377 /* This applies for core versions 1.94a and later */ 378 #define DWC3_DEPCMD_GETEPSTATE (0x03 << 0) 379 #define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0) 380 #define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0) 381 382 /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */ 383 #define DWC3_DALEPENA_EP(n) (1 << n) 384 385 #define DWC3_DEPCMD_TYPE_CONTROL 0 386 #define DWC3_DEPCMD_TYPE_ISOC 1 387 #define DWC3_DEPCMD_TYPE_BULK 2 388 #define DWC3_DEPCMD_TYPE_INTR 3 389 390 /* Structures */ 391 392 struct dwc3_trb; 393 394 /** 395 * struct dwc3_event_buffer - Software event buffer representation 396 * @buf: _THE_ buffer 397 * @length: size of this buffer 398 * @lpos: event offset 399 * @count: cache of last read event count register 400 * @flags: flags related to this event buffer 401 * @dma: dma_addr_t 402 * @dwc: pointer to DWC controller 403 */ 404 struct dwc3_event_buffer { 405 void *buf; 406 unsigned length; 407 unsigned int lpos; 408 unsigned int count; 409 unsigned int flags; 410 411 #define DWC3_EVENT_PENDING (1UL << 0) 412 413 dma_addr_t dma; 414 415 struct dwc3 *dwc; 416 }; 417 418 #define DWC3_EP_FLAG_STALLED (1 << 0) 419 #define DWC3_EP_FLAG_WEDGED (1 << 1) 420 421 #define DWC3_EP_DIRECTION_TX true 422 #define DWC3_EP_DIRECTION_RX false 423 424 #define DWC3_TRB_NUM 32 425 #define DWC3_TRB_MASK (DWC3_TRB_NUM - 1) 426 427 /** 428 * struct dwc3_ep - device side endpoint representation 429 * @endpoint: usb endpoint 430 * @request_list: list of requests for this endpoint 431 * @req_queued: list of requests on this ep which have TRBs setup 432 * @trb_pool: array of transaction buffers 433 * @trb_pool_dma: dma address of @trb_pool 434 * @free_slot: next slot which is going to be used 435 * @busy_slot: first slot which is owned by HW 436 * @desc: usb_endpoint_descriptor pointer 437 * @dwc: pointer to DWC controller 438 * @saved_state: ep state saved during hibernation 439 * @flags: endpoint flags (wedged, stalled, ...) 440 * @current_trb: index of current used trb 441 * @number: endpoint number (1 - 15) 442 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK 443 * @resource_index: Resource transfer index 444 * @interval: the interval on which the ISOC transfer is started 445 * @name: a human readable name e.g. ep1out-bulk 446 * @direction: true for TX, false for RX 447 * @stream_capable: true when streams are enabled 448 */ 449 struct dwc3_ep { 450 struct usb_ep endpoint; 451 struct list_head request_list; 452 struct list_head req_queued; 453 454 struct dwc3_trb *trb_pool; 455 dma_addr_t trb_pool_dma; 456 u32 free_slot; 457 u32 busy_slot; 458 const struct usb_ss_ep_comp_descriptor *comp_desc; 459 struct dwc3 *dwc; 460 461 u32 saved_state; 462 unsigned flags; 463 #define DWC3_EP_ENABLED (1 << 0) 464 #define DWC3_EP_STALL (1 << 1) 465 #define DWC3_EP_WEDGE (1 << 2) 466 #define DWC3_EP_BUSY (1 << 4) 467 #define DWC3_EP_PENDING_REQUEST (1 << 5) 468 #define DWC3_EP_MISSED_ISOC (1 << 6) 469 470 /* This last one is specific to EP0 */ 471 #define DWC3_EP0_DIR_IN (1 << 31) 472 473 unsigned current_trb; 474 475 u8 number; 476 u8 type; 477 u8 resource_index; 478 u32 interval; 479 480 char name[20]; 481 482 unsigned direction:1; 483 unsigned stream_capable:1; 484 }; 485 486 enum dwc3_phy { 487 DWC3_PHY_UNKNOWN = 0, 488 DWC3_PHY_USB3, 489 DWC3_PHY_USB2, 490 }; 491 492 enum dwc3_ep0_next { 493 DWC3_EP0_UNKNOWN = 0, 494 DWC3_EP0_COMPLETE, 495 DWC3_EP0_NRDY_DATA, 496 DWC3_EP0_NRDY_STATUS, 497 }; 498 499 enum dwc3_ep0_state { 500 EP0_UNCONNECTED = 0, 501 EP0_SETUP_PHASE, 502 EP0_DATA_PHASE, 503 EP0_STATUS_PHASE, 504 }; 505 506 enum dwc3_link_state { 507 /* In SuperSpeed */ 508 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */ 509 DWC3_LINK_STATE_U1 = 0x01, 510 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */ 511 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */ 512 DWC3_LINK_STATE_SS_DIS = 0x04, 513 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */ 514 DWC3_LINK_STATE_SS_INACT = 0x06, 515 DWC3_LINK_STATE_POLL = 0x07, 516 DWC3_LINK_STATE_RECOV = 0x08, 517 DWC3_LINK_STATE_HRESET = 0x09, 518 DWC3_LINK_STATE_CMPLY = 0x0a, 519 DWC3_LINK_STATE_LPBK = 0x0b, 520 DWC3_LINK_STATE_RESET = 0x0e, 521 DWC3_LINK_STATE_RESUME = 0x0f, 522 DWC3_LINK_STATE_MASK = 0x0f, 523 }; 524 525 /* TRB Length, PCM and Status */ 526 #define DWC3_TRB_SIZE_MASK (0x00ffffff) 527 #define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK) 528 #define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24) 529 #define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28) 530 531 #define DWC3_TRBSTS_OK 0 532 #define DWC3_TRBSTS_MISSED_ISOC 1 533 #define DWC3_TRBSTS_SETUP_PENDING 2 534 #define DWC3_TRB_STS_XFER_IN_PROG 4 535 536 /* TRB Control */ 537 #define DWC3_TRB_CTRL_HWO (1 << 0) 538 #define DWC3_TRB_CTRL_LST (1 << 1) 539 #define DWC3_TRB_CTRL_CHN (1 << 2) 540 #define DWC3_TRB_CTRL_CSP (1 << 3) 541 #define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4) 542 #define DWC3_TRB_CTRL_ISP_IMI (1 << 10) 543 #define DWC3_TRB_CTRL_IOC (1 << 11) 544 #define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14) 545 546 #define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1) 547 #define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2) 548 #define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3) 549 #define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4) 550 #define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5) 551 #define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6) 552 #define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7) 553 #define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8) 554 555 /** 556 * struct dwc3_trb - transfer request block (hw format) 557 * @bpl: DW0-3 558 * @bph: DW4-7 559 * @size: DW8-B 560 * @trl: DWC-F 561 */ 562 struct dwc3_trb { 563 u32 bpl; 564 u32 bph; 565 u32 size; 566 u32 ctrl; 567 } __packed; 568 569 /** 570 * dwc3_hwparams - copy of HWPARAMS registers 571 * @hwparams0 - GHWPARAMS0 572 * @hwparams1 - GHWPARAMS1 573 * @hwparams2 - GHWPARAMS2 574 * @hwparams3 - GHWPARAMS3 575 * @hwparams4 - GHWPARAMS4 576 * @hwparams5 - GHWPARAMS5 577 * @hwparams6 - GHWPARAMS6 578 * @hwparams7 - GHWPARAMS7 579 * @hwparams8 - GHWPARAMS8 580 */ 581 struct dwc3_hwparams { 582 u32 hwparams0; 583 u32 hwparams1; 584 u32 hwparams2; 585 u32 hwparams3; 586 u32 hwparams4; 587 u32 hwparams5; 588 u32 hwparams6; 589 u32 hwparams7; 590 u32 hwparams8; 591 }; 592 593 /* HWPARAMS0 */ 594 #define DWC3_MODE(n) ((n) & 0x7) 595 596 #define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8) 597 598 /* HWPARAMS1 */ 599 #define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15) 600 601 /* HWPARAMS3 */ 602 #define DWC3_NUM_IN_EPS_MASK (0x1f << 18) 603 #define DWC3_NUM_EPS_MASK (0x3f << 12) 604 #define DWC3_NUM_EPS(p) (((p)->hwparams3 & \ 605 (DWC3_NUM_EPS_MASK)) >> 12) 606 #define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \ 607 (DWC3_NUM_IN_EPS_MASK)) >> 18) 608 609 /* HWPARAMS7 */ 610 #define DWC3_RAM1_DEPTH(n) ((n) & 0xffff) 611 612 struct dwc3_request { 613 struct usb_request request; 614 struct list_head list; 615 struct dwc3_ep *dep; 616 u32 start_slot; 617 618 u8 epnum; 619 struct dwc3_trb *trb; 620 dma_addr_t trb_dma; 621 622 unsigned direction:1; 623 unsigned mapped:1; 624 unsigned queued:1; 625 }; 626 627 /* 628 * struct dwc3_scratchpad_array - hibernation scratchpad array 629 * (format defined by hw) 630 */ 631 struct dwc3_scratchpad_array { 632 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS]; 633 }; 634 635 /** 636 * struct dwc3 - representation of our controller 637 * @ctrl_req: usb control request which is used for ep0 638 * @ep0_trb: trb which is used for the ctrl_req 639 * @ep0_bounce: bounce buffer for ep0 640 * @setup_buf: used while precessing STD USB requests 641 * @ctrl_req_addr: dma address of ctrl_req 642 * @ep0_trb: dma address of ep0_trb 643 * @ep0_usb_req: dummy req used while handling STD USB requests 644 * @ep0_bounce_addr: dma address of ep0_bounce 645 * @scratch_addr: dma address of scratchbuf 646 * @lock: for synchronizing 647 * @dev: pointer to our struct device 648 * @xhci: pointer to our xHCI child 649 * @event_buffer_list: a list of event buffers 650 * @gadget: device side representation of the peripheral controller 651 * @gadget_driver: pointer to the gadget driver 652 * @regs: base address for our registers 653 * @regs_size: address space size 654 * @nr_scratch: number of scratch buffers 655 * @num_event_buffers: calculated number of event buffers 656 * @u1u2: only used on revisions <1.83a for workaround 657 * @maximum_speed: maximum speed requested (mainly for testing purposes) 658 * @revision: revision register contents 659 * @dr_mode: requested mode of operation 660 * @dcfg: saved contents of DCFG register 661 * @gctl: saved contents of GCTL register 662 * @isoch_delay: wValue from Set Isochronous Delay request; 663 * @u2sel: parameter from Set SEL request. 664 * @u2pel: parameter from Set SEL request. 665 * @u1sel: parameter from Set SEL request. 666 * @u1pel: parameter from Set SEL request. 667 * @num_out_eps: number of out endpoints 668 * @num_in_eps: number of in endpoints 669 * @ep0_next_event: hold the next expected event 670 * @ep0state: state of endpoint zero 671 * @link_state: link state 672 * @speed: device speed (super, high, full, low) 673 * @mem: points to start of memory which is used for this struct. 674 * @hwparams: copy of hwparams registers 675 * @root: debugfs root folder pointer 676 * @regset: debugfs pointer to regdump file 677 * @test_mode: true when we're entering a USB test mode 678 * @test_mode_nr: test feature selector 679 * @lpm_nyet_threshold: LPM NYET response threshold 680 * @hird_threshold: HIRD threshold 681 * @delayed_status: true when gadget driver asks for delayed status 682 * @ep0_bounced: true when we used bounce buffer 683 * @ep0_expect_in: true when we expect a DATA IN transfer 684 * @has_hibernation: true when dwc3 was configured with Hibernation 685 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that 686 * there's now way for software to detect this in runtime. 687 * @is_utmi_l1_suspend: the core asserts output signal 688 * 0 - utmi_sleep_n 689 * 1 - utmi_l1_suspend_n 690 * @is_selfpowered: true when we are selfpowered 691 * @is_fpga: true when we are using the FPGA board 692 * @needs_fifo_resize: not all users might want fifo resizing, flag it 693 * @pullups_connected: true when Run/Stop bit is set 694 * @resize_fifos: tells us it's ok to reconfigure our TxFIFO sizes. 695 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround 696 * @start_config_issued: true when StartConfig command has been issued 697 * @three_stage_setup: set if we perform a three phase setup 698 * @disable_scramble_quirk: set if we enable the disable scramble quirk 699 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk 700 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk 701 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk 702 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk 703 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk 704 * @lfps_filter_quirk: set if we enable LFPS filter quirk 705 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk 706 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy 707 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy 708 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk 709 * @tx_de_emphasis: Tx de-emphasis value 710 * 0 - -6dB de-emphasis 711 * 1 - -3.5dB de-emphasis 712 * 2 - No de-emphasis 713 * 3 - Reserved 714 * @index: index of _this_ controller 715 * @list: to maintain the list of dwc3 controllers 716 */ 717 struct dwc3 { 718 struct usb_ctrlrequest *ctrl_req; 719 struct dwc3_trb *ep0_trb; 720 void *ep0_bounce; 721 void *scratchbuf; 722 u8 *setup_buf; 723 dma_addr_t ctrl_req_addr; 724 dma_addr_t ep0_trb_addr; 725 dma_addr_t ep0_bounce_addr; 726 dma_addr_t scratch_addr; 727 struct dwc3_request ep0_usb_req; 728 729 /* device lock */ 730 spinlock_t lock; 731 732 #if defined(__UBOOT__) && CONFIG_IS_ENABLED(DM_USB) 733 struct udevice *dev; 734 #else 735 struct device *dev; 736 #endif 737 738 struct platform_device *xhci; 739 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM]; 740 741 struct dwc3_event_buffer **ev_buffs; 742 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM]; 743 744 struct usb_gadget gadget; 745 struct usb_gadget_driver *gadget_driver; 746 747 void __iomem *regs; 748 size_t regs_size; 749 750 enum usb_dr_mode dr_mode; 751 752 /* used for suspend/resume */ 753 u32 dcfg; 754 u32 gctl; 755 756 u32 nr_scratch; 757 u32 num_event_buffers; 758 u32 u1u2; 759 u32 maximum_speed; 760 u32 revision; 761 762 #define DWC3_REVISION_173A 0x5533173a 763 #define DWC3_REVISION_175A 0x5533175a 764 #define DWC3_REVISION_180A 0x5533180a 765 #define DWC3_REVISION_183A 0x5533183a 766 #define DWC3_REVISION_185A 0x5533185a 767 #define DWC3_REVISION_187A 0x5533187a 768 #define DWC3_REVISION_188A 0x5533188a 769 #define DWC3_REVISION_190A 0x5533190a 770 #define DWC3_REVISION_194A 0x5533194a 771 #define DWC3_REVISION_200A 0x5533200a 772 #define DWC3_REVISION_202A 0x5533202a 773 #define DWC3_REVISION_210A 0x5533210a 774 #define DWC3_REVISION_220A 0x5533220a 775 #define DWC3_REVISION_230A 0x5533230a 776 #define DWC3_REVISION_240A 0x5533240a 777 #define DWC3_REVISION_250A 0x5533250a 778 #define DWC3_REVISION_260A 0x5533260a 779 #define DWC3_REVISION_270A 0x5533270a 780 #define DWC3_REVISION_280A 0x5533280a 781 782 enum dwc3_ep0_next ep0_next_event; 783 enum dwc3_ep0_state ep0state; 784 enum dwc3_link_state link_state; 785 786 u16 isoch_delay; 787 u16 u2sel; 788 u16 u2pel; 789 u8 u1sel; 790 u8 u1pel; 791 792 u8 speed; 793 794 u8 num_out_eps; 795 u8 num_in_eps; 796 797 void *mem; 798 799 struct dwc3_hwparams hwparams; 800 struct dentry *root; 801 struct debugfs_regset32 *regset; 802 803 u8 test_mode; 804 u8 test_mode_nr; 805 u8 lpm_nyet_threshold; 806 u8 hird_threshold; 807 808 unsigned delayed_status:1; 809 unsigned ep0_bounced:1; 810 unsigned ep0_expect_in:1; 811 unsigned has_hibernation:1; 812 unsigned has_lpm_erratum:1; 813 unsigned is_utmi_l1_suspend:1; 814 unsigned is_selfpowered:1; 815 unsigned is_fpga:1; 816 unsigned needs_fifo_resize:1; 817 unsigned pullups_connected:1; 818 unsigned resize_fifos:1; 819 unsigned setup_packet_pending:1; 820 unsigned start_config_issued:1; 821 unsigned three_stage_setup:1; 822 823 unsigned disable_scramble_quirk:1; 824 unsigned u2exit_lfps_quirk:1; 825 unsigned u2ss_inp3_quirk:1; 826 unsigned req_p1p2p3_quirk:1; 827 unsigned del_p1p2p3_quirk:1; 828 unsigned del_phy_power_chg_quirk:1; 829 unsigned lfps_filter_quirk:1; 830 unsigned rx_detect_poll_quirk:1; 831 unsigned dis_u3_susphy_quirk:1; 832 unsigned dis_u2_susphy_quirk:1; 833 834 unsigned tx_de_emphasis_quirk:1; 835 unsigned tx_de_emphasis:2; 836 unsigned usb2_phyif_utmi_width:5; 837 int index; 838 struct list_head list; 839 }; 840 841 /* -------------------------------------------------------------------------- */ 842 843 /* -------------------------------------------------------------------------- */ 844 845 struct dwc3_event_type { 846 u32 is_devspec:1; 847 u32 type:7; 848 u32 reserved8_31:24; 849 } __packed; 850 851 #define DWC3_DEPEVT_XFERCOMPLETE 0x01 852 #define DWC3_DEPEVT_XFERINPROGRESS 0x02 853 #define DWC3_DEPEVT_XFERNOTREADY 0x03 854 #define DWC3_DEPEVT_RXTXFIFOEVT 0x04 855 #define DWC3_DEPEVT_STREAMEVT 0x06 856 #define DWC3_DEPEVT_EPCMDCMPLT 0x07 857 858 /** 859 * dwc3_ep_event_string - returns event name 860 * @event: then event code 861 */ 862 static inline const char *dwc3_ep_event_string(u8 event) 863 { 864 switch (event) { 865 case DWC3_DEPEVT_XFERCOMPLETE: 866 return "Transfer Complete"; 867 case DWC3_DEPEVT_XFERINPROGRESS: 868 return "Transfer In-Progress"; 869 case DWC3_DEPEVT_XFERNOTREADY: 870 return "Transfer Not Ready"; 871 case DWC3_DEPEVT_RXTXFIFOEVT: 872 return "FIFO"; 873 case DWC3_DEPEVT_STREAMEVT: 874 return "Stream"; 875 case DWC3_DEPEVT_EPCMDCMPLT: 876 return "Endpoint Command Complete"; 877 } 878 879 return "UNKNOWN"; 880 } 881 882 /** 883 * struct dwc3_event_depvt - Device Endpoint Events 884 * @one_bit: indicates this is an endpoint event (not used) 885 * @endpoint_number: number of the endpoint 886 * @endpoint_event: The event we have: 887 * 0x00 - Reserved 888 * 0x01 - XferComplete 889 * 0x02 - XferInProgress 890 * 0x03 - XferNotReady 891 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun) 892 * 0x05 - Reserved 893 * 0x06 - StreamEvt 894 * 0x07 - EPCmdCmplt 895 * @reserved11_10: Reserved, don't use. 896 * @status: Indicates the status of the event. Refer to databook for 897 * more information. 898 * @parameters: Parameters of the current event. Refer to databook for 899 * more information. 900 */ 901 struct dwc3_event_depevt { 902 u32 one_bit:1; 903 u32 endpoint_number:5; 904 u32 endpoint_event:4; 905 u32 reserved11_10:2; 906 u32 status:4; 907 908 /* Within XferNotReady */ 909 #define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3) 910 911 /* Within XferComplete */ 912 #define DEPEVT_STATUS_BUSERR (1 << 0) 913 #define DEPEVT_STATUS_SHORT (1 << 1) 914 #define DEPEVT_STATUS_IOC (1 << 2) 915 #define DEPEVT_STATUS_LST (1 << 3) 916 917 /* Stream event only */ 918 #define DEPEVT_STREAMEVT_FOUND 1 919 #define DEPEVT_STREAMEVT_NOTFOUND 2 920 921 /* Control-only Status */ 922 #define DEPEVT_STATUS_CONTROL_DATA 1 923 #define DEPEVT_STATUS_CONTROL_STATUS 2 924 925 u32 parameters:16; 926 } __packed; 927 928 /** 929 * struct dwc3_event_devt - Device Events 930 * @one_bit: indicates this is a non-endpoint event (not used) 931 * @device_event: indicates it's a device event. Should read as 0x00 932 * @type: indicates the type of device event. 933 * 0 - DisconnEvt 934 * 1 - USBRst 935 * 2 - ConnectDone 936 * 3 - ULStChng 937 * 4 - WkUpEvt 938 * 5 - Reserved 939 * 6 - EOPF 940 * 7 - SOF 941 * 8 - Reserved 942 * 9 - ErrticErr 943 * 10 - CmdCmplt 944 * 11 - EvntOverflow 945 * 12 - VndrDevTstRcved 946 * @reserved15_12: Reserved, not used 947 * @event_info: Information about this event 948 * @reserved31_25: Reserved, not used 949 */ 950 struct dwc3_event_devt { 951 u32 one_bit:1; 952 u32 device_event:7; 953 u32 type:4; 954 u32 reserved15_12:4; 955 u32 event_info:9; 956 u32 reserved31_25:7; 957 } __packed; 958 959 /** 960 * struct dwc3_event_gevt - Other Core Events 961 * @one_bit: indicates this is a non-endpoint event (not used) 962 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event. 963 * @phy_port_number: self-explanatory 964 * @reserved31_12: Reserved, not used. 965 */ 966 struct dwc3_event_gevt { 967 u32 one_bit:1; 968 u32 device_event:7; 969 u32 phy_port_number:4; 970 u32 reserved31_12:20; 971 } __packed; 972 973 /** 974 * union dwc3_event - representation of Event Buffer contents 975 * @raw: raw 32-bit event 976 * @type: the type of the event 977 * @depevt: Device Endpoint Event 978 * @devt: Device Event 979 * @gevt: Global Event 980 */ 981 union dwc3_event { 982 u32 raw; 983 struct dwc3_event_type type; 984 struct dwc3_event_depevt depevt; 985 struct dwc3_event_devt devt; 986 struct dwc3_event_gevt gevt; 987 }; 988 989 /** 990 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command 991 * parameters 992 * @param2: third parameter 993 * @param1: second parameter 994 * @param0: first parameter 995 */ 996 struct dwc3_gadget_ep_cmd_params { 997 u32 param2; 998 u32 param1; 999 u32 param0; 1000 }; 1001 1002 /* 1003 * DWC3 Features to be used as Driver Data 1004 */ 1005 1006 #define DWC3_HAS_PERIPHERAL BIT(0) 1007 #define DWC3_HAS_XHCI BIT(1) 1008 #define DWC3_HAS_OTG BIT(3) 1009 1010 /* prototypes */ 1011 int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc); 1012 void dwc3_of_parse(struct dwc3 *dwc); 1013 int dwc3_init(struct dwc3 *dwc); 1014 void dwc3_remove(struct dwc3 *dwc); 1015 1016 static inline int dwc3_host_init(struct dwc3 *dwc) 1017 { return 0; } 1018 static inline void dwc3_host_exit(struct dwc3 *dwc) 1019 { } 1020 1021 #ifdef CONFIG_USB_DWC3_GADGET 1022 int dwc3_gadget_init(struct dwc3 *dwc); 1023 void dwc3_gadget_exit(struct dwc3 *dwc); 1024 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode); 1025 int dwc3_gadget_get_link_state(struct dwc3 *dwc); 1026 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state); 1027 int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep, 1028 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params); 1029 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param); 1030 #else 1031 static inline int dwc3_gadget_init(struct dwc3 *dwc) 1032 { return 0; } 1033 static inline void dwc3_gadget_exit(struct dwc3 *dwc) 1034 { } 1035 static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode) 1036 { return 0; } 1037 static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc) 1038 { return 0; } 1039 static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc, 1040 enum dwc3_link_state state) 1041 { return 0; } 1042 1043 static inline int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep, 1044 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params) 1045 { return 0; } 1046 static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc, 1047 int cmd, u32 param) 1048 { return 0; } 1049 #endif 1050 1051 #endif /* __DRIVERS_USB_DWC3_CORE_H */ 1052