xref: /rk3399_rockchip-uboot/drivers/usb/dwc3/core.h (revision 85d5e7075f33e97079886027104591ff53d6363b)
1*85d5e707SKishon Vijay Abraham I /**
2*85d5e707SKishon Vijay Abraham I  * core.h - DesignWare USB3 DRD Core Header
3*85d5e707SKishon Vijay Abraham I  *
4*85d5e707SKishon Vijay Abraham I  * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
5*85d5e707SKishon Vijay Abraham I  *
6*85d5e707SKishon Vijay Abraham I  * Authors: Felipe Balbi <balbi@ti.com>,
7*85d5e707SKishon Vijay Abraham I  *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8*85d5e707SKishon Vijay Abraham I  *
9*85d5e707SKishon Vijay Abraham I  * This program is free software: you can redistribute it and/or modify
10*85d5e707SKishon Vijay Abraham I  * it under the terms of the GNU General Public License version 2  of
11*85d5e707SKishon Vijay Abraham I  * the License as published by the Free Software Foundation.
12*85d5e707SKishon Vijay Abraham I  *
13*85d5e707SKishon Vijay Abraham I  * This program is distributed in the hope that it will be useful,
14*85d5e707SKishon Vijay Abraham I  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15*85d5e707SKishon Vijay Abraham I  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16*85d5e707SKishon Vijay Abraham I  * GNU General Public License for more details.
17*85d5e707SKishon Vijay Abraham I  */
18*85d5e707SKishon Vijay Abraham I 
19*85d5e707SKishon Vijay Abraham I #ifndef __DRIVERS_USB_DWC3_CORE_H
20*85d5e707SKishon Vijay Abraham I #define __DRIVERS_USB_DWC3_CORE_H
21*85d5e707SKishon Vijay Abraham I 
22*85d5e707SKishon Vijay Abraham I #include <linux/device.h>
23*85d5e707SKishon Vijay Abraham I #include <linux/spinlock.h>
24*85d5e707SKishon Vijay Abraham I #include <linux/ioport.h>
25*85d5e707SKishon Vijay Abraham I #include <linux/list.h>
26*85d5e707SKishon Vijay Abraham I #include <linux/dma-mapping.h>
27*85d5e707SKishon Vijay Abraham I #include <linux/mm.h>
28*85d5e707SKishon Vijay Abraham I #include <linux/debugfs.h>
29*85d5e707SKishon Vijay Abraham I 
30*85d5e707SKishon Vijay Abraham I #include <linux/usb/ch9.h>
31*85d5e707SKishon Vijay Abraham I #include <linux/usb/gadget.h>
32*85d5e707SKishon Vijay Abraham I #include <linux/usb/otg.h>
33*85d5e707SKishon Vijay Abraham I 
34*85d5e707SKishon Vijay Abraham I #include <linux/phy/phy.h>
35*85d5e707SKishon Vijay Abraham I 
36*85d5e707SKishon Vijay Abraham I #define DWC3_MSG_MAX	500
37*85d5e707SKishon Vijay Abraham I 
38*85d5e707SKishon Vijay Abraham I /* Global constants */
39*85d5e707SKishon Vijay Abraham I #define DWC3_EP0_BOUNCE_SIZE	512
40*85d5e707SKishon Vijay Abraham I #define DWC3_ENDPOINTS_NUM	32
41*85d5e707SKishon Vijay Abraham I #define DWC3_XHCI_RESOURCES_NUM	2
42*85d5e707SKishon Vijay Abraham I 
43*85d5e707SKishon Vijay Abraham I #define DWC3_SCRATCHBUF_SIZE	4096	/* each buffer is assumed to be 4KiB */
44*85d5e707SKishon Vijay Abraham I #define DWC3_EVENT_SIZE		4	/* bytes */
45*85d5e707SKishon Vijay Abraham I #define DWC3_EVENT_MAX_NUM	64	/* 2 events/endpoint */
46*85d5e707SKishon Vijay Abraham I #define DWC3_EVENT_BUFFERS_SIZE	(DWC3_EVENT_SIZE * DWC3_EVENT_MAX_NUM)
47*85d5e707SKishon Vijay Abraham I #define DWC3_EVENT_TYPE_MASK	0xfe
48*85d5e707SKishon Vijay Abraham I 
49*85d5e707SKishon Vijay Abraham I #define DWC3_EVENT_TYPE_DEV	0
50*85d5e707SKishon Vijay Abraham I #define DWC3_EVENT_TYPE_CARKIT	3
51*85d5e707SKishon Vijay Abraham I #define DWC3_EVENT_TYPE_I2C	4
52*85d5e707SKishon Vijay Abraham I 
53*85d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_EVENT_DISCONNECT		0
54*85d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_EVENT_RESET			1
55*85d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_EVENT_CONNECT_DONE		2
56*85d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE	3
57*85d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_EVENT_WAKEUP		4
58*85d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_EVENT_HIBER_REQ		5
59*85d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_EVENT_EOPF			6
60*85d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_EVENT_SOF			7
61*85d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_EVENT_ERRATIC_ERROR		9
62*85d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_EVENT_CMD_CMPL		10
63*85d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_EVENT_OVERFLOW		11
64*85d5e707SKishon Vijay Abraham I 
65*85d5e707SKishon Vijay Abraham I #define DWC3_GEVNTCOUNT_MASK	0xfffc
66*85d5e707SKishon Vijay Abraham I #define DWC3_GSNPSID_MASK	0xffff0000
67*85d5e707SKishon Vijay Abraham I #define DWC3_GSNPSREV_MASK	0xffff
68*85d5e707SKishon Vijay Abraham I 
69*85d5e707SKishon Vijay Abraham I /* DWC3 registers memory space boundries */
70*85d5e707SKishon Vijay Abraham I #define DWC3_XHCI_REGS_START		0x0
71*85d5e707SKishon Vijay Abraham I #define DWC3_XHCI_REGS_END		0x7fff
72*85d5e707SKishon Vijay Abraham I #define DWC3_GLOBALS_REGS_START		0xc100
73*85d5e707SKishon Vijay Abraham I #define DWC3_GLOBALS_REGS_END		0xc6ff
74*85d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_REGS_START		0xc700
75*85d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_REGS_END		0xcbff
76*85d5e707SKishon Vijay Abraham I #define DWC3_OTG_REGS_START		0xcc00
77*85d5e707SKishon Vijay Abraham I #define DWC3_OTG_REGS_END		0xccff
78*85d5e707SKishon Vijay Abraham I 
79*85d5e707SKishon Vijay Abraham I /* Global Registers */
80*85d5e707SKishon Vijay Abraham I #define DWC3_GSBUSCFG0		0xc100
81*85d5e707SKishon Vijay Abraham I #define DWC3_GSBUSCFG1		0xc104
82*85d5e707SKishon Vijay Abraham I #define DWC3_GTXTHRCFG		0xc108
83*85d5e707SKishon Vijay Abraham I #define DWC3_GRXTHRCFG		0xc10c
84*85d5e707SKishon Vijay Abraham I #define DWC3_GCTL		0xc110
85*85d5e707SKishon Vijay Abraham I #define DWC3_GEVTEN		0xc114
86*85d5e707SKishon Vijay Abraham I #define DWC3_GSTS		0xc118
87*85d5e707SKishon Vijay Abraham I #define DWC3_GSNPSID		0xc120
88*85d5e707SKishon Vijay Abraham I #define DWC3_GGPIO		0xc124
89*85d5e707SKishon Vijay Abraham I #define DWC3_GUID		0xc128
90*85d5e707SKishon Vijay Abraham I #define DWC3_GUCTL		0xc12c
91*85d5e707SKishon Vijay Abraham I #define DWC3_GBUSERRADDR0	0xc130
92*85d5e707SKishon Vijay Abraham I #define DWC3_GBUSERRADDR1	0xc134
93*85d5e707SKishon Vijay Abraham I #define DWC3_GPRTBIMAP0		0xc138
94*85d5e707SKishon Vijay Abraham I #define DWC3_GPRTBIMAP1		0xc13c
95*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS0		0xc140
96*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS1		0xc144
97*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS2		0xc148
98*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3		0xc14c
99*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS4		0xc150
100*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS5		0xc154
101*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS6		0xc158
102*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS7		0xc15c
103*85d5e707SKishon Vijay Abraham I #define DWC3_GDBGFIFOSPACE	0xc160
104*85d5e707SKishon Vijay Abraham I #define DWC3_GDBGLTSSM		0xc164
105*85d5e707SKishon Vijay Abraham I #define DWC3_GPRTBIMAP_HS0	0xc180
106*85d5e707SKishon Vijay Abraham I #define DWC3_GPRTBIMAP_HS1	0xc184
107*85d5e707SKishon Vijay Abraham I #define DWC3_GPRTBIMAP_FS0	0xc188
108*85d5e707SKishon Vijay Abraham I #define DWC3_GPRTBIMAP_FS1	0xc18c
109*85d5e707SKishon Vijay Abraham I 
110*85d5e707SKishon Vijay Abraham I #define DWC3_GUSB2PHYCFG(n)	(0xc200 + (n * 0x04))
111*85d5e707SKishon Vijay Abraham I #define DWC3_GUSB2I2CCTL(n)	(0xc240 + (n * 0x04))
112*85d5e707SKishon Vijay Abraham I 
113*85d5e707SKishon Vijay Abraham I #define DWC3_GUSB2PHYACC(n)	(0xc280 + (n * 0x04))
114*85d5e707SKishon Vijay Abraham I 
115*85d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL(n)	(0xc2c0 + (n * 0x04))
116*85d5e707SKishon Vijay Abraham I 
117*85d5e707SKishon Vijay Abraham I #define DWC3_GTXFIFOSIZ(n)	(0xc300 + (n * 0x04))
118*85d5e707SKishon Vijay Abraham I #define DWC3_GRXFIFOSIZ(n)	(0xc380 + (n * 0x04))
119*85d5e707SKishon Vijay Abraham I 
120*85d5e707SKishon Vijay Abraham I #define DWC3_GEVNTADRLO(n)	(0xc400 + (n * 0x10))
121*85d5e707SKishon Vijay Abraham I #define DWC3_GEVNTADRHI(n)	(0xc404 + (n * 0x10))
122*85d5e707SKishon Vijay Abraham I #define DWC3_GEVNTSIZ(n)	(0xc408 + (n * 0x10))
123*85d5e707SKishon Vijay Abraham I #define DWC3_GEVNTCOUNT(n)	(0xc40c + (n * 0x10))
124*85d5e707SKishon Vijay Abraham I 
125*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS8		0xc600
126*85d5e707SKishon Vijay Abraham I 
127*85d5e707SKishon Vijay Abraham I /* Device Registers */
128*85d5e707SKishon Vijay Abraham I #define DWC3_DCFG		0xc700
129*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL		0xc704
130*85d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN		0xc708
131*85d5e707SKishon Vijay Abraham I #define DWC3_DSTS		0xc70c
132*85d5e707SKishon Vijay Abraham I #define DWC3_DGCMDPAR		0xc710
133*85d5e707SKishon Vijay Abraham I #define DWC3_DGCMD		0xc714
134*85d5e707SKishon Vijay Abraham I #define DWC3_DALEPENA		0xc720
135*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMDPAR2(n)	(0xc800 + (n * 0x10))
136*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMDPAR1(n)	(0xc804 + (n * 0x10))
137*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMDPAR0(n)	(0xc808 + (n * 0x10))
138*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD(n)		(0xc80c + (n * 0x10))
139*85d5e707SKishon Vijay Abraham I 
140*85d5e707SKishon Vijay Abraham I /* OTG Registers */
141*85d5e707SKishon Vijay Abraham I #define DWC3_OCFG		0xcc00
142*85d5e707SKishon Vijay Abraham I #define DWC3_OCTL		0xcc04
143*85d5e707SKishon Vijay Abraham I #define DWC3_OEVT		0xcc08
144*85d5e707SKishon Vijay Abraham I #define DWC3_OEVTEN		0xcc0C
145*85d5e707SKishon Vijay Abraham I #define DWC3_OSTS		0xcc10
146*85d5e707SKishon Vijay Abraham I 
147*85d5e707SKishon Vijay Abraham I /* Bit fields */
148*85d5e707SKishon Vijay Abraham I 
149*85d5e707SKishon Vijay Abraham I /* Global Configuration Register */
150*85d5e707SKishon Vijay Abraham I #define DWC3_GCTL_PWRDNSCALE(n)	((n) << 19)
151*85d5e707SKishon Vijay Abraham I #define DWC3_GCTL_U2RSTECN	(1 << 16)
152*85d5e707SKishon Vijay Abraham I #define DWC3_GCTL_RAMCLKSEL(x)	(((x) & DWC3_GCTL_CLK_MASK) << 6)
153*85d5e707SKishon Vijay Abraham I #define DWC3_GCTL_CLK_BUS	(0)
154*85d5e707SKishon Vijay Abraham I #define DWC3_GCTL_CLK_PIPE	(1)
155*85d5e707SKishon Vijay Abraham I #define DWC3_GCTL_CLK_PIPEHALF	(2)
156*85d5e707SKishon Vijay Abraham I #define DWC3_GCTL_CLK_MASK	(3)
157*85d5e707SKishon Vijay Abraham I 
158*85d5e707SKishon Vijay Abraham I #define DWC3_GCTL_PRTCAP(n)	(((n) & (3 << 12)) >> 12)
159*85d5e707SKishon Vijay Abraham I #define DWC3_GCTL_PRTCAPDIR(n)	((n) << 12)
160*85d5e707SKishon Vijay Abraham I #define DWC3_GCTL_PRTCAP_HOST	1
161*85d5e707SKishon Vijay Abraham I #define DWC3_GCTL_PRTCAP_DEVICE	2
162*85d5e707SKishon Vijay Abraham I #define DWC3_GCTL_PRTCAP_OTG	3
163*85d5e707SKishon Vijay Abraham I 
164*85d5e707SKishon Vijay Abraham I #define DWC3_GCTL_CORESOFTRESET		(1 << 11)
165*85d5e707SKishon Vijay Abraham I #define DWC3_GCTL_SOFITPSYNC		(1 << 10)
166*85d5e707SKishon Vijay Abraham I #define DWC3_GCTL_SCALEDOWN(n)		((n) << 4)
167*85d5e707SKishon Vijay Abraham I #define DWC3_GCTL_SCALEDOWN_MASK	DWC3_GCTL_SCALEDOWN(3)
168*85d5e707SKishon Vijay Abraham I #define DWC3_GCTL_DISSCRAMBLE		(1 << 3)
169*85d5e707SKishon Vijay Abraham I #define DWC3_GCTL_U2EXIT_LFPS		(1 << 2)
170*85d5e707SKishon Vijay Abraham I #define DWC3_GCTL_GBLHIBERNATIONEN	(1 << 1)
171*85d5e707SKishon Vijay Abraham I #define DWC3_GCTL_DSBLCLKGTNG		(1 << 0)
172*85d5e707SKishon Vijay Abraham I 
173*85d5e707SKishon Vijay Abraham I /* Global USB2 PHY Configuration Register */
174*85d5e707SKishon Vijay Abraham I #define DWC3_GUSB2PHYCFG_PHYSOFTRST	(1 << 31)
175*85d5e707SKishon Vijay Abraham I #define DWC3_GUSB2PHYCFG_SUSPHY		(1 << 6)
176*85d5e707SKishon Vijay Abraham I 
177*85d5e707SKishon Vijay Abraham I /* Global USB3 PIPE Control Register */
178*85d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_PHYSOFTRST	(1 << 31)
179*85d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_U2SSINP3OK	(1 << 29)
180*85d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_REQP1P2P3	(1 << 24)
181*85d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_DEP1P2P3(n)	((n) << 19)
182*85d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK	DWC3_GUSB3PIPECTL_DEP1P2P3(7)
183*85d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN	DWC3_GUSB3PIPECTL_DEP1P2P3(1)
184*85d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_DEPOCHANGE	(1 << 18)
185*85d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_SUSPHY	(1 << 17)
186*85d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_LFPSFILT	(1 << 9)
187*85d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_RX_DETOPOLL	(1 << 8)
188*85d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK	DWC3_GUSB3PIPECTL_TX_DEEPH(3)
189*85d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_TX_DEEPH(n)	((n) << 1)
190*85d5e707SKishon Vijay Abraham I 
191*85d5e707SKishon Vijay Abraham I /* Global TX Fifo Size Register */
192*85d5e707SKishon Vijay Abraham I #define DWC3_GTXFIFOSIZ_TXFDEF(n)	((n) & 0xffff)
193*85d5e707SKishon Vijay Abraham I #define DWC3_GTXFIFOSIZ_TXFSTADDR(n)	((n) & 0xffff0000)
194*85d5e707SKishon Vijay Abraham I 
195*85d5e707SKishon Vijay Abraham I /* Global Event Size Registers */
196*85d5e707SKishon Vijay Abraham I #define DWC3_GEVNTSIZ_INTMASK		(1 << 31)
197*85d5e707SKishon Vijay Abraham I #define DWC3_GEVNTSIZ_SIZE(n)		((n) & 0xffff)
198*85d5e707SKishon Vijay Abraham I 
199*85d5e707SKishon Vijay Abraham I /* Global HWPARAMS1 Register */
200*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS1_EN_PWROPT(n)	(((n) & (3 << 24)) >> 24)
201*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS1_EN_PWROPT_NO	0
202*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS1_EN_PWROPT_CLK	1
203*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS1_EN_PWROPT_HIB	2
204*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS1_PWROPT(n)	((n) << 24)
205*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS1_PWROPT_MASK	DWC3_GHWPARAMS1_PWROPT(3)
206*85d5e707SKishon Vijay Abraham I 
207*85d5e707SKishon Vijay Abraham I /* Global HWPARAMS3 Register */
208*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3_SSPHY_IFC(n)		((n) & 3)
209*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS		0
210*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3_SSPHY_IFC_ENA		1
211*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3_HSPHY_IFC(n)		(((n) & (3 << 2)) >> 2)
212*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS		0
213*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI		1
214*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI		2
215*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI	3
216*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3_FSPHY_IFC(n)		(((n) & (3 << 4)) >> 4)
217*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS		0
218*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA		1
219*85d5e707SKishon Vijay Abraham I 
220*85d5e707SKishon Vijay Abraham I /* Global HWPARAMS4 Register */
221*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n)	(((n) & (0x0f << 13)) >> 13)
222*85d5e707SKishon Vijay Abraham I #define DWC3_MAX_HIBER_SCRATCHBUFS		15
223*85d5e707SKishon Vijay Abraham I 
224*85d5e707SKishon Vijay Abraham I /* Global HWPARAMS6 Register */
225*85d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS6_EN_FPGA			(1 << 7)
226*85d5e707SKishon Vijay Abraham I 
227*85d5e707SKishon Vijay Abraham I /* Device Configuration Register */
228*85d5e707SKishon Vijay Abraham I #define DWC3_DCFG_DEVADDR(addr)	((addr) << 3)
229*85d5e707SKishon Vijay Abraham I #define DWC3_DCFG_DEVADDR_MASK	DWC3_DCFG_DEVADDR(0x7f)
230*85d5e707SKishon Vijay Abraham I 
231*85d5e707SKishon Vijay Abraham I #define DWC3_DCFG_SPEED_MASK	(7 << 0)
232*85d5e707SKishon Vijay Abraham I #define DWC3_DCFG_SUPERSPEED	(4 << 0)
233*85d5e707SKishon Vijay Abraham I #define DWC3_DCFG_HIGHSPEED	(0 << 0)
234*85d5e707SKishon Vijay Abraham I #define DWC3_DCFG_FULLSPEED2	(1 << 0)
235*85d5e707SKishon Vijay Abraham I #define DWC3_DCFG_LOWSPEED	(2 << 0)
236*85d5e707SKishon Vijay Abraham I #define DWC3_DCFG_FULLSPEED1	(3 << 0)
237*85d5e707SKishon Vijay Abraham I 
238*85d5e707SKishon Vijay Abraham I #define DWC3_DCFG_LPM_CAP	(1 << 22)
239*85d5e707SKishon Vijay Abraham I 
240*85d5e707SKishon Vijay Abraham I /* Device Control Register */
241*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_RUN_STOP	(1 << 31)
242*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_CSFTRST	(1 << 30)
243*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_LSFTRST	(1 << 29)
244*85d5e707SKishon Vijay Abraham I 
245*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_HIRD_THRES_MASK	(0x1f << 24)
246*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_HIRD_THRES(n)	((n) << 24)
247*85d5e707SKishon Vijay Abraham I 
248*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_APPL1RES	(1 << 23)
249*85d5e707SKishon Vijay Abraham I 
250*85d5e707SKishon Vijay Abraham I /* These apply for core versions 1.87a and earlier */
251*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_TRGTULST_MASK		(0x0f << 17)
252*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_TRGTULST(n)		((n) << 17)
253*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_TRGTULST_U2		(DWC3_DCTL_TRGTULST(2))
254*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_TRGTULST_U3		(DWC3_DCTL_TRGTULST(3))
255*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_TRGTULST_SS_DIS	(DWC3_DCTL_TRGTULST(4))
256*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_TRGTULST_RX_DET	(DWC3_DCTL_TRGTULST(5))
257*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_TRGTULST_SS_INACT	(DWC3_DCTL_TRGTULST(6))
258*85d5e707SKishon Vijay Abraham I 
259*85d5e707SKishon Vijay Abraham I /* These apply for core versions 1.94a and later */
260*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_LPM_ERRATA_MASK	DWC3_DCTL_LPM_ERRATA(0xf)
261*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_LPM_ERRATA(n)		((n) << 20)
262*85d5e707SKishon Vijay Abraham I 
263*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_KEEP_CONNECT		(1 << 19)
264*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_L1_HIBER_EN		(1 << 18)
265*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_CRS			(1 << 17)
266*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_CSS			(1 << 16)
267*85d5e707SKishon Vijay Abraham I 
268*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_INITU2ENA		(1 << 12)
269*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_ACCEPTU2ENA		(1 << 11)
270*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_INITU1ENA		(1 << 10)
271*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_ACCEPTU1ENA		(1 << 9)
272*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_TSTCTRL_MASK		(0xf << 1)
273*85d5e707SKishon Vijay Abraham I 
274*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_ULSTCHNGREQ_MASK	(0x0f << 5)
275*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
276*85d5e707SKishon Vijay Abraham I 
277*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_ULSTCHNG_NO_ACTION	(DWC3_DCTL_ULSTCHNGREQ(0))
278*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_ULSTCHNG_SS_DISABLED	(DWC3_DCTL_ULSTCHNGREQ(4))
279*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_ULSTCHNG_RX_DETECT	(DWC3_DCTL_ULSTCHNGREQ(5))
280*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE	(DWC3_DCTL_ULSTCHNGREQ(6))
281*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_ULSTCHNG_RECOVERY	(DWC3_DCTL_ULSTCHNGREQ(8))
282*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_ULSTCHNG_COMPLIANCE	(DWC3_DCTL_ULSTCHNGREQ(10))
283*85d5e707SKishon Vijay Abraham I #define DWC3_DCTL_ULSTCHNG_LOOPBACK	(DWC3_DCTL_ULSTCHNGREQ(11))
284*85d5e707SKishon Vijay Abraham I 
285*85d5e707SKishon Vijay Abraham I /* Device Event Enable Register */
286*85d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN	(1 << 12)
287*85d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_EVNTOVERFLOWEN	(1 << 11)
288*85d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_CMDCMPLTEN		(1 << 10)
289*85d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_ERRTICERREN		(1 << 9)
290*85d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_SOFEN		(1 << 7)
291*85d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_EOPFEN		(1 << 6)
292*85d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_HIBERNATIONREQEVTEN	(1 << 5)
293*85d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_WKUPEVTEN		(1 << 4)
294*85d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_ULSTCNGEN		(1 << 3)
295*85d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_CONNECTDONEEN	(1 << 2)
296*85d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_USBRSTEN		(1 << 1)
297*85d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_DISCONNEVTEN	(1 << 0)
298*85d5e707SKishon Vijay Abraham I 
299*85d5e707SKishon Vijay Abraham I /* Device Status Register */
300*85d5e707SKishon Vijay Abraham I #define DWC3_DSTS_DCNRD			(1 << 29)
301*85d5e707SKishon Vijay Abraham I 
302*85d5e707SKishon Vijay Abraham I /* This applies for core versions 1.87a and earlier */
303*85d5e707SKishon Vijay Abraham I #define DWC3_DSTS_PWRUPREQ		(1 << 24)
304*85d5e707SKishon Vijay Abraham I 
305*85d5e707SKishon Vijay Abraham I /* These apply for core versions 1.94a and later */
306*85d5e707SKishon Vijay Abraham I #define DWC3_DSTS_RSS			(1 << 25)
307*85d5e707SKishon Vijay Abraham I #define DWC3_DSTS_SSS			(1 << 24)
308*85d5e707SKishon Vijay Abraham I 
309*85d5e707SKishon Vijay Abraham I #define DWC3_DSTS_COREIDLE		(1 << 23)
310*85d5e707SKishon Vijay Abraham I #define DWC3_DSTS_DEVCTRLHLT		(1 << 22)
311*85d5e707SKishon Vijay Abraham I 
312*85d5e707SKishon Vijay Abraham I #define DWC3_DSTS_USBLNKST_MASK		(0x0f << 18)
313*85d5e707SKishon Vijay Abraham I #define DWC3_DSTS_USBLNKST(n)		(((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
314*85d5e707SKishon Vijay Abraham I 
315*85d5e707SKishon Vijay Abraham I #define DWC3_DSTS_RXFIFOEMPTY		(1 << 17)
316*85d5e707SKishon Vijay Abraham I 
317*85d5e707SKishon Vijay Abraham I #define DWC3_DSTS_SOFFN_MASK		(0x3fff << 3)
318*85d5e707SKishon Vijay Abraham I #define DWC3_DSTS_SOFFN(n)		(((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
319*85d5e707SKishon Vijay Abraham I 
320*85d5e707SKishon Vijay Abraham I #define DWC3_DSTS_CONNECTSPD		(7 << 0)
321*85d5e707SKishon Vijay Abraham I 
322*85d5e707SKishon Vijay Abraham I #define DWC3_DSTS_SUPERSPEED		(4 << 0)
323*85d5e707SKishon Vijay Abraham I #define DWC3_DSTS_HIGHSPEED		(0 << 0)
324*85d5e707SKishon Vijay Abraham I #define DWC3_DSTS_FULLSPEED2		(1 << 0)
325*85d5e707SKishon Vijay Abraham I #define DWC3_DSTS_LOWSPEED		(2 << 0)
326*85d5e707SKishon Vijay Abraham I #define DWC3_DSTS_FULLSPEED1		(3 << 0)
327*85d5e707SKishon Vijay Abraham I 
328*85d5e707SKishon Vijay Abraham I /* Device Generic Command Register */
329*85d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_SET_LMP		0x01
330*85d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_SET_PERIODIC_PAR	0x02
331*85d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_XMIT_FUNCTION	0x03
332*85d5e707SKishon Vijay Abraham I 
333*85d5e707SKishon Vijay Abraham I /* These apply for core versions 1.94a and later */
334*85d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO	0x04
335*85d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI	0x05
336*85d5e707SKishon Vijay Abraham I 
337*85d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_SELECTED_FIFO_FLUSH	0x09
338*85d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_ALL_FIFO_FLUSH	0x0a
339*85d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_SET_ENDPOINT_NRDY	0x0c
340*85d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK	0x10
341*85d5e707SKishon Vijay Abraham I 
342*85d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_STATUS(n)		(((n) >> 15) & 1)
343*85d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_CMDACT		(1 << 10)
344*85d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_CMDIOC		(1 << 8)
345*85d5e707SKishon Vijay Abraham I 
346*85d5e707SKishon Vijay Abraham I /* Device Generic Command Parameter Register */
347*85d5e707SKishon Vijay Abraham I #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT	(1 << 0)
348*85d5e707SKishon Vijay Abraham I #define DWC3_DGCMDPAR_FIFO_NUM(n)		((n) << 0)
349*85d5e707SKishon Vijay Abraham I #define DWC3_DGCMDPAR_RX_FIFO			(0 << 5)
350*85d5e707SKishon Vijay Abraham I #define DWC3_DGCMDPAR_TX_FIFO			(1 << 5)
351*85d5e707SKishon Vijay Abraham I #define DWC3_DGCMDPAR_LOOPBACK_DIS		(0 << 0)
352*85d5e707SKishon Vijay Abraham I #define DWC3_DGCMDPAR_LOOPBACK_ENA		(1 << 0)
353*85d5e707SKishon Vijay Abraham I 
354*85d5e707SKishon Vijay Abraham I /* Device Endpoint Command Register */
355*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_PARAM_SHIFT		16
356*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_PARAM(x)		((x) << DWC3_DEPCMD_PARAM_SHIFT)
357*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_GET_RSC_IDX(x)	(((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
358*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_STATUS(x)		(((x) >> 15) & 1)
359*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_HIPRI_FORCERM	(1 << 11)
360*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_CMDACT		(1 << 10)
361*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_CMDIOC		(1 << 8)
362*85d5e707SKishon Vijay Abraham I 
363*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_DEPSTARTCFG		(0x09 << 0)
364*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_ENDTRANSFER		(0x08 << 0)
365*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_UPDATETRANSFER	(0x07 << 0)
366*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_STARTTRANSFER	(0x06 << 0)
367*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_CLEARSTALL		(0x05 << 0)
368*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_SETSTALL		(0x04 << 0)
369*85d5e707SKishon Vijay Abraham I /* This applies for core versions 1.90a and earlier */
370*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_GETSEQNUMBER	(0x03 << 0)
371*85d5e707SKishon Vijay Abraham I /* This applies for core versions 1.94a and later */
372*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_GETEPSTATE		(0x03 << 0)
373*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_SETTRANSFRESOURCE	(0x02 << 0)
374*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_SETEPCONFIG		(0x01 << 0)
375*85d5e707SKishon Vijay Abraham I 
376*85d5e707SKishon Vijay Abraham I /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
377*85d5e707SKishon Vijay Abraham I #define DWC3_DALEPENA_EP(n)		(1 << n)
378*85d5e707SKishon Vijay Abraham I 
379*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_TYPE_CONTROL	0
380*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_TYPE_ISOC		1
381*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_TYPE_BULK		2
382*85d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_TYPE_INTR		3
383*85d5e707SKishon Vijay Abraham I 
384*85d5e707SKishon Vijay Abraham I /* Structures */
385*85d5e707SKishon Vijay Abraham I 
386*85d5e707SKishon Vijay Abraham I struct dwc3_trb;
387*85d5e707SKishon Vijay Abraham I 
388*85d5e707SKishon Vijay Abraham I /**
389*85d5e707SKishon Vijay Abraham I  * struct dwc3_event_buffer - Software event buffer representation
390*85d5e707SKishon Vijay Abraham I  * @buf: _THE_ buffer
391*85d5e707SKishon Vijay Abraham I  * @length: size of this buffer
392*85d5e707SKishon Vijay Abraham I  * @lpos: event offset
393*85d5e707SKishon Vijay Abraham I  * @count: cache of last read event count register
394*85d5e707SKishon Vijay Abraham I  * @flags: flags related to this event buffer
395*85d5e707SKishon Vijay Abraham I  * @dma: dma_addr_t
396*85d5e707SKishon Vijay Abraham I  * @dwc: pointer to DWC controller
397*85d5e707SKishon Vijay Abraham I  */
398*85d5e707SKishon Vijay Abraham I struct dwc3_event_buffer {
399*85d5e707SKishon Vijay Abraham I 	void			*buf;
400*85d5e707SKishon Vijay Abraham I 	unsigned		length;
401*85d5e707SKishon Vijay Abraham I 	unsigned int		lpos;
402*85d5e707SKishon Vijay Abraham I 	unsigned int		count;
403*85d5e707SKishon Vijay Abraham I 	unsigned int		flags;
404*85d5e707SKishon Vijay Abraham I 
405*85d5e707SKishon Vijay Abraham I #define DWC3_EVENT_PENDING	BIT(0)
406*85d5e707SKishon Vijay Abraham I 
407*85d5e707SKishon Vijay Abraham I 	dma_addr_t		dma;
408*85d5e707SKishon Vijay Abraham I 
409*85d5e707SKishon Vijay Abraham I 	struct dwc3		*dwc;
410*85d5e707SKishon Vijay Abraham I };
411*85d5e707SKishon Vijay Abraham I 
412*85d5e707SKishon Vijay Abraham I #define DWC3_EP_FLAG_STALLED	(1 << 0)
413*85d5e707SKishon Vijay Abraham I #define DWC3_EP_FLAG_WEDGED	(1 << 1)
414*85d5e707SKishon Vijay Abraham I 
415*85d5e707SKishon Vijay Abraham I #define DWC3_EP_DIRECTION_TX	true
416*85d5e707SKishon Vijay Abraham I #define DWC3_EP_DIRECTION_RX	false
417*85d5e707SKishon Vijay Abraham I 
418*85d5e707SKishon Vijay Abraham I #define DWC3_TRB_NUM		32
419*85d5e707SKishon Vijay Abraham I #define DWC3_TRB_MASK		(DWC3_TRB_NUM - 1)
420*85d5e707SKishon Vijay Abraham I 
421*85d5e707SKishon Vijay Abraham I /**
422*85d5e707SKishon Vijay Abraham I  * struct dwc3_ep - device side endpoint representation
423*85d5e707SKishon Vijay Abraham I  * @endpoint: usb endpoint
424*85d5e707SKishon Vijay Abraham I  * @request_list: list of requests for this endpoint
425*85d5e707SKishon Vijay Abraham I  * @req_queued: list of requests on this ep which have TRBs setup
426*85d5e707SKishon Vijay Abraham I  * @trb_pool: array of transaction buffers
427*85d5e707SKishon Vijay Abraham I  * @trb_pool_dma: dma address of @trb_pool
428*85d5e707SKishon Vijay Abraham I  * @free_slot: next slot which is going to be used
429*85d5e707SKishon Vijay Abraham I  * @busy_slot: first slot which is owned by HW
430*85d5e707SKishon Vijay Abraham I  * @desc: usb_endpoint_descriptor pointer
431*85d5e707SKishon Vijay Abraham I  * @dwc: pointer to DWC controller
432*85d5e707SKishon Vijay Abraham I  * @saved_state: ep state saved during hibernation
433*85d5e707SKishon Vijay Abraham I  * @flags: endpoint flags (wedged, stalled, ...)
434*85d5e707SKishon Vijay Abraham I  * @current_trb: index of current used trb
435*85d5e707SKishon Vijay Abraham I  * @number: endpoint number (1 - 15)
436*85d5e707SKishon Vijay Abraham I  * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
437*85d5e707SKishon Vijay Abraham I  * @resource_index: Resource transfer index
438*85d5e707SKishon Vijay Abraham I  * @interval: the interval on which the ISOC transfer is started
439*85d5e707SKishon Vijay Abraham I  * @name: a human readable name e.g. ep1out-bulk
440*85d5e707SKishon Vijay Abraham I  * @direction: true for TX, false for RX
441*85d5e707SKishon Vijay Abraham I  * @stream_capable: true when streams are enabled
442*85d5e707SKishon Vijay Abraham I  */
443*85d5e707SKishon Vijay Abraham I struct dwc3_ep {
444*85d5e707SKishon Vijay Abraham I 	struct usb_ep		endpoint;
445*85d5e707SKishon Vijay Abraham I 	struct list_head	request_list;
446*85d5e707SKishon Vijay Abraham I 	struct list_head	req_queued;
447*85d5e707SKishon Vijay Abraham I 
448*85d5e707SKishon Vijay Abraham I 	struct dwc3_trb		*trb_pool;
449*85d5e707SKishon Vijay Abraham I 	dma_addr_t		trb_pool_dma;
450*85d5e707SKishon Vijay Abraham I 	u32			free_slot;
451*85d5e707SKishon Vijay Abraham I 	u32			busy_slot;
452*85d5e707SKishon Vijay Abraham I 	const struct usb_ss_ep_comp_descriptor *comp_desc;
453*85d5e707SKishon Vijay Abraham I 	struct dwc3		*dwc;
454*85d5e707SKishon Vijay Abraham I 
455*85d5e707SKishon Vijay Abraham I 	u32			saved_state;
456*85d5e707SKishon Vijay Abraham I 	unsigned		flags;
457*85d5e707SKishon Vijay Abraham I #define DWC3_EP_ENABLED		(1 << 0)
458*85d5e707SKishon Vijay Abraham I #define DWC3_EP_STALL		(1 << 1)
459*85d5e707SKishon Vijay Abraham I #define DWC3_EP_WEDGE		(1 << 2)
460*85d5e707SKishon Vijay Abraham I #define DWC3_EP_BUSY		(1 << 4)
461*85d5e707SKishon Vijay Abraham I #define DWC3_EP_PENDING_REQUEST	(1 << 5)
462*85d5e707SKishon Vijay Abraham I #define DWC3_EP_MISSED_ISOC	(1 << 6)
463*85d5e707SKishon Vijay Abraham I 
464*85d5e707SKishon Vijay Abraham I 	/* This last one is specific to EP0 */
465*85d5e707SKishon Vijay Abraham I #define DWC3_EP0_DIR_IN		(1 << 31)
466*85d5e707SKishon Vijay Abraham I 
467*85d5e707SKishon Vijay Abraham I 	unsigned		current_trb;
468*85d5e707SKishon Vijay Abraham I 
469*85d5e707SKishon Vijay Abraham I 	u8			number;
470*85d5e707SKishon Vijay Abraham I 	u8			type;
471*85d5e707SKishon Vijay Abraham I 	u8			resource_index;
472*85d5e707SKishon Vijay Abraham I 	u32			interval;
473*85d5e707SKishon Vijay Abraham I 
474*85d5e707SKishon Vijay Abraham I 	char			name[20];
475*85d5e707SKishon Vijay Abraham I 
476*85d5e707SKishon Vijay Abraham I 	unsigned		direction:1;
477*85d5e707SKishon Vijay Abraham I 	unsigned		stream_capable:1;
478*85d5e707SKishon Vijay Abraham I };
479*85d5e707SKishon Vijay Abraham I 
480*85d5e707SKishon Vijay Abraham I enum dwc3_phy {
481*85d5e707SKishon Vijay Abraham I 	DWC3_PHY_UNKNOWN = 0,
482*85d5e707SKishon Vijay Abraham I 	DWC3_PHY_USB3,
483*85d5e707SKishon Vijay Abraham I 	DWC3_PHY_USB2,
484*85d5e707SKishon Vijay Abraham I };
485*85d5e707SKishon Vijay Abraham I 
486*85d5e707SKishon Vijay Abraham I enum dwc3_ep0_next {
487*85d5e707SKishon Vijay Abraham I 	DWC3_EP0_UNKNOWN = 0,
488*85d5e707SKishon Vijay Abraham I 	DWC3_EP0_COMPLETE,
489*85d5e707SKishon Vijay Abraham I 	DWC3_EP0_NRDY_DATA,
490*85d5e707SKishon Vijay Abraham I 	DWC3_EP0_NRDY_STATUS,
491*85d5e707SKishon Vijay Abraham I };
492*85d5e707SKishon Vijay Abraham I 
493*85d5e707SKishon Vijay Abraham I enum dwc3_ep0_state {
494*85d5e707SKishon Vijay Abraham I 	EP0_UNCONNECTED		= 0,
495*85d5e707SKishon Vijay Abraham I 	EP0_SETUP_PHASE,
496*85d5e707SKishon Vijay Abraham I 	EP0_DATA_PHASE,
497*85d5e707SKishon Vijay Abraham I 	EP0_STATUS_PHASE,
498*85d5e707SKishon Vijay Abraham I };
499*85d5e707SKishon Vijay Abraham I 
500*85d5e707SKishon Vijay Abraham I enum dwc3_link_state {
501*85d5e707SKishon Vijay Abraham I 	/* In SuperSpeed */
502*85d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_U0		= 0x00, /* in HS, means ON */
503*85d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_U1		= 0x01,
504*85d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_U2		= 0x02, /* in HS, means SLEEP */
505*85d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_U3		= 0x03, /* in HS, means SUSPEND */
506*85d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_SS_DIS		= 0x04,
507*85d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_RX_DET		= 0x05, /* in HS, means Early Suspend */
508*85d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_SS_INACT	= 0x06,
509*85d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_POLL		= 0x07,
510*85d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_RECOV		= 0x08,
511*85d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_HRESET		= 0x09,
512*85d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_CMPLY		= 0x0a,
513*85d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_LPBK		= 0x0b,
514*85d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_RESET		= 0x0e,
515*85d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_RESUME		= 0x0f,
516*85d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_MASK		= 0x0f,
517*85d5e707SKishon Vijay Abraham I };
518*85d5e707SKishon Vijay Abraham I 
519*85d5e707SKishon Vijay Abraham I /* TRB Length, PCM and Status */
520*85d5e707SKishon Vijay Abraham I #define DWC3_TRB_SIZE_MASK	(0x00ffffff)
521*85d5e707SKishon Vijay Abraham I #define DWC3_TRB_SIZE_LENGTH(n)	((n) & DWC3_TRB_SIZE_MASK)
522*85d5e707SKishon Vijay Abraham I #define DWC3_TRB_SIZE_PCM1(n)	(((n) & 0x03) << 24)
523*85d5e707SKishon Vijay Abraham I #define DWC3_TRB_SIZE_TRBSTS(n)	(((n) & (0x0f << 28)) >> 28)
524*85d5e707SKishon Vijay Abraham I 
525*85d5e707SKishon Vijay Abraham I #define DWC3_TRBSTS_OK			0
526*85d5e707SKishon Vijay Abraham I #define DWC3_TRBSTS_MISSED_ISOC		1
527*85d5e707SKishon Vijay Abraham I #define DWC3_TRBSTS_SETUP_PENDING	2
528*85d5e707SKishon Vijay Abraham I #define DWC3_TRB_STS_XFER_IN_PROG	4
529*85d5e707SKishon Vijay Abraham I 
530*85d5e707SKishon Vijay Abraham I /* TRB Control */
531*85d5e707SKishon Vijay Abraham I #define DWC3_TRB_CTRL_HWO		(1 << 0)
532*85d5e707SKishon Vijay Abraham I #define DWC3_TRB_CTRL_LST		(1 << 1)
533*85d5e707SKishon Vijay Abraham I #define DWC3_TRB_CTRL_CHN		(1 << 2)
534*85d5e707SKishon Vijay Abraham I #define DWC3_TRB_CTRL_CSP		(1 << 3)
535*85d5e707SKishon Vijay Abraham I #define DWC3_TRB_CTRL_TRBCTL(n)		(((n) & 0x3f) << 4)
536*85d5e707SKishon Vijay Abraham I #define DWC3_TRB_CTRL_ISP_IMI		(1 << 10)
537*85d5e707SKishon Vijay Abraham I #define DWC3_TRB_CTRL_IOC		(1 << 11)
538*85d5e707SKishon Vijay Abraham I #define DWC3_TRB_CTRL_SID_SOFN(n)	(((n) & 0xffff) << 14)
539*85d5e707SKishon Vijay Abraham I 
540*85d5e707SKishon Vijay Abraham I #define DWC3_TRBCTL_NORMAL		DWC3_TRB_CTRL_TRBCTL(1)
541*85d5e707SKishon Vijay Abraham I #define DWC3_TRBCTL_CONTROL_SETUP	DWC3_TRB_CTRL_TRBCTL(2)
542*85d5e707SKishon Vijay Abraham I #define DWC3_TRBCTL_CONTROL_STATUS2	DWC3_TRB_CTRL_TRBCTL(3)
543*85d5e707SKishon Vijay Abraham I #define DWC3_TRBCTL_CONTROL_STATUS3	DWC3_TRB_CTRL_TRBCTL(4)
544*85d5e707SKishon Vijay Abraham I #define DWC3_TRBCTL_CONTROL_DATA	DWC3_TRB_CTRL_TRBCTL(5)
545*85d5e707SKishon Vijay Abraham I #define DWC3_TRBCTL_ISOCHRONOUS_FIRST	DWC3_TRB_CTRL_TRBCTL(6)
546*85d5e707SKishon Vijay Abraham I #define DWC3_TRBCTL_ISOCHRONOUS		DWC3_TRB_CTRL_TRBCTL(7)
547*85d5e707SKishon Vijay Abraham I #define DWC3_TRBCTL_LINK_TRB		DWC3_TRB_CTRL_TRBCTL(8)
548*85d5e707SKishon Vijay Abraham I 
549*85d5e707SKishon Vijay Abraham I /**
550*85d5e707SKishon Vijay Abraham I  * struct dwc3_trb - transfer request block (hw format)
551*85d5e707SKishon Vijay Abraham I  * @bpl: DW0-3
552*85d5e707SKishon Vijay Abraham I  * @bph: DW4-7
553*85d5e707SKishon Vijay Abraham I  * @size: DW8-B
554*85d5e707SKishon Vijay Abraham I  * @trl: DWC-F
555*85d5e707SKishon Vijay Abraham I  */
556*85d5e707SKishon Vijay Abraham I struct dwc3_trb {
557*85d5e707SKishon Vijay Abraham I 	u32		bpl;
558*85d5e707SKishon Vijay Abraham I 	u32		bph;
559*85d5e707SKishon Vijay Abraham I 	u32		size;
560*85d5e707SKishon Vijay Abraham I 	u32		ctrl;
561*85d5e707SKishon Vijay Abraham I } __packed;
562*85d5e707SKishon Vijay Abraham I 
563*85d5e707SKishon Vijay Abraham I /**
564*85d5e707SKishon Vijay Abraham I  * dwc3_hwparams - copy of HWPARAMS registers
565*85d5e707SKishon Vijay Abraham I  * @hwparams0 - GHWPARAMS0
566*85d5e707SKishon Vijay Abraham I  * @hwparams1 - GHWPARAMS1
567*85d5e707SKishon Vijay Abraham I  * @hwparams2 - GHWPARAMS2
568*85d5e707SKishon Vijay Abraham I  * @hwparams3 - GHWPARAMS3
569*85d5e707SKishon Vijay Abraham I  * @hwparams4 - GHWPARAMS4
570*85d5e707SKishon Vijay Abraham I  * @hwparams5 - GHWPARAMS5
571*85d5e707SKishon Vijay Abraham I  * @hwparams6 - GHWPARAMS6
572*85d5e707SKishon Vijay Abraham I  * @hwparams7 - GHWPARAMS7
573*85d5e707SKishon Vijay Abraham I  * @hwparams8 - GHWPARAMS8
574*85d5e707SKishon Vijay Abraham I  */
575*85d5e707SKishon Vijay Abraham I struct dwc3_hwparams {
576*85d5e707SKishon Vijay Abraham I 	u32	hwparams0;
577*85d5e707SKishon Vijay Abraham I 	u32	hwparams1;
578*85d5e707SKishon Vijay Abraham I 	u32	hwparams2;
579*85d5e707SKishon Vijay Abraham I 	u32	hwparams3;
580*85d5e707SKishon Vijay Abraham I 	u32	hwparams4;
581*85d5e707SKishon Vijay Abraham I 	u32	hwparams5;
582*85d5e707SKishon Vijay Abraham I 	u32	hwparams6;
583*85d5e707SKishon Vijay Abraham I 	u32	hwparams7;
584*85d5e707SKishon Vijay Abraham I 	u32	hwparams8;
585*85d5e707SKishon Vijay Abraham I };
586*85d5e707SKishon Vijay Abraham I 
587*85d5e707SKishon Vijay Abraham I /* HWPARAMS0 */
588*85d5e707SKishon Vijay Abraham I #define DWC3_MODE(n)		((n) & 0x7)
589*85d5e707SKishon Vijay Abraham I 
590*85d5e707SKishon Vijay Abraham I #define DWC3_MDWIDTH(n)		(((n) & 0xff00) >> 8)
591*85d5e707SKishon Vijay Abraham I 
592*85d5e707SKishon Vijay Abraham I /* HWPARAMS1 */
593*85d5e707SKishon Vijay Abraham I #define DWC3_NUM_INT(n)		(((n) & (0x3f << 15)) >> 15)
594*85d5e707SKishon Vijay Abraham I 
595*85d5e707SKishon Vijay Abraham I /* HWPARAMS3 */
596*85d5e707SKishon Vijay Abraham I #define DWC3_NUM_IN_EPS_MASK	(0x1f << 18)
597*85d5e707SKishon Vijay Abraham I #define DWC3_NUM_EPS_MASK	(0x3f << 12)
598*85d5e707SKishon Vijay Abraham I #define DWC3_NUM_EPS(p)		(((p)->hwparams3 &		\
599*85d5e707SKishon Vijay Abraham I 			(DWC3_NUM_EPS_MASK)) >> 12)
600*85d5e707SKishon Vijay Abraham I #define DWC3_NUM_IN_EPS(p)	(((p)->hwparams3 &		\
601*85d5e707SKishon Vijay Abraham I 			(DWC3_NUM_IN_EPS_MASK)) >> 18)
602*85d5e707SKishon Vijay Abraham I 
603*85d5e707SKishon Vijay Abraham I /* HWPARAMS7 */
604*85d5e707SKishon Vijay Abraham I #define DWC3_RAM1_DEPTH(n)	((n) & 0xffff)
605*85d5e707SKishon Vijay Abraham I 
606*85d5e707SKishon Vijay Abraham I struct dwc3_request {
607*85d5e707SKishon Vijay Abraham I 	struct usb_request	request;
608*85d5e707SKishon Vijay Abraham I 	struct list_head	list;
609*85d5e707SKishon Vijay Abraham I 	struct dwc3_ep		*dep;
610*85d5e707SKishon Vijay Abraham I 	u32			start_slot;
611*85d5e707SKishon Vijay Abraham I 
612*85d5e707SKishon Vijay Abraham I 	u8			epnum;
613*85d5e707SKishon Vijay Abraham I 	struct dwc3_trb		*trb;
614*85d5e707SKishon Vijay Abraham I 	dma_addr_t		trb_dma;
615*85d5e707SKishon Vijay Abraham I 
616*85d5e707SKishon Vijay Abraham I 	unsigned		direction:1;
617*85d5e707SKishon Vijay Abraham I 	unsigned		mapped:1;
618*85d5e707SKishon Vijay Abraham I 	unsigned		queued:1;
619*85d5e707SKishon Vijay Abraham I };
620*85d5e707SKishon Vijay Abraham I 
621*85d5e707SKishon Vijay Abraham I /*
622*85d5e707SKishon Vijay Abraham I  * struct dwc3_scratchpad_array - hibernation scratchpad array
623*85d5e707SKishon Vijay Abraham I  * (format defined by hw)
624*85d5e707SKishon Vijay Abraham I  */
625*85d5e707SKishon Vijay Abraham I struct dwc3_scratchpad_array {
626*85d5e707SKishon Vijay Abraham I 	__le64	dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
627*85d5e707SKishon Vijay Abraham I };
628*85d5e707SKishon Vijay Abraham I 
629*85d5e707SKishon Vijay Abraham I /**
630*85d5e707SKishon Vijay Abraham I  * struct dwc3 - representation of our controller
631*85d5e707SKishon Vijay Abraham I  * @ctrl_req: usb control request which is used for ep0
632*85d5e707SKishon Vijay Abraham I  * @ep0_trb: trb which is used for the ctrl_req
633*85d5e707SKishon Vijay Abraham I  * @ep0_bounce: bounce buffer for ep0
634*85d5e707SKishon Vijay Abraham I  * @setup_buf: used while precessing STD USB requests
635*85d5e707SKishon Vijay Abraham I  * @ctrl_req_addr: dma address of ctrl_req
636*85d5e707SKishon Vijay Abraham I  * @ep0_trb: dma address of ep0_trb
637*85d5e707SKishon Vijay Abraham I  * @ep0_usb_req: dummy req used while handling STD USB requests
638*85d5e707SKishon Vijay Abraham I  * @ep0_bounce_addr: dma address of ep0_bounce
639*85d5e707SKishon Vijay Abraham I  * @scratch_addr: dma address of scratchbuf
640*85d5e707SKishon Vijay Abraham I  * @lock: for synchronizing
641*85d5e707SKishon Vijay Abraham I  * @dev: pointer to our struct device
642*85d5e707SKishon Vijay Abraham I  * @xhci: pointer to our xHCI child
643*85d5e707SKishon Vijay Abraham I  * @event_buffer_list: a list of event buffers
644*85d5e707SKishon Vijay Abraham I  * @gadget: device side representation of the peripheral controller
645*85d5e707SKishon Vijay Abraham I  * @gadget_driver: pointer to the gadget driver
646*85d5e707SKishon Vijay Abraham I  * @regs: base address for our registers
647*85d5e707SKishon Vijay Abraham I  * @regs_size: address space size
648*85d5e707SKishon Vijay Abraham I  * @nr_scratch: number of scratch buffers
649*85d5e707SKishon Vijay Abraham I  * @num_event_buffers: calculated number of event buffers
650*85d5e707SKishon Vijay Abraham I  * @u1u2: only used on revisions <1.83a for workaround
651*85d5e707SKishon Vijay Abraham I  * @maximum_speed: maximum speed requested (mainly for testing purposes)
652*85d5e707SKishon Vijay Abraham I  * @revision: revision register contents
653*85d5e707SKishon Vijay Abraham I  * @dr_mode: requested mode of operation
654*85d5e707SKishon Vijay Abraham I  * @usb2_phy: pointer to USB2 PHY
655*85d5e707SKishon Vijay Abraham I  * @usb3_phy: pointer to USB3 PHY
656*85d5e707SKishon Vijay Abraham I  * @usb2_generic_phy: pointer to USB2 PHY
657*85d5e707SKishon Vijay Abraham I  * @usb3_generic_phy: pointer to USB3 PHY
658*85d5e707SKishon Vijay Abraham I  * @dcfg: saved contents of DCFG register
659*85d5e707SKishon Vijay Abraham I  * @gctl: saved contents of GCTL register
660*85d5e707SKishon Vijay Abraham I  * @isoch_delay: wValue from Set Isochronous Delay request;
661*85d5e707SKishon Vijay Abraham I  * @u2sel: parameter from Set SEL request.
662*85d5e707SKishon Vijay Abraham I  * @u2pel: parameter from Set SEL request.
663*85d5e707SKishon Vijay Abraham I  * @u1sel: parameter from Set SEL request.
664*85d5e707SKishon Vijay Abraham I  * @u1pel: parameter from Set SEL request.
665*85d5e707SKishon Vijay Abraham I  * @num_out_eps: number of out endpoints
666*85d5e707SKishon Vijay Abraham I  * @num_in_eps: number of in endpoints
667*85d5e707SKishon Vijay Abraham I  * @ep0_next_event: hold the next expected event
668*85d5e707SKishon Vijay Abraham I  * @ep0state: state of endpoint zero
669*85d5e707SKishon Vijay Abraham I  * @link_state: link state
670*85d5e707SKishon Vijay Abraham I  * @speed: device speed (super, high, full, low)
671*85d5e707SKishon Vijay Abraham I  * @mem: points to start of memory which is used for this struct.
672*85d5e707SKishon Vijay Abraham I  * @hwparams: copy of hwparams registers
673*85d5e707SKishon Vijay Abraham I  * @root: debugfs root folder pointer
674*85d5e707SKishon Vijay Abraham I  * @regset: debugfs pointer to regdump file
675*85d5e707SKishon Vijay Abraham I  * @test_mode: true when we're entering a USB test mode
676*85d5e707SKishon Vijay Abraham I  * @test_mode_nr: test feature selector
677*85d5e707SKishon Vijay Abraham I  * @lpm_nyet_threshold: LPM NYET response threshold
678*85d5e707SKishon Vijay Abraham I  * @hird_threshold: HIRD threshold
679*85d5e707SKishon Vijay Abraham I  * @delayed_status: true when gadget driver asks for delayed status
680*85d5e707SKishon Vijay Abraham I  * @ep0_bounced: true when we used bounce buffer
681*85d5e707SKishon Vijay Abraham I  * @ep0_expect_in: true when we expect a DATA IN transfer
682*85d5e707SKishon Vijay Abraham I  * @has_hibernation: true when dwc3 was configured with Hibernation
683*85d5e707SKishon Vijay Abraham I  * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
684*85d5e707SKishon Vijay Abraham I  *			there's now way for software to detect this in runtime.
685*85d5e707SKishon Vijay Abraham I  * @is_utmi_l1_suspend: the core asserts output signal
686*85d5e707SKishon Vijay Abraham I  * 	0	- utmi_sleep_n
687*85d5e707SKishon Vijay Abraham I  * 	1	- utmi_l1_suspend_n
688*85d5e707SKishon Vijay Abraham I  * @is_selfpowered: true when we are selfpowered
689*85d5e707SKishon Vijay Abraham I  * @is_fpga: true when we are using the FPGA board
690*85d5e707SKishon Vijay Abraham I  * @needs_fifo_resize: not all users might want fifo resizing, flag it
691*85d5e707SKishon Vijay Abraham I  * @pullups_connected: true when Run/Stop bit is set
692*85d5e707SKishon Vijay Abraham I  * @resize_fifos: tells us it's ok to reconfigure our TxFIFO sizes.
693*85d5e707SKishon Vijay Abraham I  * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
694*85d5e707SKishon Vijay Abraham I  * @start_config_issued: true when StartConfig command has been issued
695*85d5e707SKishon Vijay Abraham I  * @three_stage_setup: set if we perform a three phase setup
696*85d5e707SKishon Vijay Abraham I  * @disable_scramble_quirk: set if we enable the disable scramble quirk
697*85d5e707SKishon Vijay Abraham I  * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
698*85d5e707SKishon Vijay Abraham I  * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
699*85d5e707SKishon Vijay Abraham I  * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
700*85d5e707SKishon Vijay Abraham I  * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
701*85d5e707SKishon Vijay Abraham I  * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
702*85d5e707SKishon Vijay Abraham I  * @lfps_filter_quirk: set if we enable LFPS filter quirk
703*85d5e707SKishon Vijay Abraham I  * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
704*85d5e707SKishon Vijay Abraham I  * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
705*85d5e707SKishon Vijay Abraham I  * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
706*85d5e707SKishon Vijay Abraham I  * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
707*85d5e707SKishon Vijay Abraham I  * @tx_de_emphasis: Tx de-emphasis value
708*85d5e707SKishon Vijay Abraham I  * 	0	- -6dB de-emphasis
709*85d5e707SKishon Vijay Abraham I  * 	1	- -3.5dB de-emphasis
710*85d5e707SKishon Vijay Abraham I  * 	2	- No de-emphasis
711*85d5e707SKishon Vijay Abraham I  * 	3	- Reserved
712*85d5e707SKishon Vijay Abraham I  */
713*85d5e707SKishon Vijay Abraham I struct dwc3 {
714*85d5e707SKishon Vijay Abraham I 	struct usb_ctrlrequest	*ctrl_req;
715*85d5e707SKishon Vijay Abraham I 	struct dwc3_trb		*ep0_trb;
716*85d5e707SKishon Vijay Abraham I 	void			*ep0_bounce;
717*85d5e707SKishon Vijay Abraham I 	void			*scratchbuf;
718*85d5e707SKishon Vijay Abraham I 	u8			*setup_buf;
719*85d5e707SKishon Vijay Abraham I 	dma_addr_t		ctrl_req_addr;
720*85d5e707SKishon Vijay Abraham I 	dma_addr_t		ep0_trb_addr;
721*85d5e707SKishon Vijay Abraham I 	dma_addr_t		ep0_bounce_addr;
722*85d5e707SKishon Vijay Abraham I 	dma_addr_t		scratch_addr;
723*85d5e707SKishon Vijay Abraham I 	struct dwc3_request	ep0_usb_req;
724*85d5e707SKishon Vijay Abraham I 
725*85d5e707SKishon Vijay Abraham I 	/* device lock */
726*85d5e707SKishon Vijay Abraham I 	spinlock_t		lock;
727*85d5e707SKishon Vijay Abraham I 
728*85d5e707SKishon Vijay Abraham I 	struct device		*dev;
729*85d5e707SKishon Vijay Abraham I 
730*85d5e707SKishon Vijay Abraham I 	struct platform_device	*xhci;
731*85d5e707SKishon Vijay Abraham I 	struct resource		xhci_resources[DWC3_XHCI_RESOURCES_NUM];
732*85d5e707SKishon Vijay Abraham I 
733*85d5e707SKishon Vijay Abraham I 	struct dwc3_event_buffer **ev_buffs;
734*85d5e707SKishon Vijay Abraham I 	struct dwc3_ep		*eps[DWC3_ENDPOINTS_NUM];
735*85d5e707SKishon Vijay Abraham I 
736*85d5e707SKishon Vijay Abraham I 	struct usb_gadget	gadget;
737*85d5e707SKishon Vijay Abraham I 	struct usb_gadget_driver *gadget_driver;
738*85d5e707SKishon Vijay Abraham I 
739*85d5e707SKishon Vijay Abraham I 	struct usb_phy		*usb2_phy;
740*85d5e707SKishon Vijay Abraham I 	struct usb_phy		*usb3_phy;
741*85d5e707SKishon Vijay Abraham I 
742*85d5e707SKishon Vijay Abraham I 	struct phy		*usb2_generic_phy;
743*85d5e707SKishon Vijay Abraham I 	struct phy		*usb3_generic_phy;
744*85d5e707SKishon Vijay Abraham I 
745*85d5e707SKishon Vijay Abraham I 	void __iomem		*regs;
746*85d5e707SKishon Vijay Abraham I 	size_t			regs_size;
747*85d5e707SKishon Vijay Abraham I 
748*85d5e707SKishon Vijay Abraham I 	enum usb_dr_mode	dr_mode;
749*85d5e707SKishon Vijay Abraham I 
750*85d5e707SKishon Vijay Abraham I 	/* used for suspend/resume */
751*85d5e707SKishon Vijay Abraham I 	u32			dcfg;
752*85d5e707SKishon Vijay Abraham I 	u32			gctl;
753*85d5e707SKishon Vijay Abraham I 
754*85d5e707SKishon Vijay Abraham I 	u32			nr_scratch;
755*85d5e707SKishon Vijay Abraham I 	u32			num_event_buffers;
756*85d5e707SKishon Vijay Abraham I 	u32			u1u2;
757*85d5e707SKishon Vijay Abraham I 	u32			maximum_speed;
758*85d5e707SKishon Vijay Abraham I 	u32			revision;
759*85d5e707SKishon Vijay Abraham I 
760*85d5e707SKishon Vijay Abraham I #define DWC3_REVISION_173A	0x5533173a
761*85d5e707SKishon Vijay Abraham I #define DWC3_REVISION_175A	0x5533175a
762*85d5e707SKishon Vijay Abraham I #define DWC3_REVISION_180A	0x5533180a
763*85d5e707SKishon Vijay Abraham I #define DWC3_REVISION_183A	0x5533183a
764*85d5e707SKishon Vijay Abraham I #define DWC3_REVISION_185A	0x5533185a
765*85d5e707SKishon Vijay Abraham I #define DWC3_REVISION_187A	0x5533187a
766*85d5e707SKishon Vijay Abraham I #define DWC3_REVISION_188A	0x5533188a
767*85d5e707SKishon Vijay Abraham I #define DWC3_REVISION_190A	0x5533190a
768*85d5e707SKishon Vijay Abraham I #define DWC3_REVISION_194A	0x5533194a
769*85d5e707SKishon Vijay Abraham I #define DWC3_REVISION_200A	0x5533200a
770*85d5e707SKishon Vijay Abraham I #define DWC3_REVISION_202A	0x5533202a
771*85d5e707SKishon Vijay Abraham I #define DWC3_REVISION_210A	0x5533210a
772*85d5e707SKishon Vijay Abraham I #define DWC3_REVISION_220A	0x5533220a
773*85d5e707SKishon Vijay Abraham I #define DWC3_REVISION_230A	0x5533230a
774*85d5e707SKishon Vijay Abraham I #define DWC3_REVISION_240A	0x5533240a
775*85d5e707SKishon Vijay Abraham I #define DWC3_REVISION_250A	0x5533250a
776*85d5e707SKishon Vijay Abraham I #define DWC3_REVISION_260A	0x5533260a
777*85d5e707SKishon Vijay Abraham I #define DWC3_REVISION_270A	0x5533270a
778*85d5e707SKishon Vijay Abraham I #define DWC3_REVISION_280A	0x5533280a
779*85d5e707SKishon Vijay Abraham I 
780*85d5e707SKishon Vijay Abraham I 	enum dwc3_ep0_next	ep0_next_event;
781*85d5e707SKishon Vijay Abraham I 	enum dwc3_ep0_state	ep0state;
782*85d5e707SKishon Vijay Abraham I 	enum dwc3_link_state	link_state;
783*85d5e707SKishon Vijay Abraham I 
784*85d5e707SKishon Vijay Abraham I 	u16			isoch_delay;
785*85d5e707SKishon Vijay Abraham I 	u16			u2sel;
786*85d5e707SKishon Vijay Abraham I 	u16			u2pel;
787*85d5e707SKishon Vijay Abraham I 	u8			u1sel;
788*85d5e707SKishon Vijay Abraham I 	u8			u1pel;
789*85d5e707SKishon Vijay Abraham I 
790*85d5e707SKishon Vijay Abraham I 	u8			speed;
791*85d5e707SKishon Vijay Abraham I 
792*85d5e707SKishon Vijay Abraham I 	u8			num_out_eps;
793*85d5e707SKishon Vijay Abraham I 	u8			num_in_eps;
794*85d5e707SKishon Vijay Abraham I 
795*85d5e707SKishon Vijay Abraham I 	void			*mem;
796*85d5e707SKishon Vijay Abraham I 
797*85d5e707SKishon Vijay Abraham I 	struct dwc3_hwparams	hwparams;
798*85d5e707SKishon Vijay Abraham I 	struct dentry		*root;
799*85d5e707SKishon Vijay Abraham I 	struct debugfs_regset32	*regset;
800*85d5e707SKishon Vijay Abraham I 
801*85d5e707SKishon Vijay Abraham I 	u8			test_mode;
802*85d5e707SKishon Vijay Abraham I 	u8			test_mode_nr;
803*85d5e707SKishon Vijay Abraham I 	u8			lpm_nyet_threshold;
804*85d5e707SKishon Vijay Abraham I 	u8			hird_threshold;
805*85d5e707SKishon Vijay Abraham I 
806*85d5e707SKishon Vijay Abraham I 	unsigned		delayed_status:1;
807*85d5e707SKishon Vijay Abraham I 	unsigned		ep0_bounced:1;
808*85d5e707SKishon Vijay Abraham I 	unsigned		ep0_expect_in:1;
809*85d5e707SKishon Vijay Abraham I 	unsigned		has_hibernation:1;
810*85d5e707SKishon Vijay Abraham I 	unsigned		has_lpm_erratum:1;
811*85d5e707SKishon Vijay Abraham I 	unsigned		is_utmi_l1_suspend:1;
812*85d5e707SKishon Vijay Abraham I 	unsigned		is_selfpowered:1;
813*85d5e707SKishon Vijay Abraham I 	unsigned		is_fpga:1;
814*85d5e707SKishon Vijay Abraham I 	unsigned		needs_fifo_resize:1;
815*85d5e707SKishon Vijay Abraham I 	unsigned		pullups_connected:1;
816*85d5e707SKishon Vijay Abraham I 	unsigned		resize_fifos:1;
817*85d5e707SKishon Vijay Abraham I 	unsigned		setup_packet_pending:1;
818*85d5e707SKishon Vijay Abraham I 	unsigned		start_config_issued:1;
819*85d5e707SKishon Vijay Abraham I 	unsigned		three_stage_setup:1;
820*85d5e707SKishon Vijay Abraham I 
821*85d5e707SKishon Vijay Abraham I 	unsigned		disable_scramble_quirk:1;
822*85d5e707SKishon Vijay Abraham I 	unsigned		u2exit_lfps_quirk:1;
823*85d5e707SKishon Vijay Abraham I 	unsigned		u2ss_inp3_quirk:1;
824*85d5e707SKishon Vijay Abraham I 	unsigned		req_p1p2p3_quirk:1;
825*85d5e707SKishon Vijay Abraham I 	unsigned                del_p1p2p3_quirk:1;
826*85d5e707SKishon Vijay Abraham I 	unsigned		del_phy_power_chg_quirk:1;
827*85d5e707SKishon Vijay Abraham I 	unsigned		lfps_filter_quirk:1;
828*85d5e707SKishon Vijay Abraham I 	unsigned		rx_detect_poll_quirk:1;
829*85d5e707SKishon Vijay Abraham I 	unsigned		dis_u3_susphy_quirk:1;
830*85d5e707SKishon Vijay Abraham I 	unsigned		dis_u2_susphy_quirk:1;
831*85d5e707SKishon Vijay Abraham I 
832*85d5e707SKishon Vijay Abraham I 	unsigned		tx_de_emphasis_quirk:1;
833*85d5e707SKishon Vijay Abraham I 	unsigned		tx_de_emphasis:2;
834*85d5e707SKishon Vijay Abraham I };
835*85d5e707SKishon Vijay Abraham I 
836*85d5e707SKishon Vijay Abraham I /* -------------------------------------------------------------------------- */
837*85d5e707SKishon Vijay Abraham I 
838*85d5e707SKishon Vijay Abraham I /* -------------------------------------------------------------------------- */
839*85d5e707SKishon Vijay Abraham I 
840*85d5e707SKishon Vijay Abraham I struct dwc3_event_type {
841*85d5e707SKishon Vijay Abraham I 	u32	is_devspec:1;
842*85d5e707SKishon Vijay Abraham I 	u32	type:7;
843*85d5e707SKishon Vijay Abraham I 	u32	reserved8_31:24;
844*85d5e707SKishon Vijay Abraham I } __packed;
845*85d5e707SKishon Vijay Abraham I 
846*85d5e707SKishon Vijay Abraham I #define DWC3_DEPEVT_XFERCOMPLETE	0x01
847*85d5e707SKishon Vijay Abraham I #define DWC3_DEPEVT_XFERINPROGRESS	0x02
848*85d5e707SKishon Vijay Abraham I #define DWC3_DEPEVT_XFERNOTREADY	0x03
849*85d5e707SKishon Vijay Abraham I #define DWC3_DEPEVT_RXTXFIFOEVT		0x04
850*85d5e707SKishon Vijay Abraham I #define DWC3_DEPEVT_STREAMEVT		0x06
851*85d5e707SKishon Vijay Abraham I #define DWC3_DEPEVT_EPCMDCMPLT		0x07
852*85d5e707SKishon Vijay Abraham I 
853*85d5e707SKishon Vijay Abraham I /**
854*85d5e707SKishon Vijay Abraham I  * struct dwc3_event_depvt - Device Endpoint Events
855*85d5e707SKishon Vijay Abraham I  * @one_bit: indicates this is an endpoint event (not used)
856*85d5e707SKishon Vijay Abraham I  * @endpoint_number: number of the endpoint
857*85d5e707SKishon Vijay Abraham I  * @endpoint_event: The event we have:
858*85d5e707SKishon Vijay Abraham I  *	0x00	- Reserved
859*85d5e707SKishon Vijay Abraham I  *	0x01	- XferComplete
860*85d5e707SKishon Vijay Abraham I  *	0x02	- XferInProgress
861*85d5e707SKishon Vijay Abraham I  *	0x03	- XferNotReady
862*85d5e707SKishon Vijay Abraham I  *	0x04	- RxTxFifoEvt (IN->Underrun, OUT->Overrun)
863*85d5e707SKishon Vijay Abraham I  *	0x05	- Reserved
864*85d5e707SKishon Vijay Abraham I  *	0x06	- StreamEvt
865*85d5e707SKishon Vijay Abraham I  *	0x07	- EPCmdCmplt
866*85d5e707SKishon Vijay Abraham I  * @reserved11_10: Reserved, don't use.
867*85d5e707SKishon Vijay Abraham I  * @status: Indicates the status of the event. Refer to databook for
868*85d5e707SKishon Vijay Abraham I  *	more information.
869*85d5e707SKishon Vijay Abraham I  * @parameters: Parameters of the current event. Refer to databook for
870*85d5e707SKishon Vijay Abraham I  *	more information.
871*85d5e707SKishon Vijay Abraham I  */
872*85d5e707SKishon Vijay Abraham I struct dwc3_event_depevt {
873*85d5e707SKishon Vijay Abraham I 	u32	one_bit:1;
874*85d5e707SKishon Vijay Abraham I 	u32	endpoint_number:5;
875*85d5e707SKishon Vijay Abraham I 	u32	endpoint_event:4;
876*85d5e707SKishon Vijay Abraham I 	u32	reserved11_10:2;
877*85d5e707SKishon Vijay Abraham I 	u32	status:4;
878*85d5e707SKishon Vijay Abraham I 
879*85d5e707SKishon Vijay Abraham I /* Within XferNotReady */
880*85d5e707SKishon Vijay Abraham I #define DEPEVT_STATUS_TRANSFER_ACTIVE	(1 << 3)
881*85d5e707SKishon Vijay Abraham I 
882*85d5e707SKishon Vijay Abraham I /* Within XferComplete */
883*85d5e707SKishon Vijay Abraham I #define DEPEVT_STATUS_BUSERR	(1 << 0)
884*85d5e707SKishon Vijay Abraham I #define DEPEVT_STATUS_SHORT	(1 << 1)
885*85d5e707SKishon Vijay Abraham I #define DEPEVT_STATUS_IOC	(1 << 2)
886*85d5e707SKishon Vijay Abraham I #define DEPEVT_STATUS_LST	(1 << 3)
887*85d5e707SKishon Vijay Abraham I 
888*85d5e707SKishon Vijay Abraham I /* Stream event only */
889*85d5e707SKishon Vijay Abraham I #define DEPEVT_STREAMEVT_FOUND		1
890*85d5e707SKishon Vijay Abraham I #define DEPEVT_STREAMEVT_NOTFOUND	2
891*85d5e707SKishon Vijay Abraham I 
892*85d5e707SKishon Vijay Abraham I /* Control-only Status */
893*85d5e707SKishon Vijay Abraham I #define DEPEVT_STATUS_CONTROL_DATA	1
894*85d5e707SKishon Vijay Abraham I #define DEPEVT_STATUS_CONTROL_STATUS	2
895*85d5e707SKishon Vijay Abraham I 
896*85d5e707SKishon Vijay Abraham I 	u32	parameters:16;
897*85d5e707SKishon Vijay Abraham I } __packed;
898*85d5e707SKishon Vijay Abraham I 
899*85d5e707SKishon Vijay Abraham I /**
900*85d5e707SKishon Vijay Abraham I  * struct dwc3_event_devt - Device Events
901*85d5e707SKishon Vijay Abraham I  * @one_bit: indicates this is a non-endpoint event (not used)
902*85d5e707SKishon Vijay Abraham I  * @device_event: indicates it's a device event. Should read as 0x00
903*85d5e707SKishon Vijay Abraham I  * @type: indicates the type of device event.
904*85d5e707SKishon Vijay Abraham I  *	0	- DisconnEvt
905*85d5e707SKishon Vijay Abraham I  *	1	- USBRst
906*85d5e707SKishon Vijay Abraham I  *	2	- ConnectDone
907*85d5e707SKishon Vijay Abraham I  *	3	- ULStChng
908*85d5e707SKishon Vijay Abraham I  *	4	- WkUpEvt
909*85d5e707SKishon Vijay Abraham I  *	5	- Reserved
910*85d5e707SKishon Vijay Abraham I  *	6	- EOPF
911*85d5e707SKishon Vijay Abraham I  *	7	- SOF
912*85d5e707SKishon Vijay Abraham I  *	8	- Reserved
913*85d5e707SKishon Vijay Abraham I  *	9	- ErrticErr
914*85d5e707SKishon Vijay Abraham I  *	10	- CmdCmplt
915*85d5e707SKishon Vijay Abraham I  *	11	- EvntOverflow
916*85d5e707SKishon Vijay Abraham I  *	12	- VndrDevTstRcved
917*85d5e707SKishon Vijay Abraham I  * @reserved15_12: Reserved, not used
918*85d5e707SKishon Vijay Abraham I  * @event_info: Information about this event
919*85d5e707SKishon Vijay Abraham I  * @reserved31_25: Reserved, not used
920*85d5e707SKishon Vijay Abraham I  */
921*85d5e707SKishon Vijay Abraham I struct dwc3_event_devt {
922*85d5e707SKishon Vijay Abraham I 	u32	one_bit:1;
923*85d5e707SKishon Vijay Abraham I 	u32	device_event:7;
924*85d5e707SKishon Vijay Abraham I 	u32	type:4;
925*85d5e707SKishon Vijay Abraham I 	u32	reserved15_12:4;
926*85d5e707SKishon Vijay Abraham I 	u32	event_info:9;
927*85d5e707SKishon Vijay Abraham I 	u32	reserved31_25:7;
928*85d5e707SKishon Vijay Abraham I } __packed;
929*85d5e707SKishon Vijay Abraham I 
930*85d5e707SKishon Vijay Abraham I /**
931*85d5e707SKishon Vijay Abraham I  * struct dwc3_event_gevt - Other Core Events
932*85d5e707SKishon Vijay Abraham I  * @one_bit: indicates this is a non-endpoint event (not used)
933*85d5e707SKishon Vijay Abraham I  * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
934*85d5e707SKishon Vijay Abraham I  * @phy_port_number: self-explanatory
935*85d5e707SKishon Vijay Abraham I  * @reserved31_12: Reserved, not used.
936*85d5e707SKishon Vijay Abraham I  */
937*85d5e707SKishon Vijay Abraham I struct dwc3_event_gevt {
938*85d5e707SKishon Vijay Abraham I 	u32	one_bit:1;
939*85d5e707SKishon Vijay Abraham I 	u32	device_event:7;
940*85d5e707SKishon Vijay Abraham I 	u32	phy_port_number:4;
941*85d5e707SKishon Vijay Abraham I 	u32	reserved31_12:20;
942*85d5e707SKishon Vijay Abraham I } __packed;
943*85d5e707SKishon Vijay Abraham I 
944*85d5e707SKishon Vijay Abraham I /**
945*85d5e707SKishon Vijay Abraham I  * union dwc3_event - representation of Event Buffer contents
946*85d5e707SKishon Vijay Abraham I  * @raw: raw 32-bit event
947*85d5e707SKishon Vijay Abraham I  * @type: the type of the event
948*85d5e707SKishon Vijay Abraham I  * @depevt: Device Endpoint Event
949*85d5e707SKishon Vijay Abraham I  * @devt: Device Event
950*85d5e707SKishon Vijay Abraham I  * @gevt: Global Event
951*85d5e707SKishon Vijay Abraham I  */
952*85d5e707SKishon Vijay Abraham I union dwc3_event {
953*85d5e707SKishon Vijay Abraham I 	u32				raw;
954*85d5e707SKishon Vijay Abraham I 	struct dwc3_event_type		type;
955*85d5e707SKishon Vijay Abraham I 	struct dwc3_event_depevt	depevt;
956*85d5e707SKishon Vijay Abraham I 	struct dwc3_event_devt		devt;
957*85d5e707SKishon Vijay Abraham I 	struct dwc3_event_gevt		gevt;
958*85d5e707SKishon Vijay Abraham I };
959*85d5e707SKishon Vijay Abraham I 
960*85d5e707SKishon Vijay Abraham I /**
961*85d5e707SKishon Vijay Abraham I  * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
962*85d5e707SKishon Vijay Abraham I  * parameters
963*85d5e707SKishon Vijay Abraham I  * @param2: third parameter
964*85d5e707SKishon Vijay Abraham I  * @param1: second parameter
965*85d5e707SKishon Vijay Abraham I  * @param0: first parameter
966*85d5e707SKishon Vijay Abraham I  */
967*85d5e707SKishon Vijay Abraham I struct dwc3_gadget_ep_cmd_params {
968*85d5e707SKishon Vijay Abraham I 	u32	param2;
969*85d5e707SKishon Vijay Abraham I 	u32	param1;
970*85d5e707SKishon Vijay Abraham I 	u32	param0;
971*85d5e707SKishon Vijay Abraham I };
972*85d5e707SKishon Vijay Abraham I 
973*85d5e707SKishon Vijay Abraham I /*
974*85d5e707SKishon Vijay Abraham I  * DWC3 Features to be used as Driver Data
975*85d5e707SKishon Vijay Abraham I  */
976*85d5e707SKishon Vijay Abraham I 
977*85d5e707SKishon Vijay Abraham I #define DWC3_HAS_PERIPHERAL		BIT(0)
978*85d5e707SKishon Vijay Abraham I #define DWC3_HAS_XHCI			BIT(1)
979*85d5e707SKishon Vijay Abraham I #define DWC3_HAS_OTG			BIT(3)
980*85d5e707SKishon Vijay Abraham I 
981*85d5e707SKishon Vijay Abraham I /* prototypes */
982*85d5e707SKishon Vijay Abraham I void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
983*85d5e707SKishon Vijay Abraham I int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc);
984*85d5e707SKishon Vijay Abraham I 
985*85d5e707SKishon Vijay Abraham I #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
986*85d5e707SKishon Vijay Abraham I int dwc3_host_init(struct dwc3 *dwc);
987*85d5e707SKishon Vijay Abraham I void dwc3_host_exit(struct dwc3 *dwc);
988*85d5e707SKishon Vijay Abraham I #else
989*85d5e707SKishon Vijay Abraham I static inline int dwc3_host_init(struct dwc3 *dwc)
990*85d5e707SKishon Vijay Abraham I { return 0; }
991*85d5e707SKishon Vijay Abraham I static inline void dwc3_host_exit(struct dwc3 *dwc)
992*85d5e707SKishon Vijay Abraham I { }
993*85d5e707SKishon Vijay Abraham I #endif
994*85d5e707SKishon Vijay Abraham I 
995*85d5e707SKishon Vijay Abraham I #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
996*85d5e707SKishon Vijay Abraham I int dwc3_gadget_init(struct dwc3 *dwc);
997*85d5e707SKishon Vijay Abraham I void dwc3_gadget_exit(struct dwc3 *dwc);
998*85d5e707SKishon Vijay Abraham I int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
999*85d5e707SKishon Vijay Abraham I int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1000*85d5e707SKishon Vijay Abraham I int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
1001*85d5e707SKishon Vijay Abraham I int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
1002*85d5e707SKishon Vijay Abraham I 		unsigned cmd, struct dwc3_gadget_ep_cmd_params *params);
1003*85d5e707SKishon Vijay Abraham I int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
1004*85d5e707SKishon Vijay Abraham I #else
1005*85d5e707SKishon Vijay Abraham I static inline int dwc3_gadget_init(struct dwc3 *dwc)
1006*85d5e707SKishon Vijay Abraham I { return 0; }
1007*85d5e707SKishon Vijay Abraham I static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1008*85d5e707SKishon Vijay Abraham I { }
1009*85d5e707SKishon Vijay Abraham I static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1010*85d5e707SKishon Vijay Abraham I { return 0; }
1011*85d5e707SKishon Vijay Abraham I static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1012*85d5e707SKishon Vijay Abraham I { return 0; }
1013*85d5e707SKishon Vijay Abraham I static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1014*85d5e707SKishon Vijay Abraham I 		enum dwc3_link_state state)
1015*85d5e707SKishon Vijay Abraham I { return 0; }
1016*85d5e707SKishon Vijay Abraham I 
1017*85d5e707SKishon Vijay Abraham I static inline int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
1018*85d5e707SKishon Vijay Abraham I 		unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
1019*85d5e707SKishon Vijay Abraham I { return 0; }
1020*85d5e707SKishon Vijay Abraham I static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1021*85d5e707SKishon Vijay Abraham I 		int cmd, u32 param)
1022*85d5e707SKishon Vijay Abraham I { return 0; }
1023*85d5e707SKishon Vijay Abraham I #endif
1024*85d5e707SKishon Vijay Abraham I 
1025*85d5e707SKishon Vijay Abraham I /* power management interface */
1026*85d5e707SKishon Vijay Abraham I #if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
1027*85d5e707SKishon Vijay Abraham I int dwc3_gadget_suspend(struct dwc3 *dwc);
1028*85d5e707SKishon Vijay Abraham I int dwc3_gadget_resume(struct dwc3 *dwc);
1029*85d5e707SKishon Vijay Abraham I #else
1030*85d5e707SKishon Vijay Abraham I static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1031*85d5e707SKishon Vijay Abraham I {
1032*85d5e707SKishon Vijay Abraham I 	return 0;
1033*85d5e707SKishon Vijay Abraham I }
1034*85d5e707SKishon Vijay Abraham I 
1035*85d5e707SKishon Vijay Abraham I static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1036*85d5e707SKishon Vijay Abraham I {
1037*85d5e707SKishon Vijay Abraham I 	return 0;
1038*85d5e707SKishon Vijay Abraham I }
1039*85d5e707SKishon Vijay Abraham I #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1040*85d5e707SKishon Vijay Abraham I 
1041*85d5e707SKishon Vijay Abraham I #endif /* __DRIVERS_USB_DWC3_CORE_H */
1042