xref: /rk3399_rockchip-uboot/drivers/usb/dwc3/core.h (revision 793d347f5372edd4e5b6353df49fac77ce54031c)
185d5e707SKishon Vijay Abraham I /**
285d5e707SKishon Vijay Abraham I  * core.h - DesignWare USB3 DRD Core Header
385d5e707SKishon Vijay Abraham I  *
430c31d58SKishon Vijay Abraham I  * Copyright (C) 2015 Texas Instruments Incorporated - http://www.ti.com
585d5e707SKishon Vijay Abraham I  *
685d5e707SKishon Vijay Abraham I  * Authors: Felipe Balbi <balbi@ti.com>,
785d5e707SKishon Vijay Abraham I  *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
885d5e707SKishon Vijay Abraham I  *
930c31d58SKishon Vijay Abraham I  * Taken from Linux Kernel v3.19-rc1 (drivers/usb/dwc3/core.h) and ported
1030c31d58SKishon Vijay Abraham I  * to uboot.
1185d5e707SKishon Vijay Abraham I  *
1230c31d58SKishon Vijay Abraham I  * commit 460d098cb6 : usb: dwc3: make HIRD threshold configurable
1330c31d58SKishon Vijay Abraham I  *
1430c31d58SKishon Vijay Abraham I  * SPDX-License-Identifier:     GPL-2.0
1530c31d58SKishon Vijay Abraham I  *
1685d5e707SKishon Vijay Abraham I  */
1785d5e707SKishon Vijay Abraham I 
1885d5e707SKishon Vijay Abraham I #ifndef __DRIVERS_USB_DWC3_CORE_H
1985d5e707SKishon Vijay Abraham I #define __DRIVERS_USB_DWC3_CORE_H
2085d5e707SKishon Vijay Abraham I 
2185d5e707SKishon Vijay Abraham I #include <linux/ioport.h>
2285d5e707SKishon Vijay Abraham I 
2385d5e707SKishon Vijay Abraham I #include <linux/usb/ch9.h>
2485d5e707SKishon Vijay Abraham I #include <linux/usb/otg.h>
2585d5e707SKishon Vijay Abraham I 
2685d5e707SKishon Vijay Abraham I #define DWC3_MSG_MAX	500
2785d5e707SKishon Vijay Abraham I 
2885d5e707SKishon Vijay Abraham I /* Global constants */
2985d5e707SKishon Vijay Abraham I #define DWC3_EP0_BOUNCE_SIZE	512
3085d5e707SKishon Vijay Abraham I #define DWC3_ENDPOINTS_NUM	32
3185d5e707SKishon Vijay Abraham I #define DWC3_XHCI_RESOURCES_NUM	2
3285d5e707SKishon Vijay Abraham I 
3385d5e707SKishon Vijay Abraham I #define DWC3_SCRATCHBUF_SIZE	4096	/* each buffer is assumed to be 4KiB */
3485d5e707SKishon Vijay Abraham I #define DWC3_EVENT_SIZE		4	/* bytes */
3585d5e707SKishon Vijay Abraham I #define DWC3_EVENT_MAX_NUM	64	/* 2 events/endpoint */
3685d5e707SKishon Vijay Abraham I #define DWC3_EVENT_BUFFERS_SIZE	(DWC3_EVENT_SIZE * DWC3_EVENT_MAX_NUM)
3785d5e707SKishon Vijay Abraham I #define DWC3_EVENT_TYPE_MASK	0xfe
3885d5e707SKishon Vijay Abraham I 
3985d5e707SKishon Vijay Abraham I #define DWC3_EVENT_TYPE_DEV	0
4085d5e707SKishon Vijay Abraham I #define DWC3_EVENT_TYPE_CARKIT	3
4185d5e707SKishon Vijay Abraham I #define DWC3_EVENT_TYPE_I2C	4
4285d5e707SKishon Vijay Abraham I 
4385d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_EVENT_DISCONNECT		0
4485d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_EVENT_RESET			1
4585d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_EVENT_CONNECT_DONE		2
4685d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE	3
4785d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_EVENT_WAKEUP		4
4885d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_EVENT_HIBER_REQ		5
4985d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_EVENT_EOPF			6
5085d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_EVENT_SOF			7
5185d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_EVENT_ERRATIC_ERROR		9
5285d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_EVENT_CMD_CMPL		10
5385d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_EVENT_OVERFLOW		11
5485d5e707SKishon Vijay Abraham I 
5585d5e707SKishon Vijay Abraham I #define DWC3_GEVNTCOUNT_MASK	0xfffc
5685d5e707SKishon Vijay Abraham I #define DWC3_GSNPSID_MASK	0xffff0000
5785d5e707SKishon Vijay Abraham I #define DWC3_GSNPSREV_MASK	0xffff
5885d5e707SKishon Vijay Abraham I 
5985d5e707SKishon Vijay Abraham I /* DWC3 registers memory space boundries */
6085d5e707SKishon Vijay Abraham I #define DWC3_XHCI_REGS_START		0x0
6185d5e707SKishon Vijay Abraham I #define DWC3_XHCI_REGS_END		0x7fff
6285d5e707SKishon Vijay Abraham I #define DWC3_GLOBALS_REGS_START		0xc100
6385d5e707SKishon Vijay Abraham I #define DWC3_GLOBALS_REGS_END		0xc6ff
6485d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_REGS_START		0xc700
6585d5e707SKishon Vijay Abraham I #define DWC3_DEVICE_REGS_END		0xcbff
6685d5e707SKishon Vijay Abraham I #define DWC3_OTG_REGS_START		0xcc00
6785d5e707SKishon Vijay Abraham I #define DWC3_OTG_REGS_END		0xccff
6885d5e707SKishon Vijay Abraham I 
6985d5e707SKishon Vijay Abraham I /* Global Registers */
7085d5e707SKishon Vijay Abraham I #define DWC3_GSBUSCFG0		0xc100
7185d5e707SKishon Vijay Abraham I #define DWC3_GSBUSCFG1		0xc104
7285d5e707SKishon Vijay Abraham I #define DWC3_GTXTHRCFG		0xc108
7385d5e707SKishon Vijay Abraham I #define DWC3_GRXTHRCFG		0xc10c
7485d5e707SKishon Vijay Abraham I #define DWC3_GCTL		0xc110
7585d5e707SKishon Vijay Abraham I #define DWC3_GEVTEN		0xc114
7685d5e707SKishon Vijay Abraham I #define DWC3_GSTS		0xc118
7785d5e707SKishon Vijay Abraham I #define DWC3_GSNPSID		0xc120
7885d5e707SKishon Vijay Abraham I #define DWC3_GGPIO		0xc124
7985d5e707SKishon Vijay Abraham I #define DWC3_GUID		0xc128
8085d5e707SKishon Vijay Abraham I #define DWC3_GUCTL		0xc12c
8185d5e707SKishon Vijay Abraham I #define DWC3_GBUSERRADDR0	0xc130
8285d5e707SKishon Vijay Abraham I #define DWC3_GBUSERRADDR1	0xc134
8385d5e707SKishon Vijay Abraham I #define DWC3_GPRTBIMAP0		0xc138
8485d5e707SKishon Vijay Abraham I #define DWC3_GPRTBIMAP1		0xc13c
8585d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS0		0xc140
8685d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS1		0xc144
8785d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS2		0xc148
8885d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3		0xc14c
8985d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS4		0xc150
9085d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS5		0xc154
9185d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS6		0xc158
9285d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS7		0xc15c
9385d5e707SKishon Vijay Abraham I #define DWC3_GDBGFIFOSPACE	0xc160
9485d5e707SKishon Vijay Abraham I #define DWC3_GDBGLTSSM		0xc164
9585d5e707SKishon Vijay Abraham I #define DWC3_GPRTBIMAP_HS0	0xc180
9685d5e707SKishon Vijay Abraham I #define DWC3_GPRTBIMAP_HS1	0xc184
9785d5e707SKishon Vijay Abraham I #define DWC3_GPRTBIMAP_FS0	0xc188
9885d5e707SKishon Vijay Abraham I #define DWC3_GPRTBIMAP_FS1	0xc18c
9985d5e707SKishon Vijay Abraham I 
10085d5e707SKishon Vijay Abraham I #define DWC3_GUSB2PHYCFG(n)	(0xc200 + (n * 0x04))
10185d5e707SKishon Vijay Abraham I #define DWC3_GUSB2I2CCTL(n)	(0xc240 + (n * 0x04))
10285d5e707SKishon Vijay Abraham I 
10385d5e707SKishon Vijay Abraham I #define DWC3_GUSB2PHYACC(n)	(0xc280 + (n * 0x04))
10485d5e707SKishon Vijay Abraham I 
10585d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL(n)	(0xc2c0 + (n * 0x04))
10685d5e707SKishon Vijay Abraham I 
10785d5e707SKishon Vijay Abraham I #define DWC3_GTXFIFOSIZ(n)	(0xc300 + (n * 0x04))
10885d5e707SKishon Vijay Abraham I #define DWC3_GRXFIFOSIZ(n)	(0xc380 + (n * 0x04))
10985d5e707SKishon Vijay Abraham I 
11085d5e707SKishon Vijay Abraham I #define DWC3_GEVNTADRLO(n)	(0xc400 + (n * 0x10))
11185d5e707SKishon Vijay Abraham I #define DWC3_GEVNTADRHI(n)	(0xc404 + (n * 0x10))
11285d5e707SKishon Vijay Abraham I #define DWC3_GEVNTSIZ(n)	(0xc408 + (n * 0x10))
11385d5e707SKishon Vijay Abraham I #define DWC3_GEVNTCOUNT(n)	(0xc40c + (n * 0x10))
11485d5e707SKishon Vijay Abraham I 
11585d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS8		0xc600
11685d5e707SKishon Vijay Abraham I 
11785d5e707SKishon Vijay Abraham I /* Device Registers */
11885d5e707SKishon Vijay Abraham I #define DWC3_DCFG		0xc700
11985d5e707SKishon Vijay Abraham I #define DWC3_DCTL		0xc704
12085d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN		0xc708
12185d5e707SKishon Vijay Abraham I #define DWC3_DSTS		0xc70c
12285d5e707SKishon Vijay Abraham I #define DWC3_DGCMDPAR		0xc710
12385d5e707SKishon Vijay Abraham I #define DWC3_DGCMD		0xc714
12485d5e707SKishon Vijay Abraham I #define DWC3_DALEPENA		0xc720
12585d5e707SKishon Vijay Abraham I #define DWC3_DEPCMDPAR2(n)	(0xc800 + (n * 0x10))
12685d5e707SKishon Vijay Abraham I #define DWC3_DEPCMDPAR1(n)	(0xc804 + (n * 0x10))
12785d5e707SKishon Vijay Abraham I #define DWC3_DEPCMDPAR0(n)	(0xc808 + (n * 0x10))
12885d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD(n)		(0xc80c + (n * 0x10))
12985d5e707SKishon Vijay Abraham I 
13085d5e707SKishon Vijay Abraham I /* OTG Registers */
13185d5e707SKishon Vijay Abraham I #define DWC3_OCFG		0xcc00
13285d5e707SKishon Vijay Abraham I #define DWC3_OCTL		0xcc04
13385d5e707SKishon Vijay Abraham I #define DWC3_OEVT		0xcc08
13485d5e707SKishon Vijay Abraham I #define DWC3_OEVTEN		0xcc0C
13585d5e707SKishon Vijay Abraham I #define DWC3_OSTS		0xcc10
13685d5e707SKishon Vijay Abraham I 
13785d5e707SKishon Vijay Abraham I /* Bit fields */
13885d5e707SKishon Vijay Abraham I 
13985d5e707SKishon Vijay Abraham I /* Global Configuration Register */
14085d5e707SKishon Vijay Abraham I #define DWC3_GCTL_PWRDNSCALE(n)	((n) << 19)
14185d5e707SKishon Vijay Abraham I #define DWC3_GCTL_U2RSTECN	(1 << 16)
14285d5e707SKishon Vijay Abraham I #define DWC3_GCTL_RAMCLKSEL(x)	(((x) & DWC3_GCTL_CLK_MASK) << 6)
14385d5e707SKishon Vijay Abraham I #define DWC3_GCTL_CLK_BUS	(0)
14485d5e707SKishon Vijay Abraham I #define DWC3_GCTL_CLK_PIPE	(1)
14585d5e707SKishon Vijay Abraham I #define DWC3_GCTL_CLK_PIPEHALF	(2)
14685d5e707SKishon Vijay Abraham I #define DWC3_GCTL_CLK_MASK	(3)
14785d5e707SKishon Vijay Abraham I 
14885d5e707SKishon Vijay Abraham I #define DWC3_GCTL_PRTCAP(n)	(((n) & (3 << 12)) >> 12)
14985d5e707SKishon Vijay Abraham I #define DWC3_GCTL_PRTCAPDIR(n)	((n) << 12)
15085d5e707SKishon Vijay Abraham I #define DWC3_GCTL_PRTCAP_HOST	1
15185d5e707SKishon Vijay Abraham I #define DWC3_GCTL_PRTCAP_DEVICE	2
15285d5e707SKishon Vijay Abraham I #define DWC3_GCTL_PRTCAP_OTG	3
15385d5e707SKishon Vijay Abraham I 
15485d5e707SKishon Vijay Abraham I #define DWC3_GCTL_CORESOFTRESET		(1 << 11)
15585d5e707SKishon Vijay Abraham I #define DWC3_GCTL_SOFITPSYNC		(1 << 10)
15685d5e707SKishon Vijay Abraham I #define DWC3_GCTL_SCALEDOWN(n)		((n) << 4)
15785d5e707SKishon Vijay Abraham I #define DWC3_GCTL_SCALEDOWN_MASK	DWC3_GCTL_SCALEDOWN(3)
15885d5e707SKishon Vijay Abraham I #define DWC3_GCTL_DISSCRAMBLE		(1 << 3)
15985d5e707SKishon Vijay Abraham I #define DWC3_GCTL_U2EXIT_LFPS		(1 << 2)
16085d5e707SKishon Vijay Abraham I #define DWC3_GCTL_GBLHIBERNATIONEN	(1 << 1)
16185d5e707SKishon Vijay Abraham I #define DWC3_GCTL_DSBLCLKGTNG		(1 << 0)
16285d5e707SKishon Vijay Abraham I 
16385d5e707SKishon Vijay Abraham I /* Global USB2 PHY Configuration Register */
16485d5e707SKishon Vijay Abraham I #define DWC3_GUSB2PHYCFG_PHYSOFTRST	(1 << 31)
16585d5e707SKishon Vijay Abraham I #define DWC3_GUSB2PHYCFG_SUSPHY		(1 << 6)
16685d5e707SKishon Vijay Abraham I 
16785d5e707SKishon Vijay Abraham I /* Global USB3 PIPE Control Register */
16885d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_PHYSOFTRST	(1 << 31)
16985d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_U2SSINP3OK	(1 << 29)
17085d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_REQP1P2P3	(1 << 24)
17185d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_DEP1P2P3(n)	((n) << 19)
17285d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK	DWC3_GUSB3PIPECTL_DEP1P2P3(7)
17385d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN	DWC3_GUSB3PIPECTL_DEP1P2P3(1)
17485d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_DEPOCHANGE	(1 << 18)
17585d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_SUSPHY	(1 << 17)
17685d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_LFPSFILT	(1 << 9)
17785d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_RX_DETOPOLL	(1 << 8)
17885d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK	DWC3_GUSB3PIPECTL_TX_DEEPH(3)
17985d5e707SKishon Vijay Abraham I #define DWC3_GUSB3PIPECTL_TX_DEEPH(n)	((n) << 1)
18085d5e707SKishon Vijay Abraham I 
18185d5e707SKishon Vijay Abraham I /* Global TX Fifo Size Register */
18285d5e707SKishon Vijay Abraham I #define DWC3_GTXFIFOSIZ_TXFDEF(n)	((n) & 0xffff)
18385d5e707SKishon Vijay Abraham I #define DWC3_GTXFIFOSIZ_TXFSTADDR(n)	((n) & 0xffff0000)
18485d5e707SKishon Vijay Abraham I 
18585d5e707SKishon Vijay Abraham I /* Global Event Size Registers */
18685d5e707SKishon Vijay Abraham I #define DWC3_GEVNTSIZ_INTMASK		(1 << 31)
18785d5e707SKishon Vijay Abraham I #define DWC3_GEVNTSIZ_SIZE(n)		((n) & 0xffff)
18885d5e707SKishon Vijay Abraham I 
18985d5e707SKishon Vijay Abraham I /* Global HWPARAMS1 Register */
19085d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS1_EN_PWROPT(n)	(((n) & (3 << 24)) >> 24)
19185d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS1_EN_PWROPT_NO	0
19285d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS1_EN_PWROPT_CLK	1
19385d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS1_EN_PWROPT_HIB	2
19485d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS1_PWROPT(n)	((n) << 24)
19585d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS1_PWROPT_MASK	DWC3_GHWPARAMS1_PWROPT(3)
19685d5e707SKishon Vijay Abraham I 
19785d5e707SKishon Vijay Abraham I /* Global HWPARAMS3 Register */
19885d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3_SSPHY_IFC(n)		((n) & 3)
19985d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS		0
20085d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3_SSPHY_IFC_ENA		1
20185d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3_HSPHY_IFC(n)		(((n) & (3 << 2)) >> 2)
20285d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS		0
20385d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI		1
20485d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI		2
20585d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI	3
20685d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3_FSPHY_IFC(n)		(((n) & (3 << 4)) >> 4)
20785d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS		0
20885d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA		1
20985d5e707SKishon Vijay Abraham I 
21085d5e707SKishon Vijay Abraham I /* Global HWPARAMS4 Register */
21185d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n)	(((n) & (0x0f << 13)) >> 13)
21285d5e707SKishon Vijay Abraham I #define DWC3_MAX_HIBER_SCRATCHBUFS		15
21385d5e707SKishon Vijay Abraham I 
21485d5e707SKishon Vijay Abraham I /* Global HWPARAMS6 Register */
21585d5e707SKishon Vijay Abraham I #define DWC3_GHWPARAMS6_EN_FPGA			(1 << 7)
21685d5e707SKishon Vijay Abraham I 
21785d5e707SKishon Vijay Abraham I /* Device Configuration Register */
21885d5e707SKishon Vijay Abraham I #define DWC3_DCFG_DEVADDR(addr)	((addr) << 3)
21985d5e707SKishon Vijay Abraham I #define DWC3_DCFG_DEVADDR_MASK	DWC3_DCFG_DEVADDR(0x7f)
22085d5e707SKishon Vijay Abraham I 
22185d5e707SKishon Vijay Abraham I #define DWC3_DCFG_SPEED_MASK	(7 << 0)
22285d5e707SKishon Vijay Abraham I #define DWC3_DCFG_SUPERSPEED	(4 << 0)
22385d5e707SKishon Vijay Abraham I #define DWC3_DCFG_HIGHSPEED	(0 << 0)
22485d5e707SKishon Vijay Abraham I #define DWC3_DCFG_FULLSPEED2	(1 << 0)
22585d5e707SKishon Vijay Abraham I #define DWC3_DCFG_LOWSPEED	(2 << 0)
22685d5e707SKishon Vijay Abraham I #define DWC3_DCFG_FULLSPEED1	(3 << 0)
22785d5e707SKishon Vijay Abraham I 
22885d5e707SKishon Vijay Abraham I #define DWC3_DCFG_LPM_CAP	(1 << 22)
22985d5e707SKishon Vijay Abraham I 
23085d5e707SKishon Vijay Abraham I /* Device Control Register */
23185d5e707SKishon Vijay Abraham I #define DWC3_DCTL_RUN_STOP	(1 << 31)
23285d5e707SKishon Vijay Abraham I #define DWC3_DCTL_CSFTRST	(1 << 30)
23385d5e707SKishon Vijay Abraham I #define DWC3_DCTL_LSFTRST	(1 << 29)
23485d5e707SKishon Vijay Abraham I 
23585d5e707SKishon Vijay Abraham I #define DWC3_DCTL_HIRD_THRES_MASK	(0x1f << 24)
23685d5e707SKishon Vijay Abraham I #define DWC3_DCTL_HIRD_THRES(n)	((n) << 24)
23785d5e707SKishon Vijay Abraham I 
23885d5e707SKishon Vijay Abraham I #define DWC3_DCTL_APPL1RES	(1 << 23)
23985d5e707SKishon Vijay Abraham I 
24085d5e707SKishon Vijay Abraham I /* These apply for core versions 1.87a and earlier */
24185d5e707SKishon Vijay Abraham I #define DWC3_DCTL_TRGTULST_MASK		(0x0f << 17)
24285d5e707SKishon Vijay Abraham I #define DWC3_DCTL_TRGTULST(n)		((n) << 17)
24385d5e707SKishon Vijay Abraham I #define DWC3_DCTL_TRGTULST_U2		(DWC3_DCTL_TRGTULST(2))
24485d5e707SKishon Vijay Abraham I #define DWC3_DCTL_TRGTULST_U3		(DWC3_DCTL_TRGTULST(3))
24585d5e707SKishon Vijay Abraham I #define DWC3_DCTL_TRGTULST_SS_DIS	(DWC3_DCTL_TRGTULST(4))
24685d5e707SKishon Vijay Abraham I #define DWC3_DCTL_TRGTULST_RX_DET	(DWC3_DCTL_TRGTULST(5))
24785d5e707SKishon Vijay Abraham I #define DWC3_DCTL_TRGTULST_SS_INACT	(DWC3_DCTL_TRGTULST(6))
24885d5e707SKishon Vijay Abraham I 
24985d5e707SKishon Vijay Abraham I /* These apply for core versions 1.94a and later */
25085d5e707SKishon Vijay Abraham I #define DWC3_DCTL_LPM_ERRATA_MASK	DWC3_DCTL_LPM_ERRATA(0xf)
25185d5e707SKishon Vijay Abraham I #define DWC3_DCTL_LPM_ERRATA(n)		((n) << 20)
25285d5e707SKishon Vijay Abraham I 
25385d5e707SKishon Vijay Abraham I #define DWC3_DCTL_KEEP_CONNECT		(1 << 19)
25485d5e707SKishon Vijay Abraham I #define DWC3_DCTL_L1_HIBER_EN		(1 << 18)
25585d5e707SKishon Vijay Abraham I #define DWC3_DCTL_CRS			(1 << 17)
25685d5e707SKishon Vijay Abraham I #define DWC3_DCTL_CSS			(1 << 16)
25785d5e707SKishon Vijay Abraham I 
25885d5e707SKishon Vijay Abraham I #define DWC3_DCTL_INITU2ENA		(1 << 12)
25985d5e707SKishon Vijay Abraham I #define DWC3_DCTL_ACCEPTU2ENA		(1 << 11)
26085d5e707SKishon Vijay Abraham I #define DWC3_DCTL_INITU1ENA		(1 << 10)
26185d5e707SKishon Vijay Abraham I #define DWC3_DCTL_ACCEPTU1ENA		(1 << 9)
26285d5e707SKishon Vijay Abraham I #define DWC3_DCTL_TSTCTRL_MASK		(0xf << 1)
26385d5e707SKishon Vijay Abraham I 
26485d5e707SKishon Vijay Abraham I #define DWC3_DCTL_ULSTCHNGREQ_MASK	(0x0f << 5)
26585d5e707SKishon Vijay Abraham I #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
26685d5e707SKishon Vijay Abraham I 
26785d5e707SKishon Vijay Abraham I #define DWC3_DCTL_ULSTCHNG_NO_ACTION	(DWC3_DCTL_ULSTCHNGREQ(0))
26885d5e707SKishon Vijay Abraham I #define DWC3_DCTL_ULSTCHNG_SS_DISABLED	(DWC3_DCTL_ULSTCHNGREQ(4))
26985d5e707SKishon Vijay Abraham I #define DWC3_DCTL_ULSTCHNG_RX_DETECT	(DWC3_DCTL_ULSTCHNGREQ(5))
27085d5e707SKishon Vijay Abraham I #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE	(DWC3_DCTL_ULSTCHNGREQ(6))
27185d5e707SKishon Vijay Abraham I #define DWC3_DCTL_ULSTCHNG_RECOVERY	(DWC3_DCTL_ULSTCHNGREQ(8))
27285d5e707SKishon Vijay Abraham I #define DWC3_DCTL_ULSTCHNG_COMPLIANCE	(DWC3_DCTL_ULSTCHNGREQ(10))
27385d5e707SKishon Vijay Abraham I #define DWC3_DCTL_ULSTCHNG_LOOPBACK	(DWC3_DCTL_ULSTCHNGREQ(11))
27485d5e707SKishon Vijay Abraham I 
27585d5e707SKishon Vijay Abraham I /* Device Event Enable Register */
27685d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN	(1 << 12)
27785d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_EVNTOVERFLOWEN	(1 << 11)
27885d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_CMDCMPLTEN		(1 << 10)
27985d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_ERRTICERREN		(1 << 9)
28085d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_SOFEN		(1 << 7)
28185d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_EOPFEN		(1 << 6)
28285d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_HIBERNATIONREQEVTEN	(1 << 5)
28385d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_WKUPEVTEN		(1 << 4)
28485d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_ULSTCNGEN		(1 << 3)
28585d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_CONNECTDONEEN	(1 << 2)
28685d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_USBRSTEN		(1 << 1)
28785d5e707SKishon Vijay Abraham I #define DWC3_DEVTEN_DISCONNEVTEN	(1 << 0)
28885d5e707SKishon Vijay Abraham I 
28985d5e707SKishon Vijay Abraham I /* Device Status Register */
29085d5e707SKishon Vijay Abraham I #define DWC3_DSTS_DCNRD			(1 << 29)
29185d5e707SKishon Vijay Abraham I 
29285d5e707SKishon Vijay Abraham I /* This applies for core versions 1.87a and earlier */
29385d5e707SKishon Vijay Abraham I #define DWC3_DSTS_PWRUPREQ		(1 << 24)
29485d5e707SKishon Vijay Abraham I 
29585d5e707SKishon Vijay Abraham I /* These apply for core versions 1.94a and later */
29685d5e707SKishon Vijay Abraham I #define DWC3_DSTS_RSS			(1 << 25)
29785d5e707SKishon Vijay Abraham I #define DWC3_DSTS_SSS			(1 << 24)
29885d5e707SKishon Vijay Abraham I 
29985d5e707SKishon Vijay Abraham I #define DWC3_DSTS_COREIDLE		(1 << 23)
30085d5e707SKishon Vijay Abraham I #define DWC3_DSTS_DEVCTRLHLT		(1 << 22)
30185d5e707SKishon Vijay Abraham I 
30285d5e707SKishon Vijay Abraham I #define DWC3_DSTS_USBLNKST_MASK		(0x0f << 18)
30385d5e707SKishon Vijay Abraham I #define DWC3_DSTS_USBLNKST(n)		(((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
30485d5e707SKishon Vijay Abraham I 
30585d5e707SKishon Vijay Abraham I #define DWC3_DSTS_RXFIFOEMPTY		(1 << 17)
30685d5e707SKishon Vijay Abraham I 
30785d5e707SKishon Vijay Abraham I #define DWC3_DSTS_SOFFN_MASK		(0x3fff << 3)
30885d5e707SKishon Vijay Abraham I #define DWC3_DSTS_SOFFN(n)		(((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
30985d5e707SKishon Vijay Abraham I 
31085d5e707SKishon Vijay Abraham I #define DWC3_DSTS_CONNECTSPD		(7 << 0)
31185d5e707SKishon Vijay Abraham I 
31285d5e707SKishon Vijay Abraham I #define DWC3_DSTS_SUPERSPEED		(4 << 0)
31385d5e707SKishon Vijay Abraham I #define DWC3_DSTS_HIGHSPEED		(0 << 0)
31485d5e707SKishon Vijay Abraham I #define DWC3_DSTS_FULLSPEED2		(1 << 0)
31585d5e707SKishon Vijay Abraham I #define DWC3_DSTS_LOWSPEED		(2 << 0)
31685d5e707SKishon Vijay Abraham I #define DWC3_DSTS_FULLSPEED1		(3 << 0)
31785d5e707SKishon Vijay Abraham I 
31885d5e707SKishon Vijay Abraham I /* Device Generic Command Register */
31985d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_SET_LMP		0x01
32085d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_SET_PERIODIC_PAR	0x02
32185d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_XMIT_FUNCTION	0x03
32285d5e707SKishon Vijay Abraham I 
32385d5e707SKishon Vijay Abraham I /* These apply for core versions 1.94a and later */
32485d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO	0x04
32585d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI	0x05
32685d5e707SKishon Vijay Abraham I 
32785d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_SELECTED_FIFO_FLUSH	0x09
32885d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_ALL_FIFO_FLUSH	0x0a
32985d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_SET_ENDPOINT_NRDY	0x0c
33085d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK	0x10
33185d5e707SKishon Vijay Abraham I 
33285d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_STATUS(n)		(((n) >> 15) & 1)
33385d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_CMDACT		(1 << 10)
33485d5e707SKishon Vijay Abraham I #define DWC3_DGCMD_CMDIOC		(1 << 8)
33585d5e707SKishon Vijay Abraham I 
33685d5e707SKishon Vijay Abraham I /* Device Generic Command Parameter Register */
33785d5e707SKishon Vijay Abraham I #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT	(1 << 0)
33885d5e707SKishon Vijay Abraham I #define DWC3_DGCMDPAR_FIFO_NUM(n)		((n) << 0)
33985d5e707SKishon Vijay Abraham I #define DWC3_DGCMDPAR_RX_FIFO			(0 << 5)
34085d5e707SKishon Vijay Abraham I #define DWC3_DGCMDPAR_TX_FIFO			(1 << 5)
34185d5e707SKishon Vijay Abraham I #define DWC3_DGCMDPAR_LOOPBACK_DIS		(0 << 0)
34285d5e707SKishon Vijay Abraham I #define DWC3_DGCMDPAR_LOOPBACK_ENA		(1 << 0)
34385d5e707SKishon Vijay Abraham I 
34485d5e707SKishon Vijay Abraham I /* Device Endpoint Command Register */
34585d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_PARAM_SHIFT		16
34685d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_PARAM(x)		((x) << DWC3_DEPCMD_PARAM_SHIFT)
34785d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_GET_RSC_IDX(x)	(((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
34885d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_STATUS(x)		(((x) >> 15) & 1)
34985d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_HIPRI_FORCERM	(1 << 11)
35085d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_CMDACT		(1 << 10)
35185d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_CMDIOC		(1 << 8)
35285d5e707SKishon Vijay Abraham I 
35385d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_DEPSTARTCFG		(0x09 << 0)
35485d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_ENDTRANSFER		(0x08 << 0)
35585d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_UPDATETRANSFER	(0x07 << 0)
35685d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_STARTTRANSFER	(0x06 << 0)
35785d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_CLEARSTALL		(0x05 << 0)
35885d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_SETSTALL		(0x04 << 0)
35985d5e707SKishon Vijay Abraham I /* This applies for core versions 1.90a and earlier */
36085d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_GETSEQNUMBER	(0x03 << 0)
36185d5e707SKishon Vijay Abraham I /* This applies for core versions 1.94a and later */
36285d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_GETEPSTATE		(0x03 << 0)
36385d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_SETTRANSFRESOURCE	(0x02 << 0)
36485d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_SETEPCONFIG		(0x01 << 0)
36585d5e707SKishon Vijay Abraham I 
36685d5e707SKishon Vijay Abraham I /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
36785d5e707SKishon Vijay Abraham I #define DWC3_DALEPENA_EP(n)		(1 << n)
36885d5e707SKishon Vijay Abraham I 
36985d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_TYPE_CONTROL	0
37085d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_TYPE_ISOC		1
37185d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_TYPE_BULK		2
37285d5e707SKishon Vijay Abraham I #define DWC3_DEPCMD_TYPE_INTR		3
37385d5e707SKishon Vijay Abraham I 
37485d5e707SKishon Vijay Abraham I /* Structures */
37585d5e707SKishon Vijay Abraham I 
37685d5e707SKishon Vijay Abraham I struct dwc3_trb;
37785d5e707SKishon Vijay Abraham I 
37885d5e707SKishon Vijay Abraham I /**
37985d5e707SKishon Vijay Abraham I  * struct dwc3_event_buffer - Software event buffer representation
38085d5e707SKishon Vijay Abraham I  * @buf: _THE_ buffer
38185d5e707SKishon Vijay Abraham I  * @length: size of this buffer
38285d5e707SKishon Vijay Abraham I  * @lpos: event offset
38385d5e707SKishon Vijay Abraham I  * @count: cache of last read event count register
38485d5e707SKishon Vijay Abraham I  * @flags: flags related to this event buffer
38585d5e707SKishon Vijay Abraham I  * @dma: dma_addr_t
38685d5e707SKishon Vijay Abraham I  * @dwc: pointer to DWC controller
38785d5e707SKishon Vijay Abraham I  */
38885d5e707SKishon Vijay Abraham I struct dwc3_event_buffer {
38985d5e707SKishon Vijay Abraham I 	void			*buf;
39085d5e707SKishon Vijay Abraham I 	unsigned		length;
39185d5e707SKishon Vijay Abraham I 	unsigned int		lpos;
39285d5e707SKishon Vijay Abraham I 	unsigned int		count;
39385d5e707SKishon Vijay Abraham I 	unsigned int		flags;
39485d5e707SKishon Vijay Abraham I 
39585d5e707SKishon Vijay Abraham I #define DWC3_EVENT_PENDING	BIT(0)
39685d5e707SKishon Vijay Abraham I 
39785d5e707SKishon Vijay Abraham I 	dma_addr_t		dma;
39885d5e707SKishon Vijay Abraham I 
39985d5e707SKishon Vijay Abraham I 	struct dwc3		*dwc;
40085d5e707SKishon Vijay Abraham I };
40185d5e707SKishon Vijay Abraham I 
40285d5e707SKishon Vijay Abraham I #define DWC3_EP_FLAG_STALLED	(1 << 0)
40385d5e707SKishon Vijay Abraham I #define DWC3_EP_FLAG_WEDGED	(1 << 1)
40485d5e707SKishon Vijay Abraham I 
40585d5e707SKishon Vijay Abraham I #define DWC3_EP_DIRECTION_TX	true
40685d5e707SKishon Vijay Abraham I #define DWC3_EP_DIRECTION_RX	false
40785d5e707SKishon Vijay Abraham I 
40885d5e707SKishon Vijay Abraham I #define DWC3_TRB_NUM		32
40985d5e707SKishon Vijay Abraham I #define DWC3_TRB_MASK		(DWC3_TRB_NUM - 1)
41085d5e707SKishon Vijay Abraham I 
41185d5e707SKishon Vijay Abraham I /**
41285d5e707SKishon Vijay Abraham I  * struct dwc3_ep - device side endpoint representation
41385d5e707SKishon Vijay Abraham I  * @endpoint: usb endpoint
41485d5e707SKishon Vijay Abraham I  * @request_list: list of requests for this endpoint
41585d5e707SKishon Vijay Abraham I  * @req_queued: list of requests on this ep which have TRBs setup
41685d5e707SKishon Vijay Abraham I  * @trb_pool: array of transaction buffers
41785d5e707SKishon Vijay Abraham I  * @trb_pool_dma: dma address of @trb_pool
41885d5e707SKishon Vijay Abraham I  * @free_slot: next slot which is going to be used
41985d5e707SKishon Vijay Abraham I  * @busy_slot: first slot which is owned by HW
42085d5e707SKishon Vijay Abraham I  * @desc: usb_endpoint_descriptor pointer
42185d5e707SKishon Vijay Abraham I  * @dwc: pointer to DWC controller
42285d5e707SKishon Vijay Abraham I  * @saved_state: ep state saved during hibernation
42385d5e707SKishon Vijay Abraham I  * @flags: endpoint flags (wedged, stalled, ...)
42485d5e707SKishon Vijay Abraham I  * @current_trb: index of current used trb
42585d5e707SKishon Vijay Abraham I  * @number: endpoint number (1 - 15)
42685d5e707SKishon Vijay Abraham I  * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
42785d5e707SKishon Vijay Abraham I  * @resource_index: Resource transfer index
42885d5e707SKishon Vijay Abraham I  * @interval: the interval on which the ISOC transfer is started
42985d5e707SKishon Vijay Abraham I  * @name: a human readable name e.g. ep1out-bulk
43085d5e707SKishon Vijay Abraham I  * @direction: true for TX, false for RX
43185d5e707SKishon Vijay Abraham I  * @stream_capable: true when streams are enabled
43285d5e707SKishon Vijay Abraham I  */
43385d5e707SKishon Vijay Abraham I struct dwc3_ep {
43485d5e707SKishon Vijay Abraham I 	struct usb_ep		endpoint;
43585d5e707SKishon Vijay Abraham I 	struct list_head	request_list;
43685d5e707SKishon Vijay Abraham I 	struct list_head	req_queued;
43785d5e707SKishon Vijay Abraham I 
43885d5e707SKishon Vijay Abraham I 	struct dwc3_trb		*trb_pool;
43985d5e707SKishon Vijay Abraham I 	dma_addr_t		trb_pool_dma;
44085d5e707SKishon Vijay Abraham I 	u32			free_slot;
44185d5e707SKishon Vijay Abraham I 	u32			busy_slot;
44285d5e707SKishon Vijay Abraham I 	const struct usb_ss_ep_comp_descriptor *comp_desc;
44385d5e707SKishon Vijay Abraham I 	struct dwc3		*dwc;
44485d5e707SKishon Vijay Abraham I 
44585d5e707SKishon Vijay Abraham I 	u32			saved_state;
44685d5e707SKishon Vijay Abraham I 	unsigned		flags;
44785d5e707SKishon Vijay Abraham I #define DWC3_EP_ENABLED		(1 << 0)
44885d5e707SKishon Vijay Abraham I #define DWC3_EP_STALL		(1 << 1)
44985d5e707SKishon Vijay Abraham I #define DWC3_EP_WEDGE		(1 << 2)
45085d5e707SKishon Vijay Abraham I #define DWC3_EP_BUSY		(1 << 4)
45185d5e707SKishon Vijay Abraham I #define DWC3_EP_PENDING_REQUEST	(1 << 5)
45285d5e707SKishon Vijay Abraham I #define DWC3_EP_MISSED_ISOC	(1 << 6)
45385d5e707SKishon Vijay Abraham I 
45485d5e707SKishon Vijay Abraham I 	/* This last one is specific to EP0 */
45585d5e707SKishon Vijay Abraham I #define DWC3_EP0_DIR_IN		(1 << 31)
45685d5e707SKishon Vijay Abraham I 
45785d5e707SKishon Vijay Abraham I 	unsigned		current_trb;
45885d5e707SKishon Vijay Abraham I 
45985d5e707SKishon Vijay Abraham I 	u8			number;
46085d5e707SKishon Vijay Abraham I 	u8			type;
46185d5e707SKishon Vijay Abraham I 	u8			resource_index;
46285d5e707SKishon Vijay Abraham I 	u32			interval;
46385d5e707SKishon Vijay Abraham I 
46485d5e707SKishon Vijay Abraham I 	char			name[20];
46585d5e707SKishon Vijay Abraham I 
46685d5e707SKishon Vijay Abraham I 	unsigned		direction:1;
46785d5e707SKishon Vijay Abraham I 	unsigned		stream_capable:1;
46885d5e707SKishon Vijay Abraham I };
46985d5e707SKishon Vijay Abraham I 
47085d5e707SKishon Vijay Abraham I enum dwc3_phy {
47185d5e707SKishon Vijay Abraham I 	DWC3_PHY_UNKNOWN = 0,
47285d5e707SKishon Vijay Abraham I 	DWC3_PHY_USB3,
47385d5e707SKishon Vijay Abraham I 	DWC3_PHY_USB2,
47485d5e707SKishon Vijay Abraham I };
47585d5e707SKishon Vijay Abraham I 
47685d5e707SKishon Vijay Abraham I enum dwc3_ep0_next {
47785d5e707SKishon Vijay Abraham I 	DWC3_EP0_UNKNOWN = 0,
47885d5e707SKishon Vijay Abraham I 	DWC3_EP0_COMPLETE,
47985d5e707SKishon Vijay Abraham I 	DWC3_EP0_NRDY_DATA,
48085d5e707SKishon Vijay Abraham I 	DWC3_EP0_NRDY_STATUS,
48185d5e707SKishon Vijay Abraham I };
48285d5e707SKishon Vijay Abraham I 
48385d5e707SKishon Vijay Abraham I enum dwc3_ep0_state {
48485d5e707SKishon Vijay Abraham I 	EP0_UNCONNECTED		= 0,
48585d5e707SKishon Vijay Abraham I 	EP0_SETUP_PHASE,
48685d5e707SKishon Vijay Abraham I 	EP0_DATA_PHASE,
48785d5e707SKishon Vijay Abraham I 	EP0_STATUS_PHASE,
48885d5e707SKishon Vijay Abraham I };
48985d5e707SKishon Vijay Abraham I 
49085d5e707SKishon Vijay Abraham I enum dwc3_link_state {
49185d5e707SKishon Vijay Abraham I 	/* In SuperSpeed */
49285d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_U0		= 0x00, /* in HS, means ON */
49385d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_U1		= 0x01,
49485d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_U2		= 0x02, /* in HS, means SLEEP */
49585d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_U3		= 0x03, /* in HS, means SUSPEND */
49685d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_SS_DIS		= 0x04,
49785d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_RX_DET		= 0x05, /* in HS, means Early Suspend */
49885d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_SS_INACT	= 0x06,
49985d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_POLL		= 0x07,
50085d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_RECOV		= 0x08,
50185d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_HRESET		= 0x09,
50285d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_CMPLY		= 0x0a,
50385d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_LPBK		= 0x0b,
50485d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_RESET		= 0x0e,
50585d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_RESUME		= 0x0f,
50685d5e707SKishon Vijay Abraham I 	DWC3_LINK_STATE_MASK		= 0x0f,
50785d5e707SKishon Vijay Abraham I };
50885d5e707SKishon Vijay Abraham I 
50985d5e707SKishon Vijay Abraham I /* TRB Length, PCM and Status */
51085d5e707SKishon Vijay Abraham I #define DWC3_TRB_SIZE_MASK	(0x00ffffff)
51185d5e707SKishon Vijay Abraham I #define DWC3_TRB_SIZE_LENGTH(n)	((n) & DWC3_TRB_SIZE_MASK)
51285d5e707SKishon Vijay Abraham I #define DWC3_TRB_SIZE_PCM1(n)	(((n) & 0x03) << 24)
51385d5e707SKishon Vijay Abraham I #define DWC3_TRB_SIZE_TRBSTS(n)	(((n) & (0x0f << 28)) >> 28)
51485d5e707SKishon Vijay Abraham I 
51585d5e707SKishon Vijay Abraham I #define DWC3_TRBSTS_OK			0
51685d5e707SKishon Vijay Abraham I #define DWC3_TRBSTS_MISSED_ISOC		1
51785d5e707SKishon Vijay Abraham I #define DWC3_TRBSTS_SETUP_PENDING	2
51885d5e707SKishon Vijay Abraham I #define DWC3_TRB_STS_XFER_IN_PROG	4
51985d5e707SKishon Vijay Abraham I 
52085d5e707SKishon Vijay Abraham I /* TRB Control */
52185d5e707SKishon Vijay Abraham I #define DWC3_TRB_CTRL_HWO		(1 << 0)
52285d5e707SKishon Vijay Abraham I #define DWC3_TRB_CTRL_LST		(1 << 1)
52385d5e707SKishon Vijay Abraham I #define DWC3_TRB_CTRL_CHN		(1 << 2)
52485d5e707SKishon Vijay Abraham I #define DWC3_TRB_CTRL_CSP		(1 << 3)
52585d5e707SKishon Vijay Abraham I #define DWC3_TRB_CTRL_TRBCTL(n)		(((n) & 0x3f) << 4)
52685d5e707SKishon Vijay Abraham I #define DWC3_TRB_CTRL_ISP_IMI		(1 << 10)
52785d5e707SKishon Vijay Abraham I #define DWC3_TRB_CTRL_IOC		(1 << 11)
52885d5e707SKishon Vijay Abraham I #define DWC3_TRB_CTRL_SID_SOFN(n)	(((n) & 0xffff) << 14)
52985d5e707SKishon Vijay Abraham I 
53085d5e707SKishon Vijay Abraham I #define DWC3_TRBCTL_NORMAL		DWC3_TRB_CTRL_TRBCTL(1)
53185d5e707SKishon Vijay Abraham I #define DWC3_TRBCTL_CONTROL_SETUP	DWC3_TRB_CTRL_TRBCTL(2)
53285d5e707SKishon Vijay Abraham I #define DWC3_TRBCTL_CONTROL_STATUS2	DWC3_TRB_CTRL_TRBCTL(3)
53385d5e707SKishon Vijay Abraham I #define DWC3_TRBCTL_CONTROL_STATUS3	DWC3_TRB_CTRL_TRBCTL(4)
53485d5e707SKishon Vijay Abraham I #define DWC3_TRBCTL_CONTROL_DATA	DWC3_TRB_CTRL_TRBCTL(5)
53585d5e707SKishon Vijay Abraham I #define DWC3_TRBCTL_ISOCHRONOUS_FIRST	DWC3_TRB_CTRL_TRBCTL(6)
53685d5e707SKishon Vijay Abraham I #define DWC3_TRBCTL_ISOCHRONOUS		DWC3_TRB_CTRL_TRBCTL(7)
53785d5e707SKishon Vijay Abraham I #define DWC3_TRBCTL_LINK_TRB		DWC3_TRB_CTRL_TRBCTL(8)
53885d5e707SKishon Vijay Abraham I 
53985d5e707SKishon Vijay Abraham I /**
54085d5e707SKishon Vijay Abraham I  * struct dwc3_trb - transfer request block (hw format)
54185d5e707SKishon Vijay Abraham I  * @bpl: DW0-3
54285d5e707SKishon Vijay Abraham I  * @bph: DW4-7
54385d5e707SKishon Vijay Abraham I  * @size: DW8-B
54485d5e707SKishon Vijay Abraham I  * @trl: DWC-F
54585d5e707SKishon Vijay Abraham I  */
54685d5e707SKishon Vijay Abraham I struct dwc3_trb {
54785d5e707SKishon Vijay Abraham I 	u32		bpl;
54885d5e707SKishon Vijay Abraham I 	u32		bph;
54985d5e707SKishon Vijay Abraham I 	u32		size;
55085d5e707SKishon Vijay Abraham I 	u32		ctrl;
55185d5e707SKishon Vijay Abraham I } __packed;
55285d5e707SKishon Vijay Abraham I 
55385d5e707SKishon Vijay Abraham I /**
55485d5e707SKishon Vijay Abraham I  * dwc3_hwparams - copy of HWPARAMS registers
55585d5e707SKishon Vijay Abraham I  * @hwparams0 - GHWPARAMS0
55685d5e707SKishon Vijay Abraham I  * @hwparams1 - GHWPARAMS1
55785d5e707SKishon Vijay Abraham I  * @hwparams2 - GHWPARAMS2
55885d5e707SKishon Vijay Abraham I  * @hwparams3 - GHWPARAMS3
55985d5e707SKishon Vijay Abraham I  * @hwparams4 - GHWPARAMS4
56085d5e707SKishon Vijay Abraham I  * @hwparams5 - GHWPARAMS5
56185d5e707SKishon Vijay Abraham I  * @hwparams6 - GHWPARAMS6
56285d5e707SKishon Vijay Abraham I  * @hwparams7 - GHWPARAMS7
56385d5e707SKishon Vijay Abraham I  * @hwparams8 - GHWPARAMS8
56485d5e707SKishon Vijay Abraham I  */
56585d5e707SKishon Vijay Abraham I struct dwc3_hwparams {
56685d5e707SKishon Vijay Abraham I 	u32	hwparams0;
56785d5e707SKishon Vijay Abraham I 	u32	hwparams1;
56885d5e707SKishon Vijay Abraham I 	u32	hwparams2;
56985d5e707SKishon Vijay Abraham I 	u32	hwparams3;
57085d5e707SKishon Vijay Abraham I 	u32	hwparams4;
57185d5e707SKishon Vijay Abraham I 	u32	hwparams5;
57285d5e707SKishon Vijay Abraham I 	u32	hwparams6;
57385d5e707SKishon Vijay Abraham I 	u32	hwparams7;
57485d5e707SKishon Vijay Abraham I 	u32	hwparams8;
57585d5e707SKishon Vijay Abraham I };
57685d5e707SKishon Vijay Abraham I 
57785d5e707SKishon Vijay Abraham I /* HWPARAMS0 */
57885d5e707SKishon Vijay Abraham I #define DWC3_MODE(n)		((n) & 0x7)
57985d5e707SKishon Vijay Abraham I 
58085d5e707SKishon Vijay Abraham I #define DWC3_MDWIDTH(n)		(((n) & 0xff00) >> 8)
58185d5e707SKishon Vijay Abraham I 
58285d5e707SKishon Vijay Abraham I /* HWPARAMS1 */
58385d5e707SKishon Vijay Abraham I #define DWC3_NUM_INT(n)		(((n) & (0x3f << 15)) >> 15)
58485d5e707SKishon Vijay Abraham I 
58585d5e707SKishon Vijay Abraham I /* HWPARAMS3 */
58685d5e707SKishon Vijay Abraham I #define DWC3_NUM_IN_EPS_MASK	(0x1f << 18)
58785d5e707SKishon Vijay Abraham I #define DWC3_NUM_EPS_MASK	(0x3f << 12)
58885d5e707SKishon Vijay Abraham I #define DWC3_NUM_EPS(p)		(((p)->hwparams3 &		\
58985d5e707SKishon Vijay Abraham I 			(DWC3_NUM_EPS_MASK)) >> 12)
59085d5e707SKishon Vijay Abraham I #define DWC3_NUM_IN_EPS(p)	(((p)->hwparams3 &		\
59185d5e707SKishon Vijay Abraham I 			(DWC3_NUM_IN_EPS_MASK)) >> 18)
59285d5e707SKishon Vijay Abraham I 
59385d5e707SKishon Vijay Abraham I /* HWPARAMS7 */
59485d5e707SKishon Vijay Abraham I #define DWC3_RAM1_DEPTH(n)	((n) & 0xffff)
59585d5e707SKishon Vijay Abraham I 
59685d5e707SKishon Vijay Abraham I struct dwc3_request {
59785d5e707SKishon Vijay Abraham I 	struct usb_request	request;
59885d5e707SKishon Vijay Abraham I 	struct list_head	list;
59985d5e707SKishon Vijay Abraham I 	struct dwc3_ep		*dep;
60085d5e707SKishon Vijay Abraham I 	u32			start_slot;
60185d5e707SKishon Vijay Abraham I 
60285d5e707SKishon Vijay Abraham I 	u8			epnum;
60385d5e707SKishon Vijay Abraham I 	struct dwc3_trb		*trb;
60485d5e707SKishon Vijay Abraham I 	dma_addr_t		trb_dma;
60585d5e707SKishon Vijay Abraham I 
60685d5e707SKishon Vijay Abraham I 	unsigned		direction:1;
60785d5e707SKishon Vijay Abraham I 	unsigned		mapped:1;
60885d5e707SKishon Vijay Abraham I 	unsigned		queued:1;
60985d5e707SKishon Vijay Abraham I };
61085d5e707SKishon Vijay Abraham I 
61185d5e707SKishon Vijay Abraham I /*
61285d5e707SKishon Vijay Abraham I  * struct dwc3_scratchpad_array - hibernation scratchpad array
61385d5e707SKishon Vijay Abraham I  * (format defined by hw)
61485d5e707SKishon Vijay Abraham I  */
61585d5e707SKishon Vijay Abraham I struct dwc3_scratchpad_array {
61685d5e707SKishon Vijay Abraham I 	__le64	dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
61785d5e707SKishon Vijay Abraham I };
61885d5e707SKishon Vijay Abraham I 
61985d5e707SKishon Vijay Abraham I /**
62085d5e707SKishon Vijay Abraham I  * struct dwc3 - representation of our controller
62185d5e707SKishon Vijay Abraham I  * @ctrl_req: usb control request which is used for ep0
62285d5e707SKishon Vijay Abraham I  * @ep0_trb: trb which is used for the ctrl_req
62385d5e707SKishon Vijay Abraham I  * @ep0_bounce: bounce buffer for ep0
62485d5e707SKishon Vijay Abraham I  * @setup_buf: used while precessing STD USB requests
62585d5e707SKishon Vijay Abraham I  * @ctrl_req_addr: dma address of ctrl_req
62685d5e707SKishon Vijay Abraham I  * @ep0_trb: dma address of ep0_trb
62785d5e707SKishon Vijay Abraham I  * @ep0_usb_req: dummy req used while handling STD USB requests
62885d5e707SKishon Vijay Abraham I  * @ep0_bounce_addr: dma address of ep0_bounce
62985d5e707SKishon Vijay Abraham I  * @scratch_addr: dma address of scratchbuf
63085d5e707SKishon Vijay Abraham I  * @lock: for synchronizing
63185d5e707SKishon Vijay Abraham I  * @dev: pointer to our struct device
63285d5e707SKishon Vijay Abraham I  * @xhci: pointer to our xHCI child
63385d5e707SKishon Vijay Abraham I  * @event_buffer_list: a list of event buffers
63485d5e707SKishon Vijay Abraham I  * @gadget: device side representation of the peripheral controller
63585d5e707SKishon Vijay Abraham I  * @gadget_driver: pointer to the gadget driver
63685d5e707SKishon Vijay Abraham I  * @regs: base address for our registers
63785d5e707SKishon Vijay Abraham I  * @regs_size: address space size
63885d5e707SKishon Vijay Abraham I  * @nr_scratch: number of scratch buffers
63985d5e707SKishon Vijay Abraham I  * @num_event_buffers: calculated number of event buffers
64085d5e707SKishon Vijay Abraham I  * @u1u2: only used on revisions <1.83a for workaround
64185d5e707SKishon Vijay Abraham I  * @maximum_speed: maximum speed requested (mainly for testing purposes)
64285d5e707SKishon Vijay Abraham I  * @revision: revision register contents
64385d5e707SKishon Vijay Abraham I  * @dr_mode: requested mode of operation
64485d5e707SKishon Vijay Abraham I  * @dcfg: saved contents of DCFG register
64585d5e707SKishon Vijay Abraham I  * @gctl: saved contents of GCTL register
64685d5e707SKishon Vijay Abraham I  * @isoch_delay: wValue from Set Isochronous Delay request;
64785d5e707SKishon Vijay Abraham I  * @u2sel: parameter from Set SEL request.
64885d5e707SKishon Vijay Abraham I  * @u2pel: parameter from Set SEL request.
64985d5e707SKishon Vijay Abraham I  * @u1sel: parameter from Set SEL request.
65085d5e707SKishon Vijay Abraham I  * @u1pel: parameter from Set SEL request.
65185d5e707SKishon Vijay Abraham I  * @num_out_eps: number of out endpoints
65285d5e707SKishon Vijay Abraham I  * @num_in_eps: number of in endpoints
65385d5e707SKishon Vijay Abraham I  * @ep0_next_event: hold the next expected event
65485d5e707SKishon Vijay Abraham I  * @ep0state: state of endpoint zero
65585d5e707SKishon Vijay Abraham I  * @link_state: link state
65685d5e707SKishon Vijay Abraham I  * @speed: device speed (super, high, full, low)
65785d5e707SKishon Vijay Abraham I  * @mem: points to start of memory which is used for this struct.
65885d5e707SKishon Vijay Abraham I  * @hwparams: copy of hwparams registers
65985d5e707SKishon Vijay Abraham I  * @root: debugfs root folder pointer
66085d5e707SKishon Vijay Abraham I  * @regset: debugfs pointer to regdump file
66185d5e707SKishon Vijay Abraham I  * @test_mode: true when we're entering a USB test mode
66285d5e707SKishon Vijay Abraham I  * @test_mode_nr: test feature selector
66385d5e707SKishon Vijay Abraham I  * @lpm_nyet_threshold: LPM NYET response threshold
66485d5e707SKishon Vijay Abraham I  * @hird_threshold: HIRD threshold
66585d5e707SKishon Vijay Abraham I  * @delayed_status: true when gadget driver asks for delayed status
66685d5e707SKishon Vijay Abraham I  * @ep0_bounced: true when we used bounce buffer
66785d5e707SKishon Vijay Abraham I  * @ep0_expect_in: true when we expect a DATA IN transfer
66885d5e707SKishon Vijay Abraham I  * @has_hibernation: true when dwc3 was configured with Hibernation
66985d5e707SKishon Vijay Abraham I  * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
67085d5e707SKishon Vijay Abraham I  *			there's now way for software to detect this in runtime.
67185d5e707SKishon Vijay Abraham I  * @is_utmi_l1_suspend: the core asserts output signal
67285d5e707SKishon Vijay Abraham I  * 	0	- utmi_sleep_n
67385d5e707SKishon Vijay Abraham I  * 	1	- utmi_l1_suspend_n
67485d5e707SKishon Vijay Abraham I  * @is_selfpowered: true when we are selfpowered
67585d5e707SKishon Vijay Abraham I  * @is_fpga: true when we are using the FPGA board
67685d5e707SKishon Vijay Abraham I  * @needs_fifo_resize: not all users might want fifo resizing, flag it
67785d5e707SKishon Vijay Abraham I  * @pullups_connected: true when Run/Stop bit is set
67885d5e707SKishon Vijay Abraham I  * @resize_fifos: tells us it's ok to reconfigure our TxFIFO sizes.
67985d5e707SKishon Vijay Abraham I  * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
68085d5e707SKishon Vijay Abraham I  * @start_config_issued: true when StartConfig command has been issued
68185d5e707SKishon Vijay Abraham I  * @three_stage_setup: set if we perform a three phase setup
68285d5e707SKishon Vijay Abraham I  * @disable_scramble_quirk: set if we enable the disable scramble quirk
68385d5e707SKishon Vijay Abraham I  * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
68485d5e707SKishon Vijay Abraham I  * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
68585d5e707SKishon Vijay Abraham I  * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
68685d5e707SKishon Vijay Abraham I  * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
68785d5e707SKishon Vijay Abraham I  * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
68885d5e707SKishon Vijay Abraham I  * @lfps_filter_quirk: set if we enable LFPS filter quirk
68985d5e707SKishon Vijay Abraham I  * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
69085d5e707SKishon Vijay Abraham I  * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
69185d5e707SKishon Vijay Abraham I  * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
69285d5e707SKishon Vijay Abraham I  * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
69385d5e707SKishon Vijay Abraham I  * @tx_de_emphasis: Tx de-emphasis value
69485d5e707SKishon Vijay Abraham I  * 	0	- -6dB de-emphasis
69585d5e707SKishon Vijay Abraham I  * 	1	- -3.5dB de-emphasis
69685d5e707SKishon Vijay Abraham I  * 	2	- No de-emphasis
69785d5e707SKishon Vijay Abraham I  * 	3	- Reserved
698*793d347fSKishon Vijay Abraham I  * @index: index of _this_ controller
699*793d347fSKishon Vijay Abraham I  * @list: to maintain the list of dwc3 controllers
70085d5e707SKishon Vijay Abraham I  */
70185d5e707SKishon Vijay Abraham I struct dwc3 {
70285d5e707SKishon Vijay Abraham I 	struct usb_ctrlrequest	*ctrl_req;
70385d5e707SKishon Vijay Abraham I 	struct dwc3_trb		*ep0_trb;
70485d5e707SKishon Vijay Abraham I 	void			*ep0_bounce;
70585d5e707SKishon Vijay Abraham I 	void			*scratchbuf;
70685d5e707SKishon Vijay Abraham I 	u8			*setup_buf;
70785d5e707SKishon Vijay Abraham I 	dma_addr_t		ctrl_req_addr;
70885d5e707SKishon Vijay Abraham I 	dma_addr_t		ep0_trb_addr;
70985d5e707SKishon Vijay Abraham I 	dma_addr_t		ep0_bounce_addr;
71085d5e707SKishon Vijay Abraham I 	dma_addr_t		scratch_addr;
71185d5e707SKishon Vijay Abraham I 	struct dwc3_request	ep0_usb_req;
71285d5e707SKishon Vijay Abraham I 
71385d5e707SKishon Vijay Abraham I 	/* device lock */
71485d5e707SKishon Vijay Abraham I 	spinlock_t		lock;
71585d5e707SKishon Vijay Abraham I 
71685d5e707SKishon Vijay Abraham I 	struct device		*dev;
71785d5e707SKishon Vijay Abraham I 
71885d5e707SKishon Vijay Abraham I 	struct platform_device	*xhci;
71985d5e707SKishon Vijay Abraham I 	struct resource		xhci_resources[DWC3_XHCI_RESOURCES_NUM];
72085d5e707SKishon Vijay Abraham I 
72185d5e707SKishon Vijay Abraham I 	struct dwc3_event_buffer **ev_buffs;
72285d5e707SKishon Vijay Abraham I 	struct dwc3_ep		*eps[DWC3_ENDPOINTS_NUM];
72385d5e707SKishon Vijay Abraham I 
72485d5e707SKishon Vijay Abraham I 	struct usb_gadget	gadget;
72585d5e707SKishon Vijay Abraham I 	struct usb_gadget_driver *gadget_driver;
72685d5e707SKishon Vijay Abraham I 
72785d5e707SKishon Vijay Abraham I 	void __iomem		*regs;
72885d5e707SKishon Vijay Abraham I 	size_t			regs_size;
72985d5e707SKishon Vijay Abraham I 
73085d5e707SKishon Vijay Abraham I 	enum usb_dr_mode	dr_mode;
73185d5e707SKishon Vijay Abraham I 
73285d5e707SKishon Vijay Abraham I 	/* used for suspend/resume */
73385d5e707SKishon Vijay Abraham I 	u32			dcfg;
73485d5e707SKishon Vijay Abraham I 	u32			gctl;
73585d5e707SKishon Vijay Abraham I 
73685d5e707SKishon Vijay Abraham I 	u32			nr_scratch;
73785d5e707SKishon Vijay Abraham I 	u32			num_event_buffers;
73885d5e707SKishon Vijay Abraham I 	u32			u1u2;
73985d5e707SKishon Vijay Abraham I 	u32			maximum_speed;
74085d5e707SKishon Vijay Abraham I 	u32			revision;
74185d5e707SKishon Vijay Abraham I 
74285d5e707SKishon Vijay Abraham I #define DWC3_REVISION_173A	0x5533173a
74385d5e707SKishon Vijay Abraham I #define DWC3_REVISION_175A	0x5533175a
74485d5e707SKishon Vijay Abraham I #define DWC3_REVISION_180A	0x5533180a
74585d5e707SKishon Vijay Abraham I #define DWC3_REVISION_183A	0x5533183a
74685d5e707SKishon Vijay Abraham I #define DWC3_REVISION_185A	0x5533185a
74785d5e707SKishon Vijay Abraham I #define DWC3_REVISION_187A	0x5533187a
74885d5e707SKishon Vijay Abraham I #define DWC3_REVISION_188A	0x5533188a
74985d5e707SKishon Vijay Abraham I #define DWC3_REVISION_190A	0x5533190a
75085d5e707SKishon Vijay Abraham I #define DWC3_REVISION_194A	0x5533194a
75185d5e707SKishon Vijay Abraham I #define DWC3_REVISION_200A	0x5533200a
75285d5e707SKishon Vijay Abraham I #define DWC3_REVISION_202A	0x5533202a
75385d5e707SKishon Vijay Abraham I #define DWC3_REVISION_210A	0x5533210a
75485d5e707SKishon Vijay Abraham I #define DWC3_REVISION_220A	0x5533220a
75585d5e707SKishon Vijay Abraham I #define DWC3_REVISION_230A	0x5533230a
75685d5e707SKishon Vijay Abraham I #define DWC3_REVISION_240A	0x5533240a
75785d5e707SKishon Vijay Abraham I #define DWC3_REVISION_250A	0x5533250a
75885d5e707SKishon Vijay Abraham I #define DWC3_REVISION_260A	0x5533260a
75985d5e707SKishon Vijay Abraham I #define DWC3_REVISION_270A	0x5533270a
76085d5e707SKishon Vijay Abraham I #define DWC3_REVISION_280A	0x5533280a
76185d5e707SKishon Vijay Abraham I 
76285d5e707SKishon Vijay Abraham I 	enum dwc3_ep0_next	ep0_next_event;
76385d5e707SKishon Vijay Abraham I 	enum dwc3_ep0_state	ep0state;
76485d5e707SKishon Vijay Abraham I 	enum dwc3_link_state	link_state;
76585d5e707SKishon Vijay Abraham I 
76685d5e707SKishon Vijay Abraham I 	u16			isoch_delay;
76785d5e707SKishon Vijay Abraham I 	u16			u2sel;
76885d5e707SKishon Vijay Abraham I 	u16			u2pel;
76985d5e707SKishon Vijay Abraham I 	u8			u1sel;
77085d5e707SKishon Vijay Abraham I 	u8			u1pel;
77185d5e707SKishon Vijay Abraham I 
77285d5e707SKishon Vijay Abraham I 	u8			speed;
77385d5e707SKishon Vijay Abraham I 
77485d5e707SKishon Vijay Abraham I 	u8			num_out_eps;
77585d5e707SKishon Vijay Abraham I 	u8			num_in_eps;
77685d5e707SKishon Vijay Abraham I 
77785d5e707SKishon Vijay Abraham I 	void			*mem;
77885d5e707SKishon Vijay Abraham I 
77985d5e707SKishon Vijay Abraham I 	struct dwc3_hwparams	hwparams;
78085d5e707SKishon Vijay Abraham I 	struct dentry		*root;
78185d5e707SKishon Vijay Abraham I 	struct debugfs_regset32	*regset;
78285d5e707SKishon Vijay Abraham I 
78385d5e707SKishon Vijay Abraham I 	u8			test_mode;
78485d5e707SKishon Vijay Abraham I 	u8			test_mode_nr;
78585d5e707SKishon Vijay Abraham I 	u8			lpm_nyet_threshold;
78685d5e707SKishon Vijay Abraham I 	u8			hird_threshold;
78785d5e707SKishon Vijay Abraham I 
78885d5e707SKishon Vijay Abraham I 	unsigned		delayed_status:1;
78985d5e707SKishon Vijay Abraham I 	unsigned		ep0_bounced:1;
79085d5e707SKishon Vijay Abraham I 	unsigned		ep0_expect_in:1;
79185d5e707SKishon Vijay Abraham I 	unsigned		has_hibernation:1;
79285d5e707SKishon Vijay Abraham I 	unsigned		has_lpm_erratum:1;
79385d5e707SKishon Vijay Abraham I 	unsigned		is_utmi_l1_suspend:1;
79485d5e707SKishon Vijay Abraham I 	unsigned		is_selfpowered:1;
79585d5e707SKishon Vijay Abraham I 	unsigned		is_fpga:1;
79685d5e707SKishon Vijay Abraham I 	unsigned		needs_fifo_resize:1;
79785d5e707SKishon Vijay Abraham I 	unsigned		pullups_connected:1;
79885d5e707SKishon Vijay Abraham I 	unsigned		resize_fifos:1;
79985d5e707SKishon Vijay Abraham I 	unsigned		setup_packet_pending:1;
80085d5e707SKishon Vijay Abraham I 	unsigned		start_config_issued:1;
80185d5e707SKishon Vijay Abraham I 	unsigned		three_stage_setup:1;
80285d5e707SKishon Vijay Abraham I 
80385d5e707SKishon Vijay Abraham I 	unsigned		disable_scramble_quirk:1;
80485d5e707SKishon Vijay Abraham I 	unsigned		u2exit_lfps_quirk:1;
80585d5e707SKishon Vijay Abraham I 	unsigned		u2ss_inp3_quirk:1;
80685d5e707SKishon Vijay Abraham I 	unsigned		req_p1p2p3_quirk:1;
80785d5e707SKishon Vijay Abraham I 	unsigned                del_p1p2p3_quirk:1;
80885d5e707SKishon Vijay Abraham I 	unsigned		del_phy_power_chg_quirk:1;
80985d5e707SKishon Vijay Abraham I 	unsigned		lfps_filter_quirk:1;
81085d5e707SKishon Vijay Abraham I 	unsigned		rx_detect_poll_quirk:1;
81185d5e707SKishon Vijay Abraham I 	unsigned		dis_u3_susphy_quirk:1;
81285d5e707SKishon Vijay Abraham I 	unsigned		dis_u2_susphy_quirk:1;
81385d5e707SKishon Vijay Abraham I 
81485d5e707SKishon Vijay Abraham I 	unsigned		tx_de_emphasis_quirk:1;
81585d5e707SKishon Vijay Abraham I 	unsigned		tx_de_emphasis:2;
816*793d347fSKishon Vijay Abraham I 	int			index;
817*793d347fSKishon Vijay Abraham I 	struct list_head        list;
81885d5e707SKishon Vijay Abraham I };
81985d5e707SKishon Vijay Abraham I 
82085d5e707SKishon Vijay Abraham I /* -------------------------------------------------------------------------- */
82185d5e707SKishon Vijay Abraham I 
82285d5e707SKishon Vijay Abraham I /* -------------------------------------------------------------------------- */
82385d5e707SKishon Vijay Abraham I 
82485d5e707SKishon Vijay Abraham I struct dwc3_event_type {
82585d5e707SKishon Vijay Abraham I 	u32	is_devspec:1;
82685d5e707SKishon Vijay Abraham I 	u32	type:7;
82785d5e707SKishon Vijay Abraham I 	u32	reserved8_31:24;
82885d5e707SKishon Vijay Abraham I } __packed;
82985d5e707SKishon Vijay Abraham I 
83085d5e707SKishon Vijay Abraham I #define DWC3_DEPEVT_XFERCOMPLETE	0x01
83185d5e707SKishon Vijay Abraham I #define DWC3_DEPEVT_XFERINPROGRESS	0x02
83285d5e707SKishon Vijay Abraham I #define DWC3_DEPEVT_XFERNOTREADY	0x03
83385d5e707SKishon Vijay Abraham I #define DWC3_DEPEVT_RXTXFIFOEVT		0x04
83485d5e707SKishon Vijay Abraham I #define DWC3_DEPEVT_STREAMEVT		0x06
83585d5e707SKishon Vijay Abraham I #define DWC3_DEPEVT_EPCMDCMPLT		0x07
83685d5e707SKishon Vijay Abraham I 
83785d5e707SKishon Vijay Abraham I /**
838b6d959acSKishon Vijay Abraham I  * dwc3_ep_event_string - returns event name
839b6d959acSKishon Vijay Abraham I  * @event: then event code
840b6d959acSKishon Vijay Abraham I  */
841b6d959acSKishon Vijay Abraham I static inline const char *dwc3_ep_event_string(u8 event)
842b6d959acSKishon Vijay Abraham I {
843b6d959acSKishon Vijay Abraham I 	switch (event) {
844b6d959acSKishon Vijay Abraham I 	case DWC3_DEPEVT_XFERCOMPLETE:
845b6d959acSKishon Vijay Abraham I 		return "Transfer Complete";
846b6d959acSKishon Vijay Abraham I 	case DWC3_DEPEVT_XFERINPROGRESS:
847b6d959acSKishon Vijay Abraham I 		return "Transfer In-Progress";
848b6d959acSKishon Vijay Abraham I 	case DWC3_DEPEVT_XFERNOTREADY:
849b6d959acSKishon Vijay Abraham I 		return "Transfer Not Ready";
850b6d959acSKishon Vijay Abraham I 	case DWC3_DEPEVT_RXTXFIFOEVT:
851b6d959acSKishon Vijay Abraham I 		return "FIFO";
852b6d959acSKishon Vijay Abraham I 	case DWC3_DEPEVT_STREAMEVT:
853b6d959acSKishon Vijay Abraham I 		return "Stream";
854b6d959acSKishon Vijay Abraham I 	case DWC3_DEPEVT_EPCMDCMPLT:
855b6d959acSKishon Vijay Abraham I 		return "Endpoint Command Complete";
856b6d959acSKishon Vijay Abraham I 	}
857b6d959acSKishon Vijay Abraham I 
858b6d959acSKishon Vijay Abraham I 	return "UNKNOWN";
859b6d959acSKishon Vijay Abraham I }
860b6d959acSKishon Vijay Abraham I 
861b6d959acSKishon Vijay Abraham I /**
86285d5e707SKishon Vijay Abraham I  * struct dwc3_event_depvt - Device Endpoint Events
86385d5e707SKishon Vijay Abraham I  * @one_bit: indicates this is an endpoint event (not used)
86485d5e707SKishon Vijay Abraham I  * @endpoint_number: number of the endpoint
86585d5e707SKishon Vijay Abraham I  * @endpoint_event: The event we have:
86685d5e707SKishon Vijay Abraham I  *	0x00	- Reserved
86785d5e707SKishon Vijay Abraham I  *	0x01	- XferComplete
86885d5e707SKishon Vijay Abraham I  *	0x02	- XferInProgress
86985d5e707SKishon Vijay Abraham I  *	0x03	- XferNotReady
87085d5e707SKishon Vijay Abraham I  *	0x04	- RxTxFifoEvt (IN->Underrun, OUT->Overrun)
87185d5e707SKishon Vijay Abraham I  *	0x05	- Reserved
87285d5e707SKishon Vijay Abraham I  *	0x06	- StreamEvt
87385d5e707SKishon Vijay Abraham I  *	0x07	- EPCmdCmplt
87485d5e707SKishon Vijay Abraham I  * @reserved11_10: Reserved, don't use.
87585d5e707SKishon Vijay Abraham I  * @status: Indicates the status of the event. Refer to databook for
87685d5e707SKishon Vijay Abraham I  *	more information.
87785d5e707SKishon Vijay Abraham I  * @parameters: Parameters of the current event. Refer to databook for
87885d5e707SKishon Vijay Abraham I  *	more information.
87985d5e707SKishon Vijay Abraham I  */
88085d5e707SKishon Vijay Abraham I struct dwc3_event_depevt {
88185d5e707SKishon Vijay Abraham I 	u32	one_bit:1;
88285d5e707SKishon Vijay Abraham I 	u32	endpoint_number:5;
88385d5e707SKishon Vijay Abraham I 	u32	endpoint_event:4;
88485d5e707SKishon Vijay Abraham I 	u32	reserved11_10:2;
88585d5e707SKishon Vijay Abraham I 	u32	status:4;
88685d5e707SKishon Vijay Abraham I 
88785d5e707SKishon Vijay Abraham I /* Within XferNotReady */
88885d5e707SKishon Vijay Abraham I #define DEPEVT_STATUS_TRANSFER_ACTIVE	(1 << 3)
88985d5e707SKishon Vijay Abraham I 
89085d5e707SKishon Vijay Abraham I /* Within XferComplete */
89185d5e707SKishon Vijay Abraham I #define DEPEVT_STATUS_BUSERR	(1 << 0)
89285d5e707SKishon Vijay Abraham I #define DEPEVT_STATUS_SHORT	(1 << 1)
89385d5e707SKishon Vijay Abraham I #define DEPEVT_STATUS_IOC	(1 << 2)
89485d5e707SKishon Vijay Abraham I #define DEPEVT_STATUS_LST	(1 << 3)
89585d5e707SKishon Vijay Abraham I 
89685d5e707SKishon Vijay Abraham I /* Stream event only */
89785d5e707SKishon Vijay Abraham I #define DEPEVT_STREAMEVT_FOUND		1
89885d5e707SKishon Vijay Abraham I #define DEPEVT_STREAMEVT_NOTFOUND	2
89985d5e707SKishon Vijay Abraham I 
90085d5e707SKishon Vijay Abraham I /* Control-only Status */
90185d5e707SKishon Vijay Abraham I #define DEPEVT_STATUS_CONTROL_DATA	1
90285d5e707SKishon Vijay Abraham I #define DEPEVT_STATUS_CONTROL_STATUS	2
90385d5e707SKishon Vijay Abraham I 
90485d5e707SKishon Vijay Abraham I 	u32	parameters:16;
90585d5e707SKishon Vijay Abraham I } __packed;
90685d5e707SKishon Vijay Abraham I 
90785d5e707SKishon Vijay Abraham I /**
90885d5e707SKishon Vijay Abraham I  * struct dwc3_event_devt - Device Events
90985d5e707SKishon Vijay Abraham I  * @one_bit: indicates this is a non-endpoint event (not used)
91085d5e707SKishon Vijay Abraham I  * @device_event: indicates it's a device event. Should read as 0x00
91185d5e707SKishon Vijay Abraham I  * @type: indicates the type of device event.
91285d5e707SKishon Vijay Abraham I  *	0	- DisconnEvt
91385d5e707SKishon Vijay Abraham I  *	1	- USBRst
91485d5e707SKishon Vijay Abraham I  *	2	- ConnectDone
91585d5e707SKishon Vijay Abraham I  *	3	- ULStChng
91685d5e707SKishon Vijay Abraham I  *	4	- WkUpEvt
91785d5e707SKishon Vijay Abraham I  *	5	- Reserved
91885d5e707SKishon Vijay Abraham I  *	6	- EOPF
91985d5e707SKishon Vijay Abraham I  *	7	- SOF
92085d5e707SKishon Vijay Abraham I  *	8	- Reserved
92185d5e707SKishon Vijay Abraham I  *	9	- ErrticErr
92285d5e707SKishon Vijay Abraham I  *	10	- CmdCmplt
92385d5e707SKishon Vijay Abraham I  *	11	- EvntOverflow
92485d5e707SKishon Vijay Abraham I  *	12	- VndrDevTstRcved
92585d5e707SKishon Vijay Abraham I  * @reserved15_12: Reserved, not used
92685d5e707SKishon Vijay Abraham I  * @event_info: Information about this event
92785d5e707SKishon Vijay Abraham I  * @reserved31_25: Reserved, not used
92885d5e707SKishon Vijay Abraham I  */
92985d5e707SKishon Vijay Abraham I struct dwc3_event_devt {
93085d5e707SKishon Vijay Abraham I 	u32	one_bit:1;
93185d5e707SKishon Vijay Abraham I 	u32	device_event:7;
93285d5e707SKishon Vijay Abraham I 	u32	type:4;
93385d5e707SKishon Vijay Abraham I 	u32	reserved15_12:4;
93485d5e707SKishon Vijay Abraham I 	u32	event_info:9;
93585d5e707SKishon Vijay Abraham I 	u32	reserved31_25:7;
93685d5e707SKishon Vijay Abraham I } __packed;
93785d5e707SKishon Vijay Abraham I 
93885d5e707SKishon Vijay Abraham I /**
93985d5e707SKishon Vijay Abraham I  * struct dwc3_event_gevt - Other Core Events
94085d5e707SKishon Vijay Abraham I  * @one_bit: indicates this is a non-endpoint event (not used)
94185d5e707SKishon Vijay Abraham I  * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
94285d5e707SKishon Vijay Abraham I  * @phy_port_number: self-explanatory
94385d5e707SKishon Vijay Abraham I  * @reserved31_12: Reserved, not used.
94485d5e707SKishon Vijay Abraham I  */
94585d5e707SKishon Vijay Abraham I struct dwc3_event_gevt {
94685d5e707SKishon Vijay Abraham I 	u32	one_bit:1;
94785d5e707SKishon Vijay Abraham I 	u32	device_event:7;
94885d5e707SKishon Vijay Abraham I 	u32	phy_port_number:4;
94985d5e707SKishon Vijay Abraham I 	u32	reserved31_12:20;
95085d5e707SKishon Vijay Abraham I } __packed;
95185d5e707SKishon Vijay Abraham I 
95285d5e707SKishon Vijay Abraham I /**
95385d5e707SKishon Vijay Abraham I  * union dwc3_event - representation of Event Buffer contents
95485d5e707SKishon Vijay Abraham I  * @raw: raw 32-bit event
95585d5e707SKishon Vijay Abraham I  * @type: the type of the event
95685d5e707SKishon Vijay Abraham I  * @depevt: Device Endpoint Event
95785d5e707SKishon Vijay Abraham I  * @devt: Device Event
95885d5e707SKishon Vijay Abraham I  * @gevt: Global Event
95985d5e707SKishon Vijay Abraham I  */
96085d5e707SKishon Vijay Abraham I union dwc3_event {
96185d5e707SKishon Vijay Abraham I 	u32				raw;
96285d5e707SKishon Vijay Abraham I 	struct dwc3_event_type		type;
96385d5e707SKishon Vijay Abraham I 	struct dwc3_event_depevt	depevt;
96485d5e707SKishon Vijay Abraham I 	struct dwc3_event_devt		devt;
96585d5e707SKishon Vijay Abraham I 	struct dwc3_event_gevt		gevt;
96685d5e707SKishon Vijay Abraham I };
96785d5e707SKishon Vijay Abraham I 
96885d5e707SKishon Vijay Abraham I /**
96985d5e707SKishon Vijay Abraham I  * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
97085d5e707SKishon Vijay Abraham I  * parameters
97185d5e707SKishon Vijay Abraham I  * @param2: third parameter
97285d5e707SKishon Vijay Abraham I  * @param1: second parameter
97385d5e707SKishon Vijay Abraham I  * @param0: first parameter
97485d5e707SKishon Vijay Abraham I  */
97585d5e707SKishon Vijay Abraham I struct dwc3_gadget_ep_cmd_params {
97685d5e707SKishon Vijay Abraham I 	u32	param2;
97785d5e707SKishon Vijay Abraham I 	u32	param1;
97885d5e707SKishon Vijay Abraham I 	u32	param0;
97985d5e707SKishon Vijay Abraham I };
98085d5e707SKishon Vijay Abraham I 
98185d5e707SKishon Vijay Abraham I /*
98285d5e707SKishon Vijay Abraham I  * DWC3 Features to be used as Driver Data
98385d5e707SKishon Vijay Abraham I  */
98485d5e707SKishon Vijay Abraham I 
98585d5e707SKishon Vijay Abraham I #define DWC3_HAS_PERIPHERAL		BIT(0)
98685d5e707SKishon Vijay Abraham I #define DWC3_HAS_XHCI			BIT(1)
98785d5e707SKishon Vijay Abraham I #define DWC3_HAS_OTG			BIT(3)
98885d5e707SKishon Vijay Abraham I 
98985d5e707SKishon Vijay Abraham I /* prototypes */
99085d5e707SKishon Vijay Abraham I void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
99185d5e707SKishon Vijay Abraham I int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc);
99285d5e707SKishon Vijay Abraham I 
9939848e574SKishon Vijay Abraham I #ifdef CONFIG_USB_DWC3_HOST
99485d5e707SKishon Vijay Abraham I int dwc3_host_init(struct dwc3 *dwc);
99585d5e707SKishon Vijay Abraham I void dwc3_host_exit(struct dwc3 *dwc);
99685d5e707SKishon Vijay Abraham I #else
99785d5e707SKishon Vijay Abraham I static inline int dwc3_host_init(struct dwc3 *dwc)
99885d5e707SKishon Vijay Abraham I { return 0; }
99985d5e707SKishon Vijay Abraham I static inline void dwc3_host_exit(struct dwc3 *dwc)
100085d5e707SKishon Vijay Abraham I { }
100185d5e707SKishon Vijay Abraham I #endif
100285d5e707SKishon Vijay Abraham I 
10039848e574SKishon Vijay Abraham I #ifdef CONFIG_USB_DWC3_GADGET
100485d5e707SKishon Vijay Abraham I int dwc3_gadget_init(struct dwc3 *dwc);
100585d5e707SKishon Vijay Abraham I void dwc3_gadget_exit(struct dwc3 *dwc);
100685d5e707SKishon Vijay Abraham I int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
100785d5e707SKishon Vijay Abraham I int dwc3_gadget_get_link_state(struct dwc3 *dwc);
100885d5e707SKishon Vijay Abraham I int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
100985d5e707SKishon Vijay Abraham I int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
101085d5e707SKishon Vijay Abraham I 		unsigned cmd, struct dwc3_gadget_ep_cmd_params *params);
101185d5e707SKishon Vijay Abraham I int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
101285d5e707SKishon Vijay Abraham I #else
101385d5e707SKishon Vijay Abraham I static inline int dwc3_gadget_init(struct dwc3 *dwc)
101485d5e707SKishon Vijay Abraham I { return 0; }
101585d5e707SKishon Vijay Abraham I static inline void dwc3_gadget_exit(struct dwc3 *dwc)
101685d5e707SKishon Vijay Abraham I { }
101785d5e707SKishon Vijay Abraham I static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
101885d5e707SKishon Vijay Abraham I { return 0; }
101985d5e707SKishon Vijay Abraham I static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
102085d5e707SKishon Vijay Abraham I { return 0; }
102185d5e707SKishon Vijay Abraham I static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
102285d5e707SKishon Vijay Abraham I 		enum dwc3_link_state state)
102385d5e707SKishon Vijay Abraham I { return 0; }
102485d5e707SKishon Vijay Abraham I 
102585d5e707SKishon Vijay Abraham I static inline int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
102685d5e707SKishon Vijay Abraham I 		unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
102785d5e707SKishon Vijay Abraham I { return 0; }
102885d5e707SKishon Vijay Abraham I static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
102985d5e707SKishon Vijay Abraham I 		int cmd, u32 param)
103085d5e707SKishon Vijay Abraham I { return 0; }
103185d5e707SKishon Vijay Abraham I #endif
103285d5e707SKishon Vijay Abraham I 
103385d5e707SKishon Vijay Abraham I #endif /* __DRIVERS_USB_DWC3_CORE_H */
1034