1*f6ce6072SVignesh Raghavendra /* SPDX-License-Identifier: GPL-2.0 */ 2*f6ce6072SVignesh Raghavendra /* 3*f6ce6072SVignesh Raghavendra * USBSS device controller driver header file 4*f6ce6072SVignesh Raghavendra * 5*f6ce6072SVignesh Raghavendra * Copyright (C) 2018-2019 Cadence. 6*f6ce6072SVignesh Raghavendra * Copyright (C) 2017-2018 NXP 7*f6ce6072SVignesh Raghavendra * 8*f6ce6072SVignesh Raghavendra * Author: Pawel Laszczak <pawell@cadence.com> 9*f6ce6072SVignesh Raghavendra * Pawel Jez <pjez@cadence.com> 10*f6ce6072SVignesh Raghavendra * Peter Chen <peter.chen@nxp.com> 11*f6ce6072SVignesh Raghavendra */ 12*f6ce6072SVignesh Raghavendra #ifndef __LINUX_CDNS3_GADGET 13*f6ce6072SVignesh Raghavendra #define __LINUX_CDNS3_GADGET 14*f6ce6072SVignesh Raghavendra #include <linux/usb/gadget.h> 15*f6ce6072SVignesh Raghavendra 16*f6ce6072SVignesh Raghavendra /* 17*f6ce6072SVignesh Raghavendra * USBSS-DEV register interface. 18*f6ce6072SVignesh Raghavendra * This corresponds to the USBSS Device Controller Interface 19*f6ce6072SVignesh Raghavendra */ 20*f6ce6072SVignesh Raghavendra 21*f6ce6072SVignesh Raghavendra /** 22*f6ce6072SVignesh Raghavendra * struct cdns3_usb_regs - device controller registers. 23*f6ce6072SVignesh Raghavendra * @usb_conf: Global Configuration. 24*f6ce6072SVignesh Raghavendra * @usb_sts: Global Status. 25*f6ce6072SVignesh Raghavendra * @usb_cmd: Global Command. 26*f6ce6072SVignesh Raghavendra * @usb_itpn: ITP/SOF number. 27*f6ce6072SVignesh Raghavendra * @usb_lpm: Global Command. 28*f6ce6072SVignesh Raghavendra * @usb_ien: USB Interrupt Enable. 29*f6ce6072SVignesh Raghavendra * @usb_ists: USB Interrupt Status. 30*f6ce6072SVignesh Raghavendra * @ep_sel: Endpoint Select. 31*f6ce6072SVignesh Raghavendra * @ep_traddr: Endpoint Transfer Ring Address. 32*f6ce6072SVignesh Raghavendra * @ep_cfg: Endpoint Configuration. 33*f6ce6072SVignesh Raghavendra * @ep_cmd: Endpoint Command. 34*f6ce6072SVignesh Raghavendra * @ep_sts: Endpoint Status. 35*f6ce6072SVignesh Raghavendra * @ep_sts_sid: Endpoint Status. 36*f6ce6072SVignesh Raghavendra * @ep_sts_en: Endpoint Status Enable. 37*f6ce6072SVignesh Raghavendra * @drbl: Doorbell. 38*f6ce6072SVignesh Raghavendra * @ep_ien: EP Interrupt Enable. 39*f6ce6072SVignesh Raghavendra * @ep_ists: EP Interrupt Status. 40*f6ce6072SVignesh Raghavendra * @usb_pwr: Global Power Configuration. 41*f6ce6072SVignesh Raghavendra * @usb_conf2: Global Configuration 2. 42*f6ce6072SVignesh Raghavendra * @usb_cap1: Capability 1. 43*f6ce6072SVignesh Raghavendra * @usb_cap2: Capability 2. 44*f6ce6072SVignesh Raghavendra * @usb_cap3: Capability 3. 45*f6ce6072SVignesh Raghavendra * @usb_cap4: Capability 4. 46*f6ce6072SVignesh Raghavendra * @usb_cap5: Capability 5. 47*f6ce6072SVignesh Raghavendra * @usb_cap6: Capability 6. 48*f6ce6072SVignesh Raghavendra * @usb_cpkt1: Custom Packet 1. 49*f6ce6072SVignesh Raghavendra * @usb_cpkt2: Custom Packet 2. 50*f6ce6072SVignesh Raghavendra * @usb_cpkt3: Custom Packet 3. 51*f6ce6072SVignesh Raghavendra * @ep_dma_ext_addr: Upper address for DMA operations. 52*f6ce6072SVignesh Raghavendra * @buf_addr: Address for On-chip Buffer operations. 53*f6ce6072SVignesh Raghavendra * @buf_data: Data for On-chip Buffer operations. 54*f6ce6072SVignesh Raghavendra * @buf_ctrl: On-chip Buffer Access Control. 55*f6ce6072SVignesh Raghavendra * @dtrans: DMA Transfer Mode. 56*f6ce6072SVignesh Raghavendra * @tdl_from_trb: Source of TD Configuration. 57*f6ce6072SVignesh Raghavendra * @tdl_beh: TDL Behavior Configuration. 58*f6ce6072SVignesh Raghavendra * @ep_tdl: Endpoint TDL. 59*f6ce6072SVignesh Raghavendra * @tdl_beh2: TDL Behavior 2 Configuration. 60*f6ce6072SVignesh Raghavendra * @dma_adv_td: DMA Advance TD Configuration. 61*f6ce6072SVignesh Raghavendra * @reserved1: Reserved. 62*f6ce6072SVignesh Raghavendra * @cfg_regs: Configuration. 63*f6ce6072SVignesh Raghavendra * @reserved2: Reserved. 64*f6ce6072SVignesh Raghavendra * @dma_axi_ctrl: AXI Control. 65*f6ce6072SVignesh Raghavendra * @dma_axi_id: AXI ID register. 66*f6ce6072SVignesh Raghavendra * @dma_axi_cap: AXI Capability. 67*f6ce6072SVignesh Raghavendra * @dma_axi_ctrl0: AXI Control 0. 68*f6ce6072SVignesh Raghavendra * @dma_axi_ctrl1: AXI Control 1. 69*f6ce6072SVignesh Raghavendra */ 70*f6ce6072SVignesh Raghavendra struct cdns3_usb_regs { 71*f6ce6072SVignesh Raghavendra __le32 usb_conf; 72*f6ce6072SVignesh Raghavendra __le32 usb_sts; 73*f6ce6072SVignesh Raghavendra __le32 usb_cmd; 74*f6ce6072SVignesh Raghavendra __le32 usb_itpn; 75*f6ce6072SVignesh Raghavendra __le32 usb_lpm; 76*f6ce6072SVignesh Raghavendra __le32 usb_ien; 77*f6ce6072SVignesh Raghavendra __le32 usb_ists; 78*f6ce6072SVignesh Raghavendra __le32 ep_sel; 79*f6ce6072SVignesh Raghavendra __le32 ep_traddr; 80*f6ce6072SVignesh Raghavendra __le32 ep_cfg; 81*f6ce6072SVignesh Raghavendra __le32 ep_cmd; 82*f6ce6072SVignesh Raghavendra __le32 ep_sts; 83*f6ce6072SVignesh Raghavendra __le32 ep_sts_sid; 84*f6ce6072SVignesh Raghavendra __le32 ep_sts_en; 85*f6ce6072SVignesh Raghavendra __le32 drbl; 86*f6ce6072SVignesh Raghavendra __le32 ep_ien; 87*f6ce6072SVignesh Raghavendra __le32 ep_ists; 88*f6ce6072SVignesh Raghavendra __le32 usb_pwr; 89*f6ce6072SVignesh Raghavendra __le32 usb_conf2; 90*f6ce6072SVignesh Raghavendra __le32 usb_cap1; 91*f6ce6072SVignesh Raghavendra __le32 usb_cap2; 92*f6ce6072SVignesh Raghavendra __le32 usb_cap3; 93*f6ce6072SVignesh Raghavendra __le32 usb_cap4; 94*f6ce6072SVignesh Raghavendra __le32 usb_cap5; 95*f6ce6072SVignesh Raghavendra __le32 usb_cap6; 96*f6ce6072SVignesh Raghavendra __le32 usb_cpkt1; 97*f6ce6072SVignesh Raghavendra __le32 usb_cpkt2; 98*f6ce6072SVignesh Raghavendra __le32 usb_cpkt3; 99*f6ce6072SVignesh Raghavendra __le32 ep_dma_ext_addr; 100*f6ce6072SVignesh Raghavendra __le32 buf_addr; 101*f6ce6072SVignesh Raghavendra __le32 buf_data; 102*f6ce6072SVignesh Raghavendra __le32 buf_ctrl; 103*f6ce6072SVignesh Raghavendra __le32 dtrans; 104*f6ce6072SVignesh Raghavendra __le32 tdl_from_trb; 105*f6ce6072SVignesh Raghavendra __le32 tdl_beh; 106*f6ce6072SVignesh Raghavendra __le32 ep_tdl; 107*f6ce6072SVignesh Raghavendra __le32 tdl_beh2; 108*f6ce6072SVignesh Raghavendra __le32 dma_adv_td; 109*f6ce6072SVignesh Raghavendra __le32 reserved1[26]; 110*f6ce6072SVignesh Raghavendra __le32 cfg_reg1; 111*f6ce6072SVignesh Raghavendra __le32 dbg_link1; 112*f6ce6072SVignesh Raghavendra __le32 dbg_link2; 113*f6ce6072SVignesh Raghavendra __le32 cfg_regs[74]; 114*f6ce6072SVignesh Raghavendra __le32 reserved2[51]; 115*f6ce6072SVignesh Raghavendra __le32 dma_axi_ctrl; 116*f6ce6072SVignesh Raghavendra __le32 dma_axi_id; 117*f6ce6072SVignesh Raghavendra __le32 dma_axi_cap; 118*f6ce6072SVignesh Raghavendra __le32 dma_axi_ctrl0; 119*f6ce6072SVignesh Raghavendra __le32 dma_axi_ctrl1; 120*f6ce6072SVignesh Raghavendra }; 121*f6ce6072SVignesh Raghavendra 122*f6ce6072SVignesh Raghavendra /* USB_CONF - bitmasks */ 123*f6ce6072SVignesh Raghavendra /* Reset USB device configuration. */ 124*f6ce6072SVignesh Raghavendra #define USB_CONF_CFGRST BIT(0) 125*f6ce6072SVignesh Raghavendra /* Set Configuration. */ 126*f6ce6072SVignesh Raghavendra #define USB_CONF_CFGSET BIT(1) 127*f6ce6072SVignesh Raghavendra /* Disconnect USB device in SuperSpeed. */ 128*f6ce6072SVignesh Raghavendra #define USB_CONF_USB3DIS BIT(3) 129*f6ce6072SVignesh Raghavendra /* Disconnect USB device in HS/FS */ 130*f6ce6072SVignesh Raghavendra #define USB_CONF_USB2DIS BIT(4) 131*f6ce6072SVignesh Raghavendra /* Little Endian access - default */ 132*f6ce6072SVignesh Raghavendra #define USB_CONF_LENDIAN BIT(5) 133*f6ce6072SVignesh Raghavendra /* 134*f6ce6072SVignesh Raghavendra * Big Endian access. Driver assume that byte order for 135*f6ce6072SVignesh Raghavendra * SFRs access always is as Little Endian so this bit 136*f6ce6072SVignesh Raghavendra * is not used. 137*f6ce6072SVignesh Raghavendra */ 138*f6ce6072SVignesh Raghavendra #define USB_CONF_BENDIAN BIT(6) 139*f6ce6072SVignesh Raghavendra /* Device software reset. */ 140*f6ce6072SVignesh Raghavendra #define USB_CONF_SWRST BIT(7) 141*f6ce6072SVignesh Raghavendra /* Singular DMA transfer mode. Only for VER < DEV_VER_V3*/ 142*f6ce6072SVignesh Raghavendra #define USB_CONF_DSING BIT(8) 143*f6ce6072SVignesh Raghavendra /* Multiple DMA transfers mode. Only for VER < DEV_VER_V3 */ 144*f6ce6072SVignesh Raghavendra #define USB_CONF_DMULT BIT(9) 145*f6ce6072SVignesh Raghavendra /* DMA clock turn-off enable. */ 146*f6ce6072SVignesh Raghavendra #define USB_CONF_DMAOFFEN BIT(10) 147*f6ce6072SVignesh Raghavendra /* DMA clock turn-off disable. */ 148*f6ce6072SVignesh Raghavendra #define USB_CONF_DMAOFFDS BIT(11) 149*f6ce6072SVignesh Raghavendra /* Clear Force Full Speed. */ 150*f6ce6072SVignesh Raghavendra #define USB_CONF_CFORCE_FS BIT(12) 151*f6ce6072SVignesh Raghavendra /* Set Force Full Speed. */ 152*f6ce6072SVignesh Raghavendra #define USB_CONF_SFORCE_FS BIT(13) 153*f6ce6072SVignesh Raghavendra /* Device enable. */ 154*f6ce6072SVignesh Raghavendra #define USB_CONF_DEVEN BIT(14) 155*f6ce6072SVignesh Raghavendra /* Device disable. */ 156*f6ce6072SVignesh Raghavendra #define USB_CONF_DEVDS BIT(15) 157*f6ce6072SVignesh Raghavendra /* L1 LPM state entry enable (used in HS/FS mode). */ 158*f6ce6072SVignesh Raghavendra #define USB_CONF_L1EN BIT(16) 159*f6ce6072SVignesh Raghavendra /* L1 LPM state entry disable (used in HS/FS mode). */ 160*f6ce6072SVignesh Raghavendra #define USB_CONF_L1DS BIT(17) 161*f6ce6072SVignesh Raghavendra /* USB 2.0 clock gate disable. */ 162*f6ce6072SVignesh Raghavendra #define USB_CONF_CLK2OFFEN BIT(18) 163*f6ce6072SVignesh Raghavendra /* USB 2.0 clock gate enable. */ 164*f6ce6072SVignesh Raghavendra #define USB_CONF_CLK2OFFDS BIT(19) 165*f6ce6072SVignesh Raghavendra /* L0 LPM state entry request (used in HS/FS mode). */ 166*f6ce6072SVignesh Raghavendra #define USB_CONF_LGO_L0 BIT(20) 167*f6ce6072SVignesh Raghavendra /* USB 3.0 clock gate disable. */ 168*f6ce6072SVignesh Raghavendra #define USB_CONF_CLK3OFFEN BIT(21) 169*f6ce6072SVignesh Raghavendra /* USB 3.0 clock gate enable. */ 170*f6ce6072SVignesh Raghavendra #define USB_CONF_CLK3OFFDS BIT(22) 171*f6ce6072SVignesh Raghavendra /* Bit 23 is reserved*/ 172*f6ce6072SVignesh Raghavendra /* U1 state entry enable (used in SS mode). */ 173*f6ce6072SVignesh Raghavendra #define USB_CONF_U1EN BIT(24) 174*f6ce6072SVignesh Raghavendra /* U1 state entry disable (used in SS mode). */ 175*f6ce6072SVignesh Raghavendra #define USB_CONF_U1DS BIT(25) 176*f6ce6072SVignesh Raghavendra /* U2 state entry enable (used in SS mode). */ 177*f6ce6072SVignesh Raghavendra #define USB_CONF_U2EN BIT(26) 178*f6ce6072SVignesh Raghavendra /* U2 state entry disable (used in SS mode). */ 179*f6ce6072SVignesh Raghavendra #define USB_CONF_U2DS BIT(27) 180*f6ce6072SVignesh Raghavendra /* U0 state entry request (used in SS mode). */ 181*f6ce6072SVignesh Raghavendra #define USB_CONF_LGO_U0 BIT(28) 182*f6ce6072SVignesh Raghavendra /* U1 state entry request (used in SS mode). */ 183*f6ce6072SVignesh Raghavendra #define USB_CONF_LGO_U1 BIT(29) 184*f6ce6072SVignesh Raghavendra /* U2 state entry request (used in SS mode). */ 185*f6ce6072SVignesh Raghavendra #define USB_CONF_LGO_U2 BIT(30) 186*f6ce6072SVignesh Raghavendra /* SS.Inactive state entry request (used in SS mode) */ 187*f6ce6072SVignesh Raghavendra #define USB_CONF_LGO_SSINACT BIT(31) 188*f6ce6072SVignesh Raghavendra 189*f6ce6072SVignesh Raghavendra /* USB_STS - bitmasks */ 190*f6ce6072SVignesh Raghavendra /* 191*f6ce6072SVignesh Raghavendra * Configuration status. 192*f6ce6072SVignesh Raghavendra * 1 - device is in the configured state. 193*f6ce6072SVignesh Raghavendra * 0 - device is not configured. 194*f6ce6072SVignesh Raghavendra */ 195*f6ce6072SVignesh Raghavendra #define USB_STS_CFGSTS_MASK BIT(0) 196*f6ce6072SVignesh Raghavendra #define USB_STS_CFGSTS(p) ((p) & USB_STS_CFGSTS_MASK) 197*f6ce6072SVignesh Raghavendra /* 198*f6ce6072SVignesh Raghavendra * On-chip memory overflow. 199*f6ce6072SVignesh Raghavendra * 0 - On-chip memory status OK. 200*f6ce6072SVignesh Raghavendra * 1 - On-chip memory overflow. 201*f6ce6072SVignesh Raghavendra */ 202*f6ce6072SVignesh Raghavendra #define USB_STS_OV_MASK BIT(1) 203*f6ce6072SVignesh Raghavendra #define USB_STS_OV(p) ((p) & USB_STS_OV_MASK) 204*f6ce6072SVignesh Raghavendra /* 205*f6ce6072SVignesh Raghavendra * SuperSpeed connection status. 206*f6ce6072SVignesh Raghavendra * 0 - USB in SuperSpeed mode disconnected. 207*f6ce6072SVignesh Raghavendra * 1 - USB in SuperSpeed mode connected. 208*f6ce6072SVignesh Raghavendra */ 209*f6ce6072SVignesh Raghavendra #define USB_STS_USB3CONS_MASK BIT(2) 210*f6ce6072SVignesh Raghavendra #define USB_STS_USB3CONS(p) ((p) & USB_STS_USB3CONS_MASK) 211*f6ce6072SVignesh Raghavendra /* 212*f6ce6072SVignesh Raghavendra * DMA transfer configuration status. 213*f6ce6072SVignesh Raghavendra * 0 - single request. 214*f6ce6072SVignesh Raghavendra * 1 - multiple TRB chain 215*f6ce6072SVignesh Raghavendra * Supported only for controller version < DEV_VER_V3 216*f6ce6072SVignesh Raghavendra */ 217*f6ce6072SVignesh Raghavendra #define USB_STS_DTRANS_MASK BIT(3) 218*f6ce6072SVignesh Raghavendra #define USB_STS_DTRANS(p) ((p) & USB_STS_DTRANS_MASK) 219*f6ce6072SVignesh Raghavendra /* 220*f6ce6072SVignesh Raghavendra * Device speed. 221*f6ce6072SVignesh Raghavendra * 0 - Undefined (value after reset). 222*f6ce6072SVignesh Raghavendra * 1 - Low speed 223*f6ce6072SVignesh Raghavendra * 2 - Full speed 224*f6ce6072SVignesh Raghavendra * 3 - High speed 225*f6ce6072SVignesh Raghavendra * 4 - Super speed 226*f6ce6072SVignesh Raghavendra */ 227*f6ce6072SVignesh Raghavendra #define USB_STS_USBSPEED_MASK GENMASK(6, 4) 228*f6ce6072SVignesh Raghavendra #define USB_STS_USBSPEED(p) (((p) & USB_STS_USBSPEED_MASK) >> 4) 229*f6ce6072SVignesh Raghavendra #define USB_STS_LS (0x1 << 4) 230*f6ce6072SVignesh Raghavendra #define USB_STS_FS (0x2 << 4) 231*f6ce6072SVignesh Raghavendra #define USB_STS_HS (0x3 << 4) 232*f6ce6072SVignesh Raghavendra #define USB_STS_SS (0x4 << 4) 233*f6ce6072SVignesh Raghavendra #define DEV_UNDEFSPEED(p) (((p) & USB_STS_USBSPEED_MASK) == (0x0 << 4)) 234*f6ce6072SVignesh Raghavendra #define DEV_LOWSPEED(p) (((p) & USB_STS_USBSPEED_MASK) == USB_STS_LS) 235*f6ce6072SVignesh Raghavendra #define DEV_FULLSPEED(p) (((p) & USB_STS_USBSPEED_MASK) == USB_STS_FS) 236*f6ce6072SVignesh Raghavendra #define DEV_HIGHSPEED(p) (((p) & USB_STS_USBSPEED_MASK) == USB_STS_HS) 237*f6ce6072SVignesh Raghavendra #define DEV_SUPERSPEED(p) (((p) & USB_STS_USBSPEED_MASK) == USB_STS_SS) 238*f6ce6072SVignesh Raghavendra /* 239*f6ce6072SVignesh Raghavendra * Endianness for SFR access. 240*f6ce6072SVignesh Raghavendra * 0 - Little Endian order (default after hardware reset). 241*f6ce6072SVignesh Raghavendra * 1 - Big Endian order 242*f6ce6072SVignesh Raghavendra */ 243*f6ce6072SVignesh Raghavendra #define USB_STS_ENDIAN_MASK BIT(7) 244*f6ce6072SVignesh Raghavendra #define USB_STS_ENDIAN(p) ((p) & USB_STS_ENDIAN_MASK) 245*f6ce6072SVignesh Raghavendra /* 246*f6ce6072SVignesh Raghavendra * HS/FS clock turn-off status. 247*f6ce6072SVignesh Raghavendra * 0 - hsfs clock is always on. 248*f6ce6072SVignesh Raghavendra * 1 - hsfs clock turn-off in L2 (HS/FS mode) is enabled 249*f6ce6072SVignesh Raghavendra * (default after hardware reset). 250*f6ce6072SVignesh Raghavendra */ 251*f6ce6072SVignesh Raghavendra #define USB_STS_CLK2OFF_MASK BIT(8) 252*f6ce6072SVignesh Raghavendra #define USB_STS_CLK2OFF(p) ((p) & USB_STS_CLK2OFF_MASK) 253*f6ce6072SVignesh Raghavendra /* 254*f6ce6072SVignesh Raghavendra * PCLK clock turn-off status. 255*f6ce6072SVignesh Raghavendra * 0 - pclk clock is always on. 256*f6ce6072SVignesh Raghavendra * 1 - pclk clock turn-off in U3 (SS mode) is enabled 257*f6ce6072SVignesh Raghavendra * (default after hardware reset). 258*f6ce6072SVignesh Raghavendra */ 259*f6ce6072SVignesh Raghavendra #define USB_STS_CLK3OFF_MASK BIT(9) 260*f6ce6072SVignesh Raghavendra #define USB_STS_CLK3OFF(p) ((p) & USB_STS_CLK3OFF_MASK) 261*f6ce6072SVignesh Raghavendra /* 262*f6ce6072SVignesh Raghavendra * Controller in reset state. 263*f6ce6072SVignesh Raghavendra * 0 - Internal reset is active. 264*f6ce6072SVignesh Raghavendra * 1 - Internal reset is not active and controller is fully operational. 265*f6ce6072SVignesh Raghavendra */ 266*f6ce6072SVignesh Raghavendra #define USB_STS_IN_RST_MASK BIT(10) 267*f6ce6072SVignesh Raghavendra #define USB_STS_IN_RST(p) ((p) & USB_STS_IN_RST_MASK) 268*f6ce6072SVignesh Raghavendra /* 269*f6ce6072SVignesh Raghavendra * Status of the "TDL calculation basing on TRB" feature. 270*f6ce6072SVignesh Raghavendra * 0 - disabled 271*f6ce6072SVignesh Raghavendra * 1 - enabled 272*f6ce6072SVignesh Raghavendra * Supported only for DEV_VER_V2 controller version. 273*f6ce6072SVignesh Raghavendra */ 274*f6ce6072SVignesh Raghavendra #define USB_STS_TDL_TRB_ENABLED BIT(11) 275*f6ce6072SVignesh Raghavendra /* 276*f6ce6072SVignesh Raghavendra * Device enable Status. 277*f6ce6072SVignesh Raghavendra * 0 - USB device is disabled (VBUS input is disconnected from internal logic). 278*f6ce6072SVignesh Raghavendra * 1 - USB device is enabled (VBUS input is connected to the internal logic). 279*f6ce6072SVignesh Raghavendra */ 280*f6ce6072SVignesh Raghavendra #define USB_STS_DEVS_MASK BIT(14) 281*f6ce6072SVignesh Raghavendra #define USB_STS_DEVS(p) ((p) & USB_STS_DEVS_MASK) 282*f6ce6072SVignesh Raghavendra /* 283*f6ce6072SVignesh Raghavendra * Address status. 284*f6ce6072SVignesh Raghavendra * 0 - USB device is default state. 285*f6ce6072SVignesh Raghavendra * 1 - USB device is at least in address state. 286*f6ce6072SVignesh Raghavendra */ 287*f6ce6072SVignesh Raghavendra #define USB_STS_ADDRESSED_MASK BIT(15) 288*f6ce6072SVignesh Raghavendra #define USB_STS_ADDRESSED(p) ((p) & USB_STS_ADDRESSED_MASK) 289*f6ce6072SVignesh Raghavendra /* 290*f6ce6072SVignesh Raghavendra * L1 LPM state enable status (used in HS/FS mode). 291*f6ce6072SVignesh Raghavendra * 0 - Entering to L1 LPM state disabled. 292*f6ce6072SVignesh Raghavendra * 1 - Entering to L1 LPM state enabled. 293*f6ce6072SVignesh Raghavendra */ 294*f6ce6072SVignesh Raghavendra #define USB_STS_L1ENS_MASK BIT(16) 295*f6ce6072SVignesh Raghavendra #define USB_STS_L1ENS(p) ((p) & USB_STS_L1ENS_MASK) 296*f6ce6072SVignesh Raghavendra /* 297*f6ce6072SVignesh Raghavendra * Internal VBUS connection status (used both in HS/FS and SS mode). 298*f6ce6072SVignesh Raghavendra * 0 - internal VBUS is not detected. 299*f6ce6072SVignesh Raghavendra * 1 - internal VBUS is detected. 300*f6ce6072SVignesh Raghavendra */ 301*f6ce6072SVignesh Raghavendra #define USB_STS_VBUSS_MASK BIT(17) 302*f6ce6072SVignesh Raghavendra #define USB_STS_VBUSS(p) ((p) & USB_STS_VBUSS_MASK) 303*f6ce6072SVignesh Raghavendra /* 304*f6ce6072SVignesh Raghavendra * HS/FS LPM state (used in FS/HS mode). 305*f6ce6072SVignesh Raghavendra * 0 - L0 State 306*f6ce6072SVignesh Raghavendra * 1 - L1 State 307*f6ce6072SVignesh Raghavendra * 2 - L2 State 308*f6ce6072SVignesh Raghavendra * 3 - L3 State 309*f6ce6072SVignesh Raghavendra */ 310*f6ce6072SVignesh Raghavendra #define USB_STS_LPMST_MASK GENMASK(19, 18) 311*f6ce6072SVignesh Raghavendra #define DEV_L0_STATE(p) (((p) & USB_STS_LPMST_MASK) == (0x0 << 18)) 312*f6ce6072SVignesh Raghavendra #define DEV_L1_STATE(p) (((p) & USB_STS_LPMST_MASK) == (0x1 << 18)) 313*f6ce6072SVignesh Raghavendra #define DEV_L2_STATE(p) (((p) & USB_STS_LPMST_MASK) == (0x2 << 18)) 314*f6ce6072SVignesh Raghavendra #define DEV_L3_STATE(p) (((p) & USB_STS_LPMST_MASK) == (0x3 << 18)) 315*f6ce6072SVignesh Raghavendra /* 316*f6ce6072SVignesh Raghavendra * Disable HS status (used in FS/HS mode). 317*f6ce6072SVignesh Raghavendra * 0 - the disconnect bit for HS/FS mode is set . 318*f6ce6072SVignesh Raghavendra * 1 - the disconnect bit for HS/FS mode is not set. 319*f6ce6072SVignesh Raghavendra */ 320*f6ce6072SVignesh Raghavendra #define USB_STS_USB2CONS_MASK BIT(20) 321*f6ce6072SVignesh Raghavendra #define USB_STS_USB2CONS(p) ((p) & USB_STS_USB2CONS_MASK) 322*f6ce6072SVignesh Raghavendra /* 323*f6ce6072SVignesh Raghavendra * HS/FS mode connection status (used in FS/HS mode). 324*f6ce6072SVignesh Raghavendra * 0 - High Speed operations in USB2.0 (FS/HS) mode not disabled. 325*f6ce6072SVignesh Raghavendra * 1 - High Speed operations in USB2.0 (FS/HS). 326*f6ce6072SVignesh Raghavendra */ 327*f6ce6072SVignesh Raghavendra #define USB_STS_DISABLE_HS_MASK BIT(21) 328*f6ce6072SVignesh Raghavendra #define USB_STS_DISABLE_HS(p) ((p) & USB_STS_DISABLE_HS_MASK) 329*f6ce6072SVignesh Raghavendra /* 330*f6ce6072SVignesh Raghavendra * U1 state enable status (used in SS mode). 331*f6ce6072SVignesh Raghavendra * 0 - Entering to U1 state disabled. 332*f6ce6072SVignesh Raghavendra * 1 - Entering to U1 state enabled. 333*f6ce6072SVignesh Raghavendra */ 334*f6ce6072SVignesh Raghavendra #define USB_STS_U1ENS_MASK BIT(24) 335*f6ce6072SVignesh Raghavendra #define USB_STS_U1ENS(p) ((p) & USB_STS_U1ENS_MASK) 336*f6ce6072SVignesh Raghavendra /* 337*f6ce6072SVignesh Raghavendra * U2 state enable status (used in SS mode). 338*f6ce6072SVignesh Raghavendra * 0 - Entering to U2 state disabled. 339*f6ce6072SVignesh Raghavendra * 1 - Entering to U2 state enabled. 340*f6ce6072SVignesh Raghavendra */ 341*f6ce6072SVignesh Raghavendra #define USB_STS_U2ENS_MASK BIT(25) 342*f6ce6072SVignesh Raghavendra #define USB_STS_U2ENS(p) ((p) & USB_STS_U2ENS_MASK) 343*f6ce6072SVignesh Raghavendra /* 344*f6ce6072SVignesh Raghavendra * SuperSpeed Link LTSSM state. This field reflects USBSS-DEV current 345*f6ce6072SVignesh Raghavendra * SuperSpeed link state 346*f6ce6072SVignesh Raghavendra */ 347*f6ce6072SVignesh Raghavendra #define USB_STS_LST_MASK GENMASK(29, 26) 348*f6ce6072SVignesh Raghavendra #define DEV_LST_U0 (((p) & USB_STS_LST_MASK) == (0x0 << 26)) 349*f6ce6072SVignesh Raghavendra #define DEV_LST_U1 (((p) & USB_STS_LST_MASK) == (0x1 << 26)) 350*f6ce6072SVignesh Raghavendra #define DEV_LST_U2 (((p) & USB_STS_LST_MASK) == (0x2 << 26)) 351*f6ce6072SVignesh Raghavendra #define DEV_LST_U3 (((p) & USB_STS_LST_MASK) == (0x3 << 26)) 352*f6ce6072SVignesh Raghavendra #define DEV_LST_DISABLED (((p) & USB_STS_LST_MASK) == (0x4 << 26)) 353*f6ce6072SVignesh Raghavendra #define DEV_LST_RXDETECT (((p) & USB_STS_LST_MASK) == (0x5 << 26)) 354*f6ce6072SVignesh Raghavendra #define DEV_LST_INACTIVE (((p) & USB_STS_LST_MASK) == (0x6 << 26)) 355*f6ce6072SVignesh Raghavendra #define DEV_LST_POLLING (((p) & USB_STS_LST_MASK) == (0x7 << 26)) 356*f6ce6072SVignesh Raghavendra #define DEV_LST_RECOVERY (((p) & USB_STS_LST_MASK) == (0x8 << 26)) 357*f6ce6072SVignesh Raghavendra #define DEV_LST_HOT_RESET (((p) & USB_STS_LST_MASK) == (0x9 << 26)) 358*f6ce6072SVignesh Raghavendra #define DEV_LST_COMP_MODE (((p) & USB_STS_LST_MASK) == (0xa << 26)) 359*f6ce6072SVignesh Raghavendra #define DEV_LST_LB_STATE (((p) & USB_STS_LST_MASK) == (0xb << 26)) 360*f6ce6072SVignesh Raghavendra /* 361*f6ce6072SVignesh Raghavendra * DMA clock turn-off status. 362*f6ce6072SVignesh Raghavendra * 0 - DMA clock is always on (default after hardware reset). 363*f6ce6072SVignesh Raghavendra * 1 - DMA clock turn-off in U1, U2 and U3 (SS mode) is enabled. 364*f6ce6072SVignesh Raghavendra */ 365*f6ce6072SVignesh Raghavendra #define USB_STS_DMAOFF_MASK BIT(30) 366*f6ce6072SVignesh Raghavendra #define USB_STS_DMAOFF(p) ((p) & USB_STS_DMAOFF_MASK) 367*f6ce6072SVignesh Raghavendra /* 368*f6ce6072SVignesh Raghavendra * SFR Endian status. 369*f6ce6072SVignesh Raghavendra * 0 - Little Endian order (default after hardware reset). 370*f6ce6072SVignesh Raghavendra * 1 - Big Endian order. 371*f6ce6072SVignesh Raghavendra */ 372*f6ce6072SVignesh Raghavendra #define USB_STS_ENDIAN2_MASK BIT(31) 373*f6ce6072SVignesh Raghavendra #define USB_STS_ENDIAN2(p) ((p) & USB_STS_ENDIAN2_MASK) 374*f6ce6072SVignesh Raghavendra 375*f6ce6072SVignesh Raghavendra /* USB_CMD - bitmasks */ 376*f6ce6072SVignesh Raghavendra /* Set Function Address */ 377*f6ce6072SVignesh Raghavendra #define USB_CMD_SET_ADDR BIT(0) 378*f6ce6072SVignesh Raghavendra /* 379*f6ce6072SVignesh Raghavendra * Function Address This field is saved to the device only when the field 380*f6ce6072SVignesh Raghavendra * SET_ADDR is set '1 ' during write to USB_CMD register. 381*f6ce6072SVignesh Raghavendra * Software is responsible for entering the address of the device during 382*f6ce6072SVignesh Raghavendra * SET_ADDRESS request service. This field should be set immediately after 383*f6ce6072SVignesh Raghavendra * the SETUP packet is decoded, and prior to confirmation of the status phase 384*f6ce6072SVignesh Raghavendra */ 385*f6ce6072SVignesh Raghavendra #define USB_CMD_FADDR_MASK GENMASK(7, 1) 386*f6ce6072SVignesh Raghavendra #define USB_CMD_FADDR(p) (((p) << 1) & USB_CMD_FADDR_MASK) 387*f6ce6072SVignesh Raghavendra /* Send Function Wake Device Notification TP (used only in SS mode). */ 388*f6ce6072SVignesh Raghavendra #define USB_CMD_SDNFW BIT(8) 389*f6ce6072SVignesh Raghavendra /* Set Test Mode (used only in HS/FS mode). */ 390*f6ce6072SVignesh Raghavendra #define USB_CMD_STMODE BIT(9) 391*f6ce6072SVignesh Raghavendra /* Test mode selector (used only in HS/FS mode) */ 392*f6ce6072SVignesh Raghavendra #define USB_STS_TMODE_SEL_MASK GENMASK(11, 10) 393*f6ce6072SVignesh Raghavendra #define USB_STS_TMODE_SEL(p) (((p) << 10) & USB_STS_TMODE_SEL_MASK) 394*f6ce6072SVignesh Raghavendra /* 395*f6ce6072SVignesh Raghavendra * Send Latency Tolerance Message Device Notification TP (used only 396*f6ce6072SVignesh Raghavendra * in SS mode). 397*f6ce6072SVignesh Raghavendra */ 398*f6ce6072SVignesh Raghavendra #define USB_CMD_SDNLTM BIT(12) 399*f6ce6072SVignesh Raghavendra /* Send Custom Transaction Packet (used only in SS mode) */ 400*f6ce6072SVignesh Raghavendra #define USB_CMD_SPKT BIT(13) 401*f6ce6072SVignesh Raghavendra /*Device Notification 'Function Wake' - Interface value (only in SS mode. */ 402*f6ce6072SVignesh Raghavendra #define USB_CMD_DNFW_INT_MASK GENMASK(23, 16) 403*f6ce6072SVignesh Raghavendra #define USB_STS_DNFW_INT(p) (((p) << 16) & USB_CMD_DNFW_INT_MASK) 404*f6ce6072SVignesh Raghavendra /* 405*f6ce6072SVignesh Raghavendra * Device Notification 'Latency Tolerance Message' -373 BELT value [7:0] 406*f6ce6072SVignesh Raghavendra * (used only in SS mode). 407*f6ce6072SVignesh Raghavendra */ 408*f6ce6072SVignesh Raghavendra #define USB_CMD_DNLTM_BELT_MASK GENMASK(27, 16) 409*f6ce6072SVignesh Raghavendra #define USB_STS_DNLTM_BELT(p) (((p) << 16) & USB_CMD_DNLTM_BELT_MASK) 410*f6ce6072SVignesh Raghavendra 411*f6ce6072SVignesh Raghavendra /* USB_ITPN - bitmasks */ 412*f6ce6072SVignesh Raghavendra /* 413*f6ce6072SVignesh Raghavendra * ITP(SS) / SOF (HS/FS) number 414*f6ce6072SVignesh Raghavendra * In SS mode this field represent number of last ITP received from host. 415*f6ce6072SVignesh Raghavendra * In HS/FS mode this field represent number of last SOF received from host. 416*f6ce6072SVignesh Raghavendra */ 417*f6ce6072SVignesh Raghavendra #define USB_ITPN_MASK GENMASK(13, 0) 418*f6ce6072SVignesh Raghavendra #define USB_ITPN(p) ((p) & USB_ITPN_MASK) 419*f6ce6072SVignesh Raghavendra 420*f6ce6072SVignesh Raghavendra /* USB_LPM - bitmasks */ 421*f6ce6072SVignesh Raghavendra /* Host Initiated Resume Duration. */ 422*f6ce6072SVignesh Raghavendra #define USB_LPM_HIRD_MASK GENMASK(3, 0) 423*f6ce6072SVignesh Raghavendra #define USB_LPM_HIRD(p) ((p) & USB_LPM_HIRD_MASK) 424*f6ce6072SVignesh Raghavendra /* Remote Wakeup Enable (bRemoteWake). */ 425*f6ce6072SVignesh Raghavendra #define USB_LPM_BRW BIT(4) 426*f6ce6072SVignesh Raghavendra 427*f6ce6072SVignesh Raghavendra /* USB_IEN - bitmasks */ 428*f6ce6072SVignesh Raghavendra /* SS connection interrupt enable */ 429*f6ce6072SVignesh Raghavendra #define USB_IEN_CONIEN BIT(0) 430*f6ce6072SVignesh Raghavendra /* SS disconnection interrupt enable. */ 431*f6ce6072SVignesh Raghavendra #define USB_IEN_DISIEN BIT(1) 432*f6ce6072SVignesh Raghavendra /* USB SS warm reset interrupt enable. */ 433*f6ce6072SVignesh Raghavendra #define USB_IEN_UWRESIEN BIT(2) 434*f6ce6072SVignesh Raghavendra /* USB SS hot reset interrupt enable */ 435*f6ce6072SVignesh Raghavendra #define USB_IEN_UHRESIEN BIT(3) 436*f6ce6072SVignesh Raghavendra /* SS link U3 state enter interrupt enable (suspend).*/ 437*f6ce6072SVignesh Raghavendra #define USB_IEN_U3ENTIEN BIT(4) 438*f6ce6072SVignesh Raghavendra /* SS link U3 state exit interrupt enable (wakeup). */ 439*f6ce6072SVignesh Raghavendra #define USB_IEN_U3EXTIEN BIT(5) 440*f6ce6072SVignesh Raghavendra /* SS link U2 state enter interrupt enable.*/ 441*f6ce6072SVignesh Raghavendra #define USB_IEN_U2ENTIEN BIT(6) 442*f6ce6072SVignesh Raghavendra /* SS link U2 state exit interrupt enable.*/ 443*f6ce6072SVignesh Raghavendra #define USB_IEN_U2EXTIEN BIT(7) 444*f6ce6072SVignesh Raghavendra /* SS link U1 state enter interrupt enable.*/ 445*f6ce6072SVignesh Raghavendra #define USB_IEN_U1ENTIEN BIT(8) 446*f6ce6072SVignesh Raghavendra /* SS link U1 state exit interrupt enable.*/ 447*f6ce6072SVignesh Raghavendra #define USB_IEN_U1EXTIEN BIT(9) 448*f6ce6072SVignesh Raghavendra /* ITP/SOF packet detected interrupt enable.*/ 449*f6ce6072SVignesh Raghavendra #define USB_IEN_ITPIEN BIT(10) 450*f6ce6072SVignesh Raghavendra /* Wakeup interrupt enable.*/ 451*f6ce6072SVignesh Raghavendra #define USB_IEN_WAKEIEN BIT(11) 452*f6ce6072SVignesh Raghavendra /* Send Custom Packet interrupt enable.*/ 453*f6ce6072SVignesh Raghavendra #define USB_IEN_SPKTIEN BIT(12) 454*f6ce6072SVignesh Raghavendra /* HS/FS mode connection interrupt enable.*/ 455*f6ce6072SVignesh Raghavendra #define USB_IEN_CON2IEN BIT(16) 456*f6ce6072SVignesh Raghavendra /* HS/FS mode disconnection interrupt enable.*/ 457*f6ce6072SVignesh Raghavendra #define USB_IEN_DIS2IEN BIT(17) 458*f6ce6072SVignesh Raghavendra /* USB reset (HS/FS mode) interrupt enable.*/ 459*f6ce6072SVignesh Raghavendra #define USB_IEN_U2RESIEN BIT(18) 460*f6ce6072SVignesh Raghavendra /* LPM L2 state enter interrupt enable.*/ 461*f6ce6072SVignesh Raghavendra #define USB_IEN_L2ENTIEN BIT(20) 462*f6ce6072SVignesh Raghavendra /* LPM L2 state exit interrupt enable.*/ 463*f6ce6072SVignesh Raghavendra #define USB_IEN_L2EXTIEN BIT(21) 464*f6ce6072SVignesh Raghavendra /* LPM L1 state enter interrupt enable.*/ 465*f6ce6072SVignesh Raghavendra #define USB_IEN_L1ENTIEN BIT(24) 466*f6ce6072SVignesh Raghavendra /* LPM L1 state exit interrupt enable.*/ 467*f6ce6072SVignesh Raghavendra #define USB_IEN_L1EXTIEN BIT(25) 468*f6ce6072SVignesh Raghavendra /* Configuration reset interrupt enable.*/ 469*f6ce6072SVignesh Raghavendra #define USB_IEN_CFGRESIEN BIT(26) 470*f6ce6072SVignesh Raghavendra /* Start of the USB SS warm reset interrupt enable.*/ 471*f6ce6072SVignesh Raghavendra #define USB_IEN_UWRESSIEN BIT(28) 472*f6ce6072SVignesh Raghavendra /* End of the USB SS warm reset interrupt enable.*/ 473*f6ce6072SVignesh Raghavendra #define USB_IEN_UWRESEIEN BIT(29) 474*f6ce6072SVignesh Raghavendra 475*f6ce6072SVignesh Raghavendra #define USB_IEN_INIT (USB_IEN_U2RESIEN | USB_ISTS_DIS2I | USB_IEN_CON2IEN \ 476*f6ce6072SVignesh Raghavendra | USB_IEN_UHRESIEN | USB_IEN_UWRESIEN | USB_IEN_DISIEN \ 477*f6ce6072SVignesh Raghavendra | USB_IEN_CONIEN | USB_IEN_U3EXTIEN | USB_IEN_L2ENTIEN \ 478*f6ce6072SVignesh Raghavendra | USB_IEN_L2EXTIEN | USB_IEN_L1ENTIEN | USB_IEN_U3ENTIEN) 479*f6ce6072SVignesh Raghavendra 480*f6ce6072SVignesh Raghavendra /* USB_ISTS - bitmasks */ 481*f6ce6072SVignesh Raghavendra /* SS Connection detected. */ 482*f6ce6072SVignesh Raghavendra #define USB_ISTS_CONI BIT(0) 483*f6ce6072SVignesh Raghavendra /* SS Disconnection detected. */ 484*f6ce6072SVignesh Raghavendra #define USB_ISTS_DISI BIT(1) 485*f6ce6072SVignesh Raghavendra /* UUSB warm reset detectede. */ 486*f6ce6072SVignesh Raghavendra #define USB_ISTS_UWRESI BIT(2) 487*f6ce6072SVignesh Raghavendra /* USB hot reset detected. */ 488*f6ce6072SVignesh Raghavendra #define USB_ISTS_UHRESI BIT(3) 489*f6ce6072SVignesh Raghavendra /* U3 link state enter detected (suspend).*/ 490*f6ce6072SVignesh Raghavendra #define USB_ISTS_U3ENTI BIT(4) 491*f6ce6072SVignesh Raghavendra /* U3 link state exit detected (wakeup). */ 492*f6ce6072SVignesh Raghavendra #define USB_ISTS_U3EXTI BIT(5) 493*f6ce6072SVignesh Raghavendra /* U2 link state enter detected.*/ 494*f6ce6072SVignesh Raghavendra #define USB_ISTS_U2ENTI BIT(6) 495*f6ce6072SVignesh Raghavendra /* U2 link state exit detected.*/ 496*f6ce6072SVignesh Raghavendra #define USB_ISTS_U2EXTI BIT(7) 497*f6ce6072SVignesh Raghavendra /* U1 link state enter detected.*/ 498*f6ce6072SVignesh Raghavendra #define USB_ISTS_U1ENTI BIT(8) 499*f6ce6072SVignesh Raghavendra /* U1 link state exit detected.*/ 500*f6ce6072SVignesh Raghavendra #define USB_ISTS_U1EXTI BIT(9) 501*f6ce6072SVignesh Raghavendra /* ITP/SOF packet detected.*/ 502*f6ce6072SVignesh Raghavendra #define USB_ISTS_ITPI BIT(10) 503*f6ce6072SVignesh Raghavendra /* Wakeup detected.*/ 504*f6ce6072SVignesh Raghavendra #define USB_ISTS_WAKEI BIT(11) 505*f6ce6072SVignesh Raghavendra /* Send Custom Packet detected.*/ 506*f6ce6072SVignesh Raghavendra #define USB_ISTS_SPKTI BIT(12) 507*f6ce6072SVignesh Raghavendra /* HS/FS mode connection detected.*/ 508*f6ce6072SVignesh Raghavendra #define USB_ISTS_CON2I BIT(16) 509*f6ce6072SVignesh Raghavendra /* HS/FS mode disconnection detected.*/ 510*f6ce6072SVignesh Raghavendra #define USB_ISTS_DIS2I BIT(17) 511*f6ce6072SVignesh Raghavendra /* USB reset (HS/FS mode) detected.*/ 512*f6ce6072SVignesh Raghavendra #define USB_ISTS_U2RESI BIT(18) 513*f6ce6072SVignesh Raghavendra /* LPM L2 state enter detected.*/ 514*f6ce6072SVignesh Raghavendra #define USB_ISTS_L2ENTI BIT(20) 515*f6ce6072SVignesh Raghavendra /* LPM L2 state exit detected.*/ 516*f6ce6072SVignesh Raghavendra #define USB_ISTS_L2EXTI BIT(21) 517*f6ce6072SVignesh Raghavendra /* LPM L1 state enter detected.*/ 518*f6ce6072SVignesh Raghavendra #define USB_ISTS_L1ENTI BIT(24) 519*f6ce6072SVignesh Raghavendra /* LPM L1 state exit detected.*/ 520*f6ce6072SVignesh Raghavendra #define USB_ISTS_L1EXTI BIT(25) 521*f6ce6072SVignesh Raghavendra /* USB configuration reset detected.*/ 522*f6ce6072SVignesh Raghavendra #define USB_ISTS_CFGRESI BIT(26) 523*f6ce6072SVignesh Raghavendra /* Start of the USB warm reset detected.*/ 524*f6ce6072SVignesh Raghavendra #define USB_ISTS_UWRESSI BIT(28) 525*f6ce6072SVignesh Raghavendra /* End of the USB warm reset detected.*/ 526*f6ce6072SVignesh Raghavendra #define USB_ISTS_UWRESEI BIT(29) 527*f6ce6072SVignesh Raghavendra 528*f6ce6072SVignesh Raghavendra /* USB_SEL - bitmasks */ 529*f6ce6072SVignesh Raghavendra #define EP_SEL_EPNO_MASK GENMASK(3, 0) 530*f6ce6072SVignesh Raghavendra /* Endpoint number. */ 531*f6ce6072SVignesh Raghavendra #define EP_SEL_EPNO(p) ((p) & EP_SEL_EPNO_MASK) 532*f6ce6072SVignesh Raghavendra /* Endpoint direction bit - 0 - OUT, 1 - IN. */ 533*f6ce6072SVignesh Raghavendra #define EP_SEL_DIR BIT(7) 534*f6ce6072SVignesh Raghavendra 535*f6ce6072SVignesh Raghavendra #define select_ep_in(nr) (EP_SEL_EPNO(p) | EP_SEL_DIR) 536*f6ce6072SVignesh Raghavendra #define select_ep_out (EP_SEL_EPNO(p)) 537*f6ce6072SVignesh Raghavendra 538*f6ce6072SVignesh Raghavendra /* EP_TRADDR - bitmasks */ 539*f6ce6072SVignesh Raghavendra /* Transfer Ring address. */ 540*f6ce6072SVignesh Raghavendra #define EP_TRADDR_TRADDR(p) ((p)) 541*f6ce6072SVignesh Raghavendra 542*f6ce6072SVignesh Raghavendra /* EP_CFG - bitmasks */ 543*f6ce6072SVignesh Raghavendra /* Endpoint enable */ 544*f6ce6072SVignesh Raghavendra #define EP_CFG_ENABLE BIT(0) 545*f6ce6072SVignesh Raghavendra /* 546*f6ce6072SVignesh Raghavendra * Endpoint type. 547*f6ce6072SVignesh Raghavendra * 1 - isochronous 548*f6ce6072SVignesh Raghavendra * 2 - bulk 549*f6ce6072SVignesh Raghavendra * 3 - interrupt 550*f6ce6072SVignesh Raghavendra */ 551*f6ce6072SVignesh Raghavendra #define EP_CFG_EPTYPE_MASK GENMASK(2, 1) 552*f6ce6072SVignesh Raghavendra #define EP_CFG_EPTYPE(p) (((p) << 1) & EP_CFG_EPTYPE_MASK) 553*f6ce6072SVignesh Raghavendra /* Stream support enable (only in SS mode). */ 554*f6ce6072SVignesh Raghavendra #define EP_CFG_STREAM_EN BIT(3) 555*f6ce6072SVignesh Raghavendra /* TDL check (only in SS mode for BULK EP). */ 556*f6ce6072SVignesh Raghavendra #define EP_CFG_TDL_CHK BIT(4) 557*f6ce6072SVignesh Raghavendra /* SID check (only in SS mode for BULK OUT EP). */ 558*f6ce6072SVignesh Raghavendra #define EP_CFG_SID_CHK BIT(5) 559*f6ce6072SVignesh Raghavendra /* DMA transfer endianness. */ 560*f6ce6072SVignesh Raghavendra #define EP_CFG_EPENDIAN BIT(7) 561*f6ce6072SVignesh Raghavendra /* Max burst size (used only in SS mode). */ 562*f6ce6072SVignesh Raghavendra #define EP_CFG_MAXBURST_MASK GENMASK(11, 8) 563*f6ce6072SVignesh Raghavendra #define EP_CFG_MAXBURST(p) (((p) << 8) & EP_CFG_MAXBURST_MASK) 564*f6ce6072SVignesh Raghavendra /* ISO max burst. */ 565*f6ce6072SVignesh Raghavendra #define EP_CFG_MULT_MASK GENMASK(15, 14) 566*f6ce6072SVignesh Raghavendra #define EP_CFG_MULT(p) (((p) << 14) & EP_CFG_MULT_MASK) 567*f6ce6072SVignesh Raghavendra /* ISO max burst. */ 568*f6ce6072SVignesh Raghavendra #define EP_CFG_MAXPKTSIZE_MASK GENMASK(26, 16) 569*f6ce6072SVignesh Raghavendra #define EP_CFG_MAXPKTSIZE(p) (((p) << 16) & EP_CFG_MAXPKTSIZE_MASK) 570*f6ce6072SVignesh Raghavendra /* Max number of buffered packets. */ 571*f6ce6072SVignesh Raghavendra #define EP_CFG_BUFFERING_MASK GENMASK(31, 27) 572*f6ce6072SVignesh Raghavendra #define EP_CFG_BUFFERING(p) (((p) << 27) & EP_CFG_BUFFERING_MASK) 573*f6ce6072SVignesh Raghavendra 574*f6ce6072SVignesh Raghavendra /* EP_CMD - bitmasks */ 575*f6ce6072SVignesh Raghavendra /* Endpoint reset. */ 576*f6ce6072SVignesh Raghavendra #define EP_CMD_EPRST BIT(0) 577*f6ce6072SVignesh Raghavendra /* Endpoint STALL set. */ 578*f6ce6072SVignesh Raghavendra #define EP_CMD_SSTALL BIT(1) 579*f6ce6072SVignesh Raghavendra /* Endpoint STALL clear. */ 580*f6ce6072SVignesh Raghavendra #define EP_CMD_CSTALL BIT(2) 581*f6ce6072SVignesh Raghavendra /* Send ERDY TP. */ 582*f6ce6072SVignesh Raghavendra #define EP_CMD_ERDY BIT(3) 583*f6ce6072SVignesh Raghavendra /* Request complete. */ 584*f6ce6072SVignesh Raghavendra #define EP_CMD_REQ_CMPL BIT(5) 585*f6ce6072SVignesh Raghavendra /* Transfer descriptor ready. */ 586*f6ce6072SVignesh Raghavendra #define EP_CMD_DRDY BIT(6) 587*f6ce6072SVignesh Raghavendra /* Data flush. */ 588*f6ce6072SVignesh Raghavendra #define EP_CMD_DFLUSH BIT(7) 589*f6ce6072SVignesh Raghavendra /* 590*f6ce6072SVignesh Raghavendra * Transfer Descriptor Length write (used only for Bulk Stream capable 591*f6ce6072SVignesh Raghavendra * endpoints in SS mode). 592*f6ce6072SVignesh Raghavendra * Bit Removed from DEV_VER_V3 controller version. 593*f6ce6072SVignesh Raghavendra */ 594*f6ce6072SVignesh Raghavendra #define EP_CMD_STDL BIT(8) 595*f6ce6072SVignesh Raghavendra /* 596*f6ce6072SVignesh Raghavendra * Transfer Descriptor Length (used only in SS mode for bulk endpoints). 597*f6ce6072SVignesh Raghavendra * Bits Removed from DEV_VER_V3 controller version. 598*f6ce6072SVignesh Raghavendra */ 599*f6ce6072SVignesh Raghavendra #define EP_CMD_TDL_MASK GENMASK(15, 9) 600*f6ce6072SVignesh Raghavendra #define EP_CMD_TDL_SET(p) (((p) << 9) & EP_CMD_TDL_MASK) 601*f6ce6072SVignesh Raghavendra #define EP_CMD_TDL_GET(p) (((p) & EP_CMD_TDL_MASK) >> 9) 602*f6ce6072SVignesh Raghavendra 603*f6ce6072SVignesh Raghavendra /* ERDY Stream ID value (used in SS mode). */ 604*f6ce6072SVignesh Raghavendra #define EP_CMD_ERDY_SID_MASK GENMASK(31, 16) 605*f6ce6072SVignesh Raghavendra #define EP_CMD_ERDY_SID(p) (((p) << 16) & EP_CMD_ERDY_SID_MASK) 606*f6ce6072SVignesh Raghavendra 607*f6ce6072SVignesh Raghavendra /* EP_STS - bitmasks */ 608*f6ce6072SVignesh Raghavendra /* Setup transfer complete. */ 609*f6ce6072SVignesh Raghavendra #define EP_STS_SETUP BIT(0) 610*f6ce6072SVignesh Raghavendra /* Endpoint STALL status. */ 611*f6ce6072SVignesh Raghavendra #define EP_STS_STALL(p) ((p) & BIT(1)) 612*f6ce6072SVignesh Raghavendra /* Interrupt On Complete. */ 613*f6ce6072SVignesh Raghavendra #define EP_STS_IOC BIT(2) 614*f6ce6072SVignesh Raghavendra /* Interrupt on Short Packet. */ 615*f6ce6072SVignesh Raghavendra #define EP_STS_ISP BIT(3) 616*f6ce6072SVignesh Raghavendra /* Transfer descriptor missing. */ 617*f6ce6072SVignesh Raghavendra #define EP_STS_DESCMIS BIT(4) 618*f6ce6072SVignesh Raghavendra /* Stream Rejected (used only in SS mode) */ 619*f6ce6072SVignesh Raghavendra #define EP_STS_STREAMR BIT(5) 620*f6ce6072SVignesh Raghavendra /* EXIT from MOVE DATA State (used only for stream transfers in SS mode). */ 621*f6ce6072SVignesh Raghavendra #define EP_STS_MD_EXIT BIT(6) 622*f6ce6072SVignesh Raghavendra /* TRB error. */ 623*f6ce6072SVignesh Raghavendra #define EP_STS_TRBERR BIT(7) 624*f6ce6072SVignesh Raghavendra /* Not ready (used only in SS mode). */ 625*f6ce6072SVignesh Raghavendra #define EP_STS_NRDY BIT(8) 626*f6ce6072SVignesh Raghavendra /* DMA busy bit. */ 627*f6ce6072SVignesh Raghavendra #define EP_STS_DBUSY BIT(9) 628*f6ce6072SVignesh Raghavendra /* Endpoint Buffer Empty */ 629*f6ce6072SVignesh Raghavendra #define EP_STS_BUFFEMPTY(p) ((p) & BIT(10)) 630*f6ce6072SVignesh Raghavendra /* Current Cycle Status */ 631*f6ce6072SVignesh Raghavendra #define EP_STS_CCS(p) ((p) & BIT(11)) 632*f6ce6072SVignesh Raghavendra /* Prime (used only in SS mode. */ 633*f6ce6072SVignesh Raghavendra #define EP_STS_PRIME BIT(12) 634*f6ce6072SVignesh Raghavendra /* Stream error (used only in SS mode). */ 635*f6ce6072SVignesh Raghavendra #define EP_STS_SIDERR BIT(13) 636*f6ce6072SVignesh Raghavendra /* OUT size mismatch. */ 637*f6ce6072SVignesh Raghavendra #define EP_STS_OUTSMM BIT(14) 638*f6ce6072SVignesh Raghavendra /* ISO transmission error. */ 639*f6ce6072SVignesh Raghavendra #define EP_STS_ISOERR BIT(15) 640*f6ce6072SVignesh Raghavendra /* Host Packet Pending (only for SS mode). */ 641*f6ce6072SVignesh Raghavendra #define EP_STS_HOSTPP(p) ((p) & BIT(16)) 642*f6ce6072SVignesh Raghavendra /* Stream Protocol State Machine State (only for Bulk stream endpoints). */ 643*f6ce6072SVignesh Raghavendra #define EP_STS_SPSMST_MASK GENMASK(18, 17) 644*f6ce6072SVignesh Raghavendra #define EP_STS_SPSMST_DISABLED(p) (((p) & EP_STS_SPSMST_MASK) >> 17) 645*f6ce6072SVignesh Raghavendra #define EP_STS_SPSMST_IDLE(p) (((p) & EP_STS_SPSMST_MASK) >> 17) 646*f6ce6072SVignesh Raghavendra #define EP_STS_SPSMST_START_STREAM(p) (((p) & EP_STS_SPSMST_MASK) >> 17) 647*f6ce6072SVignesh Raghavendra #define EP_STS_SPSMST_MOVE_DATA(p) (((p) & EP_STS_SPSMST_MASK) >> 17) 648*f6ce6072SVignesh Raghavendra /* Interrupt On Transfer complete. */ 649*f6ce6072SVignesh Raghavendra #define EP_STS_IOT BIT(19) 650*f6ce6072SVignesh Raghavendra /* OUT queue endpoint number. */ 651*f6ce6072SVignesh Raghavendra #define EP_STS_OUTQ_NO_MASK GENMASK(27, 24) 652*f6ce6072SVignesh Raghavendra #define EP_STS_OUTQ_NO(p) (((p) & EP_STS_OUTQ_NO_MASK) >> 24) 653*f6ce6072SVignesh Raghavendra /* OUT queue valid flag. */ 654*f6ce6072SVignesh Raghavendra #define EP_STS_OUTQ_VAL_MASK BIT(28) 655*f6ce6072SVignesh Raghavendra #define EP_STS_OUTQ_VAL(p) ((p) & EP_STS_OUTQ_VAL_MASK) 656*f6ce6072SVignesh Raghavendra /* SETUP WAIT. */ 657*f6ce6072SVignesh Raghavendra #define EP_STS_STPWAIT BIT(31) 658*f6ce6072SVignesh Raghavendra 659*f6ce6072SVignesh Raghavendra /* EP_STS_SID - bitmasks */ 660*f6ce6072SVignesh Raghavendra /* Stream ID (used only in SS mode). */ 661*f6ce6072SVignesh Raghavendra #define EP_STS_SID_MASK GENMASK(15, 0) 662*f6ce6072SVignesh Raghavendra #define EP_STS_SID(p) ((p) & EP_STS_SID_MASK) 663*f6ce6072SVignesh Raghavendra 664*f6ce6072SVignesh Raghavendra /* EP_STS_EN - bitmasks */ 665*f6ce6072SVignesh Raghavendra /* SETUP interrupt enable. */ 666*f6ce6072SVignesh Raghavendra #define EP_STS_EN_SETUPEN BIT(0) 667*f6ce6072SVignesh Raghavendra /* OUT transfer missing descriptor enable. */ 668*f6ce6072SVignesh Raghavendra #define EP_STS_EN_DESCMISEN BIT(4) 669*f6ce6072SVignesh Raghavendra /* Stream Rejected enable. */ 670*f6ce6072SVignesh Raghavendra #define EP_STS_EN_STREAMREN BIT(5) 671*f6ce6072SVignesh Raghavendra /* Move Data Exit enable.*/ 672*f6ce6072SVignesh Raghavendra #define EP_STS_EN_MD_EXITEN BIT(6) 673*f6ce6072SVignesh Raghavendra /* TRB enable. */ 674*f6ce6072SVignesh Raghavendra #define EP_STS_EN_TRBERREN BIT(7) 675*f6ce6072SVignesh Raghavendra /* NRDY enable. */ 676*f6ce6072SVignesh Raghavendra #define EP_STS_EN_NRDYEN BIT(8) 677*f6ce6072SVignesh Raghavendra /* Prime enable. */ 678*f6ce6072SVignesh Raghavendra #define EP_STS_EN_PRIMEEEN BIT(12) 679*f6ce6072SVignesh Raghavendra /* Stream error enable. */ 680*f6ce6072SVignesh Raghavendra #define EP_STS_EN_SIDERREN BIT(13) 681*f6ce6072SVignesh Raghavendra /* OUT size mismatch enable. */ 682*f6ce6072SVignesh Raghavendra #define EP_STS_EN_OUTSMMEN BIT(14) 683*f6ce6072SVignesh Raghavendra /* ISO transmission error enable. */ 684*f6ce6072SVignesh Raghavendra #define EP_STS_EN_ISOERREN BIT(15) 685*f6ce6072SVignesh Raghavendra /* Interrupt on Transmission complete enable. */ 686*f6ce6072SVignesh Raghavendra #define EP_STS_EN_IOTEN BIT(19) 687*f6ce6072SVignesh Raghavendra /* Setup Wait interrupt enable. */ 688*f6ce6072SVignesh Raghavendra #define EP_STS_EN_STPWAITEN BIT(31) 689*f6ce6072SVignesh Raghavendra 690*f6ce6072SVignesh Raghavendra /* DRBL- bitmasks */ 691*f6ce6072SVignesh Raghavendra #define DB_VALUE_BY_INDEX(index) (1 << (index)) 692*f6ce6072SVignesh Raghavendra #define DB_VALUE_EP0_OUT BIT(0) 693*f6ce6072SVignesh Raghavendra #define DB_VALUE_EP0_IN BIT(16) 694*f6ce6072SVignesh Raghavendra 695*f6ce6072SVignesh Raghavendra /* EP_IEN - bitmasks */ 696*f6ce6072SVignesh Raghavendra #define EP_IEN(index) (1 << (index)) 697*f6ce6072SVignesh Raghavendra #define EP_IEN_EP_OUT0 BIT(0) 698*f6ce6072SVignesh Raghavendra #define EP_IEN_EP_IN0 BIT(16) 699*f6ce6072SVignesh Raghavendra 700*f6ce6072SVignesh Raghavendra /* EP_ISTS - bitmasks */ 701*f6ce6072SVignesh Raghavendra #define EP_ISTS(index) (1 << (index)) 702*f6ce6072SVignesh Raghavendra #define EP_ISTS_EP_OUT0 BIT(0) 703*f6ce6072SVignesh Raghavendra #define EP_ISTS_EP_IN0 BIT(16) 704*f6ce6072SVignesh Raghavendra 705*f6ce6072SVignesh Raghavendra /* USB_PWR- bitmasks */ 706*f6ce6072SVignesh Raghavendra /*Power Shut Off capability enable*/ 707*f6ce6072SVignesh Raghavendra #define PUSB_PWR_PSO_EN BIT(0) 708*f6ce6072SVignesh Raghavendra /*Power Shut Off capability disable*/ 709*f6ce6072SVignesh Raghavendra #define PUSB_PWR_PSO_DS BIT(1) 710*f6ce6072SVignesh Raghavendra /* 711*f6ce6072SVignesh Raghavendra * Enables turning-off Reference Clock. 712*f6ce6072SVignesh Raghavendra * This bit is optional and implemented only when support for OTG is 713*f6ce6072SVignesh Raghavendra * implemented (indicated by OTG_READY bit set to '1'). 714*f6ce6072SVignesh Raghavendra */ 715*f6ce6072SVignesh Raghavendra #define PUSB_PWR_STB_CLK_SWITCH_EN BIT(8) 716*f6ce6072SVignesh Raghavendra /* 717*f6ce6072SVignesh Raghavendra * Status bit indicating that operation required by STB_CLK_SWITCH_EN write 718*f6ce6072SVignesh Raghavendra * is completed 719*f6ce6072SVignesh Raghavendra */ 720*f6ce6072SVignesh Raghavendra #define PUSB_PWR_STB_CLK_SWITCH_DONE BIT(9) 721*f6ce6072SVignesh Raghavendra /* This bit informs if Fast Registers Access is enabled. */ 722*f6ce6072SVignesh Raghavendra #define PUSB_PWR_FST_REG_ACCESS_STAT BIT(30) 723*f6ce6072SVignesh Raghavendra /* Fast Registers Access Enable. */ 724*f6ce6072SVignesh Raghavendra #define PUSB_PWR_FST_REG_ACCESS BIT(31) 725*f6ce6072SVignesh Raghavendra 726*f6ce6072SVignesh Raghavendra /* USB_CONF2- bitmasks */ 727*f6ce6072SVignesh Raghavendra /* 728*f6ce6072SVignesh Raghavendra * Writing 1 disables TDL calculation basing on TRB feature in controller 729*f6ce6072SVignesh Raghavendra * for DMULT mode. 730*f6ce6072SVignesh Raghavendra * Bit supported only for DEV_VER_V2 version. 731*f6ce6072SVignesh Raghavendra */ 732*f6ce6072SVignesh Raghavendra #define USB_CONF2_DIS_TDL_TRB BIT(1) 733*f6ce6072SVignesh Raghavendra /* 734*f6ce6072SVignesh Raghavendra * Writing 1 enables TDL calculation basing on TRB feature in controller 735*f6ce6072SVignesh Raghavendra * for DMULT mode. 736*f6ce6072SVignesh Raghavendra * Bit supported only for DEV_VER_V2 version. 737*f6ce6072SVignesh Raghavendra */ 738*f6ce6072SVignesh Raghavendra #define USB_CONF2_EN_TDL_TRB BIT(2) 739*f6ce6072SVignesh Raghavendra 740*f6ce6072SVignesh Raghavendra /* USB_CAP1- bitmasks */ 741*f6ce6072SVignesh Raghavendra /* 742*f6ce6072SVignesh Raghavendra * SFR Interface type 743*f6ce6072SVignesh Raghavendra * These field reflects type of SFR interface implemented: 744*f6ce6072SVignesh Raghavendra * 0x0 - OCP 745*f6ce6072SVignesh Raghavendra * 0x1 - AHB, 746*f6ce6072SVignesh Raghavendra * 0x2 - PLB 747*f6ce6072SVignesh Raghavendra * 0x3 - AXI 748*f6ce6072SVignesh Raghavendra * 0x4-0xF - reserved 749*f6ce6072SVignesh Raghavendra */ 750*f6ce6072SVignesh Raghavendra #define USB_CAP1_SFR_TYPE_MASK GENMASK(3, 0) 751*f6ce6072SVignesh Raghavendra #define DEV_SFR_TYPE_OCP(p) (((p) & USB_CAP1_SFR_TYPE_MASK) == 0x0) 752*f6ce6072SVignesh Raghavendra #define DEV_SFR_TYPE_AHB(p) (((p) & USB_CAP1_SFR_TYPE_MASK) == 0x1) 753*f6ce6072SVignesh Raghavendra #define DEV_SFR_TYPE_PLB(p) (((p) & USB_CAP1_SFR_TYPE_MASK) == 0x2) 754*f6ce6072SVignesh Raghavendra #define DEV_SFR_TYPE_AXI(p) (((p) & USB_CAP1_SFR_TYPE_MASK) == 0x3) 755*f6ce6072SVignesh Raghavendra /* 756*f6ce6072SVignesh Raghavendra * SFR Interface width 757*f6ce6072SVignesh Raghavendra * These field reflects width of SFR interface implemented: 758*f6ce6072SVignesh Raghavendra * 0x0 - 8 bit interface, 759*f6ce6072SVignesh Raghavendra * 0x1 - 16 bit interface, 760*f6ce6072SVignesh Raghavendra * 0x2 - 32 bit interface 761*f6ce6072SVignesh Raghavendra * 0x3 - 64 bit interface 762*f6ce6072SVignesh Raghavendra * 0x4-0xF - reserved 763*f6ce6072SVignesh Raghavendra */ 764*f6ce6072SVignesh Raghavendra #define USB_CAP1_SFR_WIDTH_MASK GENMASK(7, 4) 765*f6ce6072SVignesh Raghavendra #define DEV_SFR_WIDTH_8(p) (((p) & USB_CAP1_SFR_WIDTH_MASK) == (0x0 << 4)) 766*f6ce6072SVignesh Raghavendra #define DEV_SFR_WIDTH_16(p) (((p) & USB_CAP1_SFR_WIDTH_MASK) == (0x1 << 4)) 767*f6ce6072SVignesh Raghavendra #define DEV_SFR_WIDTH_32(p) (((p) & USB_CAP1_SFR_WIDTH_MASK) == (0x2 << 4)) 768*f6ce6072SVignesh Raghavendra #define DEV_SFR_WIDTH_64(p) (((p) & USB_CAP1_SFR_WIDTH_MASK) == (0x3 << 4)) 769*f6ce6072SVignesh Raghavendra /* 770*f6ce6072SVignesh Raghavendra * DMA Interface type 771*f6ce6072SVignesh Raghavendra * These field reflects type of DMA interface implemented: 772*f6ce6072SVignesh Raghavendra * 0x0 - OCP 773*f6ce6072SVignesh Raghavendra * 0x1 - AHB, 774*f6ce6072SVignesh Raghavendra * 0x2 - PLB 775*f6ce6072SVignesh Raghavendra * 0x3 - AXI 776*f6ce6072SVignesh Raghavendra * 0x4-0xF - reserved 777*f6ce6072SVignesh Raghavendra */ 778*f6ce6072SVignesh Raghavendra #define USB_CAP1_DMA_TYPE_MASK GENMASK(11, 8) 779*f6ce6072SVignesh Raghavendra #define DEV_DMA_TYPE_OCP(p) (((p) & USB_CAP1_DMA_TYPE_MASK) == (0x0 << 8)) 780*f6ce6072SVignesh Raghavendra #define DEV_DMA_TYPE_AHB(p) (((p) & USB_CAP1_DMA_TYPE_MASK) == (0x1 << 8)) 781*f6ce6072SVignesh Raghavendra #define DEV_DMA_TYPE_PLB(p) (((p) & USB_CAP1_DMA_TYPE_MASK) == (0x2 << 8)) 782*f6ce6072SVignesh Raghavendra #define DEV_DMA_TYPE_AXI(p) (((p) & USB_CAP1_DMA_TYPE_MASK) == (0x3 << 8)) 783*f6ce6072SVignesh Raghavendra /* 784*f6ce6072SVignesh Raghavendra * DMA Interface width 785*f6ce6072SVignesh Raghavendra * These field reflects width of DMA interface implemented: 786*f6ce6072SVignesh Raghavendra * 0x0 - reserved, 787*f6ce6072SVignesh Raghavendra * 0x1 - reserved, 788*f6ce6072SVignesh Raghavendra * 0x2 - 32 bit interface 789*f6ce6072SVignesh Raghavendra * 0x3 - 64 bit interface 790*f6ce6072SVignesh Raghavendra * 0x4-0xF - reserved 791*f6ce6072SVignesh Raghavendra */ 792*f6ce6072SVignesh Raghavendra #define USB_CAP1_DMA_WIDTH_MASK GENMASK(15, 12) 793*f6ce6072SVignesh Raghavendra #define DEV_DMA_WIDTH_32(p) (((p) & USB_CAP1_DMA_WIDTH_MASK) == (0x2 << 12)) 794*f6ce6072SVignesh Raghavendra #define DEV_DMA_WIDTH_64(p) (((p) & USB_CAP1_DMA_WIDTH_MASK) == (0x3 << 12)) 795*f6ce6072SVignesh Raghavendra /* 796*f6ce6072SVignesh Raghavendra * USB3 PHY Interface type 797*f6ce6072SVignesh Raghavendra * These field reflects type of USB3 PHY interface implemented: 798*f6ce6072SVignesh Raghavendra * 0x0 - USB PIPE, 799*f6ce6072SVignesh Raghavendra * 0x1 - RMMI, 800*f6ce6072SVignesh Raghavendra * 0x2-0xF - reserved 801*f6ce6072SVignesh Raghavendra */ 802*f6ce6072SVignesh Raghavendra #define USB_CAP1_U3PHY_TYPE_MASK GENMASK(19, 16) 803*f6ce6072SVignesh Raghavendra #define DEV_U3PHY_PIPE(p) (((p) & USB_CAP1_U3PHY_TYPE_MASK) == (0x0 << 16)) 804*f6ce6072SVignesh Raghavendra #define DEV_U3PHY_RMMI(p) (((p) & USB_CAP1_U3PHY_TYPE_MASK) == (0x1 << 16)) 805*f6ce6072SVignesh Raghavendra /* 806*f6ce6072SVignesh Raghavendra * USB3 PHY Interface width 807*f6ce6072SVignesh Raghavendra * These field reflects width of USB3 PHY interface implemented: 808*f6ce6072SVignesh Raghavendra * 0x0 - 8 bit PIPE interface, 809*f6ce6072SVignesh Raghavendra * 0x1 - 16 bit PIPE interface, 810*f6ce6072SVignesh Raghavendra * 0x2 - 32 bit PIPE interface, 811*f6ce6072SVignesh Raghavendra * 0x3 - 64 bit PIPE interface 812*f6ce6072SVignesh Raghavendra * 0x4-0xF - reserved 813*f6ce6072SVignesh Raghavendra * Note: When SSIC interface is implemented this field shows the width of 814*f6ce6072SVignesh Raghavendra * internal PIPE interface. The RMMI interface is always 20bit wide. 815*f6ce6072SVignesh Raghavendra */ 816*f6ce6072SVignesh Raghavendra #define USB_CAP1_U3PHY_WIDTH_MASK GENMASK(23, 20) 817*f6ce6072SVignesh Raghavendra #define DEV_U3PHY_WIDTH_8(p) \ 818*f6ce6072SVignesh Raghavendra (((p) & USB_CAP1_U3PHY_WIDTH_MASK) == (0x0 << 20)) 819*f6ce6072SVignesh Raghavendra #define DEV_U3PHY_WIDTH_16(p) \ 820*f6ce6072SVignesh Raghavendra (((p) & USB_CAP1_U3PHY_WIDTH_MASK) == (0x1 << 16)) 821*f6ce6072SVignesh Raghavendra #define DEV_U3PHY_WIDTH_32(p) \ 822*f6ce6072SVignesh Raghavendra (((p) & USB_CAP1_U3PHY_WIDTH_MASK) == (0x2 << 20)) 823*f6ce6072SVignesh Raghavendra #define DEV_U3PHY_WIDTH_64(p) \ 824*f6ce6072SVignesh Raghavendra (((p) & USB_CAP1_U3PHY_WIDTH_MASK) == (0x3 << 16)) 825*f6ce6072SVignesh Raghavendra 826*f6ce6072SVignesh Raghavendra /* 827*f6ce6072SVignesh Raghavendra * USB2 PHY Interface enable 828*f6ce6072SVignesh Raghavendra * These field informs if USB2 PHY interface is implemented: 829*f6ce6072SVignesh Raghavendra * 0x0 - interface NOT implemented, 830*f6ce6072SVignesh Raghavendra * 0x1 - interface implemented 831*f6ce6072SVignesh Raghavendra */ 832*f6ce6072SVignesh Raghavendra #define USB_CAP1_U2PHY_EN(p) ((p) & BIT(24)) 833*f6ce6072SVignesh Raghavendra /* 834*f6ce6072SVignesh Raghavendra * USB2 PHY Interface type 835*f6ce6072SVignesh Raghavendra * These field reflects type of USB2 PHY interface implemented: 836*f6ce6072SVignesh Raghavendra * 0x0 - UTMI, 837*f6ce6072SVignesh Raghavendra * 0x1 - ULPI 838*f6ce6072SVignesh Raghavendra */ 839*f6ce6072SVignesh Raghavendra #define DEV_U2PHY_ULPI(p) ((p) & BIT(25)) 840*f6ce6072SVignesh Raghavendra /* 841*f6ce6072SVignesh Raghavendra * USB2 PHY Interface width 842*f6ce6072SVignesh Raghavendra * These field reflects width of USB2 PHY interface implemented: 843*f6ce6072SVignesh Raghavendra * 0x0 - 8 bit interface, 844*f6ce6072SVignesh Raghavendra * 0x1 - 16 bit interface, 845*f6ce6072SVignesh Raghavendra * Note: The ULPI interface is always 8bit wide. 846*f6ce6072SVignesh Raghavendra */ 847*f6ce6072SVignesh Raghavendra #define DEV_U2PHY_WIDTH_16(p) ((p) & BIT(26)) 848*f6ce6072SVignesh Raghavendra /* 849*f6ce6072SVignesh Raghavendra * OTG Ready 850*f6ce6072SVignesh Raghavendra * 0x0 - pure device mode 851*f6ce6072SVignesh Raghavendra * 0x1 - some features and ports for CDNS USB OTG controller are implemented. 852*f6ce6072SVignesh Raghavendra */ 853*f6ce6072SVignesh Raghavendra #define USB_CAP1_OTG_READY(p) ((p) & BIT(27)) 854*f6ce6072SVignesh Raghavendra 855*f6ce6072SVignesh Raghavendra /* 856*f6ce6072SVignesh Raghavendra * When set, indicates that controller supports automatic internal TDL 857*f6ce6072SVignesh Raghavendra * calculation basing on the size provided in TRB (TRB[22:17]) for DMULT mode 858*f6ce6072SVignesh Raghavendra * Supported only for DEV_VER_V2 controller version. 859*f6ce6072SVignesh Raghavendra */ 860*f6ce6072SVignesh Raghavendra #define USB_CAP1_TDL_FROM_TRB(p) ((p) & BIT(28)) 861*f6ce6072SVignesh Raghavendra 862*f6ce6072SVignesh Raghavendra /* USB_CAP2- bitmasks */ 863*f6ce6072SVignesh Raghavendra /* 864*f6ce6072SVignesh Raghavendra * The actual size of the connected On-chip RAM memory in kB: 865*f6ce6072SVignesh Raghavendra * - 0 means 256 kB (max supported mem size) 866*f6ce6072SVignesh Raghavendra * - value other than 0 reflects the mem size in kB 867*f6ce6072SVignesh Raghavendra */ 868*f6ce6072SVignesh Raghavendra #define USB_CAP2_ACTUAL_MEM_SIZE(p) ((p) & GENMASK(7, 0)) 869*f6ce6072SVignesh Raghavendra /* 870*f6ce6072SVignesh Raghavendra * Max supported mem size 871*f6ce6072SVignesh Raghavendra * These field reflects width of on-chip RAM address bus width, 872*f6ce6072SVignesh Raghavendra * which determines max supported mem size: 873*f6ce6072SVignesh Raghavendra * 0x0-0x7 - reserved, 874*f6ce6072SVignesh Raghavendra * 0x8 - support for 4kB mem, 875*f6ce6072SVignesh Raghavendra * 0x9 - support for 8kB mem, 876*f6ce6072SVignesh Raghavendra * 0xA - support for 16kB mem, 877*f6ce6072SVignesh Raghavendra * 0xB - support for 32kB mem, 878*f6ce6072SVignesh Raghavendra * 0xC - support for 64kB mem, 879*f6ce6072SVignesh Raghavendra * 0xD - support for 128kB mem, 880*f6ce6072SVignesh Raghavendra * 0xE - support for 256kB mem, 881*f6ce6072SVignesh Raghavendra * 0xF - reserved 882*f6ce6072SVignesh Raghavendra */ 883*f6ce6072SVignesh Raghavendra #define USB_CAP2_MAX_MEM_SIZE(p) ((p) & GENMASK(11, 8)) 884*f6ce6072SVignesh Raghavendra 885*f6ce6072SVignesh Raghavendra /* USB_CAP3- bitmasks */ 886*f6ce6072SVignesh Raghavendra #define EP_IS_IMPLEMENTED(reg, index) ((reg) & (1 << (index))) 887*f6ce6072SVignesh Raghavendra 888*f6ce6072SVignesh Raghavendra /* USB_CAP4- bitmasks */ 889*f6ce6072SVignesh Raghavendra #define EP_SUPPORT_ISO(reg, index) ((reg) & (1 << (index))) 890*f6ce6072SVignesh Raghavendra 891*f6ce6072SVignesh Raghavendra /* USB_CAP5- bitmasks */ 892*f6ce6072SVignesh Raghavendra #define EP_SUPPORT_STREAM(reg, index) ((reg) & (1 << (index))) 893*f6ce6072SVignesh Raghavendra 894*f6ce6072SVignesh Raghavendra /* USB_CAP6- bitmasks */ 895*f6ce6072SVignesh Raghavendra /* The USBSS-DEV Controller Internal build number. */ 896*f6ce6072SVignesh Raghavendra #define GET_DEV_BASE_VERSION(p) ((p) & GENMASK(23, 0)) 897*f6ce6072SVignesh Raghavendra /* The USBSS-DEV Controller version number. */ 898*f6ce6072SVignesh Raghavendra #define GET_DEV_CUSTOM_VERSION(p) ((p) & GENMASK(31, 24)) 899*f6ce6072SVignesh Raghavendra 900*f6ce6072SVignesh Raghavendra #define DEV_VER_NXP_V1 0x00024502 901*f6ce6072SVignesh Raghavendra #define DEV_VER_TI_V1 0x00024509 902*f6ce6072SVignesh Raghavendra #define DEV_VER_V2 0x0002450C 903*f6ce6072SVignesh Raghavendra #define DEV_VER_V3 0x0002450d 904*f6ce6072SVignesh Raghavendra 905*f6ce6072SVignesh Raghavendra /* DBG_LINK1- bitmasks */ 906*f6ce6072SVignesh Raghavendra /* 907*f6ce6072SVignesh Raghavendra * LFPS_MIN_DET_U1_EXIT value This parameter configures the minimum 908*f6ce6072SVignesh Raghavendra * time required for decoding the received LFPS as an LFPS.U1_Exit. 909*f6ce6072SVignesh Raghavendra */ 910*f6ce6072SVignesh Raghavendra #define DBG_LINK1_LFPS_MIN_DET_U1_EXIT(p) ((p) & GENMASK(7, 0)) 911*f6ce6072SVignesh Raghavendra /* 912*f6ce6072SVignesh Raghavendra * LFPS_MIN_GEN_U1_EXIT value This parameter configures the minimum time for 913*f6ce6072SVignesh Raghavendra * phytxelecidle deassertion when LFPS.U1_Exit 914*f6ce6072SVignesh Raghavendra */ 915*f6ce6072SVignesh Raghavendra #define DBG_LINK1_LFPS_MIN_GEN_U1_EXIT_MASK GENMASK(15, 8) 916*f6ce6072SVignesh Raghavendra #define DBG_LINK1_LFPS_MIN_GEN_U1_EXIT(p) (((p) << 8) & GENMASK(15, 8)) 917*f6ce6072SVignesh Raghavendra /* 918*f6ce6072SVignesh Raghavendra * RXDET_BREAK_DIS value This parameter configures terminating the Far-end 919*f6ce6072SVignesh Raghavendra * Receiver termination detection sequence: 920*f6ce6072SVignesh Raghavendra * 0: it is possible that USBSS_DEV will terminate Farend receiver 921*f6ce6072SVignesh Raghavendra * termination detection sequence 922*f6ce6072SVignesh Raghavendra * 1: USBSS_DEV will not terminate Far-end receiver termination 923*f6ce6072SVignesh Raghavendra * detection sequence 924*f6ce6072SVignesh Raghavendra */ 925*f6ce6072SVignesh Raghavendra #define DBG_LINK1_RXDET_BREAK_DIS BIT(16) 926*f6ce6072SVignesh Raghavendra /* LFPS_GEN_PING value This parameter configures the LFPS.Ping generation */ 927*f6ce6072SVignesh Raghavendra #define DBG_LINK1_LFPS_GEN_PING(p) (((p) << 17) & GENMASK(21, 17)) 928*f6ce6072SVignesh Raghavendra /* 929*f6ce6072SVignesh Raghavendra * Set the LFPS_MIN_DET_U1_EXIT value Writing '1' to this bit writes the 930*f6ce6072SVignesh Raghavendra * LFPS_MIN_DET_U1_EXIT field value to the device. This bit is automatically 931*f6ce6072SVignesh Raghavendra * cleared. Writing '0' has no effect 932*f6ce6072SVignesh Raghavendra */ 933*f6ce6072SVignesh Raghavendra #define DBG_LINK1_LFPS_MIN_DET_U1_EXIT_SET BIT(24) 934*f6ce6072SVignesh Raghavendra /* 935*f6ce6072SVignesh Raghavendra * Set the LFPS_MIN_GEN_U1_EXIT value. Writing '1' to this bit writes the 936*f6ce6072SVignesh Raghavendra * LFPS_MIN_GEN_U1_EXIT field value to the device. This bit is automatically 937*f6ce6072SVignesh Raghavendra * cleared. Writing '0' has no effect 938*f6ce6072SVignesh Raghavendra */ 939*f6ce6072SVignesh Raghavendra #define DBG_LINK1_LFPS_MIN_GEN_U1_EXIT_SET BIT(25) 940*f6ce6072SVignesh Raghavendra /* 941*f6ce6072SVignesh Raghavendra * Set the RXDET_BREAK_DIS value Writing '1' to this bit writes 942*f6ce6072SVignesh Raghavendra * the RXDET_BREAK_DIS field value to the device. This bit is automatically 943*f6ce6072SVignesh Raghavendra * cleared. Writing '0' has no effect 944*f6ce6072SVignesh Raghavendra */ 945*f6ce6072SVignesh Raghavendra #define DBG_LINK1_RXDET_BREAK_DIS_SET BIT(26) 946*f6ce6072SVignesh Raghavendra /* 947*f6ce6072SVignesh Raghavendra * Set the LFPS_GEN_PING_SET value Writing '1' to this bit writes 948*f6ce6072SVignesh Raghavendra * the LFPS_GEN_PING field value to the device. This bit is automatically 949*f6ce6072SVignesh Raghavendra * cleared. Writing '0' has no effect." 950*f6ce6072SVignesh Raghavendra */ 951*f6ce6072SVignesh Raghavendra #define DBG_LINK1_LFPS_GEN_PING_SET BIT(27) 952*f6ce6072SVignesh Raghavendra 953*f6ce6072SVignesh Raghavendra /* DMA_AXI_CTRL- bitmasks */ 954*f6ce6072SVignesh Raghavendra /* The mawprot pin configuration. */ 955*f6ce6072SVignesh Raghavendra #define DMA_AXI_CTRL_MARPROT(p) ((p) & GENMASK(2, 0)) 956*f6ce6072SVignesh Raghavendra /* The marprot pin configuration. */ 957*f6ce6072SVignesh Raghavendra #define DMA_AXI_CTRL_MAWPROT(p) (((p) & GENMASK(2, 0)) << 16) 958*f6ce6072SVignesh Raghavendra #define DMA_AXI_CTRL_NON_SECURE 0x02 959*f6ce6072SVignesh Raghavendra 960*f6ce6072SVignesh Raghavendra #define gadget_to_cdns3_device(g) (container_of(g, struct cdns3_device, gadget)) 961*f6ce6072SVignesh Raghavendra 962*f6ce6072SVignesh Raghavendra #define ep_to_cdns3_ep(ep) (container_of(ep, struct cdns3_endpoint, endpoint)) 963*f6ce6072SVignesh Raghavendra 964*f6ce6072SVignesh Raghavendra /*-------------------------------------------------------------------------*/ 965*f6ce6072SVignesh Raghavendra /* 966*f6ce6072SVignesh Raghavendra * USBSS-DEV DMA interface. 967*f6ce6072SVignesh Raghavendra */ 968*f6ce6072SVignesh Raghavendra #define TRBS_PER_SEGMENT 40 969*f6ce6072SVignesh Raghavendra 970*f6ce6072SVignesh Raghavendra #define ISO_MAX_INTERVAL 10 971*f6ce6072SVignesh Raghavendra 972*f6ce6072SVignesh Raghavendra #if TRBS_PER_SEGMENT < 2 973*f6ce6072SVignesh Raghavendra #error "Incorrect TRBS_PER_SEGMENT. Minimal Transfer Ring size is 2." 974*f6ce6072SVignesh Raghavendra #endif 975*f6ce6072SVignesh Raghavendra 976*f6ce6072SVignesh Raghavendra /* 977*f6ce6072SVignesh Raghavendra *Only for ISOC endpoints - maximum number of TRBs is calculated as 978*f6ce6072SVignesh Raghavendra * pow(2, bInterval-1) * number of usb requests. It is limitation made by 979*f6ce6072SVignesh Raghavendra * driver to save memory. Controller must prepare TRB for each ITP even 980*f6ce6072SVignesh Raghavendra * if bInterval > 1. It's the reason why driver needs so many TRBs for 981*f6ce6072SVignesh Raghavendra * isochronous endpoints. 982*f6ce6072SVignesh Raghavendra */ 983*f6ce6072SVignesh Raghavendra #define TRBS_PER_ISOC_SEGMENT (ISO_MAX_INTERVAL * 8) 984*f6ce6072SVignesh Raghavendra 985*f6ce6072SVignesh Raghavendra #define GET_TRBS_PER_SEGMENT(ep_type) ((ep_type) == USB_ENDPOINT_XFER_ISOC ? \ 986*f6ce6072SVignesh Raghavendra TRBS_PER_ISOC_SEGMENT : TRBS_PER_SEGMENT) 987*f6ce6072SVignesh Raghavendra /** 988*f6ce6072SVignesh Raghavendra * struct cdns3_trb - represent Transfer Descriptor block. 989*f6ce6072SVignesh Raghavendra * @buffer: pointer to buffer data 990*f6ce6072SVignesh Raghavendra * @length: length of data 991*f6ce6072SVignesh Raghavendra * @control: control flags. 992*f6ce6072SVignesh Raghavendra * 993*f6ce6072SVignesh Raghavendra * This structure describes transfer block serviced by DMA module. 994*f6ce6072SVignesh Raghavendra */ 995*f6ce6072SVignesh Raghavendra struct cdns3_trb { 996*f6ce6072SVignesh Raghavendra __le32 buffer; 997*f6ce6072SVignesh Raghavendra __le32 length; 998*f6ce6072SVignesh Raghavendra __le32 control; 999*f6ce6072SVignesh Raghavendra }; 1000*f6ce6072SVignesh Raghavendra 1001*f6ce6072SVignesh Raghavendra #define TRB_SIZE (sizeof(struct cdns3_trb)) 1002*f6ce6072SVignesh Raghavendra #define TRB_RING_SIZE (TRB_SIZE * TRBS_PER_SEGMENT) 1003*f6ce6072SVignesh Raghavendra #define TRB_ISO_RING_SIZE (TRB_SIZE * TRBS_PER_ISOC_SEGMENT) 1004*f6ce6072SVignesh Raghavendra #define TRB_CTRL_RING_SIZE (TRB_SIZE * 2) 1005*f6ce6072SVignesh Raghavendra 1006*f6ce6072SVignesh Raghavendra /* TRB bit mask */ 1007*f6ce6072SVignesh Raghavendra #define TRB_TYPE_BITMASK GENMASK(15, 10) 1008*f6ce6072SVignesh Raghavendra #define TRB_TYPE(p) ((p) << 10) 1009*f6ce6072SVignesh Raghavendra #define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10) 1010*f6ce6072SVignesh Raghavendra 1011*f6ce6072SVignesh Raghavendra /* TRB type IDs */ 1012*f6ce6072SVignesh Raghavendra /* bulk, interrupt, isoc , and control data stage */ 1013*f6ce6072SVignesh Raghavendra #define TRB_NORMAL 1 1014*f6ce6072SVignesh Raghavendra /* TRB for linking ring segments */ 1015*f6ce6072SVignesh Raghavendra #define TRB_LINK 6 1016*f6ce6072SVignesh Raghavendra 1017*f6ce6072SVignesh Raghavendra /* Cycle bit - indicates TRB ownership by driver or hw*/ 1018*f6ce6072SVignesh Raghavendra #define TRB_CYCLE BIT(0) 1019*f6ce6072SVignesh Raghavendra /* 1020*f6ce6072SVignesh Raghavendra * When set to '1', the device will toggle its interpretation of the Cycle bit 1021*f6ce6072SVignesh Raghavendra */ 1022*f6ce6072SVignesh Raghavendra #define TRB_TOGGLE BIT(1) 1023*f6ce6072SVignesh Raghavendra 1024*f6ce6072SVignesh Raghavendra /* 1025*f6ce6072SVignesh Raghavendra * Short Packet (SP). OUT EPs at DMULT=1 only. Indicates if the TRB was 1026*f6ce6072SVignesh Raghavendra * processed while USB short packet was received. No more buffers defined by 1027*f6ce6072SVignesh Raghavendra * the TD will be used. DMA will automatically advance to next TD. 1028*f6ce6072SVignesh Raghavendra * - Shall be set to 0 by Software when putting TRB on the Transfer Ring 1029*f6ce6072SVignesh Raghavendra * - Shall be set to 1 by Controller when Short Packet condition for this TRB 1030*f6ce6072SVignesh Raghavendra * is detected independent if ISP is set or not. 1031*f6ce6072SVignesh Raghavendra */ 1032*f6ce6072SVignesh Raghavendra #define TRB_SP BIT(1) 1033*f6ce6072SVignesh Raghavendra 1034*f6ce6072SVignesh Raghavendra /* Interrupt on short packet*/ 1035*f6ce6072SVignesh Raghavendra #define TRB_ISP BIT(2) 1036*f6ce6072SVignesh Raghavendra /*Setting this bit enables FIFO DMA operation mode*/ 1037*f6ce6072SVignesh Raghavendra #define TRB_FIFO_MODE BIT(3) 1038*f6ce6072SVignesh Raghavendra /* Set PCIe no snoop attribute */ 1039*f6ce6072SVignesh Raghavendra #define TRB_CHAIN BIT(4) 1040*f6ce6072SVignesh Raghavendra /* Interrupt on completion */ 1041*f6ce6072SVignesh Raghavendra #define TRB_IOC BIT(5) 1042*f6ce6072SVignesh Raghavendra 1043*f6ce6072SVignesh Raghavendra /* stream ID bitmasks. */ 1044*f6ce6072SVignesh Raghavendra #define TRB_STREAM_ID_BITMASK GENMASK(31, 16) 1045*f6ce6072SVignesh Raghavendra #define TRB_STREAM_ID(p) ((p) << 16) 1046*f6ce6072SVignesh Raghavendra #define TRB_FIELD_TO_STREAMID(p) (((p) & TRB_STREAM_ID_BITMASK) >> 16) 1047*f6ce6072SVignesh Raghavendra 1048*f6ce6072SVignesh Raghavendra /* Size of TD expressed in USB packets for HS/FS mode. */ 1049*f6ce6072SVignesh Raghavendra #define TRB_TDL_HS_SIZE(p) (((p) << 16) & GENMASK(31, 16)) 1050*f6ce6072SVignesh Raghavendra #define TRB_TDL_HS_SIZE_GET(p) (((p) & GENMASK(31, 16)) >> 16) 1051*f6ce6072SVignesh Raghavendra 1052*f6ce6072SVignesh Raghavendra /* transfer_len bitmasks. */ 1053*f6ce6072SVignesh Raghavendra #define TRB_LEN(p) ((p) & GENMASK(16, 0)) 1054*f6ce6072SVignesh Raghavendra 1055*f6ce6072SVignesh Raghavendra /* Size of TD expressed in USB packets for SS mode. */ 1056*f6ce6072SVignesh Raghavendra #define TRB_TDL_SS_SIZE(p) (((p) << 17) & GENMASK(23, 17)) 1057*f6ce6072SVignesh Raghavendra #define TRB_TDL_SS_SIZE_GET(p) (((p) & GENMASK(23, 17)) >> 17) 1058*f6ce6072SVignesh Raghavendra 1059*f6ce6072SVignesh Raghavendra /* transfer_len bitmasks - bits 31:24 */ 1060*f6ce6072SVignesh Raghavendra #define TRB_BURST_LEN(p) (((p) << 24) & GENMASK(31, 24)) 1061*f6ce6072SVignesh Raghavendra #define TRB_BURST_LEN_GET(p) (((p) & GENMASK(31, 24)) >> 24) 1062*f6ce6072SVignesh Raghavendra 1063*f6ce6072SVignesh Raghavendra /* Data buffer pointer bitmasks*/ 1064*f6ce6072SVignesh Raghavendra #define TRB_BUFFER(p) ((p) & GENMASK(31, 0)) 1065*f6ce6072SVignesh Raghavendra 1066*f6ce6072SVignesh Raghavendra /*-------------------------------------------------------------------------*/ 1067*f6ce6072SVignesh Raghavendra /* Driver numeric constants */ 1068*f6ce6072SVignesh Raghavendra 1069*f6ce6072SVignesh Raghavendra /* Such declaration should be added to ch9.h */ 1070*f6ce6072SVignesh Raghavendra #define USB_DEVICE_MAX_ADDRESS 127 1071*f6ce6072SVignesh Raghavendra 1072*f6ce6072SVignesh Raghavendra /* Endpoint init values */ 1073*f6ce6072SVignesh Raghavendra #define CDNS3_EP_MAX_PACKET_LIMIT 1024 1074*f6ce6072SVignesh Raghavendra #define CDNS3_EP_MAX_STREAMS 15 1075*f6ce6072SVignesh Raghavendra #define CDNS3_EP0_MAX_PACKET_LIMIT 512 1076*f6ce6072SVignesh Raghavendra 1077*f6ce6072SVignesh Raghavendra /* All endpoints including EP0 */ 1078*f6ce6072SVignesh Raghavendra #define CDNS3_ENDPOINTS_MAX_COUNT 32 1079*f6ce6072SVignesh Raghavendra #define CDNS3_EP_ZLP_BUF_SIZE 1024 1080*f6ce6072SVignesh Raghavendra 1081*f6ce6072SVignesh Raghavendra #define CDNS3_EP_BUF_SIZE 2 /* KB */ 1082*f6ce6072SVignesh Raghavendra #define CDNS3_EP_ISO_HS_MULT 3 1083*f6ce6072SVignesh Raghavendra #define CDNS3_EP_ISO_SS_BURST 3 1084*f6ce6072SVignesh Raghavendra #define CDNS3_MAX_NUM_DESCMISS_BUF 32 1085*f6ce6072SVignesh Raghavendra #define CDNS3_DESCMIS_BUF_SIZE 2048 /* Bytes */ 1086*f6ce6072SVignesh Raghavendra #define CDNS3_WA2_NUM_BUFFERS 128 1087*f6ce6072SVignesh Raghavendra /*-------------------------------------------------------------------------*/ 1088*f6ce6072SVignesh Raghavendra /* Used structs */ 1089*f6ce6072SVignesh Raghavendra 1090*f6ce6072SVignesh Raghavendra struct cdns3_device; 1091*f6ce6072SVignesh Raghavendra 1092*f6ce6072SVignesh Raghavendra /** 1093*f6ce6072SVignesh Raghavendra * struct cdns3_endpoint - extended device side representation of USB endpoint. 1094*f6ce6072SVignesh Raghavendra * @endpoint: usb endpoint 1095*f6ce6072SVignesh Raghavendra * @pending_req_list: list of requests queuing on transfer ring. 1096*f6ce6072SVignesh Raghavendra * @deferred_req_list: list of requests waiting for queuing on transfer ring. 1097*f6ce6072SVignesh Raghavendra * @wa2_descmiss_req_list: list of requests internally allocated by driver. 1098*f6ce6072SVignesh Raghavendra * @trb_pool: transfer ring - array of transaction buffers 1099*f6ce6072SVignesh Raghavendra * @trb_pool_dma: dma address of transfer ring 1100*f6ce6072SVignesh Raghavendra * @cdns3_dev: device associated with this endpoint 1101*f6ce6072SVignesh Raghavendra * @name: a human readable name e.g. ep1out 1102*f6ce6072SVignesh Raghavendra * @flags: specify the current state of endpoint 1103*f6ce6072SVignesh Raghavendra * @descmis_req: internal transfer object used for getting data from on-chip 1104*f6ce6072SVignesh Raghavendra * buffer. It can happen only if function driver doesn't send usb_request 1105*f6ce6072SVignesh Raghavendra * object on time. 1106*f6ce6072SVignesh Raghavendra * @dir: endpoint direction 1107*f6ce6072SVignesh Raghavendra * @num: endpoint number (1 - 15) 1108*f6ce6072SVignesh Raghavendra * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK 1109*f6ce6072SVignesh Raghavendra * @interval: interval between packets used for ISOC endpoint. 1110*f6ce6072SVignesh Raghavendra * @free_trbs: number of free TRBs in transfer ring 1111*f6ce6072SVignesh Raghavendra * @num_trbs: number of all TRBs in transfer ring 1112*f6ce6072SVignesh Raghavendra * @pcs: producer cycle state 1113*f6ce6072SVignesh Raghavendra * @ccs: consumer cycle state 1114*f6ce6072SVignesh Raghavendra * @enqueue: enqueue index in transfer ring 1115*f6ce6072SVignesh Raghavendra * @dequeue: dequeue index in transfer ring 1116*f6ce6072SVignesh Raghavendra * @trb_burst_size: number of burst used in trb. 1117*f6ce6072SVignesh Raghavendra */ 1118*f6ce6072SVignesh Raghavendra struct cdns3_endpoint { 1119*f6ce6072SVignesh Raghavendra struct usb_ep endpoint; 1120*f6ce6072SVignesh Raghavendra struct list_head pending_req_list; 1121*f6ce6072SVignesh Raghavendra struct list_head deferred_req_list; 1122*f6ce6072SVignesh Raghavendra struct list_head wa2_descmiss_req_list; 1123*f6ce6072SVignesh Raghavendra int wa2_counter; 1124*f6ce6072SVignesh Raghavendra 1125*f6ce6072SVignesh Raghavendra struct cdns3_trb *trb_pool; 1126*f6ce6072SVignesh Raghavendra dma_addr_t trb_pool_dma; 1127*f6ce6072SVignesh Raghavendra 1128*f6ce6072SVignesh Raghavendra struct cdns3_device *cdns3_dev; 1129*f6ce6072SVignesh Raghavendra char name[20]; 1130*f6ce6072SVignesh Raghavendra 1131*f6ce6072SVignesh Raghavendra #define EP_ENABLED BIT(0) 1132*f6ce6072SVignesh Raghavendra #define EP_STALLED BIT(1) 1133*f6ce6072SVignesh Raghavendra #define EP_STALL_PENDING BIT(2) 1134*f6ce6072SVignesh Raghavendra #define EP_WEDGE BIT(3) 1135*f6ce6072SVignesh Raghavendra #define EP_TRANSFER_STARTED BIT(4) 1136*f6ce6072SVignesh Raghavendra #define EP_UPDATE_EP_TRBADDR BIT(5) 1137*f6ce6072SVignesh Raghavendra #define EP_PENDING_REQUEST BIT(6) 1138*f6ce6072SVignesh Raghavendra #define EP_RING_FULL BIT(7) 1139*f6ce6072SVignesh Raghavendra #define EP_CLAIMED BIT(8) 1140*f6ce6072SVignesh Raghavendra #define EP_DEFERRED_DRDY BIT(9) 1141*f6ce6072SVignesh Raghavendra #define EP_QUIRK_ISO_OUT_EN BIT(10) 1142*f6ce6072SVignesh Raghavendra #define EP_QUIRK_END_TRANSFER BIT(11) 1143*f6ce6072SVignesh Raghavendra #define EP_QUIRK_EXTRA_BUF_DET BIT(12) 1144*f6ce6072SVignesh Raghavendra #define EP_QUIRK_EXTRA_BUF_EN BIT(13) 1145*f6ce6072SVignesh Raghavendra u32 flags; 1146*f6ce6072SVignesh Raghavendra 1147*f6ce6072SVignesh Raghavendra struct cdns3_request *descmis_req; 1148*f6ce6072SVignesh Raghavendra 1149*f6ce6072SVignesh Raghavendra u8 dir; 1150*f6ce6072SVignesh Raghavendra u8 num; 1151*f6ce6072SVignesh Raghavendra u8 type; 1152*f6ce6072SVignesh Raghavendra int interval; 1153*f6ce6072SVignesh Raghavendra 1154*f6ce6072SVignesh Raghavendra int free_trbs; 1155*f6ce6072SVignesh Raghavendra int num_trbs; 1156*f6ce6072SVignesh Raghavendra u8 pcs; 1157*f6ce6072SVignesh Raghavendra u8 ccs; 1158*f6ce6072SVignesh Raghavendra int enqueue; 1159*f6ce6072SVignesh Raghavendra int dequeue; 1160*f6ce6072SVignesh Raghavendra u8 trb_burst_size; 1161*f6ce6072SVignesh Raghavendra 1162*f6ce6072SVignesh Raghavendra unsigned int wa1_set:1; 1163*f6ce6072SVignesh Raghavendra struct cdns3_trb *wa1_trb; 1164*f6ce6072SVignesh Raghavendra unsigned int wa1_trb_index; 1165*f6ce6072SVignesh Raghavendra unsigned int wa1_cycle_bit:1; 1166*f6ce6072SVignesh Raghavendra }; 1167*f6ce6072SVignesh Raghavendra 1168*f6ce6072SVignesh Raghavendra /** 1169*f6ce6072SVignesh Raghavendra * struct cdns3_aligned_buf - represent aligned buffer used for DMA transfer 1170*f6ce6072SVignesh Raghavendra * @buf: aligned to 8 bytes data buffer. Buffer address used in 1171*f6ce6072SVignesh Raghavendra * TRB shall be aligned to 8. 1172*f6ce6072SVignesh Raghavendra * @dma: dma address 1173*f6ce6072SVignesh Raghavendra * @size: size of buffer 1174*f6ce6072SVignesh Raghavendra * @in_use: inform if this buffer is associated with usb_request 1175*f6ce6072SVignesh Raghavendra * @list: used to adding instance of this object to list 1176*f6ce6072SVignesh Raghavendra */ 1177*f6ce6072SVignesh Raghavendra struct cdns3_aligned_buf { 1178*f6ce6072SVignesh Raghavendra void *buf; 1179*f6ce6072SVignesh Raghavendra dma_addr_t dma; 1180*f6ce6072SVignesh Raghavendra u32 size; 1181*f6ce6072SVignesh Raghavendra int in_use:1; 1182*f6ce6072SVignesh Raghavendra struct list_head list; 1183*f6ce6072SVignesh Raghavendra }; 1184*f6ce6072SVignesh Raghavendra 1185*f6ce6072SVignesh Raghavendra /** 1186*f6ce6072SVignesh Raghavendra * struct cdns3_request - extended device side representation of usb_request 1187*f6ce6072SVignesh Raghavendra * object . 1188*f6ce6072SVignesh Raghavendra * @request: generic usb_request object describing single I/O request. 1189*f6ce6072SVignesh Raghavendra * @priv_ep: extended representation of usb_ep object 1190*f6ce6072SVignesh Raghavendra * @trb: the first TRB association with this request 1191*f6ce6072SVignesh Raghavendra * @start_trb: number of the first TRB in transfer ring 1192*f6ce6072SVignesh Raghavendra * @end_trb: number of the last TRB in transfer ring 1193*f6ce6072SVignesh Raghavendra * @aligned_buf: object holds information about aligned buffer associated whit 1194*f6ce6072SVignesh Raghavendra * this endpoint 1195*f6ce6072SVignesh Raghavendra * @flags: flag specifying special usage of request 1196*f6ce6072SVignesh Raghavendra * @list: used by internally allocated request to add to wa2_descmiss_req_list. 1197*f6ce6072SVignesh Raghavendra */ 1198*f6ce6072SVignesh Raghavendra struct cdns3_request { 1199*f6ce6072SVignesh Raghavendra struct usb_request request; 1200*f6ce6072SVignesh Raghavendra struct cdns3_endpoint *priv_ep; 1201*f6ce6072SVignesh Raghavendra struct cdns3_trb *trb; 1202*f6ce6072SVignesh Raghavendra int start_trb; 1203*f6ce6072SVignesh Raghavendra int end_trb; 1204*f6ce6072SVignesh Raghavendra struct cdns3_aligned_buf *aligned_buf; 1205*f6ce6072SVignesh Raghavendra #define REQUEST_PENDING BIT(0) 1206*f6ce6072SVignesh Raghavendra #define REQUEST_INTERNAL BIT(1) 1207*f6ce6072SVignesh Raghavendra #define REQUEST_INTERNAL_CH BIT(2) 1208*f6ce6072SVignesh Raghavendra #define REQUEST_ZLP BIT(3) 1209*f6ce6072SVignesh Raghavendra #define REQUEST_UNALIGNED BIT(4) 1210*f6ce6072SVignesh Raghavendra u32 flags; 1211*f6ce6072SVignesh Raghavendra struct list_head list; 1212*f6ce6072SVignesh Raghavendra }; 1213*f6ce6072SVignesh Raghavendra 1214*f6ce6072SVignesh Raghavendra #define to_cdns3_request(r) (container_of(r, struct cdns3_request, request)) 1215*f6ce6072SVignesh Raghavendra 1216*f6ce6072SVignesh Raghavendra /*Stages used during enumeration process.*/ 1217*f6ce6072SVignesh Raghavendra #define CDNS3_SETUP_STAGE 0x0 1218*f6ce6072SVignesh Raghavendra #define CDNS3_DATA_STAGE 0x1 1219*f6ce6072SVignesh Raghavendra #define CDNS3_STATUS_STAGE 0x2 1220*f6ce6072SVignesh Raghavendra 1221*f6ce6072SVignesh Raghavendra /** 1222*f6ce6072SVignesh Raghavendra * struct cdns3_device - represent USB device. 1223*f6ce6072SVignesh Raghavendra * @dev: pointer to device structure associated whit this controller 1224*f6ce6072SVignesh Raghavendra * @sysdev: pointer to the DMA capable device 1225*f6ce6072SVignesh Raghavendra * @gadget: device side representation of the peripheral controller 1226*f6ce6072SVignesh Raghavendra * @gadget_driver: pointer to the gadget driver 1227*f6ce6072SVignesh Raghavendra * @dev_ver: device controller version. 1228*f6ce6072SVignesh Raghavendra * @lock: for synchronizing 1229*f6ce6072SVignesh Raghavendra * @regs: base address for device side registers 1230*f6ce6072SVignesh Raghavendra * @setup_buf: used while processing usb control requests 1231*f6ce6072SVignesh Raghavendra * @setup_dma: dma address for setup_buf 1232*f6ce6072SVignesh Raghavendra * @zlp_buf - zlp buffer 1233*f6ce6072SVignesh Raghavendra * @ep0_stage: ep0 stage during enumeration process. 1234*f6ce6072SVignesh Raghavendra * @ep0_data_dir: direction for control transfer 1235*f6ce6072SVignesh Raghavendra * @eps: array of pointers to all endpoints with exclusion ep0 1236*f6ce6072SVignesh Raghavendra * @aligned_buf_list: list of aligned buffers internally allocated by driver 1237*f6ce6072SVignesh Raghavendra * @aligned_buf_wq: workqueue freeing no longer used aligned buf. 1238*f6ce6072SVignesh Raghavendra * @selected_ep: actually selected endpoint. It's used only to improve 1239*f6ce6072SVignesh Raghavendra * performance. 1240*f6ce6072SVignesh Raghavendra * @isoch_delay: value from Set Isoch Delay request. Only valid on SS/SSP. 1241*f6ce6072SVignesh Raghavendra * @u1_allowed: allow device transition to u1 state 1242*f6ce6072SVignesh Raghavendra * @u2_allowed: allow device transition to u2 state 1243*f6ce6072SVignesh Raghavendra * @is_selfpowered: device is self powered 1244*f6ce6072SVignesh Raghavendra * @setup_pending: setup packet is processing by gadget driver 1245*f6ce6072SVignesh Raghavendra * @hw_configured_flag: hardware endpoint configuration was set. 1246*f6ce6072SVignesh Raghavendra * @wake_up_flag: allow device to remote up the host 1247*f6ce6072SVignesh Raghavendra * @status_completion_no_call: indicate that driver is waiting for status s 1248*f6ce6072SVignesh Raghavendra * stage completion. It's used in deferred SET_CONFIGURATION request. 1249*f6ce6072SVignesh Raghavendra * @onchip_buffers: number of available on-chip buffers. 1250*f6ce6072SVignesh Raghavendra * @onchip_used_size: actual size of on-chip memory assigned to endpoints. 1251*f6ce6072SVignesh Raghavendra * @pending_status_wq: workqueue handling status stage for deferred requests. 1252*f6ce6072SVignesh Raghavendra * @pending_status_request: request for which status stage was deferred 1253*f6ce6072SVignesh Raghavendra */ 1254*f6ce6072SVignesh Raghavendra struct cdns3_device { 1255*f6ce6072SVignesh Raghavendra struct udevice *dev; 1256*f6ce6072SVignesh Raghavendra struct udevice *sysdev; 1257*f6ce6072SVignesh Raghavendra 1258*f6ce6072SVignesh Raghavendra struct usb_gadget gadget; 1259*f6ce6072SVignesh Raghavendra struct usb_gadget_driver *gadget_driver; 1260*f6ce6072SVignesh Raghavendra 1261*f6ce6072SVignesh Raghavendra #define CDNS_REVISION_V0 0x00024501 1262*f6ce6072SVignesh Raghavendra #define CDNS_REVISION_V1 0x00024509 1263*f6ce6072SVignesh Raghavendra u32 dev_ver; 1264*f6ce6072SVignesh Raghavendra 1265*f6ce6072SVignesh Raghavendra /* generic spin-lock for drivers */ 1266*f6ce6072SVignesh Raghavendra spinlock_t lock; 1267*f6ce6072SVignesh Raghavendra 1268*f6ce6072SVignesh Raghavendra struct cdns3_usb_regs __iomem *regs; 1269*f6ce6072SVignesh Raghavendra 1270*f6ce6072SVignesh Raghavendra struct usb_ctrlrequest *setup_buf; 1271*f6ce6072SVignesh Raghavendra dma_addr_t setup_dma; 1272*f6ce6072SVignesh Raghavendra void *zlp_buf; 1273*f6ce6072SVignesh Raghavendra 1274*f6ce6072SVignesh Raghavendra u8 ep0_stage; 1275*f6ce6072SVignesh Raghavendra int ep0_data_dir; 1276*f6ce6072SVignesh Raghavendra 1277*f6ce6072SVignesh Raghavendra struct cdns3_endpoint *eps[CDNS3_ENDPOINTS_MAX_COUNT]; 1278*f6ce6072SVignesh Raghavendra 1279*f6ce6072SVignesh Raghavendra struct list_head aligned_buf_list; 1280*f6ce6072SVignesh Raghavendra struct work_struct aligned_buf_wq; 1281*f6ce6072SVignesh Raghavendra 1282*f6ce6072SVignesh Raghavendra u32 selected_ep; 1283*f6ce6072SVignesh Raghavendra u16 isoch_delay; 1284*f6ce6072SVignesh Raghavendra 1285*f6ce6072SVignesh Raghavendra unsigned wait_for_setup:1; 1286*f6ce6072SVignesh Raghavendra unsigned u1_allowed:1; 1287*f6ce6072SVignesh Raghavendra unsigned u2_allowed:1; 1288*f6ce6072SVignesh Raghavendra unsigned is_selfpowered:1; 1289*f6ce6072SVignesh Raghavendra unsigned setup_pending:1; 1290*f6ce6072SVignesh Raghavendra int hw_configured_flag:1; 1291*f6ce6072SVignesh Raghavendra int wake_up_flag:1; 1292*f6ce6072SVignesh Raghavendra unsigned status_completion_no_call:1; 1293*f6ce6072SVignesh Raghavendra int out_mem_is_allocated; 1294*f6ce6072SVignesh Raghavendra 1295*f6ce6072SVignesh Raghavendra struct work_struct pending_status_wq; 1296*f6ce6072SVignesh Raghavendra struct usb_request *pending_status_request; 1297*f6ce6072SVignesh Raghavendra 1298*f6ce6072SVignesh Raghavendra /*in KB */ 1299*f6ce6072SVignesh Raghavendra u32 onchip_buffers; 1300*f6ce6072SVignesh Raghavendra u16 onchip_used_size; 1301*f6ce6072SVignesh Raghavendra }; 1302*f6ce6072SVignesh Raghavendra 1303*f6ce6072SVignesh Raghavendra void cdns3_set_register_bit(void __iomem *ptr, u32 mask); 1304*f6ce6072SVignesh Raghavendra dma_addr_t cdns3_trb_virt_to_dma(struct cdns3_endpoint *priv_ep, 1305*f6ce6072SVignesh Raghavendra struct cdns3_trb *trb); 1306*f6ce6072SVignesh Raghavendra enum usb_device_speed cdns3_get_speed(struct cdns3_device *priv_dev); 1307*f6ce6072SVignesh Raghavendra void cdns3_pending_setup_status_handler(struct work_struct *work); 1308*f6ce6072SVignesh Raghavendra void cdns3_hw_reset_eps_config(struct cdns3_device *priv_dev); 1309*f6ce6072SVignesh Raghavendra void cdns3_set_hw_configuration(struct cdns3_device *priv_dev); 1310*f6ce6072SVignesh Raghavendra void cdns3_select_ep(struct cdns3_device *priv_dev, u32 ep); 1311*f6ce6072SVignesh Raghavendra void cdns3_allow_enable_l1(struct cdns3_device *priv_dev, int enable); 1312*f6ce6072SVignesh Raghavendra struct usb_request *cdns3_next_request(struct list_head *list); 1313*f6ce6072SVignesh Raghavendra int cdns3_ep_run_transfer(struct cdns3_endpoint *priv_ep, 1314*f6ce6072SVignesh Raghavendra struct usb_request *request); 1315*f6ce6072SVignesh Raghavendra void cdns3_rearm_transfer(struct cdns3_endpoint *priv_ep, u8 rearm); 1316*f6ce6072SVignesh Raghavendra int cdns3_allocate_trb_pool(struct cdns3_endpoint *priv_ep); 1317*f6ce6072SVignesh Raghavendra u8 cdns3_ep_addr_to_index(u8 ep_addr); 1318*f6ce6072SVignesh Raghavendra int cdns3_gadget_ep_set_wedge(struct usb_ep *ep); 1319*f6ce6072SVignesh Raghavendra int cdns3_gadget_ep_set_halt(struct usb_ep *ep, int value); 1320*f6ce6072SVignesh Raghavendra void __cdns3_gadget_ep_set_halt(struct cdns3_endpoint *priv_ep); 1321*f6ce6072SVignesh Raghavendra int __cdns3_gadget_ep_clear_halt(struct cdns3_endpoint *priv_ep); 1322*f6ce6072SVignesh Raghavendra struct usb_request *cdns3_gadget_ep_alloc_request(struct usb_ep *ep, 1323*f6ce6072SVignesh Raghavendra gfp_t gfp_flags); 1324*f6ce6072SVignesh Raghavendra void cdns3_gadget_ep_free_request(struct usb_ep *ep, 1325*f6ce6072SVignesh Raghavendra struct usb_request *request); 1326*f6ce6072SVignesh Raghavendra int cdns3_gadget_ep_dequeue(struct usb_ep *ep, struct usb_request *request); 1327*f6ce6072SVignesh Raghavendra void cdns3_gadget_giveback(struct cdns3_endpoint *priv_ep, 1328*f6ce6072SVignesh Raghavendra struct cdns3_request *priv_req, 1329*f6ce6072SVignesh Raghavendra int status); 1330*f6ce6072SVignesh Raghavendra 1331*f6ce6072SVignesh Raghavendra int cdns3_init_ep0(struct cdns3_device *priv_dev, 1332*f6ce6072SVignesh Raghavendra struct cdns3_endpoint *priv_ep); 1333*f6ce6072SVignesh Raghavendra void cdns3_ep0_config(struct cdns3_device *priv_dev); 1334*f6ce6072SVignesh Raghavendra void cdns3_ep_config(struct cdns3_endpoint *priv_ep); 1335*f6ce6072SVignesh Raghavendra void cdns3_check_ep0_interrupt_proceed(struct cdns3_device *priv_dev, int dir); 1336*f6ce6072SVignesh Raghavendra int __cdns3_gadget_wakeup(struct cdns3_device *priv_dev); 1337*f6ce6072SVignesh Raghavendra 1338*f6ce6072SVignesh Raghavendra #endif /* __LINUX_CDNS3_GADGET */ 1339