xref: /rk3399_rockchip-uboot/drivers/ufs/unipro.h (revision 8f7de5145da2de88e169e58343cceeee233362d4)
1*8f7de514SShawn Lin /* SPDX-License-Identifier: GPL-2.0+ */
2*8f7de514SShawn Lin #ifndef _UNIPRO_H_
3*8f7de514SShawn Lin #define _UNIPRO_H_
4*8f7de514SShawn Lin 
5*8f7de514SShawn Lin /*
6*8f7de514SShawn Lin  * M-TX Configuration Attributes
7*8f7de514SShawn Lin  */
8*8f7de514SShawn Lin #define TX_HIBERN8TIME_CAPABILITY		0x000F
9*8f7de514SShawn Lin #define TX_MODE					0x0021
10*8f7de514SShawn Lin #define TX_HSRATE_SERIES			0x0022
11*8f7de514SShawn Lin #define TX_HSGEAR				0x0023
12*8f7de514SShawn Lin #define TX_PWMGEAR				0x0024
13*8f7de514SShawn Lin #define TX_AMPLITUDE				0x0025
14*8f7de514SShawn Lin #define TX_HS_SLEWRATE				0x0026
15*8f7de514SShawn Lin #define TX_SYNC_SOURCE				0x0027
16*8f7de514SShawn Lin #define TX_HS_SYNC_LENGTH			0x0028
17*8f7de514SShawn Lin #define TX_HS_PREPARE_LENGTH			0x0029
18*8f7de514SShawn Lin #define TX_LS_PREPARE_LENGTH			0x002A
19*8f7de514SShawn Lin #define TX_HIBERN8_CONTROL			0x002B
20*8f7de514SShawn Lin #define TX_LCC_ENABLE				0x002C
21*8f7de514SShawn Lin #define TX_PWM_BURST_CLOSURE_EXTENSION		0x002D
22*8f7de514SShawn Lin #define TX_BYPASS_8B10B_ENABLE			0x002E
23*8f7de514SShawn Lin #define TX_DRIVER_POLARITY			0x002F
24*8f7de514SShawn Lin #define TX_HS_UNTERMINATED_LINE_DRIVE_ENABLE	0x0030
25*8f7de514SShawn Lin #define TX_LS_TERMINATED_LINE_DRIVE_ENABLE	0x0031
26*8f7de514SShawn Lin #define TX_LCC_SEQUENCER			0x0032
27*8f7de514SShawn Lin #define TX_MIN_ACTIVATETIME			0x0033
28*8f7de514SShawn Lin #define TX_PWM_G6_G7_SYNC_LENGTH		0x0034
29*8f7de514SShawn Lin #define TX_REFCLKFREQ				0x00EB
30*8f7de514SShawn Lin #define TX_CFGCLKFREQVAL			0x00EC
31*8f7de514SShawn Lin #define	CFGEXTRATTR				0x00F0
32*8f7de514SShawn Lin #define DITHERCTRL2				0x00F1
33*8f7de514SShawn Lin 
34*8f7de514SShawn Lin /*
35*8f7de514SShawn Lin  * M-RX Configuration Attributes
36*8f7de514SShawn Lin  */
37*8f7de514SShawn Lin #define RX_MODE					0x00A1
38*8f7de514SShawn Lin #define RX_HSRATE_SERIES			0x00A2
39*8f7de514SShawn Lin #define RX_HSGEAR				0x00A3
40*8f7de514SShawn Lin #define RX_PWMGEAR				0x00A4
41*8f7de514SShawn Lin #define RX_LS_TERMINATED_ENABLE			0x00A5
42*8f7de514SShawn Lin #define RX_HS_UNTERMINATED_ENABLE		0x00A6
43*8f7de514SShawn Lin #define RX_ENTER_HIBERN8			0x00A7
44*8f7de514SShawn Lin #define RX_BYPASS_8B10B_ENABLE			0x00A8
45*8f7de514SShawn Lin #define RX_TERMINATION_FORCE_ENABLE		0x0089
46*8f7de514SShawn Lin #define RX_MIN_ACTIVATETIME_CAPABILITY		0x008F
47*8f7de514SShawn Lin #define RX_HIBERN8TIME_CAPABILITY		0x0092
48*8f7de514SShawn Lin #define RX_REFCLKFREQ				0x00EB
49*8f7de514SShawn Lin #define	RX_CFGCLKFREQVAL			0x00EC
50*8f7de514SShawn Lin #define CFGWIDEINLN				0x00F0
51*8f7de514SShawn Lin #define CFGRXCDR8				0x00BA
52*8f7de514SShawn Lin #define ENARXDIRECTCFG4				0x00F2
53*8f7de514SShawn Lin #define CFGRXOVR8				0x00BD
54*8f7de514SShawn Lin #define RXDIRECTCTRL2				0x00C7
55*8f7de514SShawn Lin #define ENARXDIRECTCFG3				0x00F3
56*8f7de514SShawn Lin #define RXCALCTRL				0x00B4
57*8f7de514SShawn Lin #define ENARXDIRECTCFG2				0x00F4
58*8f7de514SShawn Lin #define CFGRXOVR4				0x00E9
59*8f7de514SShawn Lin #define RXSQCTRL				0x00B5
60*8f7de514SShawn Lin #define CFGRXOVR6				0x00BF
61*8f7de514SShawn Lin 
62*8f7de514SShawn Lin #define is_mphy_tx_attr(attr)			(attr < RX_MODE)
63*8f7de514SShawn Lin #define RX_MIN_ACTIVATETIME_UNIT_US		100
64*8f7de514SShawn Lin #define HIBERN8TIME_UNIT_US			100
65*8f7de514SShawn Lin 
66*8f7de514SShawn Lin /*
67*8f7de514SShawn Lin  * Common Block Attributes
68*8f7de514SShawn Lin  */
69*8f7de514SShawn Lin #define TX_GLOBALHIBERNATE			UNIPRO_CB_OFFSET(0x002B)
70*8f7de514SShawn Lin #define REFCLKMODE				UNIPRO_CB_OFFSET(0x00BF)
71*8f7de514SShawn Lin #define DIRECTCTRL19				UNIPRO_CB_OFFSET(0x00CD)
72*8f7de514SShawn Lin #define DIRECTCTRL10				UNIPRO_CB_OFFSET(0x00E6)
73*8f7de514SShawn Lin #define CDIRECTCTRL6				UNIPRO_CB_OFFSET(0x00EA)
74*8f7de514SShawn Lin #define RTOBSERVESELECT				UNIPRO_CB_OFFSET(0x00F0)
75*8f7de514SShawn Lin #define CBDIVFACTOR				UNIPRO_CB_OFFSET(0x00F1)
76*8f7de514SShawn Lin #define CBDCOCTRL5				UNIPRO_CB_OFFSET(0x00F3)
77*8f7de514SShawn Lin #define CBPRGPLL2				UNIPRO_CB_OFFSET(0x00F8)
78*8f7de514SShawn Lin #define CBPRGTUNING				UNIPRO_CB_OFFSET(0x00FB)
79*8f7de514SShawn Lin 
80*8f7de514SShawn Lin #define UNIPRO_CB_OFFSET(x)			(0x8000 | x)
81*8f7de514SShawn Lin 
82*8f7de514SShawn Lin /*
83*8f7de514SShawn Lin  * PHY Adpater attributes
84*8f7de514SShawn Lin  */
85*8f7de514SShawn Lin #define PA_ACTIVETXDATALANES	0x1560
86*8f7de514SShawn Lin #define PA_ACTIVERXDATALANES	0x1580
87*8f7de514SShawn Lin #define PA_TXTRAILINGCLOCKS	0x1564
88*8f7de514SShawn Lin #define PA_PHY_TYPE		0x1500
89*8f7de514SShawn Lin #define PA_AVAILTXDATALANES	0x1520
90*8f7de514SShawn Lin #define PA_AVAILRXDATALANES	0x1540
91*8f7de514SShawn Lin #define PA_MINRXTRAILINGCLOCKS	0x1543
92*8f7de514SShawn Lin #define PA_TXPWRSTATUS		0x1567
93*8f7de514SShawn Lin #define PA_RXPWRSTATUS		0x1582
94*8f7de514SShawn Lin #define PA_TXFORCECLOCK		0x1562
95*8f7de514SShawn Lin #define PA_TXPWRMODE		0x1563
96*8f7de514SShawn Lin #define PA_LEGACYDPHYESCDL	0x1570
97*8f7de514SShawn Lin #define PA_MAXTXSPEEDFAST	0x1521
98*8f7de514SShawn Lin #define PA_MAXTXSPEEDSLOW	0x1522
99*8f7de514SShawn Lin #define PA_MAXRXSPEEDFAST	0x1541
100*8f7de514SShawn Lin #define PA_MAXRXSPEEDSLOW	0x1542
101*8f7de514SShawn Lin #define PA_TXLINKSTARTUPHS	0x1544
102*8f7de514SShawn Lin #define PA_LOCAL_TX_LCC_ENABLE	0x155E
103*8f7de514SShawn Lin #define PA_TXSPEEDFAST		0x1565
104*8f7de514SShawn Lin #define PA_TXSPEEDSLOW		0x1566
105*8f7de514SShawn Lin #define PA_REMOTEVERINFO	0x15A0
106*8f7de514SShawn Lin #define PA_TXGEAR		0x1568
107*8f7de514SShawn Lin #define PA_TXTERMINATION	0x1569
108*8f7de514SShawn Lin #define PA_HSSERIES		0x156A
109*8f7de514SShawn Lin #define PA_PWRMODE		0x1571
110*8f7de514SShawn Lin #define PA_RXGEAR		0x1583
111*8f7de514SShawn Lin #define PA_RXTERMINATION	0x1584
112*8f7de514SShawn Lin #define PA_MAXRXPWMGEAR		0x1586
113*8f7de514SShawn Lin #define PA_MAXRXHSGEAR		0x1587
114*8f7de514SShawn Lin #define PA_RXHSUNTERMCAP	0x15A5
115*8f7de514SShawn Lin #define PA_RXLSTERMCAP		0x15A6
116*8f7de514SShawn Lin #define PA_GRANULARITY		0x15AA
117*8f7de514SShawn Lin #define PA_PACPREQTIMEOUT	0x1590
118*8f7de514SShawn Lin #define PA_PACPREQEOBTIMEOUT	0x1591
119*8f7de514SShawn Lin #define PA_HIBERN8TIME		0x15A7
120*8f7de514SShawn Lin #define PA_LOCALVERINFO		0x15A9
121*8f7de514SShawn Lin #define PA_TACTIVATE		0x15A8
122*8f7de514SShawn Lin #define PA_PACPFRAMECOUNT	0x15C0
123*8f7de514SShawn Lin #define PA_PACPERRORCOUNT	0x15C1
124*8f7de514SShawn Lin #define PA_PHYTESTCONTROL	0x15C2
125*8f7de514SShawn Lin #define PA_PWRMODEUSERDATA0	0x15B0
126*8f7de514SShawn Lin #define PA_PWRMODEUSERDATA1	0x15B1
127*8f7de514SShawn Lin #define PA_PWRMODEUSERDATA2	0x15B2
128*8f7de514SShawn Lin #define PA_PWRMODEUSERDATA3	0x15B3
129*8f7de514SShawn Lin #define PA_PWRMODEUSERDATA4	0x15B4
130*8f7de514SShawn Lin #define PA_PWRMODEUSERDATA5	0x15B5
131*8f7de514SShawn Lin #define PA_PWRMODEUSERDATA6	0x15B6
132*8f7de514SShawn Lin #define PA_PWRMODEUSERDATA7	0x15B7
133*8f7de514SShawn Lin #define PA_PWRMODEUSERDATA8	0x15B8
134*8f7de514SShawn Lin #define PA_PWRMODEUSERDATA9	0x15B9
135*8f7de514SShawn Lin #define PA_PWRMODEUSERDATA10	0x15BA
136*8f7de514SShawn Lin #define PA_PWRMODEUSERDATA11	0x15BB
137*8f7de514SShawn Lin #define PA_CONNECTEDTXDATALANES	0x1561
138*8f7de514SShawn Lin #define PA_CONNECTEDRXDATALANES	0x1581
139*8f7de514SShawn Lin #define PA_LOGICALLANEMAP	0x15A1
140*8f7de514SShawn Lin #define PA_SLEEPNOCONFIGTIME	0x15A2
141*8f7de514SShawn Lin #define PA_STALLNOCONFIGTIME	0x15A3
142*8f7de514SShawn Lin #define PA_SAVECONFIGTIME	0x15A4
143*8f7de514SShawn Lin 
144*8f7de514SShawn Lin #define PA_TACTIVATE_TIME_UNIT_US	10
145*8f7de514SShawn Lin #define PA_HIBERN8_TIME_UNIT_US		100
146*8f7de514SShawn Lin 
147*8f7de514SShawn Lin /*Other attributes*/
148*8f7de514SShawn Lin #define VS_MPHYCFGUPDT		0xD085
149*8f7de514SShawn Lin #define VS_DEBUGOMC		0xD09E
150*8f7de514SShawn Lin #define VS_POWERSTATE		0xD083
151*8f7de514SShawn Lin 
152*8f7de514SShawn Lin #define PA_GRANULARITY_MIN_VAL	1
153*8f7de514SShawn Lin #define PA_GRANULARITY_MAX_VAL	6
154*8f7de514SShawn Lin 
155*8f7de514SShawn Lin /* PHY Adapter Protocol Constants */
156*8f7de514SShawn Lin #define PA_MAXDATALANES	4
157*8f7de514SShawn Lin 
158*8f7de514SShawn Lin /* PA power modes */
159*8f7de514SShawn Lin enum {
160*8f7de514SShawn Lin 	FAST_MODE	= 1,
161*8f7de514SShawn Lin 	SLOW_MODE	= 2,
162*8f7de514SShawn Lin 	FASTAUTO_MODE	= 4,
163*8f7de514SShawn Lin 	SLOWAUTO_MODE	= 5,
164*8f7de514SShawn Lin 	UNCHANGED	= 7,
165*8f7de514SShawn Lin };
166*8f7de514SShawn Lin 
167*8f7de514SShawn Lin /* PA TX/RX Frequency Series */
168*8f7de514SShawn Lin enum {
169*8f7de514SShawn Lin 	PA_HS_MODE_A	= 1,
170*8f7de514SShawn Lin 	PA_HS_MODE_B	= 2,
171*8f7de514SShawn Lin };
172*8f7de514SShawn Lin 
173*8f7de514SShawn Lin enum ufs_pwm_gear_tag {
174*8f7de514SShawn Lin 	UFS_PWM_DONT_CHANGE,	/* Don't change Gear */
175*8f7de514SShawn Lin 	UFS_PWM_G1,		/* PWM Gear 1 (default for reset) */
176*8f7de514SShawn Lin 	UFS_PWM_G2,		/* PWM Gear 2 */
177*8f7de514SShawn Lin 	UFS_PWM_G3,		/* PWM Gear 3 */
178*8f7de514SShawn Lin 	UFS_PWM_G4,		/* PWM Gear 4 */
179*8f7de514SShawn Lin 	UFS_PWM_G5,		/* PWM Gear 5 */
180*8f7de514SShawn Lin 	UFS_PWM_G6,		/* PWM Gear 6 */
181*8f7de514SShawn Lin 	UFS_PWM_G7,		/* PWM Gear 7 */
182*8f7de514SShawn Lin };
183*8f7de514SShawn Lin 
184*8f7de514SShawn Lin enum ufs_hs_gear_tag {
185*8f7de514SShawn Lin 	UFS_HS_DONT_CHANGE,	/* Don't change Gear */
186*8f7de514SShawn Lin 	UFS_HS_G1,		/* HS Gear 1 (default for reset) */
187*8f7de514SShawn Lin 	UFS_HS_G2,		/* HS Gear 2 */
188*8f7de514SShawn Lin 	UFS_HS_G3,		/* HS Gear 3 */
189*8f7de514SShawn Lin };
190*8f7de514SShawn Lin 
191*8f7de514SShawn Lin enum ufs_unipro_ver {
192*8f7de514SShawn Lin 	UFS_UNIPRO_VER_RESERVED = 0,
193*8f7de514SShawn Lin 	UFS_UNIPRO_VER_1_40 = 1, /* UniPro version 1.40 */
194*8f7de514SShawn Lin 	UFS_UNIPRO_VER_1_41 = 2, /* UniPro version 1.41 */
195*8f7de514SShawn Lin 	UFS_UNIPRO_VER_1_6 = 3,  /* UniPro version 1.6 */
196*8f7de514SShawn Lin 	UFS_UNIPRO_VER_MAX = 4,  /* UniPro unsupported version */
197*8f7de514SShawn Lin 	/* UniPro version field mask in PA_LOCALVERINFO */
198*8f7de514SShawn Lin 	UFS_UNIPRO_VER_MASK = 0xF,
199*8f7de514SShawn Lin };
200*8f7de514SShawn Lin 
201*8f7de514SShawn Lin /*
202*8f7de514SShawn Lin  * Data Link Layer Attributes
203*8f7de514SShawn Lin  */
204*8f7de514SShawn Lin #define DL_TC0TXFCTHRESHOLD	0x2040
205*8f7de514SShawn Lin #define DL_FC0PROTTIMEOUTVAL	0x2041
206*8f7de514SShawn Lin #define DL_TC0REPLAYTIMEOUTVAL	0x2042
207*8f7de514SShawn Lin #define DL_AFC0REQTIMEOUTVAL	0x2043
208*8f7de514SShawn Lin #define DL_AFC0CREDITTHRESHOLD	0x2044
209*8f7de514SShawn Lin #define DL_TC0OUTACKTHRESHOLD	0x2045
210*8f7de514SShawn Lin #define DL_TC1TXFCTHRESHOLD	0x2060
211*8f7de514SShawn Lin #define DL_FC1PROTTIMEOUTVAL	0x2061
212*8f7de514SShawn Lin #define DL_TC1REPLAYTIMEOUTVAL	0x2062
213*8f7de514SShawn Lin #define DL_AFC1REQTIMEOUTVAL	0x2063
214*8f7de514SShawn Lin #define DL_AFC1CREDITTHRESHOLD	0x2064
215*8f7de514SShawn Lin #define DL_TC1OUTACKTHRESHOLD	0x2065
216*8f7de514SShawn Lin #define DL_TXPREEMPTIONCAP	0x2000
217*8f7de514SShawn Lin #define DL_TC0TXMAXSDUSIZE	0x2001
218*8f7de514SShawn Lin #define DL_TC0RXINITCREDITVAL	0x2002
219*8f7de514SShawn Lin #define DL_TC0TXBUFFERSIZE	0x2005
220*8f7de514SShawn Lin #define DL_PEERTC0PRESENT	0x2046
221*8f7de514SShawn Lin #define DL_PEERTC0RXINITCREVAL	0x2047
222*8f7de514SShawn Lin #define DL_TC1TXMAXSDUSIZE	0x2003
223*8f7de514SShawn Lin #define DL_TC1RXINITCREDITVAL	0x2004
224*8f7de514SShawn Lin #define DL_TC1TXBUFFERSIZE	0x2006
225*8f7de514SShawn Lin #define DL_PEERTC1PRESENT	0x2066
226*8f7de514SShawn Lin #define DL_PEERTC1RXINITCREVAL	0x2067
227*8f7de514SShawn Lin 
228*8f7de514SShawn Lin /*
229*8f7de514SShawn Lin  * Network Layer Attributes
230*8f7de514SShawn Lin  */
231*8f7de514SShawn Lin #define N_DEVICEID		0x3000
232*8f7de514SShawn Lin #define N_DEVICEID_VALID	0x3001
233*8f7de514SShawn Lin #define N_TC0TXMAXSDUSIZE	0x3020
234*8f7de514SShawn Lin #define N_TC1TXMAXSDUSIZE	0x3021
235*8f7de514SShawn Lin 
236*8f7de514SShawn Lin /*
237*8f7de514SShawn Lin  * Transport Layer Attributes
238*8f7de514SShawn Lin  */
239*8f7de514SShawn Lin #define T_NUMCPORTS		0x4000
240*8f7de514SShawn Lin #define T_NUMTESTFEATURES	0x4001
241*8f7de514SShawn Lin #define T_CONNECTIONSTATE	0x4020
242*8f7de514SShawn Lin #define T_PEERDEVICEID		0x4021
243*8f7de514SShawn Lin #define T_PEERCPORTID		0x4022
244*8f7de514SShawn Lin #define T_TRAFFICCLASS		0x4023
245*8f7de514SShawn Lin #define T_PROTOCOLID		0x4024
246*8f7de514SShawn Lin #define T_CPORTFLAGS		0x4025
247*8f7de514SShawn Lin #define T_TXTOKENVALUE		0x4026
248*8f7de514SShawn Lin #define T_RXTOKENVALUE		0x4027
249*8f7de514SShawn Lin #define T_LOCALBUFFERSPACE	0x4028
250*8f7de514SShawn Lin #define T_PEERBUFFERSPACE	0x4029
251*8f7de514SShawn Lin #define T_CREDITSTOSEND		0x402A
252*8f7de514SShawn Lin #define T_CPORTMODE		0x402B
253*8f7de514SShawn Lin #define T_TC0TXMAXSDUSIZE	0x4060
254*8f7de514SShawn Lin #define T_TC1TXMAXSDUSIZE	0x4061
255*8f7de514SShawn Lin 
256*8f7de514SShawn Lin #ifdef FALSE
257*8f7de514SShawn Lin #undef FALSE
258*8f7de514SShawn Lin #endif
259*8f7de514SShawn Lin 
260*8f7de514SShawn Lin #ifdef TRUE
261*8f7de514SShawn Lin #undef TRUE
262*8f7de514SShawn Lin #endif
263*8f7de514SShawn Lin 
264*8f7de514SShawn Lin /* Boolean attribute values */
265*8f7de514SShawn Lin enum {
266*8f7de514SShawn Lin 	FALSE = 0,
267*8f7de514SShawn Lin 	TRUE,
268*8f7de514SShawn Lin };
269*8f7de514SShawn Lin 
270*8f7de514SShawn Lin #endif /* _UNIPRO_H_ */
271