1*8f7de514SShawn Lin /* SPDX-License-Identifier: GPL-2.0+ */ 2*8f7de514SShawn Lin #ifndef __UFS_H 3*8f7de514SShawn Lin #define __UFS_H 4*8f7de514SShawn Lin 5*8f7de514SShawn Lin #include "unipro.h" 6*8f7de514SShawn Lin 7*8f7de514SShawn Lin struct udevice; 8*8f7de514SShawn Lin 9*8f7de514SShawn Lin #define UFS_CDB_SIZE 16 10*8f7de514SShawn Lin #define UPIU_TRANSACTION_UIC_CMD 0x1F 11*8f7de514SShawn Lin #define UIC_CMD_SIZE (sizeof(u32) * 4) 12*8f7de514SShawn Lin #define RESPONSE_UPIU_SENSE_DATA_LENGTH 18 13*8f7de514SShawn Lin #define UFS_MAX_LUNS 0x7F 14*8f7de514SShawn Lin 15*8f7de514SShawn Lin enum { 16*8f7de514SShawn Lin TASK_REQ_UPIU_SIZE_DWORDS = 8, 17*8f7de514SShawn Lin TASK_RSP_UPIU_SIZE_DWORDS = 8, 18*8f7de514SShawn Lin ALIGNED_UPIU_SIZE = 512, 19*8f7de514SShawn Lin }; 20*8f7de514SShawn Lin 21*8f7de514SShawn Lin /* UFS device power modes */ 22*8f7de514SShawn Lin enum ufs_dev_pwr_mode { 23*8f7de514SShawn Lin UFS_ACTIVE_PWR_MODE = 1, 24*8f7de514SShawn Lin UFS_SLEEP_PWR_MODE = 2, 25*8f7de514SShawn Lin UFS_POWERDOWN_PWR_MODE = 3, 26*8f7de514SShawn Lin }; 27*8f7de514SShawn Lin 28*8f7de514SShawn Lin enum ufs_notify_change_status { 29*8f7de514SShawn Lin PRE_CHANGE, 30*8f7de514SShawn Lin POST_CHANGE, 31*8f7de514SShawn Lin }; 32*8f7de514SShawn Lin 33*8f7de514SShawn Lin struct ufs_pa_layer_attr { 34*8f7de514SShawn Lin u32 gear_rx; 35*8f7de514SShawn Lin u32 gear_tx; 36*8f7de514SShawn Lin u32 lane_rx; 37*8f7de514SShawn Lin u32 lane_tx; 38*8f7de514SShawn Lin u32 pwr_rx; 39*8f7de514SShawn Lin u32 pwr_tx; 40*8f7de514SShawn Lin u32 hs_rate; 41*8f7de514SShawn Lin }; 42*8f7de514SShawn Lin 43*8f7de514SShawn Lin struct ufs_pwr_mode_info { 44*8f7de514SShawn Lin bool is_valid; 45*8f7de514SShawn Lin struct ufs_pa_layer_attr info; 46*8f7de514SShawn Lin }; 47*8f7de514SShawn Lin 48*8f7de514SShawn Lin enum ufs_desc_def_size { 49*8f7de514SShawn Lin QUERY_DESC_DEVICE_DEF_SIZE = 0x40, 50*8f7de514SShawn Lin QUERY_DESC_CONFIGURATION_DEF_SIZE = 0x90, 51*8f7de514SShawn Lin QUERY_DESC_UNIT_DEF_SIZE = 0x23, 52*8f7de514SShawn Lin QUERY_DESC_INTERCONNECT_DEF_SIZE = 0x06, 53*8f7de514SShawn Lin QUERY_DESC_GEOMETRY_DEF_SIZE = 0x48, 54*8f7de514SShawn Lin QUERY_DESC_POWER_DEF_SIZE = 0x62, 55*8f7de514SShawn Lin QUERY_DESC_HEALTH_DEF_SIZE = 0x25, 56*8f7de514SShawn Lin }; 57*8f7de514SShawn Lin 58*8f7de514SShawn Lin struct ufs_desc_size { 59*8f7de514SShawn Lin int dev_desc; 60*8f7de514SShawn Lin int pwr_desc; 61*8f7de514SShawn Lin int geom_desc; 62*8f7de514SShawn Lin int interc_desc; 63*8f7de514SShawn Lin int unit_desc; 64*8f7de514SShawn Lin int conf_desc; 65*8f7de514SShawn Lin int hlth_desc; 66*8f7de514SShawn Lin }; 67*8f7de514SShawn Lin 68*8f7de514SShawn Lin /* 69*8f7de514SShawn Lin * Request Descriptor Definitions 70*8f7de514SShawn Lin */ 71*8f7de514SShawn Lin 72*8f7de514SShawn Lin /* Transfer request command type */ 73*8f7de514SShawn Lin enum { 74*8f7de514SShawn Lin UTP_CMD_TYPE_SCSI = 0x0, 75*8f7de514SShawn Lin UTP_CMD_TYPE_UFS = 0x1, 76*8f7de514SShawn Lin UTP_CMD_TYPE_DEV_MANAGE = 0x2, 77*8f7de514SShawn Lin }; 78*8f7de514SShawn Lin 79*8f7de514SShawn Lin /* UTP Transfer Request Command Offset */ 80*8f7de514SShawn Lin #define UPIU_COMMAND_TYPE_OFFSET 28 81*8f7de514SShawn Lin 82*8f7de514SShawn Lin /* Offset of the response code in the UPIU header */ 83*8f7de514SShawn Lin #define UPIU_RSP_CODE_OFFSET 8 84*8f7de514SShawn Lin 85*8f7de514SShawn Lin /* To accommodate UFS2.0 required Command type */ 86*8f7de514SShawn Lin enum { 87*8f7de514SShawn Lin UTP_CMD_TYPE_UFS_STORAGE = 0x1, 88*8f7de514SShawn Lin }; 89*8f7de514SShawn Lin 90*8f7de514SShawn Lin enum { 91*8f7de514SShawn Lin UTP_SCSI_COMMAND = 0x00000000, 92*8f7de514SShawn Lin UTP_NATIVE_UFS_COMMAND = 0x10000000, 93*8f7de514SShawn Lin UTP_DEVICE_MANAGEMENT_FUNCTION = 0x20000000, 94*8f7de514SShawn Lin UTP_REQ_DESC_INT_CMD = 0x01000000, 95*8f7de514SShawn Lin }; 96*8f7de514SShawn Lin 97*8f7de514SShawn Lin /* UTP Transfer Request Data Direction (DD) */ 98*8f7de514SShawn Lin enum { 99*8f7de514SShawn Lin UTP_NO_DATA_TRANSFER = 0x00000000, 100*8f7de514SShawn Lin UTP_HOST_TO_DEVICE = 0x02000000, 101*8f7de514SShawn Lin UTP_DEVICE_TO_HOST = 0x04000000, 102*8f7de514SShawn Lin }; 103*8f7de514SShawn Lin 104*8f7de514SShawn Lin /* Overall command status values */ 105*8f7de514SShawn Lin enum { 106*8f7de514SShawn Lin OCS_SUCCESS = 0x0, 107*8f7de514SShawn Lin OCS_INVALID_CMD_TABLE_ATTR = 0x1, 108*8f7de514SShawn Lin OCS_INVALID_PRDT_ATTR = 0x2, 109*8f7de514SShawn Lin OCS_MISMATCH_DATA_BUF_SIZE = 0x3, 110*8f7de514SShawn Lin OCS_MISMATCH_RESP_UPIU_SIZE = 0x4, 111*8f7de514SShawn Lin OCS_PEER_COMM_FAILURE = 0x5, 112*8f7de514SShawn Lin OCS_ABORTED = 0x6, 113*8f7de514SShawn Lin OCS_FATAL_ERROR = 0x7, 114*8f7de514SShawn Lin OCS_INVALID_COMMAND_STATUS = 0x0F, 115*8f7de514SShawn Lin MASK_OCS = 0x0F, 116*8f7de514SShawn Lin }; 117*8f7de514SShawn Lin 118*8f7de514SShawn Lin /* The maximum length of the data byte count field in the PRDT is 256KB */ 119*8f7de514SShawn Lin #define PRDT_DATA_BYTE_COUNT_MAX (256 * 1024) 120*8f7de514SShawn Lin /* The granularity of the data byte count field in the PRDT is 32-bit */ 121*8f7de514SShawn Lin #define PRDT_DATA_BYTE_COUNT_PAD 4 122*8f7de514SShawn Lin 123*8f7de514SShawn Lin #define GENERAL_UPIU_REQUEST_SIZE (sizeof(struct utp_upiu_req)) 124*8f7de514SShawn Lin #define QUERY_DESC_MAX_SIZE 255 125*8f7de514SShawn Lin #define QUERY_DESC_MIN_SIZE 2 126*8f7de514SShawn Lin #define QUERY_DESC_HDR_SIZE 2 127*8f7de514SShawn Lin #define QUERY_OSF_SIZE (GENERAL_UPIU_REQUEST_SIZE - \ 128*8f7de514SShawn Lin (sizeof(struct utp_upiu_header))) 129*8f7de514SShawn Lin #define RESPONSE_UPIU_SENSE_DATA_LENGTH 18 130*8f7de514SShawn Lin #define UPIU_HEADER_DWORD(byte3, byte2, byte1, byte0)\ 131*8f7de514SShawn Lin cpu_to_be32((byte3 << 24) | (byte2 << 16) |\ 132*8f7de514SShawn Lin (byte1 << 8) | (byte0)) 133*8f7de514SShawn Lin /* 134*8f7de514SShawn Lin * UFS Protocol Information Unit related definitions 135*8f7de514SShawn Lin */ 136*8f7de514SShawn Lin 137*8f7de514SShawn Lin /* Task management functions */ 138*8f7de514SShawn Lin enum { 139*8f7de514SShawn Lin UFS_ABORT_TASK = 0x01, 140*8f7de514SShawn Lin UFS_ABORT_TASK_SET = 0x02, 141*8f7de514SShawn Lin UFS_CLEAR_TASK_SET = 0x04, 142*8f7de514SShawn Lin UFS_LOGICAL_RESET = 0x08, 143*8f7de514SShawn Lin UFS_QUERY_TASK = 0x80, 144*8f7de514SShawn Lin UFS_QUERY_TASK_SET = 0x81, 145*8f7de514SShawn Lin }; 146*8f7de514SShawn Lin 147*8f7de514SShawn Lin /* UTP UPIU Transaction Codes Initiator to Target */ 148*8f7de514SShawn Lin enum { 149*8f7de514SShawn Lin UPIU_TRANSACTION_NOP_OUT = 0x00, 150*8f7de514SShawn Lin UPIU_TRANSACTION_COMMAND = 0x01, 151*8f7de514SShawn Lin UPIU_TRANSACTION_DATA_OUT = 0x02, 152*8f7de514SShawn Lin UPIU_TRANSACTION_TASK_REQ = 0x04, 153*8f7de514SShawn Lin UPIU_TRANSACTION_QUERY_REQ = 0x16, 154*8f7de514SShawn Lin }; 155*8f7de514SShawn Lin 156*8f7de514SShawn Lin /* UTP UPIU Transaction Codes Target to Initiator */ 157*8f7de514SShawn Lin enum { 158*8f7de514SShawn Lin UPIU_TRANSACTION_NOP_IN = 0x20, 159*8f7de514SShawn Lin UPIU_TRANSACTION_RESPONSE = 0x21, 160*8f7de514SShawn Lin UPIU_TRANSACTION_DATA_IN = 0x22, 161*8f7de514SShawn Lin UPIU_TRANSACTION_TASK_RSP = 0x24, 162*8f7de514SShawn Lin UPIU_TRANSACTION_READY_XFER = 0x31, 163*8f7de514SShawn Lin UPIU_TRANSACTION_QUERY_RSP = 0x36, 164*8f7de514SShawn Lin UPIU_TRANSACTION_REJECT_UPIU = 0x3F, 165*8f7de514SShawn Lin }; 166*8f7de514SShawn Lin 167*8f7de514SShawn Lin /* UPIU Read/Write flags */ 168*8f7de514SShawn Lin enum { 169*8f7de514SShawn Lin UPIU_CMD_FLAGS_NONE = 0x00, 170*8f7de514SShawn Lin UPIU_CMD_FLAGS_WRITE = 0x20, 171*8f7de514SShawn Lin UPIU_CMD_FLAGS_READ = 0x40, 172*8f7de514SShawn Lin }; 173*8f7de514SShawn Lin 174*8f7de514SShawn Lin /* UPIU Task Attributes */ 175*8f7de514SShawn Lin enum { 176*8f7de514SShawn Lin UPIU_TASK_ATTR_SIMPLE = 0x00, 177*8f7de514SShawn Lin UPIU_TASK_ATTR_ORDERED = 0x01, 178*8f7de514SShawn Lin UPIU_TASK_ATTR_HEADQ = 0x02, 179*8f7de514SShawn Lin UPIU_TASK_ATTR_ACA = 0x03, 180*8f7de514SShawn Lin }; 181*8f7de514SShawn Lin 182*8f7de514SShawn Lin /* UPIU Query request function */ 183*8f7de514SShawn Lin enum { 184*8f7de514SShawn Lin UPIU_QUERY_FUNC_STANDARD_READ_REQUEST = 0x01, 185*8f7de514SShawn Lin UPIU_QUERY_FUNC_STANDARD_WRITE_REQUEST = 0x81, 186*8f7de514SShawn Lin }; 187*8f7de514SShawn Lin 188*8f7de514SShawn Lin /* Offset of the response code in the UPIU header */ 189*8f7de514SShawn Lin #define UPIU_RSP_CODE_OFFSET 8 190*8f7de514SShawn Lin 191*8f7de514SShawn Lin enum { 192*8f7de514SShawn Lin MASK_SCSI_STATUS = 0xFF, 193*8f7de514SShawn Lin MASK_TASK_RESPONSE = 0xFF00, 194*8f7de514SShawn Lin MASK_RSP_UPIU_RESULT = 0xFFFF, 195*8f7de514SShawn Lin MASK_QUERY_DATA_SEG_LEN = 0xFFFF, 196*8f7de514SShawn Lin MASK_RSP_UPIU_DATA_SEG_LEN = 0xFFFF, 197*8f7de514SShawn Lin MASK_RSP_EXCEPTION_EVENT = 0x10000, 198*8f7de514SShawn Lin MASK_TM_SERVICE_RESP = 0xFF, 199*8f7de514SShawn Lin MASK_TM_FUNC = 0xFF, 200*8f7de514SShawn Lin }; 201*8f7de514SShawn Lin 202*8f7de514SShawn Lin /* UTP QUERY Transaction Specific Fields OpCode */ 203*8f7de514SShawn Lin enum query_opcode { 204*8f7de514SShawn Lin UPIU_QUERY_OPCODE_NOP = 0x0, 205*8f7de514SShawn Lin UPIU_QUERY_OPCODE_READ_DESC = 0x1, 206*8f7de514SShawn Lin UPIU_QUERY_OPCODE_WRITE_DESC = 0x2, 207*8f7de514SShawn Lin UPIU_QUERY_OPCODE_READ_ATTR = 0x3, 208*8f7de514SShawn Lin UPIU_QUERY_OPCODE_WRITE_ATTR = 0x4, 209*8f7de514SShawn Lin UPIU_QUERY_OPCODE_READ_FLAG = 0x5, 210*8f7de514SShawn Lin UPIU_QUERY_OPCODE_SET_FLAG = 0x6, 211*8f7de514SShawn Lin UPIU_QUERY_OPCODE_CLEAR_FLAG = 0x7, 212*8f7de514SShawn Lin UPIU_QUERY_OPCODE_TOGGLE_FLAG = 0x8, 213*8f7de514SShawn Lin }; 214*8f7de514SShawn Lin 215*8f7de514SShawn Lin /* Query response result code */ 216*8f7de514SShawn Lin enum { 217*8f7de514SShawn Lin QUERY_RESULT_SUCCESS = 0x00, 218*8f7de514SShawn Lin QUERY_RESULT_NOT_READABLE = 0xF6, 219*8f7de514SShawn Lin QUERY_RESULT_NOT_WRITEABLE = 0xF7, 220*8f7de514SShawn Lin QUERY_RESULT_ALREADY_WRITTEN = 0xF8, 221*8f7de514SShawn Lin QUERY_RESULT_INVALID_LENGTH = 0xF9, 222*8f7de514SShawn Lin QUERY_RESULT_INVALID_VALUE = 0xFA, 223*8f7de514SShawn Lin QUERY_RESULT_INVALID_SELECTOR = 0xFB, 224*8f7de514SShawn Lin QUERY_RESULT_INVALID_INDEX = 0xFC, 225*8f7de514SShawn Lin QUERY_RESULT_INVALID_IDN = 0xFD, 226*8f7de514SShawn Lin QUERY_RESULT_INVALID_OPCODE = 0xFE, 227*8f7de514SShawn Lin QUERY_RESULT_GENERAL_FAILURE = 0xFF, 228*8f7de514SShawn Lin }; 229*8f7de514SShawn Lin 230*8f7de514SShawn Lin enum { 231*8f7de514SShawn Lin UPIU_COMMAND_SET_TYPE_SCSI = 0x0, 232*8f7de514SShawn Lin UPIU_COMMAND_SET_TYPE_UFS = 0x1, 233*8f7de514SShawn Lin UPIU_COMMAND_SET_TYPE_QUERY = 0x2, 234*8f7de514SShawn Lin }; 235*8f7de514SShawn Lin 236*8f7de514SShawn Lin /* Flag idn for Query Requests*/ 237*8f7de514SShawn Lin enum flag_idn { 238*8f7de514SShawn Lin QUERY_FLAG_IDN_FDEVICEINIT = 0x01, 239*8f7de514SShawn Lin QUERY_FLAG_IDN_PERMANENT_WPE = 0x02, 240*8f7de514SShawn Lin QUERY_FLAG_IDN_PWR_ON_WPE = 0x03, 241*8f7de514SShawn Lin QUERY_FLAG_IDN_BKOPS_EN = 0x04, 242*8f7de514SShawn Lin QUERY_FLAG_IDN_LIFE_SPAN_MODE_ENABLE = 0x05, 243*8f7de514SShawn Lin QUERY_FLAG_IDN_PURGE_ENABLE = 0x06, 244*8f7de514SShawn Lin QUERY_FLAG_IDN_RESERVED2 = 0x07, 245*8f7de514SShawn Lin QUERY_FLAG_IDN_FPHYRESOURCEREMOVAL = 0x08, 246*8f7de514SShawn Lin QUERY_FLAG_IDN_BUSY_RTC = 0x09, 247*8f7de514SShawn Lin QUERY_FLAG_IDN_RESERVED3 = 0x0A, 248*8f7de514SShawn Lin QUERY_FLAG_IDN_PERMANENTLY_DISABLE_FW_UPDATE = 0x0B, 249*8f7de514SShawn Lin }; 250*8f7de514SShawn Lin 251*8f7de514SShawn Lin /* Attribute idn for Query requests */ 252*8f7de514SShawn Lin enum attr_idn { 253*8f7de514SShawn Lin QUERY_ATTR_IDN_BOOT_LU_EN = 0x00, 254*8f7de514SShawn Lin QUERY_ATTR_IDN_RESERVED = 0x01, 255*8f7de514SShawn Lin QUERY_ATTR_IDN_POWER_MODE = 0x02, 256*8f7de514SShawn Lin QUERY_ATTR_IDN_ACTIVE_ICC_LVL = 0x03, 257*8f7de514SShawn Lin QUERY_ATTR_IDN_OOO_DATA_EN = 0x04, 258*8f7de514SShawn Lin QUERY_ATTR_IDN_BKOPS_STATUS = 0x05, 259*8f7de514SShawn Lin QUERY_ATTR_IDN_PURGE_STATUS = 0x06, 260*8f7de514SShawn Lin QUERY_ATTR_IDN_MAX_DATA_IN = 0x07, 261*8f7de514SShawn Lin QUERY_ATTR_IDN_MAX_DATA_OUT = 0x08, 262*8f7de514SShawn Lin QUERY_ATTR_IDN_DYN_CAP_NEEDED = 0x09, 263*8f7de514SShawn Lin QUERY_ATTR_IDN_REF_CLK_FREQ = 0x0A, 264*8f7de514SShawn Lin QUERY_ATTR_IDN_CONF_DESC_LOCK = 0x0B, 265*8f7de514SShawn Lin QUERY_ATTR_IDN_MAX_NUM_OF_RTT = 0x0C, 266*8f7de514SShawn Lin QUERY_ATTR_IDN_EE_CONTROL = 0x0D, 267*8f7de514SShawn Lin QUERY_ATTR_IDN_EE_STATUS = 0x0E, 268*8f7de514SShawn Lin QUERY_ATTR_IDN_SECONDS_PASSED = 0x0F, 269*8f7de514SShawn Lin QUERY_ATTR_IDN_CNTX_CONF = 0x10, 270*8f7de514SShawn Lin QUERY_ATTR_IDN_CORR_PRG_BLK_NUM = 0x11, 271*8f7de514SShawn Lin QUERY_ATTR_IDN_RESERVED2 = 0x12, 272*8f7de514SShawn Lin QUERY_ATTR_IDN_RESERVED3 = 0x13, 273*8f7de514SShawn Lin QUERY_ATTR_IDN_FFU_STATUS = 0x14, 274*8f7de514SShawn Lin QUERY_ATTR_IDN_PSA_STATE = 0x15, 275*8f7de514SShawn Lin QUERY_ATTR_IDN_PSA_DATA_SIZE = 0x16, 276*8f7de514SShawn Lin }; 277*8f7de514SShawn Lin 278*8f7de514SShawn Lin /* Descriptor idn for Query requests */ 279*8f7de514SShawn Lin enum desc_idn { 280*8f7de514SShawn Lin QUERY_DESC_IDN_DEVICE = 0x0, 281*8f7de514SShawn Lin QUERY_DESC_IDN_CONFIGURATION = 0x1, 282*8f7de514SShawn Lin QUERY_DESC_IDN_UNIT = 0x2, 283*8f7de514SShawn Lin QUERY_DESC_IDN_RFU_0 = 0x3, 284*8f7de514SShawn Lin QUERY_DESC_IDN_INTERCONNECT = 0x4, 285*8f7de514SShawn Lin QUERY_DESC_IDN_STRING = 0x5, 286*8f7de514SShawn Lin QUERY_DESC_IDN_RFU_1 = 0x6, 287*8f7de514SShawn Lin QUERY_DESC_IDN_GEOMETRY = 0x7, 288*8f7de514SShawn Lin QUERY_DESC_IDN_POWER = 0x8, 289*8f7de514SShawn Lin QUERY_DESC_IDN_HEALTH = 0x9, 290*8f7de514SShawn Lin QUERY_DESC_IDN_MAX, 291*8f7de514SShawn Lin }; 292*8f7de514SShawn Lin 293*8f7de514SShawn Lin enum desc_header_offset { 294*8f7de514SShawn Lin QUERY_DESC_LENGTH_OFFSET = 0x00, 295*8f7de514SShawn Lin QUERY_DESC_DESC_TYPE_OFFSET = 0x01, 296*8f7de514SShawn Lin }; 297*8f7de514SShawn Lin 298*8f7de514SShawn Lin struct ufshcd_sg_entry { 299*8f7de514SShawn Lin __le32 base_addr; 300*8f7de514SShawn Lin __le32 upper_addr; 301*8f7de514SShawn Lin __le32 reserved; 302*8f7de514SShawn Lin __le32 size; 303*8f7de514SShawn Lin }; 304*8f7de514SShawn Lin 305*8f7de514SShawn Lin #define MAX_BUFF 128 306*8f7de514SShawn Lin /** 307*8f7de514SShawn Lin * struct utp_transfer_cmd_desc - UFS Command Descriptor structure 308*8f7de514SShawn Lin * @command_upiu: Command UPIU Frame address 309*8f7de514SShawn Lin * @response_upiu: Response UPIU Frame address 310*8f7de514SShawn Lin * @prd_table: Physical Region Descriptor 311*8f7de514SShawn Lin */ 312*8f7de514SShawn Lin struct utp_transfer_cmd_desc { 313*8f7de514SShawn Lin u8 command_upiu[ALIGNED_UPIU_SIZE]; 314*8f7de514SShawn Lin u8 response_upiu[ALIGNED_UPIU_SIZE]; 315*8f7de514SShawn Lin struct ufshcd_sg_entry prd_table[MAX_BUFF]; 316*8f7de514SShawn Lin }; 317*8f7de514SShawn Lin 318*8f7de514SShawn Lin /** 319*8f7de514SShawn Lin * struct request_desc_header - Descriptor Header common to both UTRD and UTMRD 320*8f7de514SShawn Lin * @dword0: Descriptor Header DW0 321*8f7de514SShawn Lin * @dword1: Descriptor Header DW1 322*8f7de514SShawn Lin * @dword2: Descriptor Header DW2 323*8f7de514SShawn Lin * @dword3: Descriptor Header DW3 324*8f7de514SShawn Lin */ 325*8f7de514SShawn Lin struct request_desc_header { 326*8f7de514SShawn Lin __le32 dword_0; 327*8f7de514SShawn Lin __le32 dword_1; 328*8f7de514SShawn Lin __le32 dword_2; 329*8f7de514SShawn Lin __le32 dword_3; 330*8f7de514SShawn Lin }; 331*8f7de514SShawn Lin 332*8f7de514SShawn Lin /** 333*8f7de514SShawn Lin * struct utp_transfer_req_desc - UTRD structure 334*8f7de514SShawn Lin * @header: UTRD header DW-0 to DW-3 335*8f7de514SShawn Lin * @command_desc_base_addr_lo: UCD base address low DW-4 336*8f7de514SShawn Lin * @command_desc_base_addr_hi: UCD base address high DW-5 337*8f7de514SShawn Lin * @response_upiu_length: response UPIU length DW-6 338*8f7de514SShawn Lin * @response_upiu_offset: response UPIU offset DW-6 339*8f7de514SShawn Lin * @prd_table_length: Physical region descriptor length DW-7 340*8f7de514SShawn Lin * @prd_table_offset: Physical region descriptor offset DW-7 341*8f7de514SShawn Lin */ 342*8f7de514SShawn Lin struct utp_transfer_req_desc { 343*8f7de514SShawn Lin /* DW 0-3 */ 344*8f7de514SShawn Lin struct request_desc_header header; 345*8f7de514SShawn Lin 346*8f7de514SShawn Lin /* DW 4-5*/ 347*8f7de514SShawn Lin __le32 command_desc_base_addr_lo; 348*8f7de514SShawn Lin __le32 command_desc_base_addr_hi; 349*8f7de514SShawn Lin 350*8f7de514SShawn Lin /* DW 6 */ 351*8f7de514SShawn Lin __le16 response_upiu_length; 352*8f7de514SShawn Lin __le16 response_upiu_offset; 353*8f7de514SShawn Lin 354*8f7de514SShawn Lin /* DW 7 */ 355*8f7de514SShawn Lin __le16 prd_table_length; 356*8f7de514SShawn Lin __le16 prd_table_offset; 357*8f7de514SShawn Lin }; 358*8f7de514SShawn Lin 359*8f7de514SShawn Lin /** 360*8f7de514SShawn Lin * struct utp_upiu_header - UPIU header structure 361*8f7de514SShawn Lin * @dword_0: UPIU header DW-0 362*8f7de514SShawn Lin * @dword_1: UPIU header DW-1 363*8f7de514SShawn Lin * @dword_2: UPIU header DW-2 364*8f7de514SShawn Lin */ 365*8f7de514SShawn Lin struct utp_upiu_header { 366*8f7de514SShawn Lin __be32 dword_0; 367*8f7de514SShawn Lin __be32 dword_1; 368*8f7de514SShawn Lin __be32 dword_2; 369*8f7de514SShawn Lin }; 370*8f7de514SShawn Lin 371*8f7de514SShawn Lin /** 372*8f7de514SShawn Lin * struct utp_upiu_query - upiu request buffer structure for 373*8f7de514SShawn Lin * query request. 374*8f7de514SShawn Lin * @opcode: command to perform B-0 375*8f7de514SShawn Lin * @idn: a value that indicates the particular type of data B-1 376*8f7de514SShawn Lin * @index: Index to further identify data B-2 377*8f7de514SShawn Lin * @selector: Index to further identify data B-3 378*8f7de514SShawn Lin * @reserved_osf: spec reserved field B-4,5 379*8f7de514SShawn Lin * @length: number of descriptor bytes to read/write B-6,7 380*8f7de514SShawn Lin * @value: Attribute value to be written DW-5 381*8f7de514SShawn Lin * @reserved: spec reserved DW-6,7 382*8f7de514SShawn Lin */ 383*8f7de514SShawn Lin struct utp_upiu_query { 384*8f7de514SShawn Lin __u8 opcode; 385*8f7de514SShawn Lin __u8 idn; 386*8f7de514SShawn Lin __u8 index; 387*8f7de514SShawn Lin __u8 selector; 388*8f7de514SShawn Lin __be16 reserved_osf; 389*8f7de514SShawn Lin __be16 length; 390*8f7de514SShawn Lin __be32 value; 391*8f7de514SShawn Lin __be32 reserved[2]; 392*8f7de514SShawn Lin }; 393*8f7de514SShawn Lin 394*8f7de514SShawn Lin /** 395*8f7de514SShawn Lin * struct utp_upiu_cmd - Command UPIU structure 396*8f7de514SShawn Lin * @data_transfer_len: Data Transfer Length DW-3 397*8f7de514SShawn Lin * @cdb: Command Descriptor Block CDB DW-4 to DW-7 398*8f7de514SShawn Lin */ 399*8f7de514SShawn Lin struct utp_upiu_cmd { 400*8f7de514SShawn Lin __be32 exp_data_transfer_len; 401*8f7de514SShawn Lin u8 cdb[UFS_CDB_SIZE]; 402*8f7de514SShawn Lin }; 403*8f7de514SShawn Lin 404*8f7de514SShawn Lin /* 405*8f7de514SShawn Lin * UTMRD structure. 406*8f7de514SShawn Lin */ 407*8f7de514SShawn Lin struct utp_task_req_desc { 408*8f7de514SShawn Lin /* DW 0-3 */ 409*8f7de514SShawn Lin struct request_desc_header header; 410*8f7de514SShawn Lin 411*8f7de514SShawn Lin /* DW 4-11 - Task request UPIU structure */ 412*8f7de514SShawn Lin struct utp_upiu_header req_header; 413*8f7de514SShawn Lin __be32 input_param1; 414*8f7de514SShawn Lin __be32 input_param2; 415*8f7de514SShawn Lin __be32 input_param3; 416*8f7de514SShawn Lin __be32 __reserved1[2]; 417*8f7de514SShawn Lin 418*8f7de514SShawn Lin /* DW 12-19 - Task Management Response UPIU structure */ 419*8f7de514SShawn Lin struct utp_upiu_header rsp_header; 420*8f7de514SShawn Lin __be32 output_param1; 421*8f7de514SShawn Lin __be32 output_param2; 422*8f7de514SShawn Lin __be32 __reserved2[3]; 423*8f7de514SShawn Lin }; 424*8f7de514SShawn Lin 425*8f7de514SShawn Lin /** 426*8f7de514SShawn Lin * struct utp_upiu_req - general upiu request structure 427*8f7de514SShawn Lin * @header:UPIU header structure DW-0 to DW-2 428*8f7de514SShawn Lin * @sc: fields structure for scsi command DW-3 to DW-7 429*8f7de514SShawn Lin * @qr: fields structure for query request DW-3 to DW-7 430*8f7de514SShawn Lin */ 431*8f7de514SShawn Lin struct utp_upiu_req { 432*8f7de514SShawn Lin struct utp_upiu_header header; 433*8f7de514SShawn Lin union { 434*8f7de514SShawn Lin struct utp_upiu_cmd sc; 435*8f7de514SShawn Lin struct utp_upiu_query qr; 436*8f7de514SShawn Lin struct utp_upiu_query tr; 437*8f7de514SShawn Lin /* use utp_upiu_query to host the 4 dwords of uic command */ 438*8f7de514SShawn Lin struct utp_upiu_query uc; 439*8f7de514SShawn Lin }; 440*8f7de514SShawn Lin }; 441*8f7de514SShawn Lin 442*8f7de514SShawn Lin /** 443*8f7de514SShawn Lin * struct utp_cmd_rsp - Response UPIU structure 444*8f7de514SShawn Lin * @residual_transfer_count: Residual transfer count DW-3 445*8f7de514SShawn Lin * @reserved: Reserved double words DW-4 to DW-7 446*8f7de514SShawn Lin * @sense_data_len: Sense data length DW-8 U16 447*8f7de514SShawn Lin * @sense_data: Sense data field DW-8 to DW-12 448*8f7de514SShawn Lin */ 449*8f7de514SShawn Lin struct utp_cmd_rsp { 450*8f7de514SShawn Lin __be32 residual_transfer_count; 451*8f7de514SShawn Lin __be32 reserved[4]; 452*8f7de514SShawn Lin __be16 sense_data_len; 453*8f7de514SShawn Lin u8 sense_data[RESPONSE_UPIU_SENSE_DATA_LENGTH]; 454*8f7de514SShawn Lin }; 455*8f7de514SShawn Lin 456*8f7de514SShawn Lin /** 457*8f7de514SShawn Lin * struct utp_upiu_rsp - general upiu response structure 458*8f7de514SShawn Lin * @header: UPIU header structure DW-0 to DW-2 459*8f7de514SShawn Lin * @sr: fields structure for scsi command DW-3 to DW-12 460*8f7de514SShawn Lin * @qr: fields structure for query request DW-3 to DW-7 461*8f7de514SShawn Lin */ 462*8f7de514SShawn Lin struct utp_upiu_rsp { 463*8f7de514SShawn Lin struct utp_upiu_header header; 464*8f7de514SShawn Lin union { 465*8f7de514SShawn Lin struct utp_cmd_rsp sr; 466*8f7de514SShawn Lin struct utp_upiu_query qr; 467*8f7de514SShawn Lin }; 468*8f7de514SShawn Lin }; 469*8f7de514SShawn Lin 470*8f7de514SShawn Lin #define MAX_MODEL_LEN 16 471*8f7de514SShawn Lin /** 472*8f7de514SShawn Lin * ufs_dev_desc - ufs device details from the device descriptor 473*8f7de514SShawn Lin * 474*8f7de514SShawn Lin * @wmanufacturerid: card details 475*8f7de514SShawn Lin * @model: card model 476*8f7de514SShawn Lin */ 477*8f7de514SShawn Lin struct ufs_dev_desc { 478*8f7de514SShawn Lin u16 wmanufacturerid; 479*8f7de514SShawn Lin char model[MAX_MODEL_LEN + 1]; 480*8f7de514SShawn Lin }; 481*8f7de514SShawn Lin 482*8f7de514SShawn Lin /* Device descriptor parameters offsets in bytes*/ 483*8f7de514SShawn Lin enum device_desc_param { 484*8f7de514SShawn Lin DEVICE_DESC_PARAM_LEN = 0x0, 485*8f7de514SShawn Lin DEVICE_DESC_PARAM_TYPE = 0x1, 486*8f7de514SShawn Lin DEVICE_DESC_PARAM_DEVICE_TYPE = 0x2, 487*8f7de514SShawn Lin DEVICE_DESC_PARAM_DEVICE_CLASS = 0x3, 488*8f7de514SShawn Lin DEVICE_DESC_PARAM_DEVICE_SUB_CLASS = 0x4, 489*8f7de514SShawn Lin DEVICE_DESC_PARAM_PRTCL = 0x5, 490*8f7de514SShawn Lin DEVICE_DESC_PARAM_NUM_LU = 0x6, 491*8f7de514SShawn Lin DEVICE_DESC_PARAM_NUM_WLU = 0x7, 492*8f7de514SShawn Lin DEVICE_DESC_PARAM_BOOT_ENBL = 0x8, 493*8f7de514SShawn Lin DEVICE_DESC_PARAM_DESC_ACCSS_ENBL = 0x9, 494*8f7de514SShawn Lin DEVICE_DESC_PARAM_INIT_PWR_MODE = 0xA, 495*8f7de514SShawn Lin DEVICE_DESC_PARAM_HIGH_PR_LUN = 0xB, 496*8f7de514SShawn Lin DEVICE_DESC_PARAM_SEC_RMV_TYPE = 0xC, 497*8f7de514SShawn Lin DEVICE_DESC_PARAM_SEC_LU = 0xD, 498*8f7de514SShawn Lin DEVICE_DESC_PARAM_BKOP_TERM_LT = 0xE, 499*8f7de514SShawn Lin DEVICE_DESC_PARAM_ACTVE_ICC_LVL = 0xF, 500*8f7de514SShawn Lin DEVICE_DESC_PARAM_SPEC_VER = 0x10, 501*8f7de514SShawn Lin DEVICE_DESC_PARAM_MANF_DATE = 0x12, 502*8f7de514SShawn Lin DEVICE_DESC_PARAM_MANF_NAME = 0x14, 503*8f7de514SShawn Lin DEVICE_DESC_PARAM_PRDCT_NAME = 0x15, 504*8f7de514SShawn Lin DEVICE_DESC_PARAM_SN = 0x16, 505*8f7de514SShawn Lin DEVICE_DESC_PARAM_OEM_ID = 0x17, 506*8f7de514SShawn Lin DEVICE_DESC_PARAM_MANF_ID = 0x18, 507*8f7de514SShawn Lin DEVICE_DESC_PARAM_UD_OFFSET = 0x1A, 508*8f7de514SShawn Lin DEVICE_DESC_PARAM_UD_LEN = 0x1B, 509*8f7de514SShawn Lin DEVICE_DESC_PARAM_RTT_CAP = 0x1C, 510*8f7de514SShawn Lin DEVICE_DESC_PARAM_FRQ_RTC = 0x1D, 511*8f7de514SShawn Lin DEVICE_DESC_PARAM_UFS_FEAT = 0x1F, 512*8f7de514SShawn Lin DEVICE_DESC_PARAM_FFU_TMT = 0x20, 513*8f7de514SShawn Lin DEVICE_DESC_PARAM_Q_DPTH = 0x21, 514*8f7de514SShawn Lin DEVICE_DESC_PARAM_DEV_VER = 0x22, 515*8f7de514SShawn Lin DEVICE_DESC_PARAM_NUM_SEC_WPA = 0x24, 516*8f7de514SShawn Lin DEVICE_DESC_PARAM_PSA_MAX_DATA = 0x25, 517*8f7de514SShawn Lin DEVICE_DESC_PARAM_PSA_TMT = 0x29, 518*8f7de514SShawn Lin DEVICE_DESC_PARAM_PRDCT_REV = 0x2A, 519*8f7de514SShawn Lin }; 520*8f7de514SShawn Lin 521*8f7de514SShawn Lin struct ufs_hba; 522*8f7de514SShawn Lin 523*8f7de514SShawn Lin enum { 524*8f7de514SShawn Lin UFSHCD_MAX_CHANNEL = 0, 525*8f7de514SShawn Lin UFSHCD_MAX_ID = 1, 526*8f7de514SShawn Lin }; 527*8f7de514SShawn Lin 528*8f7de514SShawn Lin enum dev_cmd_type { 529*8f7de514SShawn Lin DEV_CMD_TYPE_NOP = 0x0, 530*8f7de514SShawn Lin DEV_CMD_TYPE_QUERY = 0x1, 531*8f7de514SShawn Lin }; 532*8f7de514SShawn Lin 533*8f7de514SShawn Lin /** 534*8f7de514SShawn Lin * struct uic_command - UIC command structure 535*8f7de514SShawn Lin * @command: UIC command 536*8f7de514SShawn Lin * @argument1: UIC command argument 1 537*8f7de514SShawn Lin * @argument2: UIC command argument 2 538*8f7de514SShawn Lin * @argument3: UIC command argument 3 539*8f7de514SShawn Lin * @cmd_active: Indicate if UIC command is outstanding 540*8f7de514SShawn Lin * @result: UIC command result 541*8f7de514SShawn Lin * @done: UIC command completion 542*8f7de514SShawn Lin */ 543*8f7de514SShawn Lin struct uic_command { 544*8f7de514SShawn Lin u32 command; 545*8f7de514SShawn Lin u32 argument1; 546*8f7de514SShawn Lin u32 argument2; 547*8f7de514SShawn Lin u32 argument3; 548*8f7de514SShawn Lin int cmd_active; 549*8f7de514SShawn Lin int result; 550*8f7de514SShawn Lin }; 551*8f7de514SShawn Lin 552*8f7de514SShawn Lin /* GenSelectorIndex calculation macros for M-PHY attributes */ 553*8f7de514SShawn Lin #define UIC_ARG_MPHY_TX_GEN_SEL_INDEX(lane) (lane) 554*8f7de514SShawn Lin #define UIC_ARG_MPHY_RX_GEN_SEL_INDEX(lane) (PA_MAXDATALANES + (lane)) 555*8f7de514SShawn Lin 556*8f7de514SShawn Lin #define UIC_ARG_MIB_SEL(attr, sel) ((((attr) & 0xFFFF) << 16) |\ 557*8f7de514SShawn Lin ((sel) & 0xFFFF)) 558*8f7de514SShawn Lin #define UIC_ARG_MIB(attr) UIC_ARG_MIB_SEL(attr, 0) 559*8f7de514SShawn Lin #define UIC_ARG_ATTR_TYPE(t) (((t) & 0xFF) << 16) 560*8f7de514SShawn Lin #define UIC_GET_ATTR_ID(v) (((v) >> 16) & 0xFFFF) 561*8f7de514SShawn Lin 562*8f7de514SShawn Lin /* Link Status*/ 563*8f7de514SShawn Lin enum link_status { 564*8f7de514SShawn Lin UFSHCD_LINK_IS_DOWN = 1, 565*8f7de514SShawn Lin UFSHCD_LINK_IS_UP = 2, 566*8f7de514SShawn Lin }; 567*8f7de514SShawn Lin 568*8f7de514SShawn Lin #define UIC_ARG_MIB_SEL(attr, sel) ((((attr) & 0xFFFF) << 16) |\ 569*8f7de514SShawn Lin ((sel) & 0xFFFF)) 570*8f7de514SShawn Lin #define UIC_ARG_MIB(attr) UIC_ARG_MIB_SEL(attr, 0) 571*8f7de514SShawn Lin #define UIC_ARG_ATTR_TYPE(t) (((t) & 0xFF) << 16) 572*8f7de514SShawn Lin #define UIC_GET_ATTR_ID(v) (((v) >> 16) & 0xFFFF) 573*8f7de514SShawn Lin 574*8f7de514SShawn Lin /* UIC Commands */ 575*8f7de514SShawn Lin enum uic_cmd_dme { 576*8f7de514SShawn Lin UIC_CMD_DME_GET = 0x01, 577*8f7de514SShawn Lin UIC_CMD_DME_SET = 0x02, 578*8f7de514SShawn Lin UIC_CMD_DME_PEER_GET = 0x03, 579*8f7de514SShawn Lin UIC_CMD_DME_PEER_SET = 0x04, 580*8f7de514SShawn Lin UIC_CMD_DME_POWERON = 0x10, 581*8f7de514SShawn Lin UIC_CMD_DME_POWEROFF = 0x11, 582*8f7de514SShawn Lin UIC_CMD_DME_ENABLE = 0x12, 583*8f7de514SShawn Lin UIC_CMD_DME_RESET = 0x14, 584*8f7de514SShawn Lin UIC_CMD_DME_END_PT_RST = 0x15, 585*8f7de514SShawn Lin UIC_CMD_DME_LINK_STARTUP = 0x16, 586*8f7de514SShawn Lin UIC_CMD_DME_HIBER_ENTER = 0x17, 587*8f7de514SShawn Lin UIC_CMD_DME_HIBER_EXIT = 0x18, 588*8f7de514SShawn Lin UIC_CMD_DME_TEST_MODE = 0x1A, 589*8f7de514SShawn Lin }; 590*8f7de514SShawn Lin 591*8f7de514SShawn Lin /* UIC Config result code / Generic error code */ 592*8f7de514SShawn Lin enum { 593*8f7de514SShawn Lin UIC_CMD_RESULT_SUCCESS = 0x00, 594*8f7de514SShawn Lin UIC_CMD_RESULT_INVALID_ATTR = 0x01, 595*8f7de514SShawn Lin UIC_CMD_RESULT_FAILURE = 0x01, 596*8f7de514SShawn Lin UIC_CMD_RESULT_INVALID_ATTR_VALUE = 0x02, 597*8f7de514SShawn Lin UIC_CMD_RESULT_READ_ONLY_ATTR = 0x03, 598*8f7de514SShawn Lin UIC_CMD_RESULT_WRITE_ONLY_ATTR = 0x04, 599*8f7de514SShawn Lin UIC_CMD_RESULT_BAD_INDEX = 0x05, 600*8f7de514SShawn Lin UIC_CMD_RESULT_LOCKED_ATTR = 0x06, 601*8f7de514SShawn Lin UIC_CMD_RESULT_BAD_TEST_FEATURE_INDEX = 0x07, 602*8f7de514SShawn Lin UIC_CMD_RESULT_PEER_COMM_FAILURE = 0x08, 603*8f7de514SShawn Lin UIC_CMD_RESULT_BUSY = 0x09, 604*8f7de514SShawn Lin UIC_CMD_RESULT_DME_FAILURE = 0x0A, 605*8f7de514SShawn Lin }; 606*8f7de514SShawn Lin 607*8f7de514SShawn Lin #define MASK_UIC_COMMAND_RESULT 0xFF 608*8f7de514SShawn Lin 609*8f7de514SShawn Lin /* Host <-> Device UniPro Link state */ 610*8f7de514SShawn Lin enum uic_link_state { 611*8f7de514SShawn Lin UIC_LINK_OFF_STATE = 0, /* Link powered down or disabled */ 612*8f7de514SShawn Lin UIC_LINK_ACTIVE_STATE = 1, /* Link is in Fast/Slow/Sleep state */ 613*8f7de514SShawn Lin UIC_LINK_HIBERN8_STATE = 2, /* Link is in Hibernate state */ 614*8f7de514SShawn Lin }; 615*8f7de514SShawn Lin 616*8f7de514SShawn Lin /* UIC command interfaces for DME primitives */ 617*8f7de514SShawn Lin #define DME_LOCAL 0 618*8f7de514SShawn Lin #define DME_PEER 1 619*8f7de514SShawn Lin #define ATTR_SET_NOR 0 /* NORMAL */ 620*8f7de514SShawn Lin #define ATTR_SET_ST 1 /* STATIC */ 621*8f7de514SShawn Lin 622*8f7de514SShawn Lin int ufshcd_dme_set_attr(struct ufs_hba *hba, u32 attr_sel, 623*8f7de514SShawn Lin u8 attr_set, u32 mib_val, u8 peer); 624*8f7de514SShawn Lin int ufshcd_dme_get_attr(struct ufs_hba *hba, u32 attr_sel, 625*8f7de514SShawn Lin u32 *mib_val, u8 peer); 626*8f7de514SShawn Lin 627*8f7de514SShawn Lin static inline int ufshcd_dme_set(struct ufs_hba *hba, u32 attr_sel, 628*8f7de514SShawn Lin u32 mib_val) 629*8f7de514SShawn Lin { 630*8f7de514SShawn Lin return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_NOR, 631*8f7de514SShawn Lin mib_val, DME_LOCAL); 632*8f7de514SShawn Lin } 633*8f7de514SShawn Lin 634*8f7de514SShawn Lin static inline int ufshcd_dme_get(struct ufs_hba *hba, 635*8f7de514SShawn Lin u32 attr_sel, u32 *mib_val) 636*8f7de514SShawn Lin { 637*8f7de514SShawn Lin return ufshcd_dme_get_attr(hba, attr_sel, mib_val, DME_LOCAL); 638*8f7de514SShawn Lin } 639*8f7de514SShawn Lin 640*8f7de514SShawn Lin static inline int ufshcd_dme_peer_get(struct ufs_hba *hba, 641*8f7de514SShawn Lin u32 attr_sel, u32 *mib_val) 642*8f7de514SShawn Lin { 643*8f7de514SShawn Lin return ufshcd_dme_get_attr(hba, attr_sel, mib_val, DME_PEER); 644*8f7de514SShawn Lin } 645*8f7de514SShawn Lin 646*8f7de514SShawn Lin static inline int ufshcd_dme_peer_set(struct ufs_hba *hba, u32 attr_sel, 647*8f7de514SShawn Lin u32 mib_val) 648*8f7de514SShawn Lin { 649*8f7de514SShawn Lin return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_NOR, 650*8f7de514SShawn Lin mib_val, DME_PEER); 651*8f7de514SShawn Lin } 652*8f7de514SShawn Lin 653*8f7de514SShawn Lin /** 654*8f7de514SShawn Lin * struct ufs_query_req - parameters for building a query request 655*8f7de514SShawn Lin * @query_func: UPIU header query function 656*8f7de514SShawn Lin * @upiu_req: the query request data 657*8f7de514SShawn Lin */ 658*8f7de514SShawn Lin struct ufs_query_req { 659*8f7de514SShawn Lin u8 query_func; 660*8f7de514SShawn Lin struct utp_upiu_query upiu_req; 661*8f7de514SShawn Lin }; 662*8f7de514SShawn Lin 663*8f7de514SShawn Lin /** 664*8f7de514SShawn Lin * struct ufs_query_resp - UPIU QUERY 665*8f7de514SShawn Lin * @response: device response code 666*8f7de514SShawn Lin * @upiu_res: query response data 667*8f7de514SShawn Lin */ 668*8f7de514SShawn Lin struct ufs_query_res { 669*8f7de514SShawn Lin u8 response; 670*8f7de514SShawn Lin struct utp_upiu_query upiu_res; 671*8f7de514SShawn Lin }; 672*8f7de514SShawn Lin 673*8f7de514SShawn Lin /** 674*8f7de514SShawn Lin * struct ufs_query - holds relevant data structures for query request 675*8f7de514SShawn Lin * @request: request upiu and function 676*8f7de514SShawn Lin * @descriptor: buffer for sending/receiving descriptor 677*8f7de514SShawn Lin * @response: response upiu and response 678*8f7de514SShawn Lin */ 679*8f7de514SShawn Lin struct ufs_query { 680*8f7de514SShawn Lin struct ufs_query_req request; 681*8f7de514SShawn Lin u8 *descriptor; 682*8f7de514SShawn Lin struct ufs_query_res response; 683*8f7de514SShawn Lin }; 684*8f7de514SShawn Lin 685*8f7de514SShawn Lin /** 686*8f7de514SShawn Lin * struct ufs_dev_cmd - all assosiated fields with device management commands 687*8f7de514SShawn Lin * @type: device management command type - Query, NOP OUT 688*8f7de514SShawn Lin * @tag_wq: wait queue until free command slot is available 689*8f7de514SShawn Lin */ 690*8f7de514SShawn Lin struct ufs_dev_cmd { 691*8f7de514SShawn Lin enum dev_cmd_type type; 692*8f7de514SShawn Lin struct ufs_query query; 693*8f7de514SShawn Lin }; 694*8f7de514SShawn Lin 695*8f7de514SShawn Lin struct ufs_hba_ops { 696*8f7de514SShawn Lin int (*init)(struct ufs_hba *hba); 697*8f7de514SShawn Lin int (*hce_enable_notify)(struct ufs_hba *hba, 698*8f7de514SShawn Lin enum ufs_notify_change_status); 699*8f7de514SShawn Lin int (*link_startup_notify)(struct ufs_hba *hba, 700*8f7de514SShawn Lin enum ufs_notify_change_status); 701*8f7de514SShawn Lin int (*phy_initialization)(struct ufs_hba *hba); 702*8f7de514SShawn Lin }; 703*8f7de514SShawn Lin 704*8f7de514SShawn Lin struct ufs_hba { 705*8f7de514SShawn Lin struct udevice *dev; 706*8f7de514SShawn Lin void __iomem *mmio_base; 707*8f7de514SShawn Lin struct ufs_hba_ops *ops; 708*8f7de514SShawn Lin struct ufs_desc_size desc_size; 709*8f7de514SShawn Lin u32 capabilities; 710*8f7de514SShawn Lin u32 version; 711*8f7de514SShawn Lin u32 intr_mask; 712*8f7de514SShawn Lin u32 quirks; 713*8f7de514SShawn Lin /* 714*8f7de514SShawn Lin * If UFS host controller is having issue in processing LCC (Line 715*8f7de514SShawn Lin * Control Command) coming from device then enable this quirk. 716*8f7de514SShawn Lin * When this quirk is enabled, host controller driver should disable 717*8f7de514SShawn Lin * the LCC transmission on UFS device (by clearing TX_LCC_ENABLE 718*8f7de514SShawn Lin * attribute of device to 0). 719*8f7de514SShawn Lin */ 720*8f7de514SShawn Lin #define UFSHCD_QUIRK_BROKEN_LCC 0x1 721*8f7de514SShawn Lin 722*8f7de514SShawn Lin /* Virtual memory reference */ 723*8f7de514SShawn Lin struct utp_transfer_cmd_desc *ucdl; 724*8f7de514SShawn Lin struct utp_transfer_req_desc *utrdl; 725*8f7de514SShawn Lin /* TODO: Add Task Manegement Support */ 726*8f7de514SShawn Lin struct utp_task_req_desc *utmrdl; 727*8f7de514SShawn Lin 728*8f7de514SShawn Lin struct utp_upiu_req *ucd_req_ptr; 729*8f7de514SShawn Lin struct utp_upiu_rsp *ucd_rsp_ptr; 730*8f7de514SShawn Lin struct ufshcd_sg_entry *ucd_prdt_ptr; 731*8f7de514SShawn Lin 732*8f7de514SShawn Lin /* Power Mode information */ 733*8f7de514SShawn Lin enum ufs_dev_pwr_mode curr_dev_pwr_mode; 734*8f7de514SShawn Lin struct ufs_pa_layer_attr pwr_info; 735*8f7de514SShawn Lin struct ufs_pwr_mode_info max_pwr_info; 736*8f7de514SShawn Lin 737*8f7de514SShawn Lin struct ufs_dev_cmd dev_cmd; 738*8f7de514SShawn Lin }; 739*8f7de514SShawn Lin 740*8f7de514SShawn Lin static inline int ufshcd_ops_init(struct ufs_hba *hba) 741*8f7de514SShawn Lin { 742*8f7de514SShawn Lin if (hba->ops && hba->ops->init) 743*8f7de514SShawn Lin return hba->ops->init(hba); 744*8f7de514SShawn Lin 745*8f7de514SShawn Lin return 0; 746*8f7de514SShawn Lin } 747*8f7de514SShawn Lin 748*8f7de514SShawn Lin static inline int ufshcd_ops_hce_enable_notify(struct ufs_hba *hba, 749*8f7de514SShawn Lin bool status) 750*8f7de514SShawn Lin { 751*8f7de514SShawn Lin if (hba->ops && hba->ops->hce_enable_notify) 752*8f7de514SShawn Lin return hba->ops->hce_enable_notify(hba, status); 753*8f7de514SShawn Lin 754*8f7de514SShawn Lin return 0; 755*8f7de514SShawn Lin } 756*8f7de514SShawn Lin 757*8f7de514SShawn Lin static inline int ufshcd_ops_link_startup_notify(struct ufs_hba *hba, 758*8f7de514SShawn Lin bool status) 759*8f7de514SShawn Lin { 760*8f7de514SShawn Lin if (hba->ops && hba->ops->link_startup_notify) 761*8f7de514SShawn Lin return hba->ops->link_startup_notify(hba, status); 762*8f7de514SShawn Lin 763*8f7de514SShawn Lin return 0; 764*8f7de514SShawn Lin } 765*8f7de514SShawn Lin 766*8f7de514SShawn Lin /* Controller UFSHCI version */ 767*8f7de514SShawn Lin enum { 768*8f7de514SShawn Lin UFSHCI_VERSION_10 = 0x00010000, /* 1.0 */ 769*8f7de514SShawn Lin UFSHCI_VERSION_11 = 0x00010100, /* 1.1 */ 770*8f7de514SShawn Lin UFSHCI_VERSION_20 = 0x00000200, /* 2.0 */ 771*8f7de514SShawn Lin UFSHCI_VERSION_21 = 0x00000210, /* 2.1 */ 772*8f7de514SShawn Lin }; 773*8f7de514SShawn Lin 774*8f7de514SShawn Lin /* Interrupt disable masks */ 775*8f7de514SShawn Lin enum { 776*8f7de514SShawn Lin /* Interrupt disable mask for UFSHCI v1.0 */ 777*8f7de514SShawn Lin INTERRUPT_MASK_ALL_VER_10 = 0x30FFF, 778*8f7de514SShawn Lin INTERRUPT_MASK_RW_VER_10 = 0x30000, 779*8f7de514SShawn Lin 780*8f7de514SShawn Lin /* Interrupt disable mask for UFSHCI v1.1 */ 781*8f7de514SShawn Lin INTERRUPT_MASK_ALL_VER_11 = 0x31FFF, 782*8f7de514SShawn Lin 783*8f7de514SShawn Lin /* Interrupt disable mask for UFSHCI v2.1 */ 784*8f7de514SShawn Lin INTERRUPT_MASK_ALL_VER_21 = 0x71FFF, 785*8f7de514SShawn Lin }; 786*8f7de514SShawn Lin 787*8f7de514SShawn Lin /* UFSHCI Registers */ 788*8f7de514SShawn Lin enum { 789*8f7de514SShawn Lin REG_CONTROLLER_CAPABILITIES = 0x00, 790*8f7de514SShawn Lin REG_UFS_VERSION = 0x08, 791*8f7de514SShawn Lin REG_CONTROLLER_DEV_ID = 0x10, 792*8f7de514SShawn Lin REG_CONTROLLER_PROD_ID = 0x14, 793*8f7de514SShawn Lin REG_AUTO_HIBERNATE_IDLE_TIMER = 0x18, 794*8f7de514SShawn Lin REG_INTERRUPT_STATUS = 0x20, 795*8f7de514SShawn Lin REG_INTERRUPT_ENABLE = 0x24, 796*8f7de514SShawn Lin REG_CONTROLLER_STATUS = 0x30, 797*8f7de514SShawn Lin REG_CONTROLLER_ENABLE = 0x34, 798*8f7de514SShawn Lin REG_UIC_ERROR_CODE_PHY_ADAPTER_LAYER = 0x38, 799*8f7de514SShawn Lin REG_UIC_ERROR_CODE_DATA_LINK_LAYER = 0x3C, 800*8f7de514SShawn Lin REG_UIC_ERROR_CODE_NETWORK_LAYER = 0x40, 801*8f7de514SShawn Lin REG_UIC_ERROR_CODE_TRANSPORT_LAYER = 0x44, 802*8f7de514SShawn Lin REG_UIC_ERROR_CODE_DME = 0x48, 803*8f7de514SShawn Lin REG_UTP_TRANSFER_REQ_INT_AGG_CONTROL = 0x4C, 804*8f7de514SShawn Lin REG_UTP_TRANSFER_REQ_LIST_BASE_L = 0x50, 805*8f7de514SShawn Lin REG_UTP_TRANSFER_REQ_LIST_BASE_H = 0x54, 806*8f7de514SShawn Lin REG_UTP_TRANSFER_REQ_DOOR_BELL = 0x58, 807*8f7de514SShawn Lin REG_UTP_TRANSFER_REQ_LIST_CLEAR = 0x5C, 808*8f7de514SShawn Lin REG_UTP_TRANSFER_REQ_LIST_RUN_STOP = 0x60, 809*8f7de514SShawn Lin REG_UTP_TASK_REQ_LIST_BASE_L = 0x70, 810*8f7de514SShawn Lin REG_UTP_TASK_REQ_LIST_BASE_H = 0x74, 811*8f7de514SShawn Lin REG_UTP_TASK_REQ_DOOR_BELL = 0x78, 812*8f7de514SShawn Lin REG_UTP_TASK_REQ_LIST_CLEAR = 0x7C, 813*8f7de514SShawn Lin REG_UTP_TASK_REQ_LIST_RUN_STOP = 0x80, 814*8f7de514SShawn Lin REG_UIC_COMMAND = 0x90, 815*8f7de514SShawn Lin REG_UIC_COMMAND_ARG_1 = 0x94, 816*8f7de514SShawn Lin REG_UIC_COMMAND_ARG_2 = 0x98, 817*8f7de514SShawn Lin REG_UIC_COMMAND_ARG_3 = 0x9C, 818*8f7de514SShawn Lin 819*8f7de514SShawn Lin UFSHCI_REG_SPACE_SIZE = 0xA0, 820*8f7de514SShawn Lin 821*8f7de514SShawn Lin REG_UFS_CCAP = 0x100, 822*8f7de514SShawn Lin REG_UFS_CRYPTOCAP = 0x104, 823*8f7de514SShawn Lin 824*8f7de514SShawn Lin UFSHCI_CRYPTO_REG_SPACE_SIZE = 0x400, 825*8f7de514SShawn Lin }; 826*8f7de514SShawn Lin 827*8f7de514SShawn Lin /* Controller capability masks */ 828*8f7de514SShawn Lin enum { 829*8f7de514SShawn Lin MASK_TRANSFER_REQUESTS_SLOTS = 0x0000001F, 830*8f7de514SShawn Lin MASK_TASK_MANAGEMENT_REQUEST_SLOTS = 0x00070000, 831*8f7de514SShawn Lin MASK_AUTO_HIBERN8_SUPPORT = 0x00800000, 832*8f7de514SShawn Lin MASK_64_ADDRESSING_SUPPORT = 0x01000000, 833*8f7de514SShawn Lin MASK_OUT_OF_ORDER_DATA_DELIVERY_SUPPORT = 0x02000000, 834*8f7de514SShawn Lin MASK_UIC_DME_TEST_MODE_SUPPORT = 0x04000000, 835*8f7de514SShawn Lin }; 836*8f7de514SShawn Lin 837*8f7de514SShawn Lin /* Interrupt Status 20h */ 838*8f7de514SShawn Lin #define UTP_TRANSFER_REQ_COMPL 0x1 839*8f7de514SShawn Lin #define UIC_DME_END_PT_RESET 0x2 840*8f7de514SShawn Lin #define UIC_ERROR 0x4 841*8f7de514SShawn Lin #define UIC_TEST_MODE 0x8 842*8f7de514SShawn Lin #define UIC_POWER_MODE 0x10 843*8f7de514SShawn Lin #define UIC_HIBERNATE_EXIT 0x20 844*8f7de514SShawn Lin #define UIC_HIBERNATE_ENTER 0x40 845*8f7de514SShawn Lin #define UIC_LINK_LOST 0x80 846*8f7de514SShawn Lin #define UIC_LINK_STARTUP 0x100 847*8f7de514SShawn Lin #define UTP_TASK_REQ_COMPL 0x200 848*8f7de514SShawn Lin #define UIC_COMMAND_COMPL 0x400 849*8f7de514SShawn Lin #define DEVICE_FATAL_ERROR 0x800 850*8f7de514SShawn Lin #define CONTROLLER_FATAL_ERROR 0x10000 851*8f7de514SShawn Lin #define SYSTEM_BUS_FATAL_ERROR 0x20000 852*8f7de514SShawn Lin 853*8f7de514SShawn Lin #define UFSHCD_UIC_PWR_MASK (UIC_HIBERNATE_ENTER |\ 854*8f7de514SShawn Lin UIC_HIBERNATE_EXIT |\ 855*8f7de514SShawn Lin UIC_POWER_MODE) 856*8f7de514SShawn Lin 857*8f7de514SShawn Lin #define UFSHCD_UIC_MASK (UIC_COMMAND_COMPL | UIC_POWER_MODE) 858*8f7de514SShawn Lin 859*8f7de514SShawn Lin #define UFSHCD_ERROR_MASK (UIC_ERROR |\ 860*8f7de514SShawn Lin DEVICE_FATAL_ERROR |\ 861*8f7de514SShawn Lin CONTROLLER_FATAL_ERROR |\ 862*8f7de514SShawn Lin SYSTEM_BUS_FATAL_ERROR) 863*8f7de514SShawn Lin 864*8f7de514SShawn Lin #define INT_FATAL_ERRORS (DEVICE_FATAL_ERROR |\ 865*8f7de514SShawn Lin CONTROLLER_FATAL_ERROR |\ 866*8f7de514SShawn Lin SYSTEM_BUS_FATAL_ERROR) 867*8f7de514SShawn Lin 868*8f7de514SShawn Lin /* Host Controller Enable 0x34h */ 869*8f7de514SShawn Lin #define CONTROLLER_ENABLE 0x1 870*8f7de514SShawn Lin #define CONTROLLER_DISABLE 0x0 871*8f7de514SShawn Lin /* HCS - Host Controller Status 30h */ 872*8f7de514SShawn Lin #define DEVICE_PRESENT 0x1 873*8f7de514SShawn Lin #define UTP_TRANSFER_REQ_LIST_READY 0x2 874*8f7de514SShawn Lin #define UTP_TASK_REQ_LIST_READY 0x4 875*8f7de514SShawn Lin #define UIC_COMMAND_READY 0x8 876*8f7de514SShawn Lin #define HOST_ERROR_INDICATOR 0x10 877*8f7de514SShawn Lin #define DEVICE_ERROR_INDICATOR 0x20 878*8f7de514SShawn Lin #define UIC_POWER_MODE_CHANGE_REQ_STATUS_MASK UFS_MASK(0x7, 8) 879*8f7de514SShawn Lin 880*8f7de514SShawn Lin #define UFSHCD_STATUS_READY (UTP_TRANSFER_REQ_LIST_READY |\ 881*8f7de514SShawn Lin UTP_TASK_REQ_LIST_READY |\ 882*8f7de514SShawn Lin UIC_COMMAND_READY) 883*8f7de514SShawn Lin 884*8f7de514SShawn Lin enum { 885*8f7de514SShawn Lin PWR_OK = 0x0, 886*8f7de514SShawn Lin PWR_LOCAL = 0x01, 887*8f7de514SShawn Lin PWR_REMOTE = 0x02, 888*8f7de514SShawn Lin PWR_BUSY = 0x03, 889*8f7de514SShawn Lin PWR_ERROR_CAP = 0x04, 890*8f7de514SShawn Lin PWR_FATAL_ERROR = 0x05, 891*8f7de514SShawn Lin }; 892*8f7de514SShawn Lin 893*8f7de514SShawn Lin /* UICCMD - UIC Command */ 894*8f7de514SShawn Lin #define COMMAND_OPCODE_MASK 0xFF 895*8f7de514SShawn Lin #define GEN_SELECTOR_INDEX_MASK 0xFFFF 896*8f7de514SShawn Lin 897*8f7de514SShawn Lin #define MIB_ATTRIBUTE_MASK UFS_MASK(0xFFFF, 16) 898*8f7de514SShawn Lin #define RESET_LEVEL 0xFF 899*8f7de514SShawn Lin 900*8f7de514SShawn Lin #define ATTR_SET_TYPE_MASK UFS_MASK(0xFF, 16) 901*8f7de514SShawn Lin #define CFG_RESULT_CODE_MASK 0xFF 902*8f7de514SShawn Lin #define GENERIC_ERROR_CODE_MASK 0xFF 903*8f7de514SShawn Lin 904*8f7de514SShawn Lin #define ufshcd_writel(hba, val, reg) \ 905*8f7de514SShawn Lin writel((val), (hba)->mmio_base + (reg)) 906*8f7de514SShawn Lin #define ufshcd_readl(hba, reg) \ 907*8f7de514SShawn Lin readl((hba)->mmio_base + (reg)) 908*8f7de514SShawn Lin 909*8f7de514SShawn Lin /* UTRLRSR - UTP Transfer Request Run-Stop Register 60h */ 910*8f7de514SShawn Lin #define UTP_TRANSFER_REQ_LIST_RUN_STOP_BIT 0x1 911*8f7de514SShawn Lin 912*8f7de514SShawn Lin /* UTMRLRSR - UTP Task Management Request Run-Stop Register 80h */ 913*8f7de514SShawn Lin #define UTP_TASK_REQ_LIST_RUN_STOP_BIT 0x1 914*8f7de514SShawn Lin 915*8f7de514SShawn Lin int ufshcd_probe(struct udevice *dev, struct ufs_hba_ops *hba_ops); 916*8f7de514SShawn Lin 917*8f7de514SShawn Lin #endif 918