xref: /rk3399_rockchip-uboot/drivers/ufs/ufs.c (revision 0adb93ae65ffc9f0fb47e7856868421f9ade922d)
18f7de514SShawn Lin // SPDX-License-Identifier: GPL-2.0+
28f7de514SShawn Lin /**
38f7de514SShawn Lin  * ufs.c - Universal Flash Subsystem (UFS) driver
48f7de514SShawn Lin  *
58f7de514SShawn Lin  * Taken from Linux Kernel v5.2 (drivers/scsi/ufs/ufshcd.c) and ported
68f7de514SShawn Lin  * to u-boot.
78f7de514SShawn Lin  *
88f7de514SShawn Lin  * Copyright (C) 2019 Texas Instruments Incorporated - http://www.ti.com
98f7de514SShawn Lin  */
108f7de514SShawn Lin #include <charset.h>
118f7de514SShawn Lin #include <common.h>
128f7de514SShawn Lin #include <dm.h>
138f7de514SShawn Lin #include <log.h>
148f7de514SShawn Lin #include <dm/lists.h>
158f7de514SShawn Lin #include <dm/device-internal.h>
168f7de514SShawn Lin #include <malloc.h>
178f7de514SShawn Lin #include <hexdump.h>
188f7de514SShawn Lin #include <scsi.h>
198f7de514SShawn Lin #include <asm/io.h>
208f7de514SShawn Lin #include <asm/dma-mapping.h>
218f7de514SShawn Lin #include <linux/bitops.h>
228f7de514SShawn Lin #include <linux/delay.h>
238f7de514SShawn Lin 
242c3d2faaSYifeng Zhao #if defined(CONFIG_SUPPORT_USBPLUG)
252c3d2faaSYifeng Zhao #include "ufs-rockchip-usbplug.h"
262c3d2faaSYifeng Zhao #endif
27c16ecc08SYifeng Zhao 
288f7de514SShawn Lin #include "ufs.h"
298f7de514SShawn Lin 
30c16ecc08SYifeng Zhao #if defined(CONFIG_ROCKCHIP_UFS_RPMB)
31c16ecc08SYifeng Zhao #include "ufs-rockchip-rpmb.h"
32c16ecc08SYifeng Zhao #endif
33c16ecc08SYifeng Zhao 
348f7de514SShawn Lin #define UFSHCD_ENABLE_INTRS	(UTP_TRANSFER_REQ_COMPL |\
358f7de514SShawn Lin 				 UTP_TASK_REQ_COMPL |\
368f7de514SShawn Lin 				 UFSHCD_ERROR_MASK)
378f7de514SShawn Lin /* maximum number of link-startup retries */
388f7de514SShawn Lin #define DME_LINKSTARTUP_RETRIES 3
398f7de514SShawn Lin 
408f7de514SShawn Lin /* maximum number of retries for a general UIC command  */
418f7de514SShawn Lin #define UFS_UIC_COMMAND_RETRIES 3
428f7de514SShawn Lin 
438f7de514SShawn Lin /* Query request retries */
448f7de514SShawn Lin #define QUERY_REQ_RETRIES 3
458f7de514SShawn Lin /* Query request timeout */
468f7de514SShawn Lin #define QUERY_REQ_TIMEOUT 1500 /* 1.5 seconds */
478f7de514SShawn Lin 
488f7de514SShawn Lin /* maximum timeout in ms for a general UIC command */
498f7de514SShawn Lin #define UFS_UIC_CMD_TIMEOUT	1000
50840f624dSYifeng Zhao 
51840f624dSYifeng Zhao #define UFS_UIC_LINKUP_TIMEOUT	150
528f7de514SShawn Lin /* NOP OUT retries waiting for NOP IN response */
5344374e40SYifeng Zhao /* Polling time to wait for fDeviceInit */
5444374e40SYifeng Zhao #define FDEVICEINIT_COMPL_TIMEOUT 1500 /* millisecs */
5544374e40SYifeng Zhao 
568f7de514SShawn Lin #define NOP_OUT_RETRIES    10
578f7de514SShawn Lin /* Timeout after 30 msecs if NOP OUT hangs without response */
58840f624dSYifeng Zhao #define NOP_OUT_TIMEOUT    1500 /* msecs */
598f7de514SShawn Lin 
608f7de514SShawn Lin /* Only use one Task Tag for all requests */
618f7de514SShawn Lin #define TASK_TAG	0
628f7de514SShawn Lin 
638f7de514SShawn Lin /* Expose the flag value from utp_upiu_query.value */
648f7de514SShawn Lin #define MASK_QUERY_UPIU_FLAG_LOC 0xFF
658f7de514SShawn Lin 
668f7de514SShawn Lin #define MAX_PRDT_ENTRY	262144
678f7de514SShawn Lin 
688f7de514SShawn Lin /* maximum bytes per request */
698f7de514SShawn Lin #define UFS_MAX_BYTES	(128 * 256 * 1024)
708f7de514SShawn Lin 
718f7de514SShawn Lin static inline bool ufshcd_is_hba_active(struct ufs_hba *hba);
728f7de514SShawn Lin static inline void ufshcd_hba_stop(struct ufs_hba *hba);
738f7de514SShawn Lin static int ufshcd_hba_enable(struct ufs_hba *hba);
748f7de514SShawn Lin 
758f7de514SShawn Lin /*
768f7de514SShawn Lin  * ufshcd_wait_for_register - wait for register value to change
778f7de514SShawn Lin  */
ufshcd_wait_for_register(struct ufs_hba * hba,u32 reg,u32 mask,u32 val,unsigned long timeout_ms)788f7de514SShawn Lin static int ufshcd_wait_for_register(struct ufs_hba *hba, u32 reg, u32 mask,
798f7de514SShawn Lin 				    u32 val, unsigned long timeout_ms)
808f7de514SShawn Lin {
818f7de514SShawn Lin 	int err = 0;
828f7de514SShawn Lin 	unsigned long start = get_timer(0);
838f7de514SShawn Lin 
848f7de514SShawn Lin 	/* ignore bits that we don't intend to wait on */
858f7de514SShawn Lin 	val = val & mask;
868f7de514SShawn Lin 
878f7de514SShawn Lin 	while ((ufshcd_readl(hba, reg) & mask) != val) {
888f7de514SShawn Lin 		if (get_timer(start) > timeout_ms) {
898f7de514SShawn Lin 			if ((ufshcd_readl(hba, reg) & mask) != val)
908f7de514SShawn Lin 				err = -ETIMEDOUT;
918f7de514SShawn Lin 			break;
928f7de514SShawn Lin 		}
938f7de514SShawn Lin 	}
948f7de514SShawn Lin 
958f7de514SShawn Lin 	return err;
968f7de514SShawn Lin }
978f7de514SShawn Lin 
988f7de514SShawn Lin /**
998f7de514SShawn Lin  * ufshcd_init_pwr_info - setting the POR (power on reset)
1008f7de514SShawn Lin  * values in hba power info
1018f7de514SShawn Lin  */
ufshcd_init_pwr_info(struct ufs_hba * hba)1028f7de514SShawn Lin static void ufshcd_init_pwr_info(struct ufs_hba *hba)
1038f7de514SShawn Lin {
1048f7de514SShawn Lin 	hba->pwr_info.gear_rx = UFS_PWM_G1;
1058f7de514SShawn Lin 	hba->pwr_info.gear_tx = UFS_PWM_G1;
1068f7de514SShawn Lin 	hba->pwr_info.lane_rx = 1;
1078f7de514SShawn Lin 	hba->pwr_info.lane_tx = 1;
1088f7de514SShawn Lin 	hba->pwr_info.pwr_rx = SLOWAUTO_MODE;
1098f7de514SShawn Lin 	hba->pwr_info.pwr_tx = SLOWAUTO_MODE;
1108f7de514SShawn Lin 	hba->pwr_info.hs_rate = 0;
1118f7de514SShawn Lin }
1128f7de514SShawn Lin 
1138f7de514SShawn Lin /**
1148f7de514SShawn Lin  * ufshcd_print_pwr_info - print power params as saved in hba
1158f7de514SShawn Lin  * power info
1168f7de514SShawn Lin  */
ufshcd_print_pwr_info(struct ufs_hba * hba)1178f7de514SShawn Lin static void ufshcd_print_pwr_info(struct ufs_hba *hba)
1188f7de514SShawn Lin {
1198f7de514SShawn Lin 	static const char * const names[] = {
1208f7de514SShawn Lin 		"INVALID MODE",
1218f7de514SShawn Lin 		"FAST MODE",
1228f7de514SShawn Lin 		"SLOW_MODE",
1238f7de514SShawn Lin 		"INVALID MODE",
1248f7de514SShawn Lin 		"FASTAUTO_MODE",
1258f7de514SShawn Lin 		"SLOWAUTO_MODE",
1268f7de514SShawn Lin 		"INVALID MODE",
1278f7de514SShawn Lin 	};
1288f7de514SShawn Lin 
1298f7de514SShawn Lin 	dev_err(hba->dev, "[RX, TX]: gear=[%d, %d], lane[%d, %d], pwr[%s, %s], rate = %d\n",
1308f7de514SShawn Lin 		hba->pwr_info.gear_rx, hba->pwr_info.gear_tx,
1318f7de514SShawn Lin 		hba->pwr_info.lane_rx, hba->pwr_info.lane_tx,
1328f7de514SShawn Lin 		names[hba->pwr_info.pwr_rx],
1338f7de514SShawn Lin 		names[hba->pwr_info.pwr_tx],
1348f7de514SShawn Lin 		hba->pwr_info.hs_rate);
1358f7de514SShawn Lin }
1368f7de514SShawn Lin 
1378f7de514SShawn Lin /**
1388f7de514SShawn Lin  * ufshcd_ready_for_uic_cmd - Check if controller is ready
1398f7de514SShawn Lin  *                            to accept UIC commands
1408f7de514SShawn Lin  */
ufshcd_ready_for_uic_cmd(struct ufs_hba * hba)1418f7de514SShawn Lin static inline bool ufshcd_ready_for_uic_cmd(struct ufs_hba *hba)
1428f7de514SShawn Lin {
1438f7de514SShawn Lin 	if (ufshcd_readl(hba, REG_CONTROLLER_STATUS) & UIC_COMMAND_READY)
1448f7de514SShawn Lin 		return true;
1458f7de514SShawn Lin 	else
1468f7de514SShawn Lin 		return false;
1478f7de514SShawn Lin }
1488f7de514SShawn Lin 
1498f7de514SShawn Lin /**
1508f7de514SShawn Lin  * ufshcd_get_uic_cmd_result - Get the UIC command result
1518f7de514SShawn Lin  */
ufshcd_get_uic_cmd_result(struct ufs_hba * hba)1528f7de514SShawn Lin static inline int ufshcd_get_uic_cmd_result(struct ufs_hba *hba)
1538f7de514SShawn Lin {
1548f7de514SShawn Lin 	return ufshcd_readl(hba, REG_UIC_COMMAND_ARG_2) &
1558f7de514SShawn Lin 	       MASK_UIC_COMMAND_RESULT;
1568f7de514SShawn Lin }
1578f7de514SShawn Lin 
1588f7de514SShawn Lin /**
1598f7de514SShawn Lin  * ufshcd_get_dme_attr_val - Get the value of attribute returned by UIC command
1608f7de514SShawn Lin  */
ufshcd_get_dme_attr_val(struct ufs_hba * hba)1618f7de514SShawn Lin static inline u32 ufshcd_get_dme_attr_val(struct ufs_hba *hba)
1628f7de514SShawn Lin {
1638f7de514SShawn Lin 	return ufshcd_readl(hba, REG_UIC_COMMAND_ARG_3);
1648f7de514SShawn Lin }
1658f7de514SShawn Lin 
1668f7de514SShawn Lin /**
1678f7de514SShawn Lin  * ufshcd_is_device_present - Check if any device connected to
1688f7de514SShawn Lin  *			      the host controller
1698f7de514SShawn Lin  */
ufshcd_is_device_present(struct ufs_hba * hba)1708f7de514SShawn Lin static inline bool ufshcd_is_device_present(struct ufs_hba *hba)
1718f7de514SShawn Lin {
1728f7de514SShawn Lin 	return (ufshcd_readl(hba, REG_CONTROLLER_STATUS) &
1738f7de514SShawn Lin 						DEVICE_PRESENT) ? true : false;
1748f7de514SShawn Lin }
1758f7de514SShawn Lin 
1768f7de514SShawn Lin /**
1778f7de514SShawn Lin  * ufshcd_send_uic_cmd - UFS Interconnect layer command API
1788f7de514SShawn Lin  *
1798f7de514SShawn Lin  */
ufshcd_send_uic_cmd(struct ufs_hba * hba,struct uic_command * uic_cmd)1808f7de514SShawn Lin static int ufshcd_send_uic_cmd(struct ufs_hba *hba, struct uic_command *uic_cmd)
1818f7de514SShawn Lin {
1828f7de514SShawn Lin 	unsigned long start = 0;
1838f7de514SShawn Lin 	u32 intr_status;
1848f7de514SShawn Lin 	u32 enabled_intr_status;
185840f624dSYifeng Zhao 	int timeout = UFS_UIC_CMD_TIMEOUT;
1868f7de514SShawn Lin 
1878f7de514SShawn Lin 	if (!ufshcd_ready_for_uic_cmd(hba)) {
1888f7de514SShawn Lin 		dev_err(hba->dev,
1898f7de514SShawn Lin 			"Controller not ready to accept UIC commands\n");
1908f7de514SShawn Lin 		return -EIO;
1918f7de514SShawn Lin 	}
1928f7de514SShawn Lin 
193840f624dSYifeng Zhao 	if (uic_cmd->command == UIC_CMD_DME_LINK_STARTUP)
194840f624dSYifeng Zhao 		timeout = UFS_UIC_LINKUP_TIMEOUT;
195840f624dSYifeng Zhao 
1968f7de514SShawn Lin 	debug("sending uic command:%d\n", uic_cmd->command);
1978f7de514SShawn Lin 
1988f7de514SShawn Lin 	/* Write Args */
1998f7de514SShawn Lin 	ufshcd_writel(hba, uic_cmd->argument1, REG_UIC_COMMAND_ARG_1);
2008f7de514SShawn Lin 	ufshcd_writel(hba, uic_cmd->argument2, REG_UIC_COMMAND_ARG_2);
2018f7de514SShawn Lin 	ufshcd_writel(hba, uic_cmd->argument3, REG_UIC_COMMAND_ARG_3);
2028f7de514SShawn Lin 
2038f7de514SShawn Lin 	/* Write UIC Cmd */
2048f7de514SShawn Lin 	ufshcd_writel(hba, uic_cmd->command & COMMAND_OPCODE_MASK,
2058f7de514SShawn Lin 		      REG_UIC_COMMAND);
2068f7de514SShawn Lin 
2078f7de514SShawn Lin 	start = get_timer(0);
2088f7de514SShawn Lin 	do {
2098f7de514SShawn Lin 		intr_status = ufshcd_readl(hba, REG_INTERRUPT_STATUS);
2108f7de514SShawn Lin 		enabled_intr_status = intr_status & hba->intr_mask;
2118f7de514SShawn Lin 		ufshcd_writel(hba, intr_status, REG_INTERRUPT_STATUS);
2128f7de514SShawn Lin 
213840f624dSYifeng Zhao 		if (get_timer(start) > timeout) {
2148f7de514SShawn Lin 			dev_err(hba->dev,
2158f7de514SShawn Lin 				"Timedout waiting for UIC response\n");
2168f7de514SShawn Lin 
2178f7de514SShawn Lin 			return -ETIMEDOUT;
2188f7de514SShawn Lin 		}
2198f7de514SShawn Lin 
2208f7de514SShawn Lin 		if (enabled_intr_status & UFSHCD_ERROR_MASK) {
2218f7de514SShawn Lin 			dev_err(hba->dev, "Error in status:%08x\n",
2228f7de514SShawn Lin 				enabled_intr_status);
2238f7de514SShawn Lin 
2248f7de514SShawn Lin 			return -1;
2258f7de514SShawn Lin 		}
2268f7de514SShawn Lin 	} while (!(enabled_intr_status & UFSHCD_UIC_MASK));
2278f7de514SShawn Lin 
2288f7de514SShawn Lin 	uic_cmd->argument2 = ufshcd_get_uic_cmd_result(hba);
2298f7de514SShawn Lin 	uic_cmd->argument3 = ufshcd_get_dme_attr_val(hba);
2308f7de514SShawn Lin 
2318f7de514SShawn Lin 	debug("Sent successfully\n");
2328f7de514SShawn Lin 
2338f7de514SShawn Lin 	return 0;
2348f7de514SShawn Lin }
2358f7de514SShawn Lin 
2368f7de514SShawn Lin /**
2378f7de514SShawn Lin  * ufshcd_dme_set_attr - UIC command for DME_SET, DME_PEER_SET
2388f7de514SShawn Lin  *
2398f7de514SShawn Lin  */
ufshcd_dme_set_attr(struct ufs_hba * hba,u32 attr_sel,u8 attr_set,u32 mib_val,u8 peer)2408f7de514SShawn Lin int ufshcd_dme_set_attr(struct ufs_hba *hba, u32 attr_sel, u8 attr_set,
2418f7de514SShawn Lin 			u32 mib_val, u8 peer)
2428f7de514SShawn Lin {
2438f7de514SShawn Lin 	struct uic_command uic_cmd = {0};
2448f7de514SShawn Lin 	static const char *const action[] = {
2458f7de514SShawn Lin 		"dme-set",
2468f7de514SShawn Lin 		"dme-peer-set"
2478f7de514SShawn Lin 	};
2488f7de514SShawn Lin 	const char *set = action[!!peer];
2498f7de514SShawn Lin 	int ret;
2508f7de514SShawn Lin 	int retries = UFS_UIC_COMMAND_RETRIES;
2518f7de514SShawn Lin 
2528f7de514SShawn Lin 	uic_cmd.command = peer ?
2538f7de514SShawn Lin 		UIC_CMD_DME_PEER_SET : UIC_CMD_DME_SET;
2548f7de514SShawn Lin 	uic_cmd.argument1 = attr_sel;
2558f7de514SShawn Lin 	uic_cmd.argument2 = UIC_ARG_ATTR_TYPE(attr_set);
2568f7de514SShawn Lin 	uic_cmd.argument3 = mib_val;
2578f7de514SShawn Lin 
2588f7de514SShawn Lin 	do {
2598f7de514SShawn Lin 		/* for peer attributes we retry upon failure */
2608f7de514SShawn Lin 		ret = ufshcd_send_uic_cmd(hba, &uic_cmd);
2618f7de514SShawn Lin 		if (ret)
2628f7de514SShawn Lin 			dev_dbg(hba->dev, "%s: attr-id 0x%x val 0x%x error code %d\n",
2638f7de514SShawn Lin 				set, UIC_GET_ATTR_ID(attr_sel), mib_val, ret);
2648f7de514SShawn Lin 	} while (ret && peer && --retries);
2658f7de514SShawn Lin 
2668f7de514SShawn Lin 	if (ret)
2678f7de514SShawn Lin 		dev_err(hba->dev, "%s: attr-id 0x%x val 0x%x failed %d retries\n",
2688f7de514SShawn Lin 			set, UIC_GET_ATTR_ID(attr_sel), mib_val,
2698f7de514SShawn Lin 			UFS_UIC_COMMAND_RETRIES - retries);
2708f7de514SShawn Lin 
2718f7de514SShawn Lin 	return ret;
2728f7de514SShawn Lin }
2738f7de514SShawn Lin 
2748f7de514SShawn Lin /**
2758f7de514SShawn Lin  * ufshcd_dme_get_attr - UIC command for DME_GET, DME_PEER_GET
2768f7de514SShawn Lin  *
2778f7de514SShawn Lin  */
ufshcd_dme_get_attr(struct ufs_hba * hba,u32 attr_sel,u32 * mib_val,u8 peer)2788f7de514SShawn Lin int ufshcd_dme_get_attr(struct ufs_hba *hba, u32 attr_sel,
2798f7de514SShawn Lin 			u32 *mib_val, u8 peer)
2808f7de514SShawn Lin {
2818f7de514SShawn Lin 	struct uic_command uic_cmd = {0};
2828f7de514SShawn Lin 	static const char *const action[] = {
2838f7de514SShawn Lin 		"dme-get",
2848f7de514SShawn Lin 		"dme-peer-get"
2858f7de514SShawn Lin 	};
2868f7de514SShawn Lin 	const char *get = action[!!peer];
2878f7de514SShawn Lin 	int ret;
2888f7de514SShawn Lin 	int retries = UFS_UIC_COMMAND_RETRIES;
2898f7de514SShawn Lin 
2908f7de514SShawn Lin 	uic_cmd.command = peer ?
2918f7de514SShawn Lin 		UIC_CMD_DME_PEER_GET : UIC_CMD_DME_GET;
2928f7de514SShawn Lin 	uic_cmd.argument1 = attr_sel;
2938f7de514SShawn Lin 
2948f7de514SShawn Lin 	do {
2958f7de514SShawn Lin 		/* for peer attributes we retry upon failure */
2968f7de514SShawn Lin 		ret = ufshcd_send_uic_cmd(hba, &uic_cmd);
2978f7de514SShawn Lin 		if (ret)
2988f7de514SShawn Lin 			dev_dbg(hba->dev, "%s: attr-id 0x%x error code %d\n",
2998f7de514SShawn Lin 				get, UIC_GET_ATTR_ID(attr_sel), ret);
3008f7de514SShawn Lin 	} while (ret && peer && --retries);
3018f7de514SShawn Lin 
3028f7de514SShawn Lin 	if (ret)
3038f7de514SShawn Lin 		dev_err(hba->dev, "%s: attr-id 0x%x failed %d retries\n",
3048f7de514SShawn Lin 			get, UIC_GET_ATTR_ID(attr_sel),
3058f7de514SShawn Lin 			UFS_UIC_COMMAND_RETRIES - retries);
3068f7de514SShawn Lin 
3078f7de514SShawn Lin 	if (mib_val && !ret)
3088f7de514SShawn Lin 		*mib_val = uic_cmd.argument3;
3098f7de514SShawn Lin 
3108f7de514SShawn Lin 	return ret;
3118f7de514SShawn Lin }
3128f7de514SShawn Lin 
ufshcd_disable_tx_lcc(struct ufs_hba * hba,bool peer)3138f7de514SShawn Lin static int ufshcd_disable_tx_lcc(struct ufs_hba *hba, bool peer)
3148f7de514SShawn Lin {
3158f7de514SShawn Lin 	u32 tx_lanes, i, err = 0;
3168f7de514SShawn Lin 
3178f7de514SShawn Lin 	if (!peer)
3188f7de514SShawn Lin 		ufshcd_dme_get(hba, UIC_ARG_MIB(PA_CONNECTEDTXDATALANES),
3198f7de514SShawn Lin 			       &tx_lanes);
3208f7de514SShawn Lin 	else
3218f7de514SShawn Lin 		ufshcd_dme_peer_get(hba, UIC_ARG_MIB(PA_CONNECTEDTXDATALANES),
3228f7de514SShawn Lin 				    &tx_lanes);
3238f7de514SShawn Lin 	for (i = 0; i < tx_lanes; i++) {
3248f7de514SShawn Lin 		if (!peer)
3258f7de514SShawn Lin 			err = ufshcd_dme_set(hba,
3268f7de514SShawn Lin 					     UIC_ARG_MIB_SEL(TX_LCC_ENABLE,
3278f7de514SShawn Lin 					     UIC_ARG_MPHY_TX_GEN_SEL_INDEX(i)),
3288f7de514SShawn Lin 					     0);
3298f7de514SShawn Lin 		else
3308f7de514SShawn Lin 			err = ufshcd_dme_peer_set(hba,
3318f7de514SShawn Lin 					UIC_ARG_MIB_SEL(TX_LCC_ENABLE,
3328f7de514SShawn Lin 					UIC_ARG_MPHY_TX_GEN_SEL_INDEX(i)),
3338f7de514SShawn Lin 					0);
3348f7de514SShawn Lin 		if (err) {
335ec622ba8SYifeng Zhao 			dev_err(hba->dev, "%s: TX LCC Disable failed, peer = %d, lane = %d, err = %d\n",
3368f7de514SShawn Lin 				__func__, peer, i, err);
3378f7de514SShawn Lin 			break;
3388f7de514SShawn Lin 		}
3398f7de514SShawn Lin 	}
3408f7de514SShawn Lin 
3418f7de514SShawn Lin 	return err;
3428f7de514SShawn Lin }
3438f7de514SShawn Lin 
ufshcd_disable_device_tx_lcc(struct ufs_hba * hba)3448f7de514SShawn Lin static inline int ufshcd_disable_device_tx_lcc(struct ufs_hba *hba)
3458f7de514SShawn Lin {
3468f7de514SShawn Lin 	return ufshcd_disable_tx_lcc(hba, true);
3478f7de514SShawn Lin }
3488f7de514SShawn Lin 
3498f7de514SShawn Lin /**
3508f7de514SShawn Lin  * ufshcd_dme_link_startup - Notify Unipro to perform link startup
3518f7de514SShawn Lin  *
3528f7de514SShawn Lin  */
ufshcd_dme_link_startup(struct ufs_hba * hba)3538f7de514SShawn Lin static int ufshcd_dme_link_startup(struct ufs_hba *hba)
3548f7de514SShawn Lin {
3558f7de514SShawn Lin 	struct uic_command uic_cmd = {0};
3568f7de514SShawn Lin 	int ret;
3578f7de514SShawn Lin 
3588f7de514SShawn Lin 	uic_cmd.command = UIC_CMD_DME_LINK_STARTUP;
3598f7de514SShawn Lin 
3608f7de514SShawn Lin 	ret = ufshcd_send_uic_cmd(hba, &uic_cmd);
3618f7de514SShawn Lin 	if (ret)
3628f7de514SShawn Lin 		dev_dbg(hba->dev,
3638f7de514SShawn Lin 			"dme-link-startup: error code %d\n", ret);
3648f7de514SShawn Lin 	return ret;
3658f7de514SShawn Lin }
3668f7de514SShawn Lin 
ufshcd_dme_enable(struct ufs_hba * hba)367ec622ba8SYifeng Zhao int ufshcd_dme_enable(struct ufs_hba *hba)
368ec622ba8SYifeng Zhao {
369ec622ba8SYifeng Zhao 	struct uic_command uic_cmd = {0};
370ec622ba8SYifeng Zhao 	int ret;
371ec622ba8SYifeng Zhao 
372ec622ba8SYifeng Zhao 	uic_cmd.command = UIC_CMD_DME_ENABLE;
373ec622ba8SYifeng Zhao 
374ec622ba8SYifeng Zhao 	ret = ufshcd_send_uic_cmd(hba, &uic_cmd);
375ec622ba8SYifeng Zhao 	if (ret)
376ec622ba8SYifeng Zhao 		dev_err(hba->dev,
377ec622ba8SYifeng Zhao 			"dme-enable: error code %d\n", ret);
378ec622ba8SYifeng Zhao 	return ret;
379ec622ba8SYifeng Zhao }
380ec622ba8SYifeng Zhao 
ufshcd_dme_reset(struct ufs_hba * hba)381ec622ba8SYifeng Zhao int ufshcd_dme_reset(struct ufs_hba *hba)
382ec622ba8SYifeng Zhao {
383ec622ba8SYifeng Zhao 	struct uic_command uic_cmd = {0};
384ec622ba8SYifeng Zhao 	int ret;
385ec622ba8SYifeng Zhao 
386ec622ba8SYifeng Zhao 	uic_cmd.command = UIC_CMD_DME_RESET;
387ec622ba8SYifeng Zhao 
388ec622ba8SYifeng Zhao 	ret = ufshcd_send_uic_cmd(hba, &uic_cmd);
389ec622ba8SYifeng Zhao 	if (ret)
390ec622ba8SYifeng Zhao 		dev_err(hba->dev,
391ec622ba8SYifeng Zhao 			"dme-reset: error code %d\n", ret);
392ec622ba8SYifeng Zhao 	return ret;
393ec622ba8SYifeng Zhao }
394ec622ba8SYifeng Zhao 
3958f7de514SShawn Lin /**
3968f7de514SShawn Lin  * ufshcd_disable_intr_aggr - Disables interrupt aggregation.
3978f7de514SShawn Lin  *
3988f7de514SShawn Lin  */
ufshcd_disable_intr_aggr(struct ufs_hba * hba)3998f7de514SShawn Lin static inline void ufshcd_disable_intr_aggr(struct ufs_hba *hba)
4008f7de514SShawn Lin {
4018f7de514SShawn Lin 	ufshcd_writel(hba, 0, REG_UTP_TRANSFER_REQ_INT_AGG_CONTROL);
4028f7de514SShawn Lin }
4038f7de514SShawn Lin 
4048f7de514SShawn Lin /**
4058f7de514SShawn Lin  * ufshcd_get_lists_status - Check UCRDY, UTRLRDY and UTMRLRDY
4068f7de514SShawn Lin  */
ufshcd_get_lists_status(u32 reg)4078f7de514SShawn Lin static inline int ufshcd_get_lists_status(u32 reg)
4088f7de514SShawn Lin {
4098f7de514SShawn Lin 	return !((reg & UFSHCD_STATUS_READY) == UFSHCD_STATUS_READY);
4108f7de514SShawn Lin }
4118f7de514SShawn Lin 
4128f7de514SShawn Lin /**
4138f7de514SShawn Lin  * ufshcd_enable_run_stop_reg - Enable run-stop registers,
4148f7de514SShawn Lin  *			When run-stop registers are set to 1, it indicates the
4158f7de514SShawn Lin  *			host controller that it can process the requests
4168f7de514SShawn Lin  */
ufshcd_enable_run_stop_reg(struct ufs_hba * hba)4178f7de514SShawn Lin static void ufshcd_enable_run_stop_reg(struct ufs_hba *hba)
4188f7de514SShawn Lin {
4198f7de514SShawn Lin 	ufshcd_writel(hba, UTP_TASK_REQ_LIST_RUN_STOP_BIT,
4208f7de514SShawn Lin 		      REG_UTP_TASK_REQ_LIST_RUN_STOP);
4218f7de514SShawn Lin 	ufshcd_writel(hba, UTP_TRANSFER_REQ_LIST_RUN_STOP_BIT,
4228f7de514SShawn Lin 		      REG_UTP_TRANSFER_REQ_LIST_RUN_STOP);
4238f7de514SShawn Lin }
4248f7de514SShawn Lin 
4258f7de514SShawn Lin /**
4268f7de514SShawn Lin  * ufshcd_enable_intr - enable interrupts
4278f7de514SShawn Lin  */
ufshcd_enable_intr(struct ufs_hba * hba,u32 intrs)4288f7de514SShawn Lin static void ufshcd_enable_intr(struct ufs_hba *hba, u32 intrs)
4298f7de514SShawn Lin {
4308f7de514SShawn Lin 	u32 set = ufshcd_readl(hba, REG_INTERRUPT_ENABLE);
4318f7de514SShawn Lin 	u32 rw;
4328f7de514SShawn Lin 
4338f7de514SShawn Lin 	if (hba->version == UFSHCI_VERSION_10) {
4348f7de514SShawn Lin 		rw = set & INTERRUPT_MASK_RW_VER_10;
4358f7de514SShawn Lin 		set = rw | ((set ^ intrs) & intrs);
4368f7de514SShawn Lin 	} else {
4378f7de514SShawn Lin 		set |= intrs;
4388f7de514SShawn Lin 	}
4398f7de514SShawn Lin 
4408f7de514SShawn Lin 	ufshcd_writel(hba, set, REG_INTERRUPT_ENABLE);
4418f7de514SShawn Lin 
4428f7de514SShawn Lin 	hba->intr_mask = set;
4438f7de514SShawn Lin }
4448f7de514SShawn Lin 
4458f7de514SShawn Lin /**
4468f7de514SShawn Lin  * ufshcd_make_hba_operational - Make UFS controller operational
4478f7de514SShawn Lin  *
4488f7de514SShawn Lin  * To bring UFS host controller to operational state,
4498f7de514SShawn Lin  * 1. Enable required interrupts
4508f7de514SShawn Lin  * 2. Configure interrupt aggregation
4518f7de514SShawn Lin  * 3. Program UTRL and UTMRL base address
4528f7de514SShawn Lin  * 4. Configure run-stop-registers
4538f7de514SShawn Lin  *
4548f7de514SShawn Lin  */
ufshcd_make_hba_operational(struct ufs_hba * hba)4558f7de514SShawn Lin static int ufshcd_make_hba_operational(struct ufs_hba *hba)
4568f7de514SShawn Lin {
4578f7de514SShawn Lin 	int err = 0;
4588f7de514SShawn Lin 	u32 reg;
4598f7de514SShawn Lin 
4608f7de514SShawn Lin 	/* Enable required interrupts */
4618f7de514SShawn Lin 	ufshcd_enable_intr(hba, UFSHCD_ENABLE_INTRS);
4628f7de514SShawn Lin 
4638f7de514SShawn Lin 	/* Disable interrupt aggregation */
4648f7de514SShawn Lin 	ufshcd_disable_intr_aggr(hba);
4658f7de514SShawn Lin 
4668f7de514SShawn Lin 	/* Configure UTRL and UTMRL base address registers */
4678f7de514SShawn Lin 	ufshcd_writel(hba, lower_32_bits((dma_addr_t)hba->utrdl),
4688f7de514SShawn Lin 		      REG_UTP_TRANSFER_REQ_LIST_BASE_L);
4698f7de514SShawn Lin 	ufshcd_writel(hba, upper_32_bits((dma_addr_t)hba->utrdl),
4708f7de514SShawn Lin 		      REG_UTP_TRANSFER_REQ_LIST_BASE_H);
4718f7de514SShawn Lin 	ufshcd_writel(hba, lower_32_bits((dma_addr_t)hba->utmrdl),
4728f7de514SShawn Lin 		      REG_UTP_TASK_REQ_LIST_BASE_L);
4738f7de514SShawn Lin 	ufshcd_writel(hba, upper_32_bits((dma_addr_t)hba->utmrdl),
4748f7de514SShawn Lin 		      REG_UTP_TASK_REQ_LIST_BASE_H);
4758f7de514SShawn Lin 
4768f7de514SShawn Lin 	/*
4778f7de514SShawn Lin 	 * UCRDY, UTMRLDY and UTRLRDY bits must be 1
4788f7de514SShawn Lin 	 */
4798f7de514SShawn Lin 	reg = ufshcd_readl(hba, REG_CONTROLLER_STATUS);
4808f7de514SShawn Lin 	if (!(ufshcd_get_lists_status(reg))) {
4818f7de514SShawn Lin 		ufshcd_enable_run_stop_reg(hba);
4828f7de514SShawn Lin 	} else {
4838f7de514SShawn Lin 		dev_err(hba->dev,
484ec622ba8SYifeng Zhao 			"Host controller not ready to process requests\n");
4858f7de514SShawn Lin 		err = -EIO;
4868f7de514SShawn Lin 		goto out;
4878f7de514SShawn Lin 	}
4888f7de514SShawn Lin 
4898f7de514SShawn Lin out:
4908f7de514SShawn Lin 	return err;
4918f7de514SShawn Lin }
4928f7de514SShawn Lin 
4938f7de514SShawn Lin /**
4948f7de514SShawn Lin  * ufshcd_link_startup - Initialize unipro link startup
4958f7de514SShawn Lin  */
ufshcd_link_startup(struct ufs_hba * hba)4968f7de514SShawn Lin static int ufshcd_link_startup(struct ufs_hba *hba)
4978f7de514SShawn Lin {
4988f7de514SShawn Lin 	int ret;
4998f7de514SShawn Lin 	int retries = DME_LINKSTARTUP_RETRIES;
5008f7de514SShawn Lin 	bool link_startup_again = true;
5018f7de514SShawn Lin 
5028532be35SYifeng Zhao 	if (ufshcd_is_device_present(hba))
5038532be35SYifeng Zhao 		goto  device_present;
5048532be35SYifeng Zhao 
5058f7de514SShawn Lin link_startup:
5068f7de514SShawn Lin 	do {
5078f7de514SShawn Lin 		ufshcd_ops_link_startup_notify(hba, PRE_CHANGE);
5088f7de514SShawn Lin 
5098f7de514SShawn Lin 		ret = ufshcd_dme_link_startup(hba);
5108f7de514SShawn Lin 
5118f7de514SShawn Lin 		/* check if device is detected by inter-connect layer */
5128f7de514SShawn Lin 		if (!ret && !ufshcd_is_device_present(hba)) {
5138f7de514SShawn Lin 			dev_err(hba->dev, "%s: Device not present\n", __func__);
5148f7de514SShawn Lin 			ret = -ENXIO;
5158f7de514SShawn Lin 			goto out;
5168f7de514SShawn Lin 		}
5178f7de514SShawn Lin 
5188f7de514SShawn Lin 		/*
5198f7de514SShawn Lin 		 * DME link lost indication is only received when link is up,
5208f7de514SShawn Lin 		 * but we can't be sure if the link is up until link startup
5218f7de514SShawn Lin 		 * succeeds. So reset the local Uni-Pro and try again.
5228f7de514SShawn Lin 		 */
5238f7de514SShawn Lin 		if (ret && ufshcd_hba_enable(hba))
5248f7de514SShawn Lin 			goto out;
5258f7de514SShawn Lin 	} while (ret && retries--);
5268f7de514SShawn Lin 
5278f7de514SShawn Lin 	if (ret)
5288f7de514SShawn Lin 		/* failed to get the link up... retire */
5298f7de514SShawn Lin 		goto out;
5308f7de514SShawn Lin 
5318f7de514SShawn Lin 	if (link_startup_again) {
5328f7de514SShawn Lin 		link_startup_again = false;
5338f7de514SShawn Lin 		retries = DME_LINKSTARTUP_RETRIES;
5348f7de514SShawn Lin 		goto link_startup;
5358f7de514SShawn Lin 	}
5368f7de514SShawn Lin 
5378532be35SYifeng Zhao device_present:
5388f7de514SShawn Lin 	/* Mark that link is up in PWM-G1, 1-lane, SLOW-AUTO mode */
5398f7de514SShawn Lin 	ufshcd_init_pwr_info(hba);
5408f7de514SShawn Lin 
5418f7de514SShawn Lin 	if (hba->quirks & UFSHCD_QUIRK_BROKEN_LCC) {
5428f7de514SShawn Lin 		ret = ufshcd_disable_device_tx_lcc(hba);
5438f7de514SShawn Lin 		if (ret)
5448f7de514SShawn Lin 			goto out;
5458f7de514SShawn Lin 	}
5468f7de514SShawn Lin 
5478f7de514SShawn Lin 	/* Include any host controller configuration via UIC commands */
5488f7de514SShawn Lin 	ret = ufshcd_ops_link_startup_notify(hba, POST_CHANGE);
5498f7de514SShawn Lin 	if (ret)
5508f7de514SShawn Lin 		goto out;
5518f7de514SShawn Lin 
5528f7de514SShawn Lin 	ret = ufshcd_make_hba_operational(hba);
5538f7de514SShawn Lin out:
5548f7de514SShawn Lin 	if (ret)
5558f7de514SShawn Lin 		dev_err(hba->dev, "link startup failed %d\n", ret);
5568f7de514SShawn Lin 
5578f7de514SShawn Lin 	return ret;
5588f7de514SShawn Lin }
5598f7de514SShawn Lin 
5608f7de514SShawn Lin /**
5618f7de514SShawn Lin  * ufshcd_hba_stop - Send controller to reset state
5628f7de514SShawn Lin  */
ufshcd_hba_stop(struct ufs_hba * hba)5638f7de514SShawn Lin static inline void ufshcd_hba_stop(struct ufs_hba *hba)
5648f7de514SShawn Lin {
5658f7de514SShawn Lin 	int err;
5668f7de514SShawn Lin 
5678f7de514SShawn Lin 	ufshcd_writel(hba, CONTROLLER_DISABLE,  REG_CONTROLLER_ENABLE);
5688f7de514SShawn Lin 	err = ufshcd_wait_for_register(hba, REG_CONTROLLER_ENABLE,
5698f7de514SShawn Lin 				       CONTROLLER_ENABLE, CONTROLLER_DISABLE,
5708f7de514SShawn Lin 				       10);
5718f7de514SShawn Lin 	if (err)
5728f7de514SShawn Lin 		dev_err(hba->dev, "%s: Controller disable failed\n", __func__);
5738f7de514SShawn Lin }
5748f7de514SShawn Lin 
5758f7de514SShawn Lin /**
5768f7de514SShawn Lin  * ufshcd_is_hba_active - Get controller state
5778f7de514SShawn Lin  */
ufshcd_is_hba_active(struct ufs_hba * hba)5788f7de514SShawn Lin static inline bool ufshcd_is_hba_active(struct ufs_hba *hba)
5798f7de514SShawn Lin {
5808f7de514SShawn Lin 	return (ufshcd_readl(hba, REG_CONTROLLER_ENABLE) & CONTROLLER_ENABLE)
5818f7de514SShawn Lin 		? false : true;
5828f7de514SShawn Lin }
5838f7de514SShawn Lin 
5848f7de514SShawn Lin /**
5858f7de514SShawn Lin  * ufshcd_hba_start - Start controller initialization sequence
5868f7de514SShawn Lin  */
ufshcd_hba_start(struct ufs_hba * hba)5878f7de514SShawn Lin static inline void ufshcd_hba_start(struct ufs_hba *hba)
5888f7de514SShawn Lin {
5898f7de514SShawn Lin 	ufshcd_writel(hba, CONTROLLER_ENABLE, REG_CONTROLLER_ENABLE);
5908f7de514SShawn Lin }
5918f7de514SShawn Lin 
5928f7de514SShawn Lin /**
5938f7de514SShawn Lin  * ufshcd_hba_enable - initialize the controller
5948f7de514SShawn Lin  */
ufshcd_hba_enable(struct ufs_hba * hba)5958f7de514SShawn Lin static int ufshcd_hba_enable(struct ufs_hba *hba)
5968f7de514SShawn Lin {
5978f7de514SShawn Lin 	int retry;
5988f7de514SShawn Lin 
5998f7de514SShawn Lin 	if (!ufshcd_is_hba_active(hba))
6008f7de514SShawn Lin 		/* change controller state to "reset state" */
6018f7de514SShawn Lin 		ufshcd_hba_stop(hba);
6028f7de514SShawn Lin 
6038f7de514SShawn Lin 	ufshcd_ops_hce_enable_notify(hba, PRE_CHANGE);
6048f7de514SShawn Lin 
6058f7de514SShawn Lin 	/* start controller initialization sequence */
6068f7de514SShawn Lin 	ufshcd_hba_start(hba);
6078f7de514SShawn Lin 
6088f7de514SShawn Lin 	/*
6098f7de514SShawn Lin 	 * To initialize a UFS host controller HCE bit must be set to 1.
6108f7de514SShawn Lin 	 * During initialization the HCE bit value changes from 1->0->1.
6118f7de514SShawn Lin 	 * When the host controller completes initialization sequence
6128f7de514SShawn Lin 	 * it sets the value of HCE bit to 1. The same HCE bit is read back
6138f7de514SShawn Lin 	 * to check if the controller has completed initialization sequence.
6148f7de514SShawn Lin 	 * So without this delay the value HCE = 1, set in the previous
6158f7de514SShawn Lin 	 * instruction might be read back.
6168f7de514SShawn Lin 	 * This delay can be changed based on the controller.
6178f7de514SShawn Lin 	 */
6188f7de514SShawn Lin 	mdelay(1);
6198f7de514SShawn Lin 
6208f7de514SShawn Lin 	/* wait for the host controller to complete initialization */
6218f7de514SShawn Lin 	retry = 10;
6228f7de514SShawn Lin 	while (ufshcd_is_hba_active(hba)) {
6238f7de514SShawn Lin 		if (retry) {
6248f7de514SShawn Lin 			retry--;
6258f7de514SShawn Lin 		} else {
6268f7de514SShawn Lin 			dev_err(hba->dev, "Controller enable failed\n");
6278f7de514SShawn Lin 			return -EIO;
6288f7de514SShawn Lin 		}
6298f7de514SShawn Lin 		mdelay(5);
6308f7de514SShawn Lin 	}
6318f7de514SShawn Lin 
6328f7de514SShawn Lin 	/* enable UIC related interrupts */
6338f7de514SShawn Lin 	ufshcd_enable_intr(hba, UFSHCD_UIC_MASK);
6348f7de514SShawn Lin 
63563e1d60dSYifeng Zhao 	if (ufshcd_ops_hce_enable_notify(hba, POST_CHANGE))
63663e1d60dSYifeng Zhao 		return -EIO;
6378f7de514SShawn Lin 
6388f7de514SShawn Lin 	return 0;
6398f7de514SShawn Lin }
6408f7de514SShawn Lin 
6418f7de514SShawn Lin /**
6428f7de514SShawn Lin  * ufshcd_host_memory_configure - configure local reference block with
6438f7de514SShawn Lin  *				memory offsets
6448f7de514SShawn Lin  */
ufshcd_host_memory_configure(struct ufs_hba * hba)6458f7de514SShawn Lin static void ufshcd_host_memory_configure(struct ufs_hba *hba)
6468f7de514SShawn Lin {
6478f7de514SShawn Lin 	struct utp_transfer_req_desc *utrdlp;
6488f7de514SShawn Lin 	dma_addr_t cmd_desc_dma_addr;
6498f7de514SShawn Lin 	u16 response_offset;
6508f7de514SShawn Lin 	u16 prdt_offset;
6518f7de514SShawn Lin 
6528f7de514SShawn Lin 	utrdlp = hba->utrdl;
6538f7de514SShawn Lin 	cmd_desc_dma_addr = (dma_addr_t)hba->ucdl;
6548f7de514SShawn Lin 
6558f7de514SShawn Lin 	utrdlp->command_desc_base_addr_lo =
6568f7de514SShawn Lin 				cpu_to_le32(lower_32_bits(cmd_desc_dma_addr));
6578f7de514SShawn Lin 	utrdlp->command_desc_base_addr_hi =
6588f7de514SShawn Lin 				cpu_to_le32(upper_32_bits(cmd_desc_dma_addr));
6598f7de514SShawn Lin 
6608f7de514SShawn Lin 	response_offset = offsetof(struct utp_transfer_cmd_desc, response_upiu);
6618f7de514SShawn Lin 	prdt_offset = offsetof(struct utp_transfer_cmd_desc, prd_table);
6628f7de514SShawn Lin 
6638f7de514SShawn Lin 	utrdlp->response_upiu_offset = cpu_to_le16(response_offset >> 2);
6648f7de514SShawn Lin 	utrdlp->prd_table_offset = cpu_to_le16(prdt_offset >> 2);
6658f7de514SShawn Lin 	utrdlp->response_upiu_length = cpu_to_le16(ALIGNED_UPIU_SIZE >> 2);
6668f7de514SShawn Lin 
6678f7de514SShawn Lin 	hba->ucd_req_ptr = (struct utp_upiu_req *)hba->ucdl;
6688f7de514SShawn Lin 	hba->ucd_rsp_ptr =
6698f7de514SShawn Lin 		(struct utp_upiu_rsp *)&hba->ucdl->response_upiu;
6708f7de514SShawn Lin 	hba->ucd_prdt_ptr =
6718f7de514SShawn Lin 		(struct ufshcd_sg_entry *)&hba->ucdl->prd_table;
6728f7de514SShawn Lin }
6738f7de514SShawn Lin 
6748f7de514SShawn Lin /**
6758f7de514SShawn Lin  * ufshcd_memory_alloc - allocate memory for host memory space data structures
6768f7de514SShawn Lin  */
ufshcd_memory_alloc(struct ufs_hba * hba)6778f7de514SShawn Lin static int ufshcd_memory_alloc(struct ufs_hba *hba)
6788f7de514SShawn Lin {
6798f7de514SShawn Lin 	/* Allocate one Transfer Request Descriptor
6808f7de514SShawn Lin 	 * Should be aligned to 1k boundary.
6818f7de514SShawn Lin 	 */
6828f7de514SShawn Lin 	hba->utrdl = memalign(1024, sizeof(struct utp_transfer_req_desc));
6838f7de514SShawn Lin 	if (!hba->utrdl) {
6848f7de514SShawn Lin 		dev_err(hba->dev, "Transfer Descriptor memory allocation failed\n");
6858f7de514SShawn Lin 		return -ENOMEM;
6868f7de514SShawn Lin 	}
6878f7de514SShawn Lin 
6888f7de514SShawn Lin 	/* Allocate one Command Descriptor
6898f7de514SShawn Lin 	 * Should be aligned to 1k boundary.
6908f7de514SShawn Lin 	 */
6918f7de514SShawn Lin 	hba->ucdl = memalign(1024, sizeof(struct utp_transfer_cmd_desc));
6928f7de514SShawn Lin 	if (!hba->ucdl) {
6938f7de514SShawn Lin 		dev_err(hba->dev, "Command descriptor memory allocation failed\n");
6948f7de514SShawn Lin 		return -ENOMEM;
6958f7de514SShawn Lin 	}
6968f7de514SShawn Lin 
697ec622ba8SYifeng Zhao 	hba->dev_desc = memalign(ARCH_DMA_MINALIGN, sizeof(struct ufs_device_descriptor));
698ec622ba8SYifeng Zhao 	if (!hba->dev_desc) {
699ec622ba8SYifeng Zhao 		dev_err(hba->dev, "memory allocation failed\n");
700ec622ba8SYifeng Zhao 		return -ENOMEM;
701ec622ba8SYifeng Zhao 	}
702ec622ba8SYifeng Zhao 
7032c3d2faaSYifeng Zhao #if defined(CONFIG_SUPPORT_USBPLUG)
7042c3d2faaSYifeng Zhao 	hba->rc_desc = memalign(ARCH_DMA_MINALIGN, sizeof(struct ufs_configuration_descriptor));
7052c3d2faaSYifeng Zhao 	hba->wc_desc = memalign(ARCH_DMA_MINALIGN, sizeof(struct ufs_configuration_descriptor));
7062c3d2faaSYifeng Zhao 	hba->geo_desc = memalign(ARCH_DMA_MINALIGN, sizeof(struct ufs_geometry_descriptor));
7072c3d2faaSYifeng Zhao 	if (!hba->rc_desc || !hba->wc_desc || !hba->geo_desc) {
7082c3d2faaSYifeng Zhao 		dev_err(hba->dev, "memory allocation failed\n");
7092c3d2faaSYifeng Zhao 		return -ENOMEM;
7102c3d2faaSYifeng Zhao 	}
7112c3d2faaSYifeng Zhao #endif
7128f7de514SShawn Lin 	return 0;
7138f7de514SShawn Lin }
7148f7de514SShawn Lin 
7158f7de514SShawn Lin /**
7168f7de514SShawn Lin  * ufshcd_get_intr_mask - Get the interrupt bit mask
7178f7de514SShawn Lin  */
ufshcd_get_intr_mask(struct ufs_hba * hba)7188f7de514SShawn Lin static inline u32 ufshcd_get_intr_mask(struct ufs_hba *hba)
7198f7de514SShawn Lin {
7208f7de514SShawn Lin 	u32 intr_mask = 0;
7218f7de514SShawn Lin 
7228f7de514SShawn Lin 	switch (hba->version) {
7238f7de514SShawn Lin 	case UFSHCI_VERSION_10:
7248f7de514SShawn Lin 		intr_mask = INTERRUPT_MASK_ALL_VER_10;
7258f7de514SShawn Lin 		break;
7268f7de514SShawn Lin 	case UFSHCI_VERSION_11:
7278f7de514SShawn Lin 	case UFSHCI_VERSION_20:
7288f7de514SShawn Lin 		intr_mask = INTERRUPT_MASK_ALL_VER_11;
7298f7de514SShawn Lin 		break;
7308f7de514SShawn Lin 	case UFSHCI_VERSION_21:
7318f7de514SShawn Lin 	default:
7328f7de514SShawn Lin 		intr_mask = INTERRUPT_MASK_ALL_VER_21;
7338f7de514SShawn Lin 		break;
7348f7de514SShawn Lin 	}
7358f7de514SShawn Lin 
7368f7de514SShawn Lin 	return intr_mask;
7378f7de514SShawn Lin }
7388f7de514SShawn Lin 
7398f7de514SShawn Lin /**
7408f7de514SShawn Lin  * ufshcd_get_ufs_version - Get the UFS version supported by the HBA
7418f7de514SShawn Lin  */
ufshcd_get_ufs_version(struct ufs_hba * hba)7428f7de514SShawn Lin static inline u32 ufshcd_get_ufs_version(struct ufs_hba *hba)
7438f7de514SShawn Lin {
7448f7de514SShawn Lin 	return ufshcd_readl(hba, REG_UFS_VERSION);
7458f7de514SShawn Lin }
7468f7de514SShawn Lin 
7478f7de514SShawn Lin /**
7488f7de514SShawn Lin  * ufshcd_get_upmcrs - Get the power mode change request status
7498f7de514SShawn Lin  */
ufshcd_get_upmcrs(struct ufs_hba * hba)7508f7de514SShawn Lin static inline u8 ufshcd_get_upmcrs(struct ufs_hba *hba)
7518f7de514SShawn Lin {
7528f7de514SShawn Lin 	return (ufshcd_readl(hba, REG_CONTROLLER_STATUS) >> 8) & 0x7;
7538f7de514SShawn Lin }
7548f7de514SShawn Lin 
7558f7de514SShawn Lin /**
756c926a6baSMarek Vasut  * ufshcd_cache_flush_and_invalidate - Flush and invalidate cache
757c926a6baSMarek Vasut  *
758c926a6baSMarek Vasut  * Flush and invalidate cache in aligned address..address+size range.
759c926a6baSMarek Vasut  * The invalidation is in place to avoid stale data in cache.
760c926a6baSMarek Vasut  */
ufshcd_cache_flush_and_invalidate(void * addr,unsigned long size)761c926a6baSMarek Vasut static void ufshcd_cache_flush_and_invalidate(void *addr, unsigned long size)
762c926a6baSMarek Vasut {
763c926a6baSMarek Vasut 	uintptr_t aaddr = (uintptr_t)addr & ~(ARCH_DMA_MINALIGN - 1);
764c926a6baSMarek Vasut 	unsigned long asize = ALIGN(size, ARCH_DMA_MINALIGN);
765c926a6baSMarek Vasut 
766c926a6baSMarek Vasut 	flush_dcache_range(aaddr, aaddr + asize);
767c926a6baSMarek Vasut 	invalidate_dcache_range(aaddr, aaddr + asize);
768c926a6baSMarek Vasut }
769c926a6baSMarek Vasut 
770c926a6baSMarek Vasut /**
7718f7de514SShawn Lin  * ufshcd_prepare_req_desc_hdr() - Fills the requests header
7728f7de514SShawn Lin  * descriptor according to request
7738f7de514SShawn Lin  */
ufshcd_prepare_req_desc_hdr(struct utp_transfer_req_desc * req_desc,u32 * upiu_flags,enum dma_data_direction cmd_dir)7748f7de514SShawn Lin static void ufshcd_prepare_req_desc_hdr(struct utp_transfer_req_desc *req_desc,
7758f7de514SShawn Lin 					u32 *upiu_flags,
7768f7de514SShawn Lin 					enum dma_data_direction cmd_dir)
7778f7de514SShawn Lin {
7788f7de514SShawn Lin 	u32 data_direction;
7798f7de514SShawn Lin 	u32 dword_0;
7808f7de514SShawn Lin 
7818f7de514SShawn Lin 	if (cmd_dir == DMA_FROM_DEVICE) {
7828f7de514SShawn Lin 		data_direction = UTP_DEVICE_TO_HOST;
7838f7de514SShawn Lin 		*upiu_flags = UPIU_CMD_FLAGS_READ;
7848f7de514SShawn Lin 	} else if (cmd_dir == DMA_TO_DEVICE) {
7858f7de514SShawn Lin 		data_direction = UTP_HOST_TO_DEVICE;
7868f7de514SShawn Lin 		*upiu_flags = UPIU_CMD_FLAGS_WRITE;
7878f7de514SShawn Lin 	} else {
7888f7de514SShawn Lin 		data_direction = UTP_NO_DATA_TRANSFER;
7898f7de514SShawn Lin 		*upiu_flags = UPIU_CMD_FLAGS_NONE;
7908f7de514SShawn Lin 	}
7918f7de514SShawn Lin 
7928f7de514SShawn Lin 	dword_0 = data_direction | (0x1 << UPIU_COMMAND_TYPE_OFFSET);
7938f7de514SShawn Lin 
7948f7de514SShawn Lin 	/* Enable Interrupt for command */
7958f7de514SShawn Lin 	dword_0 |= UTP_REQ_DESC_INT_CMD;
7968f7de514SShawn Lin 
7978f7de514SShawn Lin 	/* Transfer request descriptor header fields */
7988f7de514SShawn Lin 	req_desc->header.dword_0 = cpu_to_le32(dword_0);
7998f7de514SShawn Lin 	/* dword_1 is reserved, hence it is set to 0 */
8008f7de514SShawn Lin 	req_desc->header.dword_1 = 0;
8018f7de514SShawn Lin 	/*
8028f7de514SShawn Lin 	 * assigning invalid value for command status. Controller
8038f7de514SShawn Lin 	 * updates OCS on command completion, with the command
8048f7de514SShawn Lin 	 * status
8058f7de514SShawn Lin 	 */
8068f7de514SShawn Lin 	req_desc->header.dword_2 =
8078f7de514SShawn Lin 		cpu_to_le32(OCS_INVALID_COMMAND_STATUS);
8088f7de514SShawn Lin 	/* dword_3 is reserved, hence it is set to 0 */
8098f7de514SShawn Lin 	req_desc->header.dword_3 = 0;
8108f7de514SShawn Lin 
8118f7de514SShawn Lin 	req_desc->prd_table_length = 0;
812c926a6baSMarek Vasut 
813c926a6baSMarek Vasut 	ufshcd_cache_flush_and_invalidate(req_desc, sizeof(*req_desc));
8148f7de514SShawn Lin }
8158f7de514SShawn Lin 
ufshcd_prepare_utp_query_req_upiu(struct ufs_hba * hba,u32 upiu_flags)8168f7de514SShawn Lin static void ufshcd_prepare_utp_query_req_upiu(struct ufs_hba *hba,
8178f7de514SShawn Lin 					      u32 upiu_flags)
8188f7de514SShawn Lin {
8198f7de514SShawn Lin 	struct utp_upiu_req *ucd_req_ptr = hba->ucd_req_ptr;
8208f7de514SShawn Lin 	struct ufs_query *query = &hba->dev_cmd.query;
8218f7de514SShawn Lin 	u16 len = be16_to_cpu(query->request.upiu_req.length);
8228f7de514SShawn Lin 
8238f7de514SShawn Lin 	/* Query request header */
8248f7de514SShawn Lin 	ucd_req_ptr->header.dword_0 =
8258f7de514SShawn Lin 				UPIU_HEADER_DWORD(UPIU_TRANSACTION_QUERY_REQ,
8268f7de514SShawn Lin 						  upiu_flags, 0, TASK_TAG);
8278f7de514SShawn Lin 	ucd_req_ptr->header.dword_1 =
8288f7de514SShawn Lin 				UPIU_HEADER_DWORD(0, query->request.query_func,
8298f7de514SShawn Lin 						  0, 0);
8308f7de514SShawn Lin 
8318f7de514SShawn Lin 	/* Data segment length only need for WRITE_DESC */
8328f7de514SShawn Lin 	if (query->request.upiu_req.opcode == UPIU_QUERY_OPCODE_WRITE_DESC)
8338f7de514SShawn Lin 		ucd_req_ptr->header.dword_2 =
8348f7de514SShawn Lin 				UPIU_HEADER_DWORD(0, 0, (len >> 8), (u8)len);
8358f7de514SShawn Lin 	else
8368f7de514SShawn Lin 		ucd_req_ptr->header.dword_2 = 0;
8378f7de514SShawn Lin 
8388f7de514SShawn Lin 	/* Copy the Query Request buffer as is */
8398f7de514SShawn Lin 	memcpy(&ucd_req_ptr->qr, &query->request.upiu_req, QUERY_OSF_SIZE);
8408f7de514SShawn Lin 
8418f7de514SShawn Lin 	/* Copy the Descriptor */
842c926a6baSMarek Vasut 	if (query->request.upiu_req.opcode == UPIU_QUERY_OPCODE_WRITE_DESC) {
8438f7de514SShawn Lin  		memcpy(ucd_req_ptr + 1, query->descriptor, len);
844ec622ba8SYifeng Zhao 		ufshcd_cache_flush_and_invalidate(ucd_req_ptr,
845ec622ba8SYifeng Zhao 				ALIGN(sizeof(*ucd_req_ptr) + len, ARCH_DMA_MINALIGN));
846c926a6baSMarek Vasut 	} else {
847c926a6baSMarek Vasut 		ufshcd_cache_flush_and_invalidate(ucd_req_ptr, sizeof(*ucd_req_ptr));
848c926a6baSMarek Vasut 	}
8498f7de514SShawn Lin 
8508f7de514SShawn Lin 	memset(hba->ucd_rsp_ptr, 0, sizeof(struct utp_upiu_rsp));
851c926a6baSMarek Vasut 	ufshcd_cache_flush_and_invalidate(hba->ucd_rsp_ptr, sizeof(*hba->ucd_rsp_ptr));
8528f7de514SShawn Lin }
8538f7de514SShawn Lin 
ufshcd_prepare_utp_nop_upiu(struct ufs_hba * hba)8548f7de514SShawn Lin static inline void ufshcd_prepare_utp_nop_upiu(struct ufs_hba *hba)
8558f7de514SShawn Lin {
8568f7de514SShawn Lin 	struct utp_upiu_req *ucd_req_ptr = hba->ucd_req_ptr;
8578f7de514SShawn Lin 
8588f7de514SShawn Lin 	memset(ucd_req_ptr, 0, sizeof(struct utp_upiu_req));
8598f7de514SShawn Lin 
8608f7de514SShawn Lin 	/* command descriptor fields */
8618f7de514SShawn Lin 	ucd_req_ptr->header.dword_0 =
862e8ff63f6SBhupesh Sharma 			UPIU_HEADER_DWORD(UPIU_TRANSACTION_NOP_OUT, 0, 0, TASK_TAG);
8638f7de514SShawn Lin 	/* clear rest of the fields of basic header */
8648f7de514SShawn Lin 	ucd_req_ptr->header.dword_1 = 0;
8658f7de514SShawn Lin 	ucd_req_ptr->header.dword_2 = 0;
8668f7de514SShawn Lin 
8678f7de514SShawn Lin 	memset(hba->ucd_rsp_ptr, 0, sizeof(struct utp_upiu_rsp));
868c926a6baSMarek Vasut 
869c926a6baSMarek Vasut 	ufshcd_cache_flush_and_invalidate(ucd_req_ptr, sizeof(*ucd_req_ptr));
870c926a6baSMarek Vasut 	ufshcd_cache_flush_and_invalidate(hba->ucd_rsp_ptr, sizeof(*hba->ucd_rsp_ptr));
8718f7de514SShawn Lin }
8728f7de514SShawn Lin 
8738f7de514SShawn Lin /**
8748f7de514SShawn Lin  * ufshcd_comp_devman_upiu - UFS Protocol Information Unit(UPIU)
8758f7de514SShawn Lin  *			     for Device Management Purposes
8768f7de514SShawn Lin  */
ufshcd_comp_devman_upiu(struct ufs_hba * hba,enum dev_cmd_type cmd_type)8778f7de514SShawn Lin static int ufshcd_comp_devman_upiu(struct ufs_hba *hba,
8788f7de514SShawn Lin 				   enum dev_cmd_type cmd_type)
8798f7de514SShawn Lin {
8808f7de514SShawn Lin 	u32 upiu_flags;
8818f7de514SShawn Lin 	int ret = 0;
8828f7de514SShawn Lin 	struct utp_transfer_req_desc *req_desc = hba->utrdl;
8838f7de514SShawn Lin 
8848f7de514SShawn Lin 	hba->dev_cmd.type = cmd_type;
8858f7de514SShawn Lin 
8868f7de514SShawn Lin 	ufshcd_prepare_req_desc_hdr(req_desc, &upiu_flags, DMA_NONE);
8878f7de514SShawn Lin 	switch (cmd_type) {
8888f7de514SShawn Lin 	case DEV_CMD_TYPE_QUERY:
8898f7de514SShawn Lin 		ufshcd_prepare_utp_query_req_upiu(hba, upiu_flags);
8908f7de514SShawn Lin 		break;
8918f7de514SShawn Lin 	case DEV_CMD_TYPE_NOP:
8928f7de514SShawn Lin 		ufshcd_prepare_utp_nop_upiu(hba);
8938f7de514SShawn Lin 		break;
8948f7de514SShawn Lin 	default:
8958f7de514SShawn Lin 		ret = -EINVAL;
8968f7de514SShawn Lin 	}
8978f7de514SShawn Lin 
8988f7de514SShawn Lin 	return ret;
8998f7de514SShawn Lin }
9008f7de514SShawn Lin 
ufshcd_send_command(struct ufs_hba * hba,unsigned int task_tag)9018f7de514SShawn Lin static int ufshcd_send_command(struct ufs_hba *hba, unsigned int task_tag)
9028f7de514SShawn Lin {
9038f7de514SShawn Lin 	unsigned long start;
9048f7de514SShawn Lin 	u32 intr_status;
9058f7de514SShawn Lin 	u32 enabled_intr_status;
9068f7de514SShawn Lin 
9078f7de514SShawn Lin 	ufshcd_writel(hba, 1 << task_tag, REG_UTP_TRANSFER_REQ_DOOR_BELL);
9088f7de514SShawn Lin 
9098f7de514SShawn Lin 	start = get_timer(0);
9108f7de514SShawn Lin 	do {
9118f7de514SShawn Lin 		intr_status = ufshcd_readl(hba, REG_INTERRUPT_STATUS);
9128f7de514SShawn Lin 		enabled_intr_status = intr_status & hba->intr_mask;
9138f7de514SShawn Lin 		ufshcd_writel(hba, intr_status, REG_INTERRUPT_STATUS);
9148f7de514SShawn Lin 
9158f7de514SShawn Lin 		if (get_timer(start) > QUERY_REQ_TIMEOUT) {
9168f7de514SShawn Lin 			dev_err(hba->dev,
9178f7de514SShawn Lin 				"Timedout waiting for UTP response\n");
9188f7de514SShawn Lin 
9198f7de514SShawn Lin 			return -ETIMEDOUT;
9208f7de514SShawn Lin 		}
9218f7de514SShawn Lin 
9228f7de514SShawn Lin 		if (enabled_intr_status & UFSHCD_ERROR_MASK) {
9238f7de514SShawn Lin 			dev_err(hba->dev, "Error in status:%08x\n",
9248f7de514SShawn Lin 				enabled_intr_status);
9258f7de514SShawn Lin 
9268f7de514SShawn Lin 			return -1;
9278f7de514SShawn Lin 		}
9288f7de514SShawn Lin 	} while (!(enabled_intr_status & UTP_TRANSFER_REQ_COMPL));
9298f7de514SShawn Lin 
9308f7de514SShawn Lin 	return 0;
9318f7de514SShawn Lin }
9328f7de514SShawn Lin 
9338f7de514SShawn Lin /**
9348f7de514SShawn Lin  * ufshcd_get_req_rsp - returns the TR response transaction type
9358f7de514SShawn Lin  */
ufshcd_get_req_rsp(struct utp_upiu_rsp * ucd_rsp_ptr)9368f7de514SShawn Lin static inline int ufshcd_get_req_rsp(struct utp_upiu_rsp *ucd_rsp_ptr)
9378f7de514SShawn Lin {
9388f7de514SShawn Lin 	return be32_to_cpu(ucd_rsp_ptr->header.dword_0) >> 24;
9398f7de514SShawn Lin }
9408f7de514SShawn Lin 
9418f7de514SShawn Lin /**
9428f7de514SShawn Lin  * ufshcd_get_tr_ocs - Get the UTRD Overall Command Status
9438f7de514SShawn Lin  *
9448f7de514SShawn Lin  */
ufshcd_get_tr_ocs(struct ufs_hba * hba)9458f7de514SShawn Lin static inline int ufshcd_get_tr_ocs(struct ufs_hba *hba)
9468f7de514SShawn Lin {
9478f7de514SShawn Lin 	return le32_to_cpu(hba->utrdl->header.dword_2) & MASK_OCS;
9488f7de514SShawn Lin }
9498f7de514SShawn Lin 
ufshcd_get_rsp_upiu_result(struct utp_upiu_rsp * ucd_rsp_ptr)9508f7de514SShawn Lin static inline int ufshcd_get_rsp_upiu_result(struct utp_upiu_rsp *ucd_rsp_ptr)
9518f7de514SShawn Lin {
9528f7de514SShawn Lin 	return be32_to_cpu(ucd_rsp_ptr->header.dword_1) & MASK_RSP_UPIU_RESULT;
9538f7de514SShawn Lin }
9548f7de514SShawn Lin 
ufshcd_check_query_response(struct ufs_hba * hba)9558f7de514SShawn Lin static int ufshcd_check_query_response(struct ufs_hba *hba)
9568f7de514SShawn Lin {
9578f7de514SShawn Lin 	struct ufs_query_res *query_res = &hba->dev_cmd.query.response;
9588f7de514SShawn Lin 
9598f7de514SShawn Lin 	/* Get the UPIU response */
9608f7de514SShawn Lin 	query_res->response = ufshcd_get_rsp_upiu_result(hba->ucd_rsp_ptr) >>
9618f7de514SShawn Lin 				UPIU_RSP_CODE_OFFSET;
9628f7de514SShawn Lin 	return query_res->response;
9638f7de514SShawn Lin }
9648f7de514SShawn Lin 
9658f7de514SShawn Lin /**
9668f7de514SShawn Lin  * ufshcd_copy_query_response() - Copy the Query Response and the data
9678f7de514SShawn Lin  * descriptor
9688f7de514SShawn Lin  */
ufshcd_copy_query_response(struct ufs_hba * hba)9698f7de514SShawn Lin static int ufshcd_copy_query_response(struct ufs_hba *hba)
9708f7de514SShawn Lin {
9718f7de514SShawn Lin 	struct ufs_query_res *query_res = &hba->dev_cmd.query.response;
9728f7de514SShawn Lin 
9738f7de514SShawn Lin 	memcpy(&query_res->upiu_res, &hba->ucd_rsp_ptr->qr, QUERY_OSF_SIZE);
9748f7de514SShawn Lin 
9758f7de514SShawn Lin 	/* Get the descriptor */
9768f7de514SShawn Lin 	if (hba->dev_cmd.query.descriptor &&
9778f7de514SShawn Lin 	    hba->ucd_rsp_ptr->qr.opcode == UPIU_QUERY_OPCODE_READ_DESC) {
9788f7de514SShawn Lin 		u8 *descp = (u8 *)hba->ucd_rsp_ptr +
9798f7de514SShawn Lin 				GENERAL_UPIU_REQUEST_SIZE;
9808f7de514SShawn Lin 		u16 resp_len;
9818f7de514SShawn Lin 		u16 buf_len;
9828f7de514SShawn Lin 
9838f7de514SShawn Lin 		/* data segment length */
9848f7de514SShawn Lin 		resp_len = be32_to_cpu(hba->ucd_rsp_ptr->header.dword_2) &
9858f7de514SShawn Lin 						MASK_QUERY_DATA_SEG_LEN;
9868f7de514SShawn Lin 		buf_len =
9878f7de514SShawn Lin 			be16_to_cpu(hba->dev_cmd.query.request.upiu_req.length);
9888f7de514SShawn Lin 		if (likely(buf_len >= resp_len)) {
989ec622ba8SYifeng Zhao 			int size = ALIGN(GENERAL_UPIU_REQUEST_SIZE + resp_len, ARCH_DMA_MINALIGN);
990ec622ba8SYifeng Zhao 
991ec622ba8SYifeng Zhao 			invalidate_dcache_range((uintptr_t)hba->ucd_rsp_ptr, (uintptr_t)hba->ucd_rsp_ptr + size);
9928f7de514SShawn Lin 			memcpy(hba->dev_cmd.query.descriptor, descp, resp_len);
9938f7de514SShawn Lin 		} else {
9948f7de514SShawn Lin 			dev_warn(hba->dev,
9958f7de514SShawn Lin 				 "%s: Response size is bigger than buffer",
9968f7de514SShawn Lin 				 __func__);
9978f7de514SShawn Lin 			return -EINVAL;
9988f7de514SShawn Lin 		}
9998f7de514SShawn Lin 	}
10008f7de514SShawn Lin 
10018f7de514SShawn Lin 	return 0;
10028f7de514SShawn Lin }
10038f7de514SShawn Lin 
10048f7de514SShawn Lin /**
10058f7de514SShawn Lin  * ufshcd_exec_dev_cmd - API for sending device management requests
10068f7de514SShawn Lin  */
ufshcd_exec_dev_cmd(struct ufs_hba * hba,enum dev_cmd_type cmd_type,int timeout)10071e6560dfSYifeng Zhao int ufshcd_exec_dev_cmd(struct ufs_hba *hba, enum dev_cmd_type cmd_type, int timeout)
10088f7de514SShawn Lin {
10098f7de514SShawn Lin 	int err;
10108f7de514SShawn Lin 	int resp;
10118f7de514SShawn Lin 
10128f7de514SShawn Lin 	err = ufshcd_comp_devman_upiu(hba, cmd_type);
10138f7de514SShawn Lin 	if (err)
10148f7de514SShawn Lin 		return err;
10158f7de514SShawn Lin 
10168f7de514SShawn Lin 	err = ufshcd_send_command(hba, TASK_TAG);
10178f7de514SShawn Lin 	if (err)
10188f7de514SShawn Lin 		return err;
10198f7de514SShawn Lin 
10208f7de514SShawn Lin 	err = ufshcd_get_tr_ocs(hba);
10218f7de514SShawn Lin 	if (err) {
10228f7de514SShawn Lin 		dev_err(hba->dev, "Error in OCS:%d\n", err);
10238f7de514SShawn Lin 		return -EINVAL;
10248f7de514SShawn Lin 	}
10258f7de514SShawn Lin 
10268f7de514SShawn Lin 	resp = ufshcd_get_req_rsp(hba->ucd_rsp_ptr);
10278f7de514SShawn Lin 	switch (resp) {
10288f7de514SShawn Lin 	case UPIU_TRANSACTION_NOP_IN:
10298f7de514SShawn Lin 		break;
10308f7de514SShawn Lin 	case UPIU_TRANSACTION_QUERY_RSP:
10318f7de514SShawn Lin 		err = ufshcd_check_query_response(hba);
10328f7de514SShawn Lin 		if (!err)
10338f7de514SShawn Lin 			err = ufshcd_copy_query_response(hba);
10348f7de514SShawn Lin 		break;
10358f7de514SShawn Lin 	case UPIU_TRANSACTION_REJECT_UPIU:
10368f7de514SShawn Lin 		/* TODO: handle Reject UPIU Response */
10378f7de514SShawn Lin 		err = -EPERM;
10388f7de514SShawn Lin 		dev_err(hba->dev, "%s: Reject UPIU not fully implemented\n",
10398f7de514SShawn Lin 			__func__);
10408f7de514SShawn Lin 		break;
10418f7de514SShawn Lin 	default:
10428f7de514SShawn Lin 		err = -EINVAL;
10438f7de514SShawn Lin 		dev_err(hba->dev, "%s: Invalid device management cmd response: %x\n",
10448f7de514SShawn Lin 			__func__, resp);
10458f7de514SShawn Lin 	}
10468f7de514SShawn Lin 
10478f7de514SShawn Lin 	return err;
10488f7de514SShawn Lin }
10498f7de514SShawn Lin 
10508f7de514SShawn Lin /**
10518f7de514SShawn Lin  * ufshcd_init_query() - init the query response and request parameters
10528f7de514SShawn Lin  */
ufshcd_init_query(struct ufs_hba * hba,struct ufs_query_req ** request,struct ufs_query_res ** response,enum query_opcode opcode,u8 idn,u8 index,u8 selector)10538f7de514SShawn Lin static inline void ufshcd_init_query(struct ufs_hba *hba,
10548f7de514SShawn Lin 				     struct ufs_query_req **request,
10558f7de514SShawn Lin 				     struct ufs_query_res **response,
10568f7de514SShawn Lin 				     enum query_opcode opcode,
10578f7de514SShawn Lin 				     u8 idn, u8 index, u8 selector)
10588f7de514SShawn Lin {
10598f7de514SShawn Lin 	*request = &hba->dev_cmd.query.request;
10608f7de514SShawn Lin 	*response = &hba->dev_cmd.query.response;
10618f7de514SShawn Lin 	memset(*request, 0, sizeof(struct ufs_query_req));
10628f7de514SShawn Lin 	memset(*response, 0, sizeof(struct ufs_query_res));
10638f7de514SShawn Lin 	(*request)->upiu_req.opcode = opcode;
10648f7de514SShawn Lin 	(*request)->upiu_req.idn = idn;
10658f7de514SShawn Lin 	(*request)->upiu_req.index = index;
10668f7de514SShawn Lin 	(*request)->upiu_req.selector = selector;
10678f7de514SShawn Lin }
10688f7de514SShawn Lin 
10698f7de514SShawn Lin /**
10708f7de514SShawn Lin  * ufshcd_query_flag() - API function for sending flag query requests
10718f7de514SShawn Lin  */
ufshcd_query_flag(struct ufs_hba * hba,enum query_opcode opcode,enum flag_idn idn,bool * flag_res)10728f7de514SShawn Lin int ufshcd_query_flag(struct ufs_hba *hba, enum query_opcode opcode,
10738f7de514SShawn Lin 		      enum flag_idn idn, bool *flag_res)
10748f7de514SShawn Lin {
10758f7de514SShawn Lin 	struct ufs_query_req *request = NULL;
10768f7de514SShawn Lin 	struct ufs_query_res *response = NULL;
10778f7de514SShawn Lin 	int err, index = 0, selector = 0;
10788f7de514SShawn Lin 	int timeout = QUERY_REQ_TIMEOUT;
10798f7de514SShawn Lin 
10808f7de514SShawn Lin 	ufshcd_init_query(hba, &request, &response, opcode, idn, index,
10818f7de514SShawn Lin 			  selector);
10828f7de514SShawn Lin 
10838f7de514SShawn Lin 	switch (opcode) {
10848f7de514SShawn Lin 	case UPIU_QUERY_OPCODE_SET_FLAG:
10858f7de514SShawn Lin 	case UPIU_QUERY_OPCODE_CLEAR_FLAG:
10868f7de514SShawn Lin 	case UPIU_QUERY_OPCODE_TOGGLE_FLAG:
10878f7de514SShawn Lin 		request->query_func = UPIU_QUERY_FUNC_STANDARD_WRITE_REQUEST;
10888f7de514SShawn Lin 		break;
10898f7de514SShawn Lin 	case UPIU_QUERY_OPCODE_READ_FLAG:
10908f7de514SShawn Lin 		request->query_func = UPIU_QUERY_FUNC_STANDARD_READ_REQUEST;
10918f7de514SShawn Lin 		if (!flag_res) {
10928f7de514SShawn Lin 			/* No dummy reads */
10938f7de514SShawn Lin 			dev_err(hba->dev, "%s: Invalid argument for read request\n",
10948f7de514SShawn Lin 				__func__);
10958f7de514SShawn Lin 			err = -EINVAL;
10968f7de514SShawn Lin 			goto out;
10978f7de514SShawn Lin 		}
10988f7de514SShawn Lin 		break;
10998f7de514SShawn Lin 	default:
11008f7de514SShawn Lin 		dev_err(hba->dev,
11018f7de514SShawn Lin 			"%s: Expected query flag opcode but got = %d\n",
11028f7de514SShawn Lin 			__func__, opcode);
11038f7de514SShawn Lin 		err = -EINVAL;
11048f7de514SShawn Lin 		goto out;
11058f7de514SShawn Lin 	}
11068f7de514SShawn Lin 
11078f7de514SShawn Lin 	err = ufshcd_exec_dev_cmd(hba, DEV_CMD_TYPE_QUERY, timeout);
11088f7de514SShawn Lin 
11098f7de514SShawn Lin 	if (err) {
11108f7de514SShawn Lin 		dev_err(hba->dev,
11118f7de514SShawn Lin 			"%s: Sending flag query for idn %d failed, err = %d\n",
11128f7de514SShawn Lin 			__func__, idn, err);
11138f7de514SShawn Lin 		goto out;
11148f7de514SShawn Lin 	}
11158f7de514SShawn Lin 
11168f7de514SShawn Lin 	if (flag_res)
11178f7de514SShawn Lin 		*flag_res = (be32_to_cpu(response->upiu_res.value) &
11188f7de514SShawn Lin 				MASK_QUERY_UPIU_FLAG_LOC) & 0x1;
11198f7de514SShawn Lin 
11208f7de514SShawn Lin out:
11218f7de514SShawn Lin 	return err;
11228f7de514SShawn Lin }
11238f7de514SShawn Lin 
ufshcd_query_flag_retry(struct ufs_hba * hba,enum query_opcode opcode,enum flag_idn idn,bool * flag_res)11248f7de514SShawn Lin static int ufshcd_query_flag_retry(struct ufs_hba *hba,
11258f7de514SShawn Lin 				   enum query_opcode opcode,
11268f7de514SShawn Lin 				   enum flag_idn idn, bool *flag_res)
11278f7de514SShawn Lin {
11288f7de514SShawn Lin 	int ret;
11298f7de514SShawn Lin 	int retries;
11308f7de514SShawn Lin 
11318f7de514SShawn Lin 	for (retries = 0; retries < QUERY_REQ_RETRIES; retries++) {
11328f7de514SShawn Lin 		ret = ufshcd_query_flag(hba, opcode, idn, flag_res);
11338f7de514SShawn Lin 		if (ret)
11348f7de514SShawn Lin 			dev_dbg(hba->dev,
11358f7de514SShawn Lin 				"%s: failed with error %d, retries %d\n",
11368f7de514SShawn Lin 				__func__, ret, retries);
11378f7de514SShawn Lin 		else
11388f7de514SShawn Lin 			break;
11398f7de514SShawn Lin 	}
11408f7de514SShawn Lin 
11418f7de514SShawn Lin 	if (ret)
11428f7de514SShawn Lin 		dev_err(hba->dev,
11438f7de514SShawn Lin 			"%s: query attribute, opcode %d, idn %d, failed with error %d after %d retires\n",
11448f7de514SShawn Lin 			__func__, opcode, idn, ret, retries);
11458f7de514SShawn Lin 	return ret;
11468f7de514SShawn Lin }
11478f7de514SShawn Lin 
__ufshcd_query_descriptor(struct ufs_hba * hba,enum query_opcode opcode,enum desc_idn idn,u8 index,u8 selector,u8 * desc_buf,int * buf_len)11488f7de514SShawn Lin static int __ufshcd_query_descriptor(struct ufs_hba *hba,
11498f7de514SShawn Lin 				     enum query_opcode opcode,
11508f7de514SShawn Lin 				     enum desc_idn idn, u8 index, u8 selector,
11518f7de514SShawn Lin 				     u8 *desc_buf, int *buf_len)
11528f7de514SShawn Lin {
11538f7de514SShawn Lin 	struct ufs_query_req *request = NULL;
11548f7de514SShawn Lin 	struct ufs_query_res *response = NULL;
11558f7de514SShawn Lin 	int err;
11568f7de514SShawn Lin 
11578f7de514SShawn Lin 	if (!desc_buf) {
11588f7de514SShawn Lin 		dev_err(hba->dev, "%s: descriptor buffer required for opcode 0x%x\n",
11598f7de514SShawn Lin 			__func__, opcode);
11608f7de514SShawn Lin 		err = -EINVAL;
11618f7de514SShawn Lin 		goto out;
11628f7de514SShawn Lin 	}
11638f7de514SShawn Lin 
11648f7de514SShawn Lin 	if (*buf_len < QUERY_DESC_MIN_SIZE || *buf_len > QUERY_DESC_MAX_SIZE) {
11658f7de514SShawn Lin 		dev_err(hba->dev, "%s: descriptor buffer size (%d) is out of range\n",
11668f7de514SShawn Lin 			__func__, *buf_len);
11678f7de514SShawn Lin 		err = -EINVAL;
11688f7de514SShawn Lin 		goto out;
11698f7de514SShawn Lin 	}
11708f7de514SShawn Lin 
1171ec622ba8SYifeng Zhao 	ufshcd_init_query(hba, &request, &response, opcode, idn, index, selector);
11728f7de514SShawn Lin 	hba->dev_cmd.query.descriptor = desc_buf;
11738f7de514SShawn Lin 	request->upiu_req.length = cpu_to_be16(*buf_len);
11748f7de514SShawn Lin 
11758f7de514SShawn Lin 	switch (opcode) {
11768f7de514SShawn Lin 	case UPIU_QUERY_OPCODE_WRITE_DESC:
11778f7de514SShawn Lin 		request->query_func = UPIU_QUERY_FUNC_STANDARD_WRITE_REQUEST;
11788f7de514SShawn Lin 		break;
11798f7de514SShawn Lin 	case UPIU_QUERY_OPCODE_READ_DESC:
11808f7de514SShawn Lin 		request->query_func = UPIU_QUERY_FUNC_STANDARD_READ_REQUEST;
11818f7de514SShawn Lin 		break;
11828f7de514SShawn Lin 	default:
11838f7de514SShawn Lin 		dev_err(hba->dev, "%s: Expected query descriptor opcode but got = 0x%.2x\n",
11848f7de514SShawn Lin 			__func__, opcode);
11858f7de514SShawn Lin 		err = -EINVAL;
11868f7de514SShawn Lin 		goto out;
11878f7de514SShawn Lin 	}
11888f7de514SShawn Lin 
11898f7de514SShawn Lin 	err = ufshcd_exec_dev_cmd(hba, DEV_CMD_TYPE_QUERY, QUERY_REQ_TIMEOUT);
11908f7de514SShawn Lin 
11918f7de514SShawn Lin 	if (err) {
11928f7de514SShawn Lin 		dev_err(hba->dev, "%s: opcode 0x%.2x for idn %d failed, index %d, err = %d\n",
11938f7de514SShawn Lin 			__func__, opcode, idn, index, err);
11948f7de514SShawn Lin 		goto out;
11958f7de514SShawn Lin 	}
11968f7de514SShawn Lin 
11978f7de514SShawn Lin 	hba->dev_cmd.query.descriptor = NULL;
11988f7de514SShawn Lin 	*buf_len = be16_to_cpu(response->upiu_res.length);
11998f7de514SShawn Lin 
12008f7de514SShawn Lin out:
12018f7de514SShawn Lin 	return err;
12028f7de514SShawn Lin }
12038f7de514SShawn Lin 
12048f7de514SShawn Lin /**
12058f7de514SShawn Lin  * ufshcd_query_descriptor_retry - API function for sending descriptor requests
12068f7de514SShawn Lin  */
ufshcd_query_descriptor_retry(struct ufs_hba * hba,enum query_opcode opcode,enum desc_idn idn,u8 index,u8 selector,u8 * desc_buf,int * buf_len)12078f7de514SShawn Lin int ufshcd_query_descriptor_retry(struct ufs_hba *hba, enum query_opcode opcode,
12088f7de514SShawn Lin 				  enum desc_idn idn, u8 index, u8 selector,
12098f7de514SShawn Lin 				  u8 *desc_buf, int *buf_len)
12108f7de514SShawn Lin {
12118f7de514SShawn Lin 	int err;
12128f7de514SShawn Lin 	int retries;
12138f7de514SShawn Lin 
12148f7de514SShawn Lin 	for (retries = QUERY_REQ_RETRIES; retries > 0; retries--) {
12158f7de514SShawn Lin 		err = __ufshcd_query_descriptor(hba, opcode, idn, index,
12168f7de514SShawn Lin 						selector, desc_buf, buf_len);
12178f7de514SShawn Lin 		if (!err || err == -EINVAL)
12188f7de514SShawn Lin 			break;
12198f7de514SShawn Lin 	}
12208f7de514SShawn Lin 
12218f7de514SShawn Lin 	return err;
12228f7de514SShawn Lin }
12238f7de514SShawn Lin 
12248f7de514SShawn Lin /**
12258f7de514SShawn Lin  * ufshcd_read_desc_length - read the specified descriptor length from header
12268f7de514SShawn Lin  */
ufshcd_read_desc_length(struct ufs_hba * hba,enum desc_idn desc_id,int desc_index,int * desc_length)1227ec622ba8SYifeng Zhao int ufshcd_read_desc_length(struct ufs_hba *hba, enum desc_idn desc_id,
12288f7de514SShawn Lin 				   int desc_index, int *desc_length)
12298f7de514SShawn Lin {
12308f7de514SShawn Lin 	int ret;
12318f7de514SShawn Lin 	u8 header[QUERY_DESC_HDR_SIZE];
12328f7de514SShawn Lin 	int header_len = QUERY_DESC_HDR_SIZE;
12338f7de514SShawn Lin 
12348f7de514SShawn Lin 	if (desc_id >= QUERY_DESC_IDN_MAX)
12358f7de514SShawn Lin 		return -EINVAL;
12368f7de514SShawn Lin 
12378f7de514SShawn Lin 	ret = ufshcd_query_descriptor_retry(hba, UPIU_QUERY_OPCODE_READ_DESC,
12388f7de514SShawn Lin 					    desc_id, desc_index, 0, header,
12398f7de514SShawn Lin 					    &header_len);
12408f7de514SShawn Lin 
12418f7de514SShawn Lin 	if (ret) {
1242ec622ba8SYifeng Zhao 		dev_err(hba->dev, "%s: Failed to get descriptor header id %d\n",
12438f7de514SShawn Lin 			__func__, desc_id);
12448f7de514SShawn Lin 		return ret;
12458f7de514SShawn Lin 	} else if (desc_id != header[QUERY_DESC_DESC_TYPE_OFFSET]) {
1246ec622ba8SYifeng Zhao 		dev_warn(hba->dev, "%s: descriptor header id %d and desc_id %d mismatch\n",
12478f7de514SShawn Lin 			 __func__, header[QUERY_DESC_DESC_TYPE_OFFSET],
12488f7de514SShawn Lin 			 desc_id);
12498f7de514SShawn Lin 		ret = -EINVAL;
12508f7de514SShawn Lin 	}
12518f7de514SShawn Lin 
12528f7de514SShawn Lin 	*desc_length = header[QUERY_DESC_LENGTH_OFFSET];
12538f7de514SShawn Lin 
12548f7de514SShawn Lin 	return ret;
12558f7de514SShawn Lin }
12568f7de514SShawn Lin 
ufshcd_init_desc_sizes(struct ufs_hba * hba)12578f7de514SShawn Lin static void ufshcd_init_desc_sizes(struct ufs_hba *hba)
12588f7de514SShawn Lin {
12598f7de514SShawn Lin 	int err;
12608f7de514SShawn Lin 
12618f7de514SShawn Lin 	err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_DEVICE, 0,
12628f7de514SShawn Lin 				      &hba->desc_size.dev_desc);
12638f7de514SShawn Lin 	if (err)
12648f7de514SShawn Lin 		hba->desc_size.dev_desc = QUERY_DESC_DEVICE_DEF_SIZE;
12658f7de514SShawn Lin 
12668f7de514SShawn Lin 	err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_POWER, 0,
12678f7de514SShawn Lin 				      &hba->desc_size.pwr_desc);
12688f7de514SShawn Lin 	if (err)
12698f7de514SShawn Lin 		hba->desc_size.pwr_desc = QUERY_DESC_POWER_DEF_SIZE;
12708f7de514SShawn Lin 
12718f7de514SShawn Lin 	err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_INTERCONNECT, 0,
12728f7de514SShawn Lin 				      &hba->desc_size.interc_desc);
12738f7de514SShawn Lin 	if (err)
12748f7de514SShawn Lin 		hba->desc_size.interc_desc = QUERY_DESC_INTERCONNECT_DEF_SIZE;
12758f7de514SShawn Lin 
12768f7de514SShawn Lin 	err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_CONFIGURATION, 0,
12778f7de514SShawn Lin 				      &hba->desc_size.conf_desc);
12788f7de514SShawn Lin 	if (err)
12798f7de514SShawn Lin 		hba->desc_size.conf_desc = QUERY_DESC_CONFIGURATION_DEF_SIZE;
12808f7de514SShawn Lin 
12818f7de514SShawn Lin 	err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_UNIT, 0,
12828f7de514SShawn Lin 				      &hba->desc_size.unit_desc);
12838f7de514SShawn Lin 	if (err)
12848f7de514SShawn Lin 		hba->desc_size.unit_desc = QUERY_DESC_UNIT_DEF_SIZE;
12858f7de514SShawn Lin 
12868f7de514SShawn Lin 	err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_GEOMETRY, 0,
12878f7de514SShawn Lin 				      &hba->desc_size.geom_desc);
12888f7de514SShawn Lin 	if (err)
12898f7de514SShawn Lin 		hba->desc_size.geom_desc = QUERY_DESC_GEOMETRY_DEF_SIZE;
12908f7de514SShawn Lin 
12918f7de514SShawn Lin 	err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_HEALTH, 0,
12928f7de514SShawn Lin 				      &hba->desc_size.hlth_desc);
12938f7de514SShawn Lin 	if (err)
12948f7de514SShawn Lin 		hba->desc_size.hlth_desc = QUERY_DESC_HEALTH_DEF_SIZE;
12958f7de514SShawn Lin }
12968f7de514SShawn Lin 
12978f7de514SShawn Lin /**
12988f7de514SShawn Lin  * ufshcd_map_desc_id_to_length - map descriptor IDN to its length
12998f7de514SShawn Lin  *
13008f7de514SShawn Lin  */
ufshcd_map_desc_id_to_length(struct ufs_hba * hba,enum desc_idn desc_id,int * desc_len)13018f7de514SShawn Lin int ufshcd_map_desc_id_to_length(struct ufs_hba *hba, enum desc_idn desc_id,
13028f7de514SShawn Lin 				 int *desc_len)
13038f7de514SShawn Lin {
13048f7de514SShawn Lin 	switch (desc_id) {
13058f7de514SShawn Lin 	case QUERY_DESC_IDN_DEVICE:
13068f7de514SShawn Lin 		*desc_len = hba->desc_size.dev_desc;
13078f7de514SShawn Lin 		break;
13088f7de514SShawn Lin 	case QUERY_DESC_IDN_POWER:
13098f7de514SShawn Lin 		*desc_len = hba->desc_size.pwr_desc;
13108f7de514SShawn Lin 		break;
13118f7de514SShawn Lin 	case QUERY_DESC_IDN_GEOMETRY:
13128f7de514SShawn Lin 		*desc_len = hba->desc_size.geom_desc;
13138f7de514SShawn Lin 		break;
13148f7de514SShawn Lin 	case QUERY_DESC_IDN_CONFIGURATION:
13158f7de514SShawn Lin 		*desc_len = hba->desc_size.conf_desc;
13168f7de514SShawn Lin 		break;
13178f7de514SShawn Lin 	case QUERY_DESC_IDN_UNIT:
13188f7de514SShawn Lin 		*desc_len = hba->desc_size.unit_desc;
13198f7de514SShawn Lin 		break;
13208f7de514SShawn Lin 	case QUERY_DESC_IDN_INTERCONNECT:
13218f7de514SShawn Lin 		*desc_len = hba->desc_size.interc_desc;
13228f7de514SShawn Lin 		break;
13238f7de514SShawn Lin 	case QUERY_DESC_IDN_STRING:
13248f7de514SShawn Lin 		*desc_len = QUERY_DESC_MAX_SIZE;
13258f7de514SShawn Lin 		break;
13268f7de514SShawn Lin 	case QUERY_DESC_IDN_HEALTH:
13278f7de514SShawn Lin 		*desc_len = hba->desc_size.hlth_desc;
13288f7de514SShawn Lin 		break;
13298f7de514SShawn Lin 	case QUERY_DESC_IDN_RFU_0:
13308f7de514SShawn Lin 	case QUERY_DESC_IDN_RFU_1:
13318f7de514SShawn Lin 		*desc_len = 0;
13328f7de514SShawn Lin 		break;
13338f7de514SShawn Lin 	default:
13348f7de514SShawn Lin 		*desc_len = 0;
13358f7de514SShawn Lin 		return -EINVAL;
13368f7de514SShawn Lin 	}
13378f7de514SShawn Lin 	return 0;
13388f7de514SShawn Lin }
13398f7de514SShawn Lin EXPORT_SYMBOL(ufshcd_map_desc_id_to_length);
13408f7de514SShawn Lin 
13418f7de514SShawn Lin /**
13428f7de514SShawn Lin  * ufshcd_read_desc_param - read the specified descriptor parameter
13438f7de514SShawn Lin  *
13448f7de514SShawn Lin  */
ufshcd_read_desc_param(struct ufs_hba * hba,enum desc_idn desc_id,int desc_index,u8 param_offset,u8 * param_read_buf,u8 param_size)13458f7de514SShawn Lin int ufshcd_read_desc_param(struct ufs_hba *hba, enum desc_idn desc_id,
13468f7de514SShawn Lin 			   int desc_index, u8 param_offset, u8 *param_read_buf,
13478f7de514SShawn Lin 			   u8 param_size)
13488f7de514SShawn Lin {
13498f7de514SShawn Lin 	int ret;
13508f7de514SShawn Lin 	u8 *desc_buf;
13518f7de514SShawn Lin 	int buff_len;
13528f7de514SShawn Lin 	bool is_kmalloc = true;
13538f7de514SShawn Lin 
13548f7de514SShawn Lin 	/* Safety check */
13558f7de514SShawn Lin 	if (desc_id >= QUERY_DESC_IDN_MAX || !param_size)
13568f7de514SShawn Lin 		return -EINVAL;
13578f7de514SShawn Lin 
13588f7de514SShawn Lin 	/* Get the max length of descriptor from structure filled up at probe
13598f7de514SShawn Lin 	 * time.
13608f7de514SShawn Lin 	 */
13618f7de514SShawn Lin 	ret = ufshcd_map_desc_id_to_length(hba, desc_id, &buff_len);
13628f7de514SShawn Lin 
13638f7de514SShawn Lin 	/* Sanity checks */
13648f7de514SShawn Lin 	if (ret || !buff_len) {
1365ec622ba8SYifeng Zhao 		dev_err(hba->dev, "%s: Failed to get full descriptor length\n",
13668f7de514SShawn Lin 			__func__);
13678f7de514SShawn Lin 		return ret;
13688f7de514SShawn Lin 	}
13698f7de514SShawn Lin 
13708f7de514SShawn Lin 	/* Check whether we need temp memory */
13718f7de514SShawn Lin 	if (param_offset != 0 || param_size < buff_len) {
13728f7de514SShawn Lin 		desc_buf = kmalloc(buff_len, GFP_KERNEL);
13738f7de514SShawn Lin 		if (!desc_buf)
13748f7de514SShawn Lin 			return -ENOMEM;
13758f7de514SShawn Lin 	} else {
13768f7de514SShawn Lin 		desc_buf = param_read_buf;
13778f7de514SShawn Lin 		is_kmalloc = false;
13788f7de514SShawn Lin 	}
13798f7de514SShawn Lin 
13808f7de514SShawn Lin 	/* Request for full descriptor */
13818f7de514SShawn Lin 	ret = ufshcd_query_descriptor_retry(hba, UPIU_QUERY_OPCODE_READ_DESC,
13828f7de514SShawn Lin 					    desc_id, desc_index, 0, desc_buf,
13838f7de514SShawn Lin 					    &buff_len);
13848f7de514SShawn Lin 
13858f7de514SShawn Lin 	if (ret) {
1386ec622ba8SYifeng Zhao 		dev_err(hba->dev, "%s: Failed reading descriptor. desc_id %d, desc_index %d, param_offset %d, ret %d\n",
13878f7de514SShawn Lin 			__func__, desc_id, desc_index, param_offset, ret);
13888f7de514SShawn Lin 		goto out;
13898f7de514SShawn Lin 	}
13908f7de514SShawn Lin 
13918f7de514SShawn Lin 	/* Sanity check */
13928f7de514SShawn Lin 	if (desc_buf[QUERY_DESC_DESC_TYPE_OFFSET] != desc_id) {
1393ec622ba8SYifeng Zhao 		dev_err(hba->dev, "%s: invalid desc_id %d in descriptor header\n",
13948f7de514SShawn Lin 			__func__, desc_buf[QUERY_DESC_DESC_TYPE_OFFSET]);
13958f7de514SShawn Lin 		ret = -EINVAL;
13968f7de514SShawn Lin 		goto out;
13978f7de514SShawn Lin 	}
13988f7de514SShawn Lin 
13998f7de514SShawn Lin 	/* Check wherher we will not copy more data, than available */
14008f7de514SShawn Lin 	if (is_kmalloc && param_size > buff_len)
14018f7de514SShawn Lin 		param_size = buff_len;
14028f7de514SShawn Lin 
14038f7de514SShawn Lin 	if (is_kmalloc)
14048f7de514SShawn Lin 		memcpy(param_read_buf, &desc_buf[param_offset], param_size);
14058f7de514SShawn Lin out:
14068f7de514SShawn Lin 	if (is_kmalloc)
14078f7de514SShawn Lin 		kfree(desc_buf);
14088f7de514SShawn Lin 	return ret;
14098f7de514SShawn Lin }
14108f7de514SShawn Lin 
14118f7de514SShawn Lin /* replace non-printable or non-ASCII characters with spaces */
ufshcd_remove_non_printable(uint8_t * val)14128f7de514SShawn Lin static inline void ufshcd_remove_non_printable(uint8_t *val)
14138f7de514SShawn Lin {
14148f7de514SShawn Lin 	if (!val)
14158f7de514SShawn Lin 		return;
14168f7de514SShawn Lin 
14178f7de514SShawn Lin 	if (*val < 0x20 || *val > 0x7e)
14188f7de514SShawn Lin 		*val = ' ';
14198f7de514SShawn Lin }
14208f7de514SShawn Lin 
14218f7de514SShawn Lin /**
14228f7de514SShawn Lin  * ufshcd_uic_pwr_ctrl - executes UIC commands (which affects the link power
14238f7de514SShawn Lin  * state) and waits for it to take effect.
14248f7de514SShawn Lin  *
14258f7de514SShawn Lin  */
ufshcd_uic_pwr_ctrl(struct ufs_hba * hba,struct uic_command * cmd)14268f7de514SShawn Lin static int ufshcd_uic_pwr_ctrl(struct ufs_hba *hba, struct uic_command *cmd)
14278f7de514SShawn Lin {
14288f7de514SShawn Lin 	unsigned long start = 0;
14298f7de514SShawn Lin 	u8 status;
14308f7de514SShawn Lin 	int ret;
14318f7de514SShawn Lin 
14328f7de514SShawn Lin 	ret = ufshcd_send_uic_cmd(hba, cmd);
14338f7de514SShawn Lin 	if (ret) {
14348f7de514SShawn Lin 		dev_err(hba->dev,
14358f7de514SShawn Lin 			"pwr ctrl cmd 0x%x with mode 0x%x uic error %d\n",
14368f7de514SShawn Lin 			cmd->command, cmd->argument3, ret);
14378f7de514SShawn Lin 
14388f7de514SShawn Lin 		return ret;
14398f7de514SShawn Lin 	}
14408f7de514SShawn Lin 
14418f7de514SShawn Lin 	start = get_timer(0);
14428f7de514SShawn Lin 	do {
14438f7de514SShawn Lin 		status = ufshcd_get_upmcrs(hba);
14448f7de514SShawn Lin 		if (get_timer(start) > UFS_UIC_CMD_TIMEOUT) {
14458f7de514SShawn Lin 			dev_err(hba->dev,
14468f7de514SShawn Lin 				"pwr ctrl cmd 0x%x failed, host upmcrs:0x%x\n",
14478f7de514SShawn Lin 				cmd->command, status);
14488f7de514SShawn Lin 			ret = (status != PWR_OK) ? status : -1;
14498f7de514SShawn Lin 			break;
14508f7de514SShawn Lin 		}
14518f7de514SShawn Lin 	} while (status != PWR_LOCAL);
14528f7de514SShawn Lin 
14538f7de514SShawn Lin 	return ret;
14548f7de514SShawn Lin }
14558f7de514SShawn Lin 
14568f7de514SShawn Lin /**
14578f7de514SShawn Lin  * ufshcd_uic_change_pwr_mode - Perform the UIC power mode change
14588f7de514SShawn Lin  *				using DME_SET primitives.
14598f7de514SShawn Lin  */
ufshcd_uic_change_pwr_mode(struct ufs_hba * hba,u8 mode)14608f7de514SShawn Lin static int ufshcd_uic_change_pwr_mode(struct ufs_hba *hba, u8 mode)
14618f7de514SShawn Lin {
14628f7de514SShawn Lin 	struct uic_command uic_cmd = {0};
14638f7de514SShawn Lin 	int ret;
14648f7de514SShawn Lin 
14658f7de514SShawn Lin 	uic_cmd.command = UIC_CMD_DME_SET;
14668f7de514SShawn Lin 	uic_cmd.argument1 = UIC_ARG_MIB(PA_PWRMODE);
14678f7de514SShawn Lin 	uic_cmd.argument3 = mode;
14688f7de514SShawn Lin 	ret = ufshcd_uic_pwr_ctrl(hba, &uic_cmd);
14698f7de514SShawn Lin 
14708f7de514SShawn Lin 	return ret;
14718f7de514SShawn Lin }
14728f7de514SShawn Lin 
14738f7de514SShawn Lin static
ufshcd_prepare_utp_scsi_cmd_upiu(struct ufs_hba * hba,struct scsi_cmd * pccb,u32 upiu_flags)14748f7de514SShawn Lin void ufshcd_prepare_utp_scsi_cmd_upiu(struct ufs_hba *hba,
14758f7de514SShawn Lin 				      struct scsi_cmd *pccb, u32 upiu_flags)
14768f7de514SShawn Lin {
14778f7de514SShawn Lin 	struct utp_upiu_req *ucd_req_ptr = hba->ucd_req_ptr;
14788f7de514SShawn Lin 	unsigned int cdb_len;
14798f7de514SShawn Lin 
14808f7de514SShawn Lin 	/* command descriptor fields */
14818f7de514SShawn Lin 	ucd_req_ptr->header.dword_0 =
14828f7de514SShawn Lin 			UPIU_HEADER_DWORD(UPIU_TRANSACTION_COMMAND, upiu_flags,
14838f7de514SShawn Lin 					  pccb->lun, TASK_TAG);
14848f7de514SShawn Lin 	ucd_req_ptr->header.dword_1 =
14858f7de514SShawn Lin 			UPIU_HEADER_DWORD(UPIU_COMMAND_SET_TYPE_SCSI, 0, 0, 0);
14868f7de514SShawn Lin 
14878f7de514SShawn Lin 	/* Total EHS length and Data segment length will be zero */
14888f7de514SShawn Lin 	ucd_req_ptr->header.dword_2 = 0;
14898f7de514SShawn Lin 
14908f7de514SShawn Lin 	ucd_req_ptr->sc.exp_data_transfer_len = cpu_to_be32(pccb->datalen);
14918f7de514SShawn Lin 
14928f7de514SShawn Lin 	cdb_len = min_t(unsigned short, pccb->cmdlen, UFS_CDB_SIZE);
14938f7de514SShawn Lin 	memset(ucd_req_ptr->sc.cdb, 0, UFS_CDB_SIZE);
14948f7de514SShawn Lin 	memcpy(ucd_req_ptr->sc.cdb, pccb->cmd, cdb_len);
14958f7de514SShawn Lin 
14968f7de514SShawn Lin 	memset(hba->ucd_rsp_ptr, 0, sizeof(struct utp_upiu_rsp));
1497c926a6baSMarek Vasut 	ufshcd_cache_flush_and_invalidate(ucd_req_ptr, sizeof(*ucd_req_ptr));
1498c926a6baSMarek Vasut 	ufshcd_cache_flush_and_invalidate(hba->ucd_rsp_ptr, sizeof(*hba->ucd_rsp_ptr));
14998f7de514SShawn Lin }
15008f7de514SShawn Lin 
prepare_prdt_desc(struct ufshcd_sg_entry * entry,unsigned char * buf,ulong len)15018f7de514SShawn Lin static inline void prepare_prdt_desc(struct ufshcd_sg_entry *entry,
15028f7de514SShawn Lin 				     unsigned char *buf, ulong len)
15038f7de514SShawn Lin {
15048f7de514SShawn Lin 	entry->size = cpu_to_le32(len) | GENMASK(1, 0);
15058f7de514SShawn Lin 	entry->base_addr = cpu_to_le32(lower_32_bits((unsigned long)buf));
15068f7de514SShawn Lin 	entry->upper_addr = cpu_to_le32(upper_32_bits((unsigned long)buf));
15078f7de514SShawn Lin }
15088f7de514SShawn Lin 
prepare_prdt_table(struct ufs_hba * hba,struct scsi_cmd * pccb)15098f7de514SShawn Lin static void prepare_prdt_table(struct ufs_hba *hba, struct scsi_cmd *pccb)
15108f7de514SShawn Lin {
15118f7de514SShawn Lin 	struct utp_transfer_req_desc *req_desc = hba->utrdl;
15128f7de514SShawn Lin 	struct ufshcd_sg_entry *prd_table = hba->ucd_prdt_ptr;
1513c926a6baSMarek Vasut 	uintptr_t aaddr = (uintptr_t)(pccb->pdata) & ~(ARCH_DMA_MINALIGN - 1);
15148f7de514SShawn Lin 	ulong datalen = pccb->datalen;
15158f7de514SShawn Lin 	int table_length;
15168f7de514SShawn Lin 	u8 *buf;
15178f7de514SShawn Lin 	int i;
15188f7de514SShawn Lin 
15198f7de514SShawn Lin 	if (!datalen) {
15208f7de514SShawn Lin 		req_desc->prd_table_length = 0;
1521c926a6baSMarek Vasut 		ufshcd_cache_flush_and_invalidate(req_desc, sizeof(*req_desc));
15228f7de514SShawn Lin 		return;
15238f7de514SShawn Lin 	}
15248f7de514SShawn Lin 
1525c926a6baSMarek Vasut 	if (pccb->dma_dir == DMA_TO_DEVICE) {	/* Write to device */
1526ec622ba8SYifeng Zhao 		flush_dcache_range(aaddr, ALIGN(aaddr + datalen + ARCH_DMA_MINALIGN - 1, ARCH_DMA_MINALIGN));
1527c926a6baSMarek Vasut 	}
1528c926a6baSMarek Vasut 
1529c926a6baSMarek Vasut 	/* In any case, invalidate cache to avoid stale data in it. */
1530ec622ba8SYifeng Zhao 	invalidate_dcache_range(aaddr, ALIGN(aaddr + datalen + ARCH_DMA_MINALIGN - 1, ARCH_DMA_MINALIGN));
1531c926a6baSMarek Vasut 
15328f7de514SShawn Lin 	table_length = DIV_ROUND_UP(pccb->datalen, MAX_PRDT_ENTRY);
15338f7de514SShawn Lin 	buf = pccb->pdata;
15348f7de514SShawn Lin 	i = table_length;
15358f7de514SShawn Lin 	while (--i) {
15368f7de514SShawn Lin 		prepare_prdt_desc(&prd_table[table_length - i - 1], buf,
15378f7de514SShawn Lin 				  MAX_PRDT_ENTRY - 1);
15388f7de514SShawn Lin 		buf += MAX_PRDT_ENTRY;
15398f7de514SShawn Lin 		datalen -= MAX_PRDT_ENTRY;
15408f7de514SShawn Lin 	}
15418f7de514SShawn Lin 
15428f7de514SShawn Lin 	prepare_prdt_desc(&prd_table[table_length - i - 1], buf, datalen - 1);
15438f7de514SShawn Lin 
15448f7de514SShawn Lin 	req_desc->prd_table_length = table_length;
1545c926a6baSMarek Vasut 	ufshcd_cache_flush_and_invalidate(prd_table, sizeof(*prd_table) * table_length);
1546c926a6baSMarek Vasut 	ufshcd_cache_flush_and_invalidate(req_desc, sizeof(*req_desc));
15478f7de514SShawn Lin }
15488f7de514SShawn Lin 
ufs_send_scsi_cmd(struct ufs_hba * hba,struct scsi_cmd * pccb)1549c16ecc08SYifeng Zhao int ufs_send_scsi_cmd(struct ufs_hba *hba, struct scsi_cmd *pccb)
15508f7de514SShawn Lin {
15518f7de514SShawn Lin 	struct utp_transfer_req_desc *req_desc = hba->utrdl;
15528f7de514SShawn Lin 	u32 upiu_flags;
1553fa96a41aSYifeng Zhao 	int ocs, result = 0, retry_count = 3;
15548f7de514SShawn Lin 	u8 scsi_status;
15558f7de514SShawn Lin 
1556fb526a24SYifeng Zhao 	if (hba->quirks & UFSDEV_QUIRK_LUN_IN_SCSI_COMMANDS)
1557b0da7222SYifeng Zhao 		pccb->cmd[1] &= 0x1F;
1558fb526a24SYifeng Zhao 
1559d0f3c250SYifeng Zhao retry:
15608f7de514SShawn Lin 	ufshcd_prepare_req_desc_hdr(req_desc, &upiu_flags, pccb->dma_dir);
15618f7de514SShawn Lin 	ufshcd_prepare_utp_scsi_cmd_upiu(hba, pccb, upiu_flags);
15628f7de514SShawn Lin 	prepare_prdt_table(hba, pccb);
15638f7de514SShawn Lin 
1564fa96a41aSYifeng Zhao 	if (ufshcd_send_command(hba, TASK_TAG) == -ETIMEDOUT && retry_count) {
1565fa96a41aSYifeng Zhao 		retry_count--;
1566700e0d00SYifeng Zhao 		goto retry;
1567fa96a41aSYifeng Zhao 	}
15688f7de514SShawn Lin 
15698f7de514SShawn Lin 	ocs = ufshcd_get_tr_ocs(hba);
15708f7de514SShawn Lin 	switch (ocs) {
15718f7de514SShawn Lin 	case OCS_SUCCESS:
15728f7de514SShawn Lin 		result = ufshcd_get_req_rsp(hba->ucd_rsp_ptr);
15738f7de514SShawn Lin 		switch (result) {
15748f7de514SShawn Lin 		case UPIU_TRANSACTION_RESPONSE:
15758f7de514SShawn Lin 			result = ufshcd_get_rsp_upiu_result(hba->ucd_rsp_ptr);
15768f7de514SShawn Lin 
15778f7de514SShawn Lin 			scsi_status = result & MASK_SCSI_STATUS;
1578fa96a41aSYifeng Zhao 			if (pccb->cmd[0] == SCSI_TST_U_RDY && scsi_status) {
1579fa96a41aSYifeng Zhao 				/* Test ready cmd will fail with Phison UFS, break to continue */
1580fa96a41aSYifeng Zhao 				if (retry_count) {
1581fa96a41aSYifeng Zhao 					retry_count--;
1582d0f3c250SYifeng Zhao 					goto retry;
1583fa96a41aSYifeng Zhao 				}
1584fa96a41aSYifeng Zhao 				break;
1585fa96a41aSYifeng Zhao 			}
15868f7de514SShawn Lin 			if (scsi_status)
15878f7de514SShawn Lin 				return -EINVAL;
15888f7de514SShawn Lin 
15898f7de514SShawn Lin 			break;
15908f7de514SShawn Lin 		case UPIU_TRANSACTION_REJECT_UPIU:
15918f7de514SShawn Lin 			/* TODO: handle Reject UPIU Response */
15928f7de514SShawn Lin 			dev_err(hba->dev,
15938f7de514SShawn Lin 				"Reject UPIU not fully implemented\n");
15948f7de514SShawn Lin 			return -EINVAL;
15958f7de514SShawn Lin 		default:
15968f7de514SShawn Lin 			dev_err(hba->dev,
15978f7de514SShawn Lin 				"Unexpected request response code = %x\n",
15988f7de514SShawn Lin 				result);
15998f7de514SShawn Lin 			return -EINVAL;
16008f7de514SShawn Lin 		}
16018f7de514SShawn Lin 		break;
16028f7de514SShawn Lin 	default:
16038f7de514SShawn Lin 		dev_err(hba->dev, "OCS error from controller = %x\n", ocs);
16048f7de514SShawn Lin 		return -EINVAL;
16058f7de514SShawn Lin 	}
16068f7de514SShawn Lin 
16078f7de514SShawn Lin 	return 0;
16088f7de514SShawn Lin }
16098f7de514SShawn Lin 
ufs_scsi_exec(struct udevice * scsi_dev,struct scsi_cmd * pccb)1610c16ecc08SYifeng Zhao static int ufs_scsi_exec(struct udevice *scsi_dev, struct scsi_cmd *pccb)
1611c16ecc08SYifeng Zhao {
1612c16ecc08SYifeng Zhao 	struct ufs_hba *hba = dev_get_uclass_priv(scsi_dev->parent);
1613c16ecc08SYifeng Zhao 
1614c16ecc08SYifeng Zhao 	return ufs_send_scsi_cmd(hba, pccb);
1615c16ecc08SYifeng Zhao }
1616c16ecc08SYifeng Zhao 
ufshcd_read_desc(struct ufs_hba * hba,enum desc_idn desc_id,int desc_index,u8 * buf,u32 size)16178f7de514SShawn Lin static inline int ufshcd_read_desc(struct ufs_hba *hba, enum desc_idn desc_id,
16188f7de514SShawn Lin 				   int desc_index, u8 *buf, u32 size)
16198f7de514SShawn Lin {
16208f7de514SShawn Lin 	return ufshcd_read_desc_param(hba, desc_id, desc_index, 0, buf, size);
16218f7de514SShawn Lin }
16228f7de514SShawn Lin 
ufshcd_read_device_desc(struct ufs_hba * hba,u8 * buf,u32 size)16238f7de514SShawn Lin static int ufshcd_read_device_desc(struct ufs_hba *hba, u8 *buf, u32 size)
16248f7de514SShawn Lin {
16258f7de514SShawn Lin 	return ufshcd_read_desc(hba, QUERY_DESC_IDN_DEVICE, 0, buf, size);
16268f7de514SShawn Lin }
16278f7de514SShawn Lin 
16288f7de514SShawn Lin /**
16298f7de514SShawn Lin  * ufshcd_read_string_desc - read string descriptor
16308f7de514SShawn Lin  *
16318f7de514SShawn Lin  */
ufshcd_read_string_desc(struct ufs_hba * hba,int desc_index,u8 * buf,u32 size,bool ascii)16328f7de514SShawn Lin int ufshcd_read_string_desc(struct ufs_hba *hba, int desc_index,
16338f7de514SShawn Lin 			    u8 *buf, u32 size, bool ascii)
16348f7de514SShawn Lin {
16358f7de514SShawn Lin 	int err = 0;
16368f7de514SShawn Lin 
16378f7de514SShawn Lin 	err = ufshcd_read_desc(hba, QUERY_DESC_IDN_STRING, desc_index, buf,
16388f7de514SShawn Lin 			       size);
16398f7de514SShawn Lin 
16408f7de514SShawn Lin 	if (err) {
16418f7de514SShawn Lin 		dev_err(hba->dev, "%s: reading String Desc failed after %d retries. err = %d\n",
16428f7de514SShawn Lin 			__func__, QUERY_REQ_RETRIES, err);
16438f7de514SShawn Lin 		goto out;
16448f7de514SShawn Lin 	}
16458f7de514SShawn Lin 
16468f7de514SShawn Lin 	if (ascii) {
16478f7de514SShawn Lin 		int desc_len;
16488f7de514SShawn Lin 		int ascii_len;
16498f7de514SShawn Lin 		int i;
16508f7de514SShawn Lin 		u8 *buff_ascii;
16518f7de514SShawn Lin 
16528f7de514SShawn Lin 		desc_len = buf[0];
16538f7de514SShawn Lin 		/* remove header and divide by 2 to move from UTF16 to UTF8 */
16548f7de514SShawn Lin 		ascii_len = (desc_len - QUERY_DESC_HDR_SIZE) / 2 + 1;
16558f7de514SShawn Lin 		if (size < ascii_len + QUERY_DESC_HDR_SIZE) {
16568f7de514SShawn Lin 			dev_err(hba->dev, "%s: buffer allocated size is too small\n",
16578f7de514SShawn Lin 				__func__);
16588f7de514SShawn Lin 			err = -ENOMEM;
16598f7de514SShawn Lin 			goto out;
16608f7de514SShawn Lin 		}
16618f7de514SShawn Lin 
1662ec622ba8SYifeng Zhao 		buff_ascii = kmalloc(ALIGN(ascii_len, ARCH_DMA_MINALIGN), GFP_KERNEL);
16638f7de514SShawn Lin 		if (!buff_ascii) {
16648f7de514SShawn Lin 			err = -ENOMEM;
16658f7de514SShawn Lin 			goto out;
16668f7de514SShawn Lin 		}
16678f7de514SShawn Lin 
16688f7de514SShawn Lin 		/*
16698f7de514SShawn Lin 		 * the descriptor contains string in UTF16 format
16708f7de514SShawn Lin 		 * we need to convert to utf-8 so it can be displayed
16718f7de514SShawn Lin 		 */
16728f7de514SShawn Lin 		utf16_to_utf8(buff_ascii,
16738f7de514SShawn Lin 			      (uint16_t *)&buf[QUERY_DESC_HDR_SIZE], ascii_len);
16748f7de514SShawn Lin 
16758f7de514SShawn Lin 		/* replace non-printable or non-ASCII characters with spaces */
16768f7de514SShawn Lin 		for (i = 0; i < ascii_len; i++)
16778f7de514SShawn Lin 			ufshcd_remove_non_printable(&buff_ascii[i]);
16788f7de514SShawn Lin 
16798f7de514SShawn Lin 		memset(buf + QUERY_DESC_HDR_SIZE, 0,
16808f7de514SShawn Lin 		       size - QUERY_DESC_HDR_SIZE);
16818f7de514SShawn Lin 		memcpy(buf + QUERY_DESC_HDR_SIZE, buff_ascii, ascii_len);
16828f7de514SShawn Lin 		buf[QUERY_DESC_LENGTH_OFFSET] = ascii_len + QUERY_DESC_HDR_SIZE;
16838f7de514SShawn Lin 		kfree(buff_ascii);
16848f7de514SShawn Lin 	}
16858f7de514SShawn Lin out:
16868f7de514SShawn Lin 	return err;
16878f7de514SShawn Lin }
16888f7de514SShawn Lin 
ufs_get_device_desc(struct ufs_hba * hba,struct ufs_device_descriptor * dev_desc)1689ec622ba8SYifeng Zhao static int ufs_get_device_desc(struct ufs_hba *hba, struct ufs_device_descriptor *dev_desc)
16908f7de514SShawn Lin {
16918f7de514SShawn Lin 	int err;
16928f7de514SShawn Lin 	size_t buff_len;
16938f7de514SShawn Lin 
1694ec622ba8SYifeng Zhao 	buff_len = sizeof(*dev_desc);
1695ec622ba8SYifeng Zhao 	if (buff_len > hba->desc_size.dev_desc)
1696ec622ba8SYifeng Zhao 		buff_len = hba->desc_size.dev_desc;
16978f7de514SShawn Lin 
1698ec622ba8SYifeng Zhao 	err = ufshcd_read_device_desc(hba, (u8 *)dev_desc, buff_len);
1699ec622ba8SYifeng Zhao 	if (err)
17008f7de514SShawn Lin 		dev_err(hba->dev, "%s: Failed reading Device Desc. err = %d\n",
17018f7de514SShawn Lin 			__func__, err);
17028f7de514SShawn Lin 
17038f7de514SShawn Lin 	return err;
17048f7de514SShawn Lin }
17058f7de514SShawn Lin 
17068f7de514SShawn Lin /**
17078f7de514SShawn Lin  * ufshcd_get_max_pwr_mode - reads the max power mode negotiated with device
17088f7de514SShawn Lin  */
ufshcd_get_max_pwr_mode(struct ufs_hba * hba)17098f7de514SShawn Lin static int ufshcd_get_max_pwr_mode(struct ufs_hba *hba)
17108f7de514SShawn Lin {
17118f7de514SShawn Lin 	struct ufs_pa_layer_attr *pwr_info = &hba->max_pwr_info.info;
17128f7de514SShawn Lin 
17138f7de514SShawn Lin 	if (hba->max_pwr_info.is_valid)
17148f7de514SShawn Lin 		return 0;
17158f7de514SShawn Lin 
17168f7de514SShawn Lin 	pwr_info->pwr_tx = FAST_MODE;
17178f7de514SShawn Lin 	pwr_info->pwr_rx = FAST_MODE;
17188f7de514SShawn Lin 	pwr_info->hs_rate = PA_HS_MODE_B;
17198f7de514SShawn Lin 
17208f7de514SShawn Lin 	/* Get the connected lane count */
17218f7de514SShawn Lin 	ufshcd_dme_get(hba, UIC_ARG_MIB(PA_CONNECTEDRXDATALANES),
17228f7de514SShawn Lin 		       &pwr_info->lane_rx);
17238f7de514SShawn Lin 	ufshcd_dme_get(hba, UIC_ARG_MIB(PA_CONNECTEDTXDATALANES),
17248f7de514SShawn Lin 		       &pwr_info->lane_tx);
17258f7de514SShawn Lin 
17268f7de514SShawn Lin 	if (!pwr_info->lane_rx || !pwr_info->lane_tx) {
17278f7de514SShawn Lin 		dev_err(hba->dev, "%s: invalid connected lanes value. rx=%d, tx=%d\n",
17288f7de514SShawn Lin 			__func__, pwr_info->lane_rx, pwr_info->lane_tx);
17298f7de514SShawn Lin 		return -EINVAL;
17308f7de514SShawn Lin 	}
17318f7de514SShawn Lin 
17328f7de514SShawn Lin 	/*
17338f7de514SShawn Lin 	 * First, get the maximum gears of HS speed.
17348f7de514SShawn Lin 	 * If a zero value, it means there is no HSGEAR capability.
17358f7de514SShawn Lin 	 * Then, get the maximum gears of PWM speed.
17368f7de514SShawn Lin 	 */
17378f7de514SShawn Lin 	ufshcd_dme_get(hba, UIC_ARG_MIB(PA_MAXRXHSGEAR), &pwr_info->gear_rx);
17388f7de514SShawn Lin 	if (!pwr_info->gear_rx) {
17398f7de514SShawn Lin 		ufshcd_dme_get(hba, UIC_ARG_MIB(PA_MAXRXPWMGEAR),
17408f7de514SShawn Lin 			       &pwr_info->gear_rx);
17418f7de514SShawn Lin 		if (!pwr_info->gear_rx) {
17428f7de514SShawn Lin 			dev_err(hba->dev, "%s: invalid max pwm rx gear read = %d\n",
17438f7de514SShawn Lin 				__func__, pwr_info->gear_rx);
17448f7de514SShawn Lin 			return -EINVAL;
17458f7de514SShawn Lin 		}
17468f7de514SShawn Lin 		pwr_info->pwr_rx = SLOW_MODE;
17478f7de514SShawn Lin 	}
17488f7de514SShawn Lin 
17498f7de514SShawn Lin 	ufshcd_dme_peer_get(hba, UIC_ARG_MIB(PA_MAXRXHSGEAR),
17508f7de514SShawn Lin 			    &pwr_info->gear_tx);
17518f7de514SShawn Lin 	if (!pwr_info->gear_tx) {
17528f7de514SShawn Lin 		ufshcd_dme_peer_get(hba, UIC_ARG_MIB(PA_MAXRXPWMGEAR),
17538f7de514SShawn Lin 				    &pwr_info->gear_tx);
17548f7de514SShawn Lin 		if (!pwr_info->gear_tx) {
17558f7de514SShawn Lin 			dev_err(hba->dev, "%s: invalid max pwm tx gear read = %d\n",
17568f7de514SShawn Lin 				__func__, pwr_info->gear_tx);
17578f7de514SShawn Lin 			return -EINVAL;
17588f7de514SShawn Lin 		}
17598f7de514SShawn Lin 		pwr_info->pwr_tx = SLOW_MODE;
17608f7de514SShawn Lin 	}
17618f7de514SShawn Lin 
17628f7de514SShawn Lin 	hba->max_pwr_info.is_valid = true;
17638f7de514SShawn Lin 	return 0;
17648f7de514SShawn Lin }
17658f7de514SShawn Lin 
ufshcd_change_power_mode(struct ufs_hba * hba,struct ufs_pa_layer_attr * pwr_mode)17668f7de514SShawn Lin static int ufshcd_change_power_mode(struct ufs_hba *hba,
17678f7de514SShawn Lin 				    struct ufs_pa_layer_attr *pwr_mode)
17688f7de514SShawn Lin {
17698f7de514SShawn Lin 	int ret;
17708f7de514SShawn Lin 
17718f7de514SShawn Lin 	/* if already configured to the requested pwr_mode */
17728f7de514SShawn Lin 	if (pwr_mode->gear_rx == hba->pwr_info.gear_rx &&
17738f7de514SShawn Lin 	    pwr_mode->gear_tx == hba->pwr_info.gear_tx &&
17748f7de514SShawn Lin 	    pwr_mode->lane_rx == hba->pwr_info.lane_rx &&
17758f7de514SShawn Lin 	    pwr_mode->lane_tx == hba->pwr_info.lane_tx &&
17768f7de514SShawn Lin 	    pwr_mode->pwr_rx == hba->pwr_info.pwr_rx &&
17778f7de514SShawn Lin 	    pwr_mode->pwr_tx == hba->pwr_info.pwr_tx &&
17788f7de514SShawn Lin 	    pwr_mode->hs_rate == hba->pwr_info.hs_rate) {
17798f7de514SShawn Lin 		dev_dbg(hba->dev, "%s: power already configured\n", __func__);
17808f7de514SShawn Lin 		return 0;
17818f7de514SShawn Lin 	}
17828f7de514SShawn Lin 
17838f7de514SShawn Lin 	/*
17848f7de514SShawn Lin 	 * Configure attributes for power mode change with below.
17858f7de514SShawn Lin 	 * - PA_RXGEAR, PA_ACTIVERXDATALANES, PA_RXTERMINATION,
17868f7de514SShawn Lin 	 * - PA_TXGEAR, PA_ACTIVETXDATALANES, PA_TXTERMINATION,
17878f7de514SShawn Lin 	 * - PA_HSSERIES
17888f7de514SShawn Lin 	 */
17898f7de514SShawn Lin 	ufshcd_dme_set(hba, UIC_ARG_MIB(PA_RXGEAR), pwr_mode->gear_rx);
17908f7de514SShawn Lin 	ufshcd_dme_set(hba, UIC_ARG_MIB(PA_ACTIVERXDATALANES),
17918f7de514SShawn Lin 		       pwr_mode->lane_rx);
17928f7de514SShawn Lin 	if (pwr_mode->pwr_rx == FASTAUTO_MODE || pwr_mode->pwr_rx == FAST_MODE)
17938f7de514SShawn Lin 		ufshcd_dme_set(hba, UIC_ARG_MIB(PA_RXTERMINATION), TRUE);
17948f7de514SShawn Lin 	else
17958f7de514SShawn Lin 		ufshcd_dme_set(hba, UIC_ARG_MIB(PA_RXTERMINATION), FALSE);
17968f7de514SShawn Lin 
17978f7de514SShawn Lin 	ufshcd_dme_set(hba, UIC_ARG_MIB(PA_TXGEAR), pwr_mode->gear_tx);
17988f7de514SShawn Lin 	ufshcd_dme_set(hba, UIC_ARG_MIB(PA_ACTIVETXDATALANES),
17998f7de514SShawn Lin 		       pwr_mode->lane_tx);
18008f7de514SShawn Lin 	if (pwr_mode->pwr_tx == FASTAUTO_MODE || pwr_mode->pwr_tx == FAST_MODE)
18018f7de514SShawn Lin 		ufshcd_dme_set(hba, UIC_ARG_MIB(PA_TXTERMINATION), TRUE);
18028f7de514SShawn Lin 	else
18038f7de514SShawn Lin 		ufshcd_dme_set(hba, UIC_ARG_MIB(PA_TXTERMINATION), FALSE);
18048f7de514SShawn Lin 
18058f7de514SShawn Lin 	if (pwr_mode->pwr_rx == FASTAUTO_MODE ||
18068f7de514SShawn Lin 	    pwr_mode->pwr_tx == FASTAUTO_MODE ||
18078f7de514SShawn Lin 	    pwr_mode->pwr_rx == FAST_MODE ||
18088f7de514SShawn Lin 	    pwr_mode->pwr_tx == FAST_MODE)
18098f7de514SShawn Lin 		ufshcd_dme_set(hba, UIC_ARG_MIB(PA_HSSERIES),
18108f7de514SShawn Lin 			       pwr_mode->hs_rate);
18118f7de514SShawn Lin 
18128f7de514SShawn Lin 	ret = ufshcd_uic_change_pwr_mode(hba, pwr_mode->pwr_rx << 4 |
18138f7de514SShawn Lin 					 pwr_mode->pwr_tx);
18148f7de514SShawn Lin 
18158f7de514SShawn Lin 	if (ret) {
18168f7de514SShawn Lin 		dev_err(hba->dev,
18178f7de514SShawn Lin 			"%s: power mode change failed %d\n", __func__, ret);
18188f7de514SShawn Lin 
18198f7de514SShawn Lin 		return ret;
18208f7de514SShawn Lin 	}
18218f7de514SShawn Lin 
18228f7de514SShawn Lin 	/* Copy new Power Mode to power info */
18238f7de514SShawn Lin 	memcpy(&hba->pwr_info, pwr_mode, sizeof(struct ufs_pa_layer_attr));
18248f7de514SShawn Lin 
18258f7de514SShawn Lin 	return ret;
18268f7de514SShawn Lin }
18278f7de514SShawn Lin 
18288f7de514SShawn Lin /**
18298f7de514SShawn Lin  * ufshcd_verify_dev_init() - Verify device initialization
18308f7de514SShawn Lin  *
18318f7de514SShawn Lin  */
ufshcd_verify_dev_init(struct ufs_hba * hba)18328f7de514SShawn Lin static int ufshcd_verify_dev_init(struct ufs_hba *hba)
18338f7de514SShawn Lin {
18348f7de514SShawn Lin 	int retries;
18358f7de514SShawn Lin 	int err;
18368f7de514SShawn Lin 
18378f7de514SShawn Lin 	for (retries = NOP_OUT_RETRIES; retries > 0; retries--) {
18388f7de514SShawn Lin 		err = ufshcd_exec_dev_cmd(hba, DEV_CMD_TYPE_NOP,
18398f7de514SShawn Lin 					  NOP_OUT_TIMEOUT);
18408f7de514SShawn Lin 		if (!err || err == -ETIMEDOUT)
18418f7de514SShawn Lin 			break;
18428f7de514SShawn Lin 
18438f7de514SShawn Lin 		dev_dbg(hba->dev, "%s: error %d retrying\n", __func__, err);
18448f7de514SShawn Lin 	}
18458f7de514SShawn Lin 
18468f7de514SShawn Lin 	if (err)
18478f7de514SShawn Lin 		dev_err(hba->dev, "%s: NOP OUT failed %d\n", __func__, err);
18488f7de514SShawn Lin 
18498f7de514SShawn Lin 	return err;
18508f7de514SShawn Lin }
18518f7de514SShawn Lin 
18528f7de514SShawn Lin /**
18538f7de514SShawn Lin  * ufshcd_complete_dev_init() - checks device readiness
18548f7de514SShawn Lin  */
ufshcd_complete_dev_init(struct ufs_hba * hba)18558f7de514SShawn Lin static int ufshcd_complete_dev_init(struct ufs_hba *hba)
18568f7de514SShawn Lin {
185744374e40SYifeng Zhao 	unsigned long start = 0;
18588f7de514SShawn Lin 	int i;
18598f7de514SShawn Lin 	int err;
18608f7de514SShawn Lin 	bool flag_res = 1;
18618f7de514SShawn Lin 
18628f7de514SShawn Lin 	err = ufshcd_query_flag_retry(hba, UPIU_QUERY_OPCODE_SET_FLAG,
18638f7de514SShawn Lin 				      QUERY_FLAG_IDN_FDEVICEINIT, NULL);
18648f7de514SShawn Lin 	if (err) {
18658f7de514SShawn Lin 		dev_err(hba->dev,
18668f7de514SShawn Lin 			"%s setting fDeviceInit flag failed with error %d\n",
18678f7de514SShawn Lin 			__func__, err);
18688f7de514SShawn Lin 		goto out;
18698f7de514SShawn Lin 	}
18708f7de514SShawn Lin 
187144374e40SYifeng Zhao 	/* poll for max. 1500ms for fDeviceInit flag to clear */
187244374e40SYifeng Zhao 	start = get_timer(0);
187344374e40SYifeng Zhao 	for (i = 0; i < 3000 && !err && flag_res; i++) {
18748f7de514SShawn Lin 		err = ufshcd_query_flag_retry(hba, UPIU_QUERY_OPCODE_READ_FLAG,
18758f7de514SShawn Lin 					      QUERY_FLAG_IDN_FDEVICEINIT,
18768f7de514SShawn Lin 					      &flag_res);
187744374e40SYifeng Zhao 		if (get_timer(start) > FDEVICEINIT_COMPL_TIMEOUT)
187844374e40SYifeng Zhao 			break;
187944374e40SYifeng Zhao 		udelay(500);
188044374e40SYifeng Zhao 	}
18818f7de514SShawn Lin 
18828f7de514SShawn Lin 	if (err)
18838f7de514SShawn Lin 		dev_err(hba->dev,
18848f7de514SShawn Lin 			"%s reading fDeviceInit flag failed with error %d\n",
18858f7de514SShawn Lin 			__func__, err);
18868f7de514SShawn Lin 	else if (flag_res)
18878f7de514SShawn Lin 		dev_err(hba->dev,
18888f7de514SShawn Lin 			"%s fDeviceInit was not cleared by the device\n",
18898f7de514SShawn Lin 			__func__);
18908f7de514SShawn Lin 
18918f7de514SShawn Lin out:
18928f7de514SShawn Lin 	return err;
18938f7de514SShawn Lin }
18948f7de514SShawn Lin 
ufshcd_def_desc_sizes(struct ufs_hba * hba)18958f7de514SShawn Lin static void ufshcd_def_desc_sizes(struct ufs_hba *hba)
18968f7de514SShawn Lin {
18978f7de514SShawn Lin 	hba->desc_size.dev_desc = QUERY_DESC_DEVICE_DEF_SIZE;
18988f7de514SShawn Lin 	hba->desc_size.pwr_desc = QUERY_DESC_POWER_DEF_SIZE;
18998f7de514SShawn Lin 	hba->desc_size.interc_desc = QUERY_DESC_INTERCONNECT_DEF_SIZE;
19008f7de514SShawn Lin 	hba->desc_size.conf_desc = QUERY_DESC_CONFIGURATION_DEF_SIZE;
19018f7de514SShawn Lin 	hba->desc_size.unit_desc = QUERY_DESC_UNIT_DEF_SIZE;
19028f7de514SShawn Lin 	hba->desc_size.geom_desc = QUERY_DESC_GEOMETRY_DEF_SIZE;
19038f7de514SShawn Lin 	hba->desc_size.hlth_desc = QUERY_DESC_HEALTH_DEF_SIZE;
19048f7de514SShawn Lin }
19058f7de514SShawn Lin 
_ufs_start(struct ufs_hba * hba)1906ec622ba8SYifeng Zhao int _ufs_start(struct ufs_hba *hba)
19078f7de514SShawn Lin {
1908840f624dSYifeng Zhao 	int ret, retry_count = 1;
19098f7de514SShawn Lin 
1910840f624dSYifeng Zhao retry:
19118f7de514SShawn Lin 	ret = ufshcd_link_startup(hba);
19128f7de514SShawn Lin 	if (ret)
19138f7de514SShawn Lin 		return ret;
19148f7de514SShawn Lin 
19158f7de514SShawn Lin 	ret = ufshcd_verify_dev_init(hba);
1916840f624dSYifeng Zhao 	if (ret) {
1917840f624dSYifeng Zhao 		ufshcd_hba_enable(hba);
1918840f624dSYifeng Zhao 		if (retry_count--)
1919840f624dSYifeng Zhao 			goto retry;
19208f7de514SShawn Lin 		return ret;
1921840f624dSYifeng Zhao 	}
19228f7de514SShawn Lin 
19238f7de514SShawn Lin 	ret = ufshcd_complete_dev_init(hba);
19248f7de514SShawn Lin 	if (ret)
19258f7de514SShawn Lin 		return ret;
19268f7de514SShawn Lin 
19278f7de514SShawn Lin 	/* Init check for device descriptor sizes */
19288f7de514SShawn Lin 	ufshcd_init_desc_sizes(hba);
19298f7de514SShawn Lin 
1930ec622ba8SYifeng Zhao 	ret = ufs_get_device_desc(hba, hba->dev_desc);
19318f7de514SShawn Lin 	if (ret) {
19328f7de514SShawn Lin 		dev_err(hba->dev, "%s: Failed getting device info. err = %d\n",
19338f7de514SShawn Lin 			__func__, ret);
19348f7de514SShawn Lin 
19358f7de514SShawn Lin 		return ret;
19368f7de514SShawn Lin 	}
19378f7de514SShawn Lin 
1938fb526a24SYifeng Zhao 	if (hba->dev_desc->w_spec_version == 0x1002)
1939fb526a24SYifeng Zhao 		hba->quirks |= UFSDEV_QUIRK_LUN_IN_SCSI_COMMANDS;
1940fb526a24SYifeng Zhao 
1941fb526a24SYifeng Zhao 	if (hba->dev_desc->w_spec_version == 0x2002)
1942fb526a24SYifeng Zhao 		if (hba->dev_desc->w_manufacturer_id == 0x250A ||
1943bdb116e3SYifeng Zhao 		    hba->dev_desc->w_manufacturer_id == 0x9802 ||
1944*0adb93aeSYifeng Zhao 		    hba->dev_desc->w_manufacturer_id == 0xD60C ||
1945*0adb93aeSYifeng Zhao 		    hba->dev_desc->w_manufacturer_id == 0x2C01)
1946fb526a24SYifeng Zhao 			hba->quirks |= UFSDEV_QUIRK_LUN_IN_SCSI_COMMANDS;
1947fb526a24SYifeng Zhao 
1948ec622ba8SYifeng Zhao 	return ret;
1949ec622ba8SYifeng Zhao }
1950ec622ba8SYifeng Zhao 
ufs_start(struct ufs_hba * hba)1951ec622ba8SYifeng Zhao int ufs_start(struct ufs_hba *hba)
1952ec622ba8SYifeng Zhao {
1953ec622ba8SYifeng Zhao 	int ret;
1954ec622ba8SYifeng Zhao 
1955ec622ba8SYifeng Zhao 	ret = _ufs_start(hba);
1956ec622ba8SYifeng Zhao 	if (ret)
1957ec622ba8SYifeng Zhao 		return ret;
1958ec622ba8SYifeng Zhao 
19592c3d2faaSYifeng Zhao #if defined(CONFIG_SUPPORT_USBPLUG)
19602c3d2faaSYifeng Zhao 	ret = ufs_create_partition_inventory(hba);
19612c3d2faaSYifeng Zhao 	if (ret) {
19622c3d2faaSYifeng Zhao 		dev_err(hba->dev, "%s: Failed to creat partition. err = %d\n", __func__, ret);
19632c3d2faaSYifeng Zhao 		return ret;
19642c3d2faaSYifeng Zhao 	}
19652c3d2faaSYifeng Zhao #endif
19668f7de514SShawn Lin 	if (ufshcd_get_max_pwr_mode(hba)) {
19678f7de514SShawn Lin 		dev_err(hba->dev,
19688f7de514SShawn Lin 			"%s: Failed getting max supported power mode\n",
19698f7de514SShawn Lin 			__func__);
19708f7de514SShawn Lin 	} else {
19718f7de514SShawn Lin 		ret = ufshcd_change_power_mode(hba, &hba->max_pwr_info.info);
19728f7de514SShawn Lin 		if (ret) {
19738f7de514SShawn Lin 			dev_err(hba->dev, "%s: Failed setting power mode, err = %d\n",
19748f7de514SShawn Lin 				__func__, ret);
19758f7de514SShawn Lin 
19768f7de514SShawn Lin 			return ret;
19778f7de514SShawn Lin 		}
19788f7de514SShawn Lin 
19798f7de514SShawn Lin 		printf("Device at %s up at:", hba->dev->name);
19808f7de514SShawn Lin 		ufshcd_print_pwr_info(hba);
19818f7de514SShawn Lin 	}
19828f7de514SShawn Lin 
1983c16ecc08SYifeng Zhao #if defined(CONFIG_ROCKCHIP_UFS_RPMB)
1984c16ecc08SYifeng Zhao 	ufs_rpmb_init(hba);
1985c16ecc08SYifeng Zhao #endif
1986c16ecc08SYifeng Zhao 
19878f7de514SShawn Lin 	return 0;
19888f7de514SShawn Lin }
19898f7de514SShawn Lin 
ufshcd_probe(struct udevice * ufs_dev,struct ufs_hba_ops * hba_ops)19908f7de514SShawn Lin int ufshcd_probe(struct udevice *ufs_dev, struct ufs_hba_ops *hba_ops)
19918f7de514SShawn Lin {
19928f7de514SShawn Lin 	struct ufs_hba *hba = dev_get_uclass_priv(ufs_dev);
19938f7de514SShawn Lin 	struct scsi_platdata *scsi_plat;
19948f7de514SShawn Lin 	struct udevice *scsi_dev;
19958f7de514SShawn Lin 	int err;
19968f7de514SShawn Lin 
19978f7de514SShawn Lin 	device_find_first_child(ufs_dev, &scsi_dev);
19988f7de514SShawn Lin 	if (!scsi_dev)
19998f7de514SShawn Lin 		return -ENODEV;
20008f7de514SShawn Lin 
20018f7de514SShawn Lin 	scsi_plat = dev_get_uclass_platdata(scsi_dev);
20028f7de514SShawn Lin 	scsi_plat->max_id = UFSHCD_MAX_ID;
20038f7de514SShawn Lin 	scsi_plat->max_lun = UFS_MAX_LUNS;
20048f7de514SShawn Lin 	//scsi_plat->max_bytes_per_req = UFS_MAX_BYTES;
20058f7de514SShawn Lin 
20068f7de514SShawn Lin 	hba->dev = ufs_dev;
20078f7de514SShawn Lin 	hba->ops = hba_ops;
20088f7de514SShawn Lin 	hba->mmio_base = (void *)dev_read_addr(ufs_dev);
20098f7de514SShawn Lin 
20108f7de514SShawn Lin 	/* Set descriptor lengths to specification defaults */
20118f7de514SShawn Lin 	ufshcd_def_desc_sizes(hba);
20128f7de514SShawn Lin 
20138f7de514SShawn Lin 	ufshcd_ops_init(hba);
20148f7de514SShawn Lin 
20158f7de514SShawn Lin 	/* Read capabilties registers */
20168f7de514SShawn Lin 	hba->capabilities = ufshcd_readl(hba, REG_CONTROLLER_CAPABILITIES);
20178f7de514SShawn Lin 
20188f7de514SShawn Lin 	/* Get UFS version supported by the controller */
20198f7de514SShawn Lin 	hba->version = ufshcd_get_ufs_version(hba);
20208f7de514SShawn Lin 	if (hba->version != UFSHCI_VERSION_10 &&
20218f7de514SShawn Lin 	    hba->version != UFSHCI_VERSION_11 &&
20228f7de514SShawn Lin 	    hba->version != UFSHCI_VERSION_20 &&
20238f7de514SShawn Lin 	    hba->version != UFSHCI_VERSION_21)
20248f7de514SShawn Lin 		dev_err(hba->dev, "invalid UFS version 0x%x\n",
20258f7de514SShawn Lin 			hba->version);
20268f7de514SShawn Lin 
20278f7de514SShawn Lin 	/* Get Interrupt bit mask per version */
20288f7de514SShawn Lin 	hba->intr_mask = ufshcd_get_intr_mask(hba);
20298f7de514SShawn Lin 
20308f7de514SShawn Lin 	/* Allocate memory for host memory space */
20318f7de514SShawn Lin 	err = ufshcd_memory_alloc(hba);
20328f7de514SShawn Lin 	if (err) {
20338f7de514SShawn Lin 		dev_err(hba->dev, "Memory allocation failed\n");
20348f7de514SShawn Lin 		return err;
20358f7de514SShawn Lin 	}
20368f7de514SShawn Lin 
20378f7de514SShawn Lin 	/* Configure Local data structures */
20388f7de514SShawn Lin 	ufshcd_host_memory_configure(hba);
20398f7de514SShawn Lin 
20408f7de514SShawn Lin 	/*
20418f7de514SShawn Lin 	 * In order to avoid any spurious interrupt immediately after
20428f7de514SShawn Lin 	 * registering UFS controller interrupt handler, clear any pending UFS
20438f7de514SShawn Lin 	 * interrupt status and disable all the UFS interrupts.
20448f7de514SShawn Lin 	 */
20458f7de514SShawn Lin 	ufshcd_writel(hba, ufshcd_readl(hba, REG_INTERRUPT_STATUS),
20468f7de514SShawn Lin 		      REG_INTERRUPT_STATUS);
20478f7de514SShawn Lin 	ufshcd_writel(hba, 0, REG_INTERRUPT_ENABLE);
20488f7de514SShawn Lin 
20498f7de514SShawn Lin 	err = ufshcd_hba_enable(hba);
20508f7de514SShawn Lin 	if (err) {
20518f7de514SShawn Lin 		dev_err(hba->dev, "Host controller enable failed\n");
20528f7de514SShawn Lin 		return err;
20538f7de514SShawn Lin 	}
20548f7de514SShawn Lin 
20558f7de514SShawn Lin 	err = ufs_start(hba);
20568f7de514SShawn Lin 	if (err)
20578f7de514SShawn Lin 		return err;
20588f7de514SShawn Lin 
20598f7de514SShawn Lin 	return 0;
20608f7de514SShawn Lin }
20618f7de514SShawn Lin 
ufs_scsi_bind(struct udevice * ufs_dev,struct udevice ** scsi_devp)20628f7de514SShawn Lin int ufs_scsi_bind(struct udevice *ufs_dev, struct udevice **scsi_devp)
20638f7de514SShawn Lin {
20648f7de514SShawn Lin 	int ret = device_bind_driver(ufs_dev, "ufs_scsi", "ufs_scsi",
20658f7de514SShawn Lin 				     scsi_devp);
20668f7de514SShawn Lin 
20678f7de514SShawn Lin 	return ret;
20688f7de514SShawn Lin }
20698f7de514SShawn Lin 
20708f7de514SShawn Lin static struct scsi_ops ufs_ops = {
20718f7de514SShawn Lin 	.exec		= ufs_scsi_exec,
20728f7de514SShawn Lin };
20738f7de514SShawn Lin 
ufs_probe_dev(int index)20748f7de514SShawn Lin int ufs_probe_dev(int index)
20758f7de514SShawn Lin {
20768f7de514SShawn Lin 	struct udevice *dev;
20778f7de514SShawn Lin 
20788f7de514SShawn Lin 	return uclass_get_device(UCLASS_UFS, index, &dev);
20798f7de514SShawn Lin }
20808f7de514SShawn Lin 
ufs_probe(void)20818f7de514SShawn Lin int ufs_probe(void)
20828f7de514SShawn Lin {
20838f7de514SShawn Lin 	struct udevice *dev;
20848f7de514SShawn Lin 	int ret, i;
20858f7de514SShawn Lin 
20868f7de514SShawn Lin 	for (i = 0;; i++) {
20878f7de514SShawn Lin 		ret = uclass_get_device(UCLASS_UFS, i, &dev);
20888f7de514SShawn Lin 		if (ret == -ENODEV)
20898f7de514SShawn Lin 			break;
20908f7de514SShawn Lin 	}
20918f7de514SShawn Lin 
20928f7de514SShawn Lin 	return 0;
20938f7de514SShawn Lin }
20948f7de514SShawn Lin 
20958f7de514SShawn Lin U_BOOT_DRIVER(ufs_scsi) = {
20968f7de514SShawn Lin 	.id = UCLASS_SCSI,
20978f7de514SShawn Lin 	.name = "ufs_scsi",
20988f7de514SShawn Lin 	.ops = &ufs_ops,
20998f7de514SShawn Lin };
2100