11465d055SJagannadha Sutradharudu Teki /*
286e99b98SJagan Teki * (C) Copyright 2013 Xilinx, Inc.
3b1c82da2SJagan Teki * (C) Copyright 2015 Jagan Teki <jteki@openedev.com>
41465d055SJagannadha Sutradharudu Teki *
51465d055SJagannadha Sutradharudu Teki * Xilinx Zynq PS SPI controller driver (master mode only)
61465d055SJagannadha Sutradharudu Teki *
71465d055SJagannadha Sutradharudu Teki * SPDX-License-Identifier: GPL-2.0+
81465d055SJagannadha Sutradharudu Teki */
91465d055SJagannadha Sutradharudu Teki
101465d055SJagannadha Sutradharudu Teki #include <common.h>
11b1c82da2SJagan Teki #include <dm.h>
121465d055SJagannadha Sutradharudu Teki #include <malloc.h>
131465d055SJagannadha Sutradharudu Teki #include <spi.h>
141465d055SJagannadha Sutradharudu Teki #include <asm/io.h>
151465d055SJagannadha Sutradharudu Teki
16cdc9dd07SJagan Teki DECLARE_GLOBAL_DATA_PTR;
17cdc9dd07SJagan Teki
181465d055SJagannadha Sutradharudu Teki /* zynq spi register bit masks ZYNQ_SPI_<REG>_<BIT>_MASK */
19736b4df1SJagan Teki #define ZYNQ_SPI_CR_MSA_MASK BIT(15) /* Manual start enb */
20736b4df1SJagan Teki #define ZYNQ_SPI_CR_MCS_MASK BIT(14) /* Manual chip select */
219cf2ffb3SJagan Teki #define ZYNQ_SPI_CR_CS_MASK GENMASK(13, 10) /* Chip select */
229cf2ffb3SJagan Teki #define ZYNQ_SPI_CR_BAUD_MASK GENMASK(5, 3) /* Baud rate div */
23736b4df1SJagan Teki #define ZYNQ_SPI_CR_CPHA_MASK BIT(2) /* Clock phase */
24736b4df1SJagan Teki #define ZYNQ_SPI_CR_CPOL_MASK BIT(1) /* Clock polarity */
25736b4df1SJagan Teki #define ZYNQ_SPI_CR_MSTREN_MASK BIT(0) /* Mode select */
26736b4df1SJagan Teki #define ZYNQ_SPI_IXR_RXNEMPTY_MASK BIT(4) /* RX_FIFO_not_empty */
27736b4df1SJagan Teki #define ZYNQ_SPI_IXR_TXOW_MASK BIT(2) /* TX_FIFO_not_full */
289cf2ffb3SJagan Teki #define ZYNQ_SPI_IXR_ALL_MASK GENMASK(6, 0) /* All IXR bits */
29736b4df1SJagan Teki #define ZYNQ_SPI_ENR_SPI_EN_MASK BIT(0) /* SPI Enable */
301465d055SJagannadha Sutradharudu Teki
3146ab8a6aSJagan Teki #define ZYNQ_SPI_CR_BAUD_MAX 8 /* Baud rate divisor max val */
3246ab8a6aSJagan Teki #define ZYNQ_SPI_CR_BAUD_SHIFT 3 /* Baud rate divisor shift */
3346ab8a6aSJagan Teki #define ZYNQ_SPI_CR_SS_SHIFT 10 /* Slave select shift */
3446ab8a6aSJagan Teki
351465d055SJagannadha Sutradharudu Teki #define ZYNQ_SPI_FIFO_DEPTH 128
361465d055SJagannadha Sutradharudu Teki #ifndef CONFIG_SYS_ZYNQ_SPI_WAIT
371465d055SJagannadha Sutradharudu Teki #define CONFIG_SYS_ZYNQ_SPI_WAIT (CONFIG_SYS_HZ/100) /* 10 ms */
381465d055SJagannadha Sutradharudu Teki #endif
391465d055SJagannadha Sutradharudu Teki
401465d055SJagannadha Sutradharudu Teki /* zynq spi register set */
411465d055SJagannadha Sutradharudu Teki struct zynq_spi_regs {
421465d055SJagannadha Sutradharudu Teki u32 cr; /* 0x00 */
431465d055SJagannadha Sutradharudu Teki u32 isr; /* 0x04 */
441465d055SJagannadha Sutradharudu Teki u32 ier; /* 0x08 */
451465d055SJagannadha Sutradharudu Teki u32 idr; /* 0x0C */
461465d055SJagannadha Sutradharudu Teki u32 imr; /* 0x10 */
471465d055SJagannadha Sutradharudu Teki u32 enr; /* 0x14 */
481465d055SJagannadha Sutradharudu Teki u32 dr; /* 0x18 */
491465d055SJagannadha Sutradharudu Teki u32 txdr; /* 0x1C */
501465d055SJagannadha Sutradharudu Teki u32 rxdr; /* 0x20 */
511465d055SJagannadha Sutradharudu Teki };
521465d055SJagannadha Sutradharudu Teki
53b1c82da2SJagan Teki
54b1c82da2SJagan Teki /* zynq spi platform data */
55b1c82da2SJagan Teki struct zynq_spi_platdata {
56b1c82da2SJagan Teki struct zynq_spi_regs *regs;
57b1c82da2SJagan Teki u32 frequency; /* input frequency */
581465d055SJagannadha Sutradharudu Teki u32 speed_hz;
59ac6991fbSMoritz Fischer uint deactivate_delay_us; /* Delay to wait after deactivate */
60ac6991fbSMoritz Fischer uint activate_delay_us; /* Delay to wait after activate */
611465d055SJagannadha Sutradharudu Teki };
621465d055SJagannadha Sutradharudu Teki
63b1c82da2SJagan Teki /* zynq spi priv */
64b1c82da2SJagan Teki struct zynq_spi_priv {
65b1c82da2SJagan Teki struct zynq_spi_regs *regs;
6619126998SJagan Teki u8 cs;
67b1c82da2SJagan Teki u8 mode;
68ac6991fbSMoritz Fischer ulong last_transaction_us; /* Time of last transaction end */
69b1c82da2SJagan Teki u8 fifo_depth;
70b1c82da2SJagan Teki u32 freq; /* required frequency */
71b1c82da2SJagan Teki };
721465d055SJagannadha Sutradharudu Teki
zynq_spi_ofdata_to_platdata(struct udevice * bus)73b1c82da2SJagan Teki static int zynq_spi_ofdata_to_platdata(struct udevice *bus)
741465d055SJagannadha Sutradharudu Teki {
75b1c82da2SJagan Teki struct zynq_spi_platdata *plat = bus->platdata;
76cdc9dd07SJagan Teki const void *blob = gd->fdt_blob;
77e160f7d4SSimon Glass int node = dev_of_offset(bus);
78b1c82da2SJagan Teki
79*a821c4afSSimon Glass plat->regs = (struct zynq_spi_regs *)devfdt_get_addr(bus);
80cdc9dd07SJagan Teki
81cdc9dd07SJagan Teki /* FIXME: Use 250MHz as a suitable default */
82cdc9dd07SJagan Teki plat->frequency = fdtdec_get_int(blob, node, "spi-max-frequency",
83cdc9dd07SJagan Teki 250000000);
84ac6991fbSMoritz Fischer plat->deactivate_delay_us = fdtdec_get_int(blob, node,
85ac6991fbSMoritz Fischer "spi-deactivate-delay", 0);
86ac6991fbSMoritz Fischer plat->activate_delay_us = fdtdec_get_int(blob, node,
87ac6991fbSMoritz Fischer "spi-activate-delay", 0);
88b1c82da2SJagan Teki plat->speed_hz = plat->frequency / 2;
89b1c82da2SJagan Teki
9080fd9792SMichal Simek debug("%s: regs=%p max-frequency=%d\n", __func__,
91cdc9dd07SJagan Teki plat->regs, plat->frequency);
92cdc9dd07SJagan Teki
93b1c82da2SJagan Teki return 0;
94b1c82da2SJagan Teki }
95b1c82da2SJagan Teki
zynq_spi_init_hw(struct zynq_spi_priv * priv)96b1c82da2SJagan Teki static void zynq_spi_init_hw(struct zynq_spi_priv *priv)
97b1c82da2SJagan Teki {
98b1c82da2SJagan Teki struct zynq_spi_regs *regs = priv->regs;
991465d055SJagannadha Sutradharudu Teki u32 confr;
1001465d055SJagannadha Sutradharudu Teki
1011465d055SJagannadha Sutradharudu Teki /* Disable SPI */
1025f647c22SMichal Simek confr = ZYNQ_SPI_ENR_SPI_EN_MASK;
1035f647c22SMichal Simek writel(~confr, ®s->enr);
1041465d055SJagannadha Sutradharudu Teki
1051465d055SJagannadha Sutradharudu Teki /* Disable Interrupts */
106b1c82da2SJagan Teki writel(ZYNQ_SPI_IXR_ALL_MASK, ®s->idr);
1071465d055SJagannadha Sutradharudu Teki
1081465d055SJagannadha Sutradharudu Teki /* Clear RX FIFO */
109b1c82da2SJagan Teki while (readl(®s->isr) &
1101465d055SJagannadha Sutradharudu Teki ZYNQ_SPI_IXR_RXNEMPTY_MASK)
111b1c82da2SJagan Teki readl(®s->rxdr);
1121465d055SJagannadha Sutradharudu Teki
1131465d055SJagannadha Sutradharudu Teki /* Clear Interrupts */
114b1c82da2SJagan Teki writel(ZYNQ_SPI_IXR_ALL_MASK, ®s->isr);
1151465d055SJagannadha Sutradharudu Teki
1161465d055SJagannadha Sutradharudu Teki /* Manual slave select and Auto start */
1171465d055SJagannadha Sutradharudu Teki confr = ZYNQ_SPI_CR_MCS_MASK | ZYNQ_SPI_CR_CS_MASK |
1181465d055SJagannadha Sutradharudu Teki ZYNQ_SPI_CR_MSTREN_MASK;
1191465d055SJagannadha Sutradharudu Teki confr &= ~ZYNQ_SPI_CR_MSA_MASK;
120b1c82da2SJagan Teki writel(confr, ®s->cr);
1211465d055SJagannadha Sutradharudu Teki
1221465d055SJagannadha Sutradharudu Teki /* Enable SPI */
123b1c82da2SJagan Teki writel(ZYNQ_SPI_ENR_SPI_EN_MASK, ®s->enr);
1241465d055SJagannadha Sutradharudu Teki }
1251465d055SJagannadha Sutradharudu Teki
zynq_spi_probe(struct udevice * bus)126b1c82da2SJagan Teki static int zynq_spi_probe(struct udevice *bus)
1271465d055SJagannadha Sutradharudu Teki {
128b1c82da2SJagan Teki struct zynq_spi_platdata *plat = dev_get_platdata(bus);
129b1c82da2SJagan Teki struct zynq_spi_priv *priv = dev_get_priv(bus);
130b1c82da2SJagan Teki
131b1c82da2SJagan Teki priv->regs = plat->regs;
132b1c82da2SJagan Teki priv->fifo_depth = ZYNQ_SPI_FIFO_DEPTH;
133b1c82da2SJagan Teki
134b1c82da2SJagan Teki /* init the zynq spi hw */
135b1c82da2SJagan Teki zynq_spi_init_hw(priv);
136b1c82da2SJagan Teki
137b1c82da2SJagan Teki return 0;
1381465d055SJagannadha Sutradharudu Teki }
1391465d055SJagannadha Sutradharudu Teki
spi_cs_activate(struct udevice * dev)14019126998SJagan Teki static void spi_cs_activate(struct udevice *dev)
1411465d055SJagannadha Sutradharudu Teki {
142b1c82da2SJagan Teki struct udevice *bus = dev->parent;
143ac6991fbSMoritz Fischer struct zynq_spi_platdata *plat = bus->platdata;
144b1c82da2SJagan Teki struct zynq_spi_priv *priv = dev_get_priv(bus);
145b1c82da2SJagan Teki struct zynq_spi_regs *regs = priv->regs;
1461465d055SJagannadha Sutradharudu Teki u32 cr;
1471465d055SJagannadha Sutradharudu Teki
148ac6991fbSMoritz Fischer /* If it's too soon to do another transaction, wait */
149ac6991fbSMoritz Fischer if (plat->deactivate_delay_us && priv->last_transaction_us) {
150ac6991fbSMoritz Fischer ulong delay_us; /* The delay completed so far */
151ac6991fbSMoritz Fischer delay_us = timer_get_us() - priv->last_transaction_us;
152ac6991fbSMoritz Fischer if (delay_us < plat->deactivate_delay_us)
153ac6991fbSMoritz Fischer udelay(plat->deactivate_delay_us - delay_us);
154ac6991fbSMoritz Fischer }
155ac6991fbSMoritz Fischer
156b1c82da2SJagan Teki clrbits_le32(®s->cr, ZYNQ_SPI_CR_CS_MASK);
157b1c82da2SJagan Teki cr = readl(®s->cr);
1581465d055SJagannadha Sutradharudu Teki /*
1591465d055SJagannadha Sutradharudu Teki * CS cal logic: CS[13:10]
1601465d055SJagannadha Sutradharudu Teki * xxx0 - cs0
1611465d055SJagannadha Sutradharudu Teki * xx01 - cs1
1621465d055SJagannadha Sutradharudu Teki * x011 - cs2
1631465d055SJagannadha Sutradharudu Teki */
16419126998SJagan Teki cr |= (~(1 << priv->cs) << ZYNQ_SPI_CR_SS_SHIFT) & ZYNQ_SPI_CR_CS_MASK;
165b1c82da2SJagan Teki writel(cr, ®s->cr);
166ac6991fbSMoritz Fischer
167ac6991fbSMoritz Fischer if (plat->activate_delay_us)
168ac6991fbSMoritz Fischer udelay(plat->activate_delay_us);
1691465d055SJagannadha Sutradharudu Teki }
1701465d055SJagannadha Sutradharudu Teki
spi_cs_deactivate(struct udevice * dev)171b1c82da2SJagan Teki static void spi_cs_deactivate(struct udevice *dev)
1721465d055SJagannadha Sutradharudu Teki {
173b1c82da2SJagan Teki struct udevice *bus = dev->parent;
174ac6991fbSMoritz Fischer struct zynq_spi_platdata *plat = bus->platdata;
175b1c82da2SJagan Teki struct zynq_spi_priv *priv = dev_get_priv(bus);
176b1c82da2SJagan Teki struct zynq_spi_regs *regs = priv->regs;
1771465d055SJagannadha Sutradharudu Teki
178b1c82da2SJagan Teki setbits_le32(®s->cr, ZYNQ_SPI_CR_CS_MASK);
179ac6991fbSMoritz Fischer
180ac6991fbSMoritz Fischer /* Remember time of this transaction so we can honour the bus delay */
181ac6991fbSMoritz Fischer if (plat->deactivate_delay_us)
182ac6991fbSMoritz Fischer priv->last_transaction_us = timer_get_us();
1831465d055SJagannadha Sutradharudu Teki }
1841465d055SJagannadha Sutradharudu Teki
zynq_spi_claim_bus(struct udevice * dev)185b1c82da2SJagan Teki static int zynq_spi_claim_bus(struct udevice *dev)
1861465d055SJagannadha Sutradharudu Teki {
187b1c82da2SJagan Teki struct udevice *bus = dev->parent;
188b1c82da2SJagan Teki struct zynq_spi_priv *priv = dev_get_priv(bus);
189b1c82da2SJagan Teki struct zynq_spi_regs *regs = priv->regs;
1901465d055SJagannadha Sutradharudu Teki
191b1c82da2SJagan Teki writel(ZYNQ_SPI_ENR_SPI_EN_MASK, ®s->enr);
1921465d055SJagannadha Sutradharudu Teki
1931465d055SJagannadha Sutradharudu Teki return 0;
1941465d055SJagannadha Sutradharudu Teki }
1951465d055SJagannadha Sutradharudu Teki
zynq_spi_release_bus(struct udevice * dev)196b1c82da2SJagan Teki static int zynq_spi_release_bus(struct udevice *dev)
1971465d055SJagannadha Sutradharudu Teki {
198b1c82da2SJagan Teki struct udevice *bus = dev->parent;
199b1c82da2SJagan Teki struct zynq_spi_priv *priv = dev_get_priv(bus);
200b1c82da2SJagan Teki struct zynq_spi_regs *regs = priv->regs;
2015f647c22SMichal Simek u32 confr;
2021465d055SJagannadha Sutradharudu Teki
2035f647c22SMichal Simek confr = ZYNQ_SPI_ENR_SPI_EN_MASK;
2045f647c22SMichal Simek writel(~confr, ®s->enr);
205b1c82da2SJagan Teki
206b1c82da2SJagan Teki return 0;
2071465d055SJagannadha Sutradharudu Teki }
2081465d055SJagannadha Sutradharudu Teki
zynq_spi_xfer(struct udevice * dev,unsigned int bitlen,const void * dout,void * din,unsigned long flags)209b1c82da2SJagan Teki static int zynq_spi_xfer(struct udevice *dev, unsigned int bitlen,
210b1c82da2SJagan Teki const void *dout, void *din, unsigned long flags)
2111465d055SJagannadha Sutradharudu Teki {
212b1c82da2SJagan Teki struct udevice *bus = dev->parent;
213b1c82da2SJagan Teki struct zynq_spi_priv *priv = dev_get_priv(bus);
214b1c82da2SJagan Teki struct zynq_spi_regs *regs = priv->regs;
215b1c82da2SJagan Teki struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
2161465d055SJagannadha Sutradharudu Teki u32 len = bitlen / 8;
2171465d055SJagannadha Sutradharudu Teki u32 tx_len = len, rx_len = len, tx_tvl;
2181465d055SJagannadha Sutradharudu Teki const u8 *tx_buf = dout;
2191465d055SJagannadha Sutradharudu Teki u8 *rx_buf = din, buf;
2201465d055SJagannadha Sutradharudu Teki u32 ts, status;
2211465d055SJagannadha Sutradharudu Teki
2221465d055SJagannadha Sutradharudu Teki debug("spi_xfer: bus:%i cs:%i bitlen:%i len:%i flags:%lx\n",
223b1c82da2SJagan Teki bus->seq, slave_plat->cs, bitlen, len, flags);
2241465d055SJagannadha Sutradharudu Teki
2251465d055SJagannadha Sutradharudu Teki if (bitlen % 8) {
2261465d055SJagannadha Sutradharudu Teki debug("spi_xfer: Non byte aligned SPI transfer\n");
2271465d055SJagannadha Sutradharudu Teki return -1;
2281465d055SJagannadha Sutradharudu Teki }
2291465d055SJagannadha Sutradharudu Teki
23019126998SJagan Teki priv->cs = slave_plat->cs;
2311465d055SJagannadha Sutradharudu Teki if (flags & SPI_XFER_BEGIN)
23219126998SJagan Teki spi_cs_activate(dev);
2331465d055SJagannadha Sutradharudu Teki
2341465d055SJagannadha Sutradharudu Teki while (rx_len > 0) {
2351465d055SJagannadha Sutradharudu Teki /* Write the data into TX FIFO - tx threshold is fifo_depth */
2361465d055SJagannadha Sutradharudu Teki tx_tvl = 0;
237b1c82da2SJagan Teki while ((tx_tvl < priv->fifo_depth) && tx_len) {
2381465d055SJagannadha Sutradharudu Teki if (tx_buf)
2391465d055SJagannadha Sutradharudu Teki buf = *tx_buf++;
2401465d055SJagannadha Sutradharudu Teki else
2411465d055SJagannadha Sutradharudu Teki buf = 0;
242b1c82da2SJagan Teki writel(buf, ®s->txdr);
2431465d055SJagannadha Sutradharudu Teki tx_len--;
2441465d055SJagannadha Sutradharudu Teki tx_tvl++;
2451465d055SJagannadha Sutradharudu Teki }
2461465d055SJagannadha Sutradharudu Teki
2471465d055SJagannadha Sutradharudu Teki /* Check TX FIFO completion */
2481465d055SJagannadha Sutradharudu Teki ts = get_timer(0);
249b1c82da2SJagan Teki status = readl(®s->isr);
2501465d055SJagannadha Sutradharudu Teki while (!(status & ZYNQ_SPI_IXR_TXOW_MASK)) {
2511465d055SJagannadha Sutradharudu Teki if (get_timer(ts) > CONFIG_SYS_ZYNQ_SPI_WAIT) {
2521465d055SJagannadha Sutradharudu Teki printf("spi_xfer: Timeout! TX FIFO not full\n");
2531465d055SJagannadha Sutradharudu Teki return -1;
2541465d055SJagannadha Sutradharudu Teki }
255b1c82da2SJagan Teki status = readl(®s->isr);
2561465d055SJagannadha Sutradharudu Teki }
2571465d055SJagannadha Sutradharudu Teki
2581465d055SJagannadha Sutradharudu Teki /* Read the data from RX FIFO */
259b1c82da2SJagan Teki status = readl(®s->isr);
260d2998286SLad, Prabhakar while ((status & ZYNQ_SPI_IXR_RXNEMPTY_MASK) && rx_len) {
261b1c82da2SJagan Teki buf = readl(®s->rxdr);
2621465d055SJagannadha Sutradharudu Teki if (rx_buf)
2631465d055SJagannadha Sutradharudu Teki *rx_buf++ = buf;
264b1c82da2SJagan Teki status = readl(®s->isr);
2651465d055SJagannadha Sutradharudu Teki rx_len--;
2661465d055SJagannadha Sutradharudu Teki }
2671465d055SJagannadha Sutradharudu Teki }
2681465d055SJagannadha Sutradharudu Teki
2691465d055SJagannadha Sutradharudu Teki if (flags & SPI_XFER_END)
270b1c82da2SJagan Teki spi_cs_deactivate(dev);
2711465d055SJagannadha Sutradharudu Teki
2721465d055SJagannadha Sutradharudu Teki return 0;
2731465d055SJagannadha Sutradharudu Teki }
274b1c82da2SJagan Teki
zynq_spi_set_speed(struct udevice * bus,uint speed)275b1c82da2SJagan Teki static int zynq_spi_set_speed(struct udevice *bus, uint speed)
276b1c82da2SJagan Teki {
277b1c82da2SJagan Teki struct zynq_spi_platdata *plat = bus->platdata;
278b1c82da2SJagan Teki struct zynq_spi_priv *priv = dev_get_priv(bus);
279b1c82da2SJagan Teki struct zynq_spi_regs *regs = priv->regs;
280b1c82da2SJagan Teki uint32_t confr;
281b1c82da2SJagan Teki u8 baud_rate_val = 0;
282b1c82da2SJagan Teki
283b1c82da2SJagan Teki if (speed > plat->frequency)
284b1c82da2SJagan Teki speed = plat->frequency;
285b1c82da2SJagan Teki
286b1c82da2SJagan Teki /* Set the clock frequency */
287b1c82da2SJagan Teki confr = readl(®s->cr);
288b1c82da2SJagan Teki if (speed == 0) {
289b1c82da2SJagan Teki /* Set baudrate x8, if the freq is 0 */
290b1c82da2SJagan Teki baud_rate_val = 0x2;
291b1c82da2SJagan Teki } else if (plat->speed_hz != speed) {
29246ab8a6aSJagan Teki while ((baud_rate_val < ZYNQ_SPI_CR_BAUD_MAX) &&
293b1c82da2SJagan Teki ((plat->frequency /
294b1c82da2SJagan Teki (2 << baud_rate_val)) > speed))
295b1c82da2SJagan Teki baud_rate_val++;
296b1c82da2SJagan Teki plat->speed_hz = speed / (2 << baud_rate_val);
297b1c82da2SJagan Teki }
298dda6241aSJagan Teki confr &= ~ZYNQ_SPI_CR_BAUD_MASK;
29946ab8a6aSJagan Teki confr |= (baud_rate_val << ZYNQ_SPI_CR_BAUD_SHIFT);
300b1c82da2SJagan Teki
301b1c82da2SJagan Teki writel(confr, ®s->cr);
302b1c82da2SJagan Teki priv->freq = speed;
303b1c82da2SJagan Teki
304a22bba81SJagan Teki debug("zynq_spi_set_speed: regs=%p, speed=%d\n",
305a22bba81SJagan Teki priv->regs, priv->freq);
306b1c82da2SJagan Teki
307b1c82da2SJagan Teki return 0;
308b1c82da2SJagan Teki }
309b1c82da2SJagan Teki
zynq_spi_set_mode(struct udevice * bus,uint mode)310b1c82da2SJagan Teki static int zynq_spi_set_mode(struct udevice *bus, uint mode)
311b1c82da2SJagan Teki {
312b1c82da2SJagan Teki struct zynq_spi_priv *priv = dev_get_priv(bus);
313b1c82da2SJagan Teki struct zynq_spi_regs *regs = priv->regs;
314b1c82da2SJagan Teki uint32_t confr;
315b1c82da2SJagan Teki
316b1c82da2SJagan Teki /* Set the SPI Clock phase and polarities */
317b1c82da2SJagan Teki confr = readl(®s->cr);
318b1c82da2SJagan Teki confr &= ~(ZYNQ_SPI_CR_CPHA_MASK | ZYNQ_SPI_CR_CPOL_MASK);
319b1c82da2SJagan Teki
320a22bba81SJagan Teki if (mode & SPI_CPHA)
321b1c82da2SJagan Teki confr |= ZYNQ_SPI_CR_CPHA_MASK;
322a22bba81SJagan Teki if (mode & SPI_CPOL)
323b1c82da2SJagan Teki confr |= ZYNQ_SPI_CR_CPOL_MASK;
324b1c82da2SJagan Teki
325b1c82da2SJagan Teki writel(confr, ®s->cr);
326b1c82da2SJagan Teki priv->mode = mode;
327b1c82da2SJagan Teki
328b1c82da2SJagan Teki debug("zynq_spi_set_mode: regs=%p, mode=%d\n", priv->regs, priv->mode);
329b1c82da2SJagan Teki
330b1c82da2SJagan Teki return 0;
331b1c82da2SJagan Teki }
332b1c82da2SJagan Teki
333b1c82da2SJagan Teki static const struct dm_spi_ops zynq_spi_ops = {
334b1c82da2SJagan Teki .claim_bus = zynq_spi_claim_bus,
335b1c82da2SJagan Teki .release_bus = zynq_spi_release_bus,
336b1c82da2SJagan Teki .xfer = zynq_spi_xfer,
337b1c82da2SJagan Teki .set_speed = zynq_spi_set_speed,
338b1c82da2SJagan Teki .set_mode = zynq_spi_set_mode,
339b1c82da2SJagan Teki };
340b1c82da2SJagan Teki
341b1c82da2SJagan Teki static const struct udevice_id zynq_spi_ids[] = {
34240b383faSMichal Simek { .compatible = "xlnx,zynq-spi-r1p6" },
34323ef5aeaSMichal Simek { .compatible = "cdns,spi-r1p6" },
344b1c82da2SJagan Teki { }
345b1c82da2SJagan Teki };
346b1c82da2SJagan Teki
347b1c82da2SJagan Teki U_BOOT_DRIVER(zynq_spi) = {
348b1c82da2SJagan Teki .name = "zynq_spi",
349b1c82da2SJagan Teki .id = UCLASS_SPI,
350b1c82da2SJagan Teki .of_match = zynq_spi_ids,
351b1c82da2SJagan Teki .ops = &zynq_spi_ops,
352b1c82da2SJagan Teki .ofdata_to_platdata = zynq_spi_ofdata_to_platdata,
353b1c82da2SJagan Teki .platdata_auto_alloc_size = sizeof(struct zynq_spi_platdata),
354b1c82da2SJagan Teki .priv_auto_alloc_size = sizeof(struct zynq_spi_priv),
355b1c82da2SJagan Teki .probe = zynq_spi_probe,
356b1c82da2SJagan Teki };
357