14e675ff2STom Warren /*
24e675ff2STom Warren * NVIDIA Tegra210 QSPI controller driver
34e675ff2STom Warren *
44e675ff2STom Warren * (C) Copyright 2015 NVIDIA Corporation <www.nvidia.com>
54e675ff2STom Warren *
64e675ff2STom Warren * SPDX-License-Identifier: GPL-2.0+
74e675ff2STom Warren */
84e675ff2STom Warren
94e675ff2STom Warren #include <common.h>
104e675ff2STom Warren #include <dm.h>
114e675ff2STom Warren #include <asm/io.h>
124e675ff2STom Warren #include <asm/arch/clock.h>
134e675ff2STom Warren #include <asm/arch-tegra/clk_rst.h>
144e675ff2STom Warren #include <spi.h>
154e675ff2STom Warren #include <fdtdec.h>
164e675ff2STom Warren #include "tegra_spi.h"
174e675ff2STom Warren
184e675ff2STom Warren DECLARE_GLOBAL_DATA_PTR;
194e675ff2STom Warren
204e675ff2STom Warren /* COMMAND1 */
214e675ff2STom Warren #define QSPI_CMD1_GO BIT(31)
224e675ff2STom Warren #define QSPI_CMD1_M_S BIT(30)
234e675ff2STom Warren #define QSPI_CMD1_MODE_MASK GENMASK(1,0)
244e675ff2STom Warren #define QSPI_CMD1_MODE_SHIFT 28
254e675ff2STom Warren #define QSPI_CMD1_CS_SEL_MASK GENMASK(1,0)
264e675ff2STom Warren #define QSPI_CMD1_CS_SEL_SHIFT 26
274e675ff2STom Warren #define QSPI_CMD1_CS_POL_INACTIVE0 BIT(22)
284e675ff2STom Warren #define QSPI_CMD1_CS_SW_HW BIT(21)
294e675ff2STom Warren #define QSPI_CMD1_CS_SW_VAL BIT(20)
304e675ff2STom Warren #define QSPI_CMD1_IDLE_SDA_MASK GENMASK(1,0)
314e675ff2STom Warren #define QSPI_CMD1_IDLE_SDA_SHIFT 18
324e675ff2STom Warren #define QSPI_CMD1_BIDIR BIT(17)
334e675ff2STom Warren #define QSPI_CMD1_LSBI_FE BIT(16)
344e675ff2STom Warren #define QSPI_CMD1_LSBY_FE BIT(15)
354e675ff2STom Warren #define QSPI_CMD1_BOTH_EN_BIT BIT(14)
364e675ff2STom Warren #define QSPI_CMD1_BOTH_EN_BYTE BIT(13)
374e675ff2STom Warren #define QSPI_CMD1_RX_EN BIT(12)
384e675ff2STom Warren #define QSPI_CMD1_TX_EN BIT(11)
394e675ff2STom Warren #define QSPI_CMD1_PACKED BIT(5)
404e675ff2STom Warren #define QSPI_CMD1_BITLEN_MASK GENMASK(4,0)
414e675ff2STom Warren #define QSPI_CMD1_BITLEN_SHIFT 0
424e675ff2STom Warren
434e675ff2STom Warren /* COMMAND2 */
444e675ff2STom Warren #define QSPI_CMD2_TX_CLK_TAP_DELAY BIT(6)
454e675ff2STom Warren #define QSPI_CMD2_TX_CLK_TAP_DELAY_MASK GENMASK(11,6)
464e675ff2STom Warren #define QSPI_CMD2_RX_CLK_TAP_DELAY BIT(0)
474e675ff2STom Warren #define QSPI_CMD2_RX_CLK_TAP_DELAY_MASK GENMASK(5,0)
484e675ff2STom Warren
494e675ff2STom Warren /* TRANSFER STATUS */
504e675ff2STom Warren #define QSPI_XFER_STS_RDY BIT(30)
514e675ff2STom Warren
524e675ff2STom Warren /* FIFO STATUS */
534e675ff2STom Warren #define QSPI_FIFO_STS_CS_INACTIVE BIT(31)
544e675ff2STom Warren #define QSPI_FIFO_STS_FRAME_END BIT(30)
554e675ff2STom Warren #define QSPI_FIFO_STS_RX_FIFO_FLUSH BIT(15)
564e675ff2STom Warren #define QSPI_FIFO_STS_TX_FIFO_FLUSH BIT(14)
574e675ff2STom Warren #define QSPI_FIFO_STS_ERR BIT(8)
584e675ff2STom Warren #define QSPI_FIFO_STS_TX_FIFO_OVF BIT(7)
594e675ff2STom Warren #define QSPI_FIFO_STS_TX_FIFO_UNR BIT(6)
604e675ff2STom Warren #define QSPI_FIFO_STS_RX_FIFO_OVF BIT(5)
614e675ff2STom Warren #define QSPI_FIFO_STS_RX_FIFO_UNR BIT(4)
624e675ff2STom Warren #define QSPI_FIFO_STS_TX_FIFO_FULL BIT(3)
634e675ff2STom Warren #define QSPI_FIFO_STS_TX_FIFO_EMPTY BIT(2)
644e675ff2STom Warren #define QSPI_FIFO_STS_RX_FIFO_FULL BIT(1)
654e675ff2STom Warren #define QSPI_FIFO_STS_RX_FIFO_EMPTY BIT(0)
664e675ff2STom Warren
674e675ff2STom Warren #define QSPI_TIMEOUT 1000
684e675ff2STom Warren
694e675ff2STom Warren struct qspi_regs {
704e675ff2STom Warren u32 command1; /* 000:QSPI_COMMAND1 register */
714e675ff2STom Warren u32 command2; /* 004:QSPI_COMMAND2 register */
724e675ff2STom Warren u32 timing1; /* 008:QSPI_CS_TIM1 register */
734e675ff2STom Warren u32 timing2; /* 00c:QSPI_CS_TIM2 register */
744e675ff2STom Warren u32 xfer_status;/* 010:QSPI_TRANS_STATUS register */
754e675ff2STom Warren u32 fifo_status;/* 014:QSPI_FIFO_STATUS register */
764e675ff2STom Warren u32 tx_data; /* 018:QSPI_TX_DATA register */
774e675ff2STom Warren u32 rx_data; /* 01c:QSPI_RX_DATA register */
784e675ff2STom Warren u32 dma_ctl; /* 020:QSPI_DMA_CTL register */
794e675ff2STom Warren u32 dma_blk; /* 024:QSPI_DMA_BLK register */
804e675ff2STom Warren u32 rsvd[56]; /* 028-107 reserved */
814e675ff2STom Warren u32 tx_fifo; /* 108:QSPI_FIFO1 register */
824e675ff2STom Warren u32 rsvd2[31]; /* 10c-187 reserved */
834e675ff2STom Warren u32 rx_fifo; /* 188:QSPI_FIFO2 register */
844e675ff2STom Warren u32 spare_ctl; /* 18c:QSPI_SPARE_CTRL register */
854e675ff2STom Warren };
864e675ff2STom Warren
874e675ff2STom Warren struct tegra210_qspi_priv {
884e675ff2STom Warren struct qspi_regs *regs;
894e675ff2STom Warren unsigned int freq;
904e675ff2STom Warren unsigned int mode;
914e675ff2STom Warren int periph_id;
924e675ff2STom Warren int valid;
934e675ff2STom Warren int last_transaction_us;
944e675ff2STom Warren };
954e675ff2STom Warren
tegra210_qspi_ofdata_to_platdata(struct udevice * bus)964e675ff2STom Warren static int tegra210_qspi_ofdata_to_platdata(struct udevice *bus)
974e675ff2STom Warren {
984e675ff2STom Warren struct tegra_spi_platdata *plat = bus->platdata;
994e675ff2STom Warren const void *blob = gd->fdt_blob;
100e160f7d4SSimon Glass int node = dev_of_offset(bus);
1014e675ff2STom Warren
102a821c4afSSimon Glass plat->base = devfdt_get_addr(bus);
103*000f15faSSimon Glass plat->periph_id = clock_decode_periph_id(bus);
1044e675ff2STom Warren
1054e675ff2STom Warren if (plat->periph_id == PERIPH_ID_NONE) {
1064e675ff2STom Warren debug("%s: could not decode periph id %d\n", __func__,
1074e675ff2STom Warren plat->periph_id);
1084e675ff2STom Warren return -FDT_ERR_NOTFOUND;
1094e675ff2STom Warren }
1104e675ff2STom Warren
1114e675ff2STom Warren /* Use 500KHz as a suitable default */
1124e675ff2STom Warren plat->frequency = fdtdec_get_int(blob, node, "spi-max-frequency",
1134e675ff2STom Warren 500000);
1144e675ff2STom Warren plat->deactivate_delay_us = fdtdec_get_int(blob, node,
1154e675ff2STom Warren "spi-deactivate-delay", 0);
1164e675ff2STom Warren debug("%s: base=%#08lx, periph_id=%d, max-frequency=%d, deactivate_delay=%d\n",
1174e675ff2STom Warren __func__, plat->base, plat->periph_id, plat->frequency,
1184e675ff2STom Warren plat->deactivate_delay_us);
1194e675ff2STom Warren
1204e675ff2STom Warren return 0;
1214e675ff2STom Warren }
1224e675ff2STom Warren
tegra210_qspi_probe(struct udevice * bus)1234e675ff2STom Warren static int tegra210_qspi_probe(struct udevice *bus)
1244e675ff2STom Warren {
1254e675ff2STom Warren struct tegra_spi_platdata *plat = dev_get_platdata(bus);
1264e675ff2STom Warren struct tegra210_qspi_priv *priv = dev_get_priv(bus);
1274e675ff2STom Warren
1284e675ff2STom Warren priv->regs = (struct qspi_regs *)plat->base;
1294e675ff2STom Warren
1304e675ff2STom Warren priv->last_transaction_us = timer_get_us();
1314e675ff2STom Warren priv->freq = plat->frequency;
1324e675ff2STom Warren priv->periph_id = plat->periph_id;
1334e675ff2STom Warren
1344832c7f5SStephen Warren /* Change SPI clock to correct frequency, PLLP_OUT0 source */
1354832c7f5SStephen Warren clock_start_periph_pll(priv->periph_id, CLOCK_ID_PERIPH, priv->freq);
1364832c7f5SStephen Warren
1374e675ff2STom Warren return 0;
1384e675ff2STom Warren }
1394e675ff2STom Warren
tegra210_qspi_claim_bus(struct udevice * bus)1404e675ff2STom Warren static int tegra210_qspi_claim_bus(struct udevice *bus)
1414e675ff2STom Warren {
1424e675ff2STom Warren struct tegra210_qspi_priv *priv = dev_get_priv(bus);
1434e675ff2STom Warren struct qspi_regs *regs = priv->regs;
1444e675ff2STom Warren
1454e675ff2STom Warren /* Change SPI clock to correct frequency, PLLP_OUT0 source */
1464e675ff2STom Warren clock_start_periph_pll(priv->periph_id, CLOCK_ID_PERIPH, priv->freq);
1474e675ff2STom Warren
1484e675ff2STom Warren debug("%s: FIFO STATUS = %08x\n", __func__, readl(®s->fifo_status));
1494e675ff2STom Warren
1504e675ff2STom Warren /* Set master mode and sw controlled CS */
1514e675ff2STom Warren setbits_le32(®s->command1, QSPI_CMD1_M_S | QSPI_CMD1_CS_SW_HW |
1524e675ff2STom Warren (priv->mode << QSPI_CMD1_MODE_SHIFT));
1534e675ff2STom Warren debug("%s: COMMAND1 = %08x\n", __func__, readl(®s->command1));
1544e675ff2STom Warren
1554e675ff2STom Warren return 0;
1564e675ff2STom Warren }
1574e675ff2STom Warren
1584e675ff2STom Warren /**
1594e675ff2STom Warren * Activate the CS by driving it LOW
1604e675ff2STom Warren *
1614e675ff2STom Warren * @param slave Pointer to spi_slave to which controller has to
1624e675ff2STom Warren * communicate with
1634e675ff2STom Warren */
spi_cs_activate(struct udevice * dev)1644e675ff2STom Warren static void spi_cs_activate(struct udevice *dev)
1654e675ff2STom Warren {
1664e675ff2STom Warren struct udevice *bus = dev->parent;
1674e675ff2STom Warren struct tegra_spi_platdata *pdata = dev_get_platdata(bus);
1684e675ff2STom Warren struct tegra210_qspi_priv *priv = dev_get_priv(bus);
1694e675ff2STom Warren
1704e675ff2STom Warren /* If it's too soon to do another transaction, wait */
1714e675ff2STom Warren if (pdata->deactivate_delay_us &&
1724e675ff2STom Warren priv->last_transaction_us) {
1734e675ff2STom Warren ulong delay_us; /* The delay completed so far */
1744e675ff2STom Warren delay_us = timer_get_us() - priv->last_transaction_us;
1754e675ff2STom Warren if (delay_us < pdata->deactivate_delay_us)
1764e675ff2STom Warren udelay(pdata->deactivate_delay_us - delay_us);
1774e675ff2STom Warren }
1784e675ff2STom Warren
1794e675ff2STom Warren clrbits_le32(&priv->regs->command1, QSPI_CMD1_CS_SW_VAL);
1804e675ff2STom Warren }
1814e675ff2STom Warren
1824e675ff2STom Warren /**
1834e675ff2STom Warren * Deactivate the CS by driving it HIGH
1844e675ff2STom Warren *
1854e675ff2STom Warren * @param slave Pointer to spi_slave to which controller has to
1864e675ff2STom Warren * communicate with
1874e675ff2STom Warren */
spi_cs_deactivate(struct udevice * dev)1884e675ff2STom Warren static void spi_cs_deactivate(struct udevice *dev)
1894e675ff2STom Warren {
1904e675ff2STom Warren struct udevice *bus = dev->parent;
1914e675ff2STom Warren struct tegra_spi_platdata *pdata = dev_get_platdata(bus);
1924e675ff2STom Warren struct tegra210_qspi_priv *priv = dev_get_priv(bus);
1934e675ff2STom Warren
1944e675ff2STom Warren setbits_le32(&priv->regs->command1, QSPI_CMD1_CS_SW_VAL);
1954e675ff2STom Warren
1964e675ff2STom Warren /* Remember time of this transaction so we can honour the bus delay */
1974e675ff2STom Warren if (pdata->deactivate_delay_us)
1984e675ff2STom Warren priv->last_transaction_us = timer_get_us();
1994e675ff2STom Warren
2004e675ff2STom Warren debug("Deactivate CS, bus '%s'\n", bus->name);
2014e675ff2STom Warren }
2024e675ff2STom Warren
tegra210_qspi_xfer(struct udevice * dev,unsigned int bitlen,const void * data_out,void * data_in,unsigned long flags)2034e675ff2STom Warren static int tegra210_qspi_xfer(struct udevice *dev, unsigned int bitlen,
2044e675ff2STom Warren const void *data_out, void *data_in,
2054e675ff2STom Warren unsigned long flags)
2064e675ff2STom Warren {
2074e675ff2STom Warren struct udevice *bus = dev->parent;
2084e675ff2STom Warren struct tegra210_qspi_priv *priv = dev_get_priv(bus);
2094e675ff2STom Warren struct qspi_regs *regs = priv->regs;
2104e675ff2STom Warren u32 reg, tmpdout, tmpdin = 0;
2114e675ff2STom Warren const u8 *dout = data_out;
2124e675ff2STom Warren u8 *din = data_in;
2134e675ff2STom Warren int num_bytes, tm, ret;
2144e675ff2STom Warren
2154e675ff2STom Warren debug("%s: slave %u:%u dout %p din %p bitlen %u\n",
2164e675ff2STom Warren __func__, bus->seq, spi_chip_select(dev), dout, din, bitlen);
2174e675ff2STom Warren if (bitlen % 8)
2184e675ff2STom Warren return -1;
2194e675ff2STom Warren num_bytes = bitlen / 8;
2204e675ff2STom Warren
2214e675ff2STom Warren ret = 0;
2224e675ff2STom Warren
2234e675ff2STom Warren /* clear all error status bits */
2244e675ff2STom Warren reg = readl(®s->fifo_status);
2254e675ff2STom Warren writel(reg, ®s->fifo_status);
2264e675ff2STom Warren
2274e675ff2STom Warren /* flush RX/TX FIFOs */
2284e675ff2STom Warren setbits_le32(®s->fifo_status,
2294e675ff2STom Warren (QSPI_FIFO_STS_RX_FIFO_FLUSH |
2304e675ff2STom Warren QSPI_FIFO_STS_TX_FIFO_FLUSH));
2314e675ff2STom Warren
2324e675ff2STom Warren tm = QSPI_TIMEOUT;
2334e675ff2STom Warren while ((tm && readl(®s->fifo_status) &
2344e675ff2STom Warren (QSPI_FIFO_STS_RX_FIFO_FLUSH |
2354e675ff2STom Warren QSPI_FIFO_STS_TX_FIFO_FLUSH))) {
2364e675ff2STom Warren tm--;
2374e675ff2STom Warren udelay(1);
2384e675ff2STom Warren }
2394e675ff2STom Warren
2404e675ff2STom Warren if (!tm) {
2414e675ff2STom Warren printf("%s: timeout during QSPI FIFO flush!\n",
2424e675ff2STom Warren __func__);
2434e675ff2STom Warren return -1;
2444e675ff2STom Warren }
2454e675ff2STom Warren
2464e675ff2STom Warren /*
2474e675ff2STom Warren * Notes:
2484e675ff2STom Warren * 1. don't set LSBY_FE, so no need to swap bytes from/to TX/RX FIFOs;
2494e675ff2STom Warren * 2. don't set RX_EN and TX_EN yet.
2504e675ff2STom Warren * (SW needs to make sure that while programming the blk_size,
2514e675ff2STom Warren * tx_en and rx_en bits must be zero)
2524e675ff2STom Warren * [TODO] I (Yen Lin) have problems when both RX/TX EN bits are set
2534e675ff2STom Warren * i.e., both dout and din are not NULL.
2544e675ff2STom Warren */
2554e675ff2STom Warren clrsetbits_le32(®s->command1,
2564e675ff2STom Warren (QSPI_CMD1_LSBI_FE | QSPI_CMD1_LSBY_FE |
2574e675ff2STom Warren QSPI_CMD1_RX_EN | QSPI_CMD1_TX_EN),
2584e675ff2STom Warren (spi_chip_select(dev) << QSPI_CMD1_CS_SEL_SHIFT));
2594e675ff2STom Warren
2604e675ff2STom Warren /* set xfer size to 1 block (32 bits) */
2614e675ff2STom Warren writel(0, ®s->dma_blk);
2624e675ff2STom Warren
2634e675ff2STom Warren if (flags & SPI_XFER_BEGIN)
2644e675ff2STom Warren spi_cs_activate(dev);
2654e675ff2STom Warren
2664e675ff2STom Warren /* handle data in 32-bit chunks */
2674e675ff2STom Warren while (num_bytes > 0) {
2684e675ff2STom Warren int bytes;
2694e675ff2STom Warren
2704e675ff2STom Warren tmpdout = 0;
2714e675ff2STom Warren bytes = (num_bytes > 4) ? 4 : num_bytes;
2724e675ff2STom Warren
2734e675ff2STom Warren if (dout != NULL) {
2744e675ff2STom Warren memcpy((void *)&tmpdout, (void *)dout, bytes);
2754e675ff2STom Warren dout += bytes;
2764e675ff2STom Warren num_bytes -= bytes;
2774e675ff2STom Warren writel(tmpdout, ®s->tx_fifo);
2784e675ff2STom Warren setbits_le32(®s->command1, QSPI_CMD1_TX_EN);
2794e675ff2STom Warren }
2804e675ff2STom Warren
2814e675ff2STom Warren if (din != NULL)
2824e675ff2STom Warren setbits_le32(®s->command1, QSPI_CMD1_RX_EN);
2834e675ff2STom Warren
2844e675ff2STom Warren /* clear ready bit */
2854e675ff2STom Warren setbits_le32(®s->xfer_status, QSPI_XFER_STS_RDY);
2864e675ff2STom Warren
2874e675ff2STom Warren clrsetbits_le32(®s->command1,
2884e675ff2STom Warren QSPI_CMD1_BITLEN_MASK << QSPI_CMD1_BITLEN_SHIFT,
2894e675ff2STom Warren (bytes * 8 - 1) << QSPI_CMD1_BITLEN_SHIFT);
2904e675ff2STom Warren
2914e675ff2STom Warren /* Need to stabilize other reg bits before GO bit set.
2924e675ff2STom Warren * As per the TRM:
2934e675ff2STom Warren * "For successful operation at various freq combinations,
2944e675ff2STom Warren * a minimum of 4-5 spi_clk cycle delay might be required
2954e675ff2STom Warren * before enabling the PIO or DMA bits. The worst case delay
2964e675ff2STom Warren * calculation can be done considering slowest qspi_clk as
2974e675ff2STom Warren * 1MHz. Based on that 1us delay should be enough before
2984e675ff2STom Warren * enabling PIO or DMA." Padded another 1us for safety.
2994e675ff2STom Warren */
3004e675ff2STom Warren udelay(2);
3014e675ff2STom Warren setbits_le32(®s->command1, QSPI_CMD1_GO);
3024e675ff2STom Warren udelay(1);
3034e675ff2STom Warren
3044e675ff2STom Warren /*
3054e675ff2STom Warren * Wait for SPI transmit FIFO to empty, or to time out.
3064e675ff2STom Warren * The RX FIFO status will be read and cleared last
3074e675ff2STom Warren */
3084e675ff2STom Warren for (tm = 0; tm < QSPI_TIMEOUT; ++tm) {
3094e675ff2STom Warren u32 fifo_status, xfer_status;
3104e675ff2STom Warren
3114e675ff2STom Warren xfer_status = readl(®s->xfer_status);
3124e675ff2STom Warren if (!(xfer_status & QSPI_XFER_STS_RDY))
3134e675ff2STom Warren continue;
3144e675ff2STom Warren
3154e675ff2STom Warren fifo_status = readl(®s->fifo_status);
3164e675ff2STom Warren if (fifo_status & QSPI_FIFO_STS_ERR) {
3174e675ff2STom Warren debug("%s: got a fifo error: ", __func__);
3184e675ff2STom Warren if (fifo_status & QSPI_FIFO_STS_TX_FIFO_OVF)
3194e675ff2STom Warren debug("tx FIFO overflow ");
3204e675ff2STom Warren if (fifo_status & QSPI_FIFO_STS_TX_FIFO_UNR)
3214e675ff2STom Warren debug("tx FIFO underrun ");
3224e675ff2STom Warren if (fifo_status & QSPI_FIFO_STS_RX_FIFO_OVF)
3234e675ff2STom Warren debug("rx FIFO overflow ");
3244e675ff2STom Warren if (fifo_status & QSPI_FIFO_STS_RX_FIFO_UNR)
3254e675ff2STom Warren debug("rx FIFO underrun ");
3264e675ff2STom Warren if (fifo_status & QSPI_FIFO_STS_TX_FIFO_FULL)
3274e675ff2STom Warren debug("tx FIFO full ");
3284e675ff2STom Warren if (fifo_status & QSPI_FIFO_STS_TX_FIFO_EMPTY)
3294e675ff2STom Warren debug("tx FIFO empty ");
3304e675ff2STom Warren if (fifo_status & QSPI_FIFO_STS_RX_FIFO_FULL)
3314e675ff2STom Warren debug("rx FIFO full ");
3324e675ff2STom Warren if (fifo_status & QSPI_FIFO_STS_RX_FIFO_EMPTY)
3334e675ff2STom Warren debug("rx FIFO empty ");
3344e675ff2STom Warren debug("\n");
3354e675ff2STom Warren break;
3364e675ff2STom Warren }
3374e675ff2STom Warren
3384e675ff2STom Warren if (!(fifo_status & QSPI_FIFO_STS_RX_FIFO_EMPTY)) {
3394e675ff2STom Warren tmpdin = readl(®s->rx_fifo);
3404e675ff2STom Warren if (din != NULL) {
3414e675ff2STom Warren memcpy(din, &tmpdin, bytes);
3424e675ff2STom Warren din += bytes;
3434e675ff2STom Warren num_bytes -= bytes;
3444e675ff2STom Warren }
3454e675ff2STom Warren }
3464e675ff2STom Warren break;
3474e675ff2STom Warren }
3484e675ff2STom Warren
3494e675ff2STom Warren if (tm >= QSPI_TIMEOUT)
3504e675ff2STom Warren ret = tm;
3514e675ff2STom Warren
3524e675ff2STom Warren /* clear ACK RDY, etc. bits */
3534e675ff2STom Warren writel(readl(®s->fifo_status), ®s->fifo_status);
3544e675ff2STom Warren }
3554e675ff2STom Warren
3564e675ff2STom Warren if (flags & SPI_XFER_END)
3574e675ff2STom Warren spi_cs_deactivate(dev);
3584e675ff2STom Warren
3594e675ff2STom Warren debug("%s: transfer ended. Value=%08x, fifo_status = %08x\n",
3604e675ff2STom Warren __func__, tmpdin, readl(®s->fifo_status));
3614e675ff2STom Warren
3624e675ff2STom Warren if (ret) {
3634e675ff2STom Warren printf("%s: timeout during SPI transfer, tm %d\n",
3644e675ff2STom Warren __func__, ret);
3654e675ff2STom Warren return -1;
3664e675ff2STom Warren }
3674e675ff2STom Warren
3684e675ff2STom Warren return ret;
3694e675ff2STom Warren }
3704e675ff2STom Warren
tegra210_qspi_set_speed(struct udevice * bus,uint speed)3714e675ff2STom Warren static int tegra210_qspi_set_speed(struct udevice *bus, uint speed)
3724e675ff2STom Warren {
3734e675ff2STom Warren struct tegra_spi_platdata *plat = bus->platdata;
3744e675ff2STom Warren struct tegra210_qspi_priv *priv = dev_get_priv(bus);
3754e675ff2STom Warren
3764e675ff2STom Warren if (speed > plat->frequency)
3774e675ff2STom Warren speed = plat->frequency;
3784e675ff2STom Warren priv->freq = speed;
3794e675ff2STom Warren debug("%s: regs=%p, speed=%d\n", __func__, priv->regs, priv->freq);
3804e675ff2STom Warren
3814e675ff2STom Warren return 0;
3824e675ff2STom Warren }
3834e675ff2STom Warren
tegra210_qspi_set_mode(struct udevice * bus,uint mode)3844e675ff2STom Warren static int tegra210_qspi_set_mode(struct udevice *bus, uint mode)
3854e675ff2STom Warren {
3864e675ff2STom Warren struct tegra210_qspi_priv *priv = dev_get_priv(bus);
3874e675ff2STom Warren
3884e675ff2STom Warren priv->mode = mode;
3894e675ff2STom Warren debug("%s: regs=%p, mode=%d\n", __func__, priv->regs, priv->mode);
3904e675ff2STom Warren
3914e675ff2STom Warren return 0;
3924e675ff2STom Warren }
3934e675ff2STom Warren
3944e675ff2STom Warren static const struct dm_spi_ops tegra210_qspi_ops = {
3954e675ff2STom Warren .claim_bus = tegra210_qspi_claim_bus,
3964e675ff2STom Warren .xfer = tegra210_qspi_xfer,
3974e675ff2STom Warren .set_speed = tegra210_qspi_set_speed,
3984e675ff2STom Warren .set_mode = tegra210_qspi_set_mode,
3994e675ff2STom Warren /*
4004e675ff2STom Warren * cs_info is not needed, since we require all chip selects to be
4014e675ff2STom Warren * in the device tree explicitly
4024e675ff2STom Warren */
4034e675ff2STom Warren };
4044e675ff2STom Warren
4054e675ff2STom Warren static const struct udevice_id tegra210_qspi_ids[] = {
4064e675ff2STom Warren { .compatible = "nvidia,tegra210-qspi" },
4074e675ff2STom Warren { }
4084e675ff2STom Warren };
4094e675ff2STom Warren
4104e675ff2STom Warren U_BOOT_DRIVER(tegra210_qspi) = {
4114e675ff2STom Warren .name = "tegra210-qspi",
4124e675ff2STom Warren .id = UCLASS_SPI,
4134e675ff2STom Warren .of_match = tegra210_qspi_ids,
4144e675ff2STom Warren .ops = &tegra210_qspi_ops,
4154e675ff2STom Warren .ofdata_to_platdata = tegra210_qspi_ofdata_to_platdata,
4164e675ff2STom Warren .platdata_auto_alloc_size = sizeof(struct tegra_spi_platdata),
4174e675ff2STom Warren .priv_auto_alloc_size = sizeof(struct tegra210_qspi_priv),
4184e675ff2STom Warren .per_child_auto_alloc_size = sizeof(struct spi_slave),
4194e675ff2STom Warren .probe = tegra210_qspi_probe,
4204e675ff2STom Warren };
421