1*5d78ea08SMarek Vasut /*
2*5d78ea08SMarek Vasut * Renesas RCar Gen3 RPC QSPI driver
3*5d78ea08SMarek Vasut *
4*5d78ea08SMarek Vasut * Copyright (C) 2018 Marek Vasut <marek.vasut@gmail.com>
5*5d78ea08SMarek Vasut *
6*5d78ea08SMarek Vasut * SPDX-License-Identifier: GPL-2.0+
7*5d78ea08SMarek Vasut */
8*5d78ea08SMarek Vasut
9*5d78ea08SMarek Vasut #include <common.h>
10*5d78ea08SMarek Vasut #include <asm/io.h>
11*5d78ea08SMarek Vasut #include <clk.h>
12*5d78ea08SMarek Vasut #include <dm.h>
13*5d78ea08SMarek Vasut #include <dm/of_access.h>
14*5d78ea08SMarek Vasut #include <dt-structs.h>
15*5d78ea08SMarek Vasut #include <errno.h>
16*5d78ea08SMarek Vasut #include <linux/errno.h>
17*5d78ea08SMarek Vasut #include <spi.h>
18*5d78ea08SMarek Vasut #include <wait_bit.h>
19*5d78ea08SMarek Vasut
20*5d78ea08SMarek Vasut #define RPC_CMNCR 0x0000 /* R/W */
21*5d78ea08SMarek Vasut #define RPC_CMNCR_MD BIT(31)
22*5d78ea08SMarek Vasut #define RPC_CMNCR_SFDE BIT(24)
23*5d78ea08SMarek Vasut #define RPC_CMNCR_MOIIO3(val) (((val) & 0x3) << 22)
24*5d78ea08SMarek Vasut #define RPC_CMNCR_MOIIO2(val) (((val) & 0x3) << 20)
25*5d78ea08SMarek Vasut #define RPC_CMNCR_MOIIO1(val) (((val) & 0x3) << 18)
26*5d78ea08SMarek Vasut #define RPC_CMNCR_MOIIO0(val) (((val) & 0x3) << 16)
27*5d78ea08SMarek Vasut #define RPC_CMNCR_MOIIO_HIZ (RPC_CMNCR_MOIIO0(3) | RPC_CMNCR_MOIIO1(3) | \
28*5d78ea08SMarek Vasut RPC_CMNCR_MOIIO2(3) | RPC_CMNCR_MOIIO3(3))
29*5d78ea08SMarek Vasut #define RPC_CMNCR_IO3FV(val) (((val) & 0x3) << 14)
30*5d78ea08SMarek Vasut #define RPC_CMNCR_IO2FV(val) (((val) & 0x3) << 12)
31*5d78ea08SMarek Vasut #define RPC_CMNCR_IO0FV(val) (((val) & 0x3) << 8)
32*5d78ea08SMarek Vasut #define RPC_CMNCR_IOFV_HIZ (RPC_CMNCR_IO0FV(3) | RPC_CMNCR_IO2FV(3) | \
33*5d78ea08SMarek Vasut RPC_CMNCR_IO3FV(3))
34*5d78ea08SMarek Vasut #define RPC_CMNCR_CPHAT BIT(6)
35*5d78ea08SMarek Vasut #define RPC_CMNCR_CPHAR BIT(5)
36*5d78ea08SMarek Vasut #define RPC_CMNCR_SSLP BIT(4)
37*5d78ea08SMarek Vasut #define RPC_CMNCR_CPOL BIT(3)
38*5d78ea08SMarek Vasut #define RPC_CMNCR_BSZ(val) (((val) & 0x3) << 0)
39*5d78ea08SMarek Vasut
40*5d78ea08SMarek Vasut #define RPC_SSLDR 0x0004 /* R/W */
41*5d78ea08SMarek Vasut #define RPC_SSLDR_SPNDL(d) (((d) & 0x7) << 16)
42*5d78ea08SMarek Vasut #define RPC_SSLDR_SLNDL(d) (((d) & 0x7) << 8)
43*5d78ea08SMarek Vasut #define RPC_SSLDR_SCKDL(d) (((d) & 0x7) << 0)
44*5d78ea08SMarek Vasut
45*5d78ea08SMarek Vasut #define RPC_DRCR 0x000C /* R/W */
46*5d78ea08SMarek Vasut #define RPC_DRCR_SSLN BIT(24)
47*5d78ea08SMarek Vasut #define RPC_DRCR_RBURST(v) (((v) & 0x1F) << 16)
48*5d78ea08SMarek Vasut #define RPC_DRCR_RCF BIT(9)
49*5d78ea08SMarek Vasut #define RPC_DRCR_RBE BIT(8)
50*5d78ea08SMarek Vasut #define RPC_DRCR_SSLE BIT(0)
51*5d78ea08SMarek Vasut
52*5d78ea08SMarek Vasut #define RPC_DRCMR 0x0010 /* R/W */
53*5d78ea08SMarek Vasut #define RPC_DRCMR_CMD(c) (((c) & 0xFF) << 16)
54*5d78ea08SMarek Vasut #define RPC_DRCMR_OCMD(c) (((c) & 0xFF) << 0)
55*5d78ea08SMarek Vasut
56*5d78ea08SMarek Vasut #define RPC_DREAR 0x0014 /* R/W */
57*5d78ea08SMarek Vasut #define RPC_DREAR_EAV(v) (((v) & 0xFF) << 16)
58*5d78ea08SMarek Vasut #define RPC_DREAR_EAC(v) (((v) & 0x7) << 0)
59*5d78ea08SMarek Vasut
60*5d78ea08SMarek Vasut #define RPC_DROPR 0x0018 /* R/W */
61*5d78ea08SMarek Vasut #define RPC_DROPR_OPD3(o) (((o) & 0xFF) << 24)
62*5d78ea08SMarek Vasut #define RPC_DROPR_OPD2(o) (((o) & 0xFF) << 16)
63*5d78ea08SMarek Vasut #define RPC_DROPR_OPD1(o) (((o) & 0xFF) << 8)
64*5d78ea08SMarek Vasut #define RPC_DROPR_OPD0(o) (((o) & 0xFF) << 0)
65*5d78ea08SMarek Vasut
66*5d78ea08SMarek Vasut #define RPC_DRENR 0x001C /* R/W */
67*5d78ea08SMarek Vasut #define RPC_DRENR_CDB(o) (u32)((((o) & 0x3) << 30))
68*5d78ea08SMarek Vasut #define RPC_DRENR_OCDB(o) (((o) & 0x3) << 28)
69*5d78ea08SMarek Vasut #define RPC_DRENR_ADB(o) (((o) & 0x3) << 24)
70*5d78ea08SMarek Vasut #define RPC_DRENR_OPDB(o) (((o) & 0x3) << 20)
71*5d78ea08SMarek Vasut #define RPC_DRENR_SPIDB(o) (((o) & 0x3) << 16)
72*5d78ea08SMarek Vasut #define RPC_DRENR_DME BIT(15)
73*5d78ea08SMarek Vasut #define RPC_DRENR_CDE BIT(14)
74*5d78ea08SMarek Vasut #define RPC_DRENR_OCDE BIT(12)
75*5d78ea08SMarek Vasut #define RPC_DRENR_ADE(v) (((v) & 0xF) << 8)
76*5d78ea08SMarek Vasut #define RPC_DRENR_OPDE(v) (((v) & 0xF) << 4)
77*5d78ea08SMarek Vasut
78*5d78ea08SMarek Vasut #define RPC_SMCR 0x0020 /* R/W */
79*5d78ea08SMarek Vasut #define RPC_SMCR_SSLKP BIT(8)
80*5d78ea08SMarek Vasut #define RPC_SMCR_SPIRE BIT(2)
81*5d78ea08SMarek Vasut #define RPC_SMCR_SPIWE BIT(1)
82*5d78ea08SMarek Vasut #define RPC_SMCR_SPIE BIT(0)
83*5d78ea08SMarek Vasut
84*5d78ea08SMarek Vasut #define RPC_SMCMR 0x0024 /* R/W */
85*5d78ea08SMarek Vasut #define RPC_SMCMR_CMD(c) (((c) & 0xFF) << 16)
86*5d78ea08SMarek Vasut #define RPC_SMCMR_OCMD(c) (((c) & 0xFF) << 0)
87*5d78ea08SMarek Vasut
88*5d78ea08SMarek Vasut #define RPC_SMADR 0x0028 /* R/W */
89*5d78ea08SMarek Vasut #define RPC_SMOPR 0x002C /* R/W */
90*5d78ea08SMarek Vasut #define RPC_SMOPR_OPD0(o) (((o) & 0xFF) << 0)
91*5d78ea08SMarek Vasut #define RPC_SMOPR_OPD1(o) (((o) & 0xFF) << 8)
92*5d78ea08SMarek Vasut #define RPC_SMOPR_OPD2(o) (((o) & 0xFF) << 16)
93*5d78ea08SMarek Vasut #define RPC_SMOPR_OPD3(o) (((o) & 0xFF) << 24)
94*5d78ea08SMarek Vasut
95*5d78ea08SMarek Vasut #define RPC_SMENR 0x0030 /* R/W */
96*5d78ea08SMarek Vasut #define RPC_SMENR_CDB(o) (((o) & 0x3) << 30)
97*5d78ea08SMarek Vasut #define RPC_SMENR_OCDB(o) (((o) & 0x3) << 28)
98*5d78ea08SMarek Vasut #define RPC_SMENR_ADB(o) (((o) & 0x3) << 24)
99*5d78ea08SMarek Vasut #define RPC_SMENR_OPDB(o) (((o) & 0x3) << 20)
100*5d78ea08SMarek Vasut #define RPC_SMENR_SPIDB(o) (((o) & 0x3) << 16)
101*5d78ea08SMarek Vasut #define RPC_SMENR_DME BIT(15)
102*5d78ea08SMarek Vasut #define RPC_SMENR_CDE BIT(14)
103*5d78ea08SMarek Vasut #define RPC_SMENR_OCDE BIT(12)
104*5d78ea08SMarek Vasut #define RPC_SMENR_ADE(v) (((v) & 0xF) << 8)
105*5d78ea08SMarek Vasut #define RPC_SMENR_OPDE(v) (((v) & 0xF) << 4)
106*5d78ea08SMarek Vasut #define RPC_SMENR_SPIDE(v) (((v) & 0xF) << 0)
107*5d78ea08SMarek Vasut
108*5d78ea08SMarek Vasut #define RPC_SMRDR0 0x0038 /* R */
109*5d78ea08SMarek Vasut #define RPC_SMRDR1 0x003C /* R */
110*5d78ea08SMarek Vasut #define RPC_SMWDR0 0x0040 /* R/W */
111*5d78ea08SMarek Vasut #define RPC_SMWDR1 0x0044 /* R/W */
112*5d78ea08SMarek Vasut #define RPC_CMNSR 0x0048 /* R */
113*5d78ea08SMarek Vasut #define RPC_CMNSR_SSLF BIT(1)
114*5d78ea08SMarek Vasut #define RPC_CMNSR_TEND BIT(0)
115*5d78ea08SMarek Vasut
116*5d78ea08SMarek Vasut #define RPC_DRDMCR 0x0058 /* R/W */
117*5d78ea08SMarek Vasut #define RPC_DRDMCR_DMCYC(v) (((v) & 0xF) << 0)
118*5d78ea08SMarek Vasut
119*5d78ea08SMarek Vasut #define RPC_DRDRENR 0x005C /* R/W */
120*5d78ea08SMarek Vasut #define RPC_DRDRENR_HYPE (0x5 << 12)
121*5d78ea08SMarek Vasut #define RPC_DRDRENR_ADDRE BIT(8)
122*5d78ea08SMarek Vasut #define RPC_DRDRENR_OPDRE BIT(4)
123*5d78ea08SMarek Vasut #define RPC_DRDRENR_DRDRE BIT(0)
124*5d78ea08SMarek Vasut
125*5d78ea08SMarek Vasut #define RPC_SMDMCR 0x0060 /* R/W */
126*5d78ea08SMarek Vasut #define RPC_SMDMCR_DMCYC(v) (((v) & 0xF) << 0)
127*5d78ea08SMarek Vasut
128*5d78ea08SMarek Vasut #define RPC_SMDRENR 0x0064 /* R/W */
129*5d78ea08SMarek Vasut #define RPC_SMDRENR_HYPE (0x5 << 12)
130*5d78ea08SMarek Vasut #define RPC_SMDRENR_ADDRE BIT(8)
131*5d78ea08SMarek Vasut #define RPC_SMDRENR_OPDRE BIT(4)
132*5d78ea08SMarek Vasut #define RPC_SMDRENR_SPIDRE BIT(0)
133*5d78ea08SMarek Vasut
134*5d78ea08SMarek Vasut #define RPC_PHYCNT 0x007C /* R/W */
135*5d78ea08SMarek Vasut #define RPC_PHYCNT_CAL BIT(31)
136*5d78ea08SMarek Vasut #define PRC_PHYCNT_OCTA_AA BIT(22)
137*5d78ea08SMarek Vasut #define PRC_PHYCNT_OCTA_SA BIT(23)
138*5d78ea08SMarek Vasut #define PRC_PHYCNT_EXDS BIT(21)
139*5d78ea08SMarek Vasut #define RPC_PHYCNT_OCT BIT(20)
140*5d78ea08SMarek Vasut #define RPC_PHYCNT_STRTIM(v) (((v) & 0x7) << 15)
141*5d78ea08SMarek Vasut #define RPC_PHYCNT_WBUF2 BIT(4)
142*5d78ea08SMarek Vasut #define RPC_PHYCNT_WBUF BIT(2)
143*5d78ea08SMarek Vasut #define RPC_PHYCNT_MEM(v) (((v) & 0x3) << 0)
144*5d78ea08SMarek Vasut
145*5d78ea08SMarek Vasut #define RPC_PHYINT 0x0088 /* R/W */
146*5d78ea08SMarek Vasut #define RPC_PHYINT_RSTEN BIT(18)
147*5d78ea08SMarek Vasut #define RPC_PHYINT_WPEN BIT(17)
148*5d78ea08SMarek Vasut #define RPC_PHYINT_INTEN BIT(16)
149*5d78ea08SMarek Vasut #define RPC_PHYINT_RST BIT(2)
150*5d78ea08SMarek Vasut #define RPC_PHYINT_WP BIT(1)
151*5d78ea08SMarek Vasut #define RPC_PHYINT_INT BIT(0)
152*5d78ea08SMarek Vasut
153*5d78ea08SMarek Vasut #define RPC_WBUF 0x8000 /* R/W size=4/8/16/32/64Bytes */
154*5d78ea08SMarek Vasut #define RPC_WBUF_SIZE 0x100
155*5d78ea08SMarek Vasut
156*5d78ea08SMarek Vasut DECLARE_GLOBAL_DATA_PTR;
157*5d78ea08SMarek Vasut
158*5d78ea08SMarek Vasut struct rpc_spi_platdata {
159*5d78ea08SMarek Vasut fdt_addr_t regs;
160*5d78ea08SMarek Vasut fdt_addr_t extr;
161*5d78ea08SMarek Vasut s32 freq; /* Default clock freq, -1 for none */
162*5d78ea08SMarek Vasut };
163*5d78ea08SMarek Vasut
164*5d78ea08SMarek Vasut struct rpc_spi_priv {
165*5d78ea08SMarek Vasut fdt_addr_t regs;
166*5d78ea08SMarek Vasut fdt_addr_t extr;
167*5d78ea08SMarek Vasut struct clk clk;
168*5d78ea08SMarek Vasut
169*5d78ea08SMarek Vasut u8 cmdcopy[8];
170*5d78ea08SMarek Vasut u32 cmdlen;
171*5d78ea08SMarek Vasut bool cmdstarted;
172*5d78ea08SMarek Vasut };
173*5d78ea08SMarek Vasut
rpc_spi_wait_sslf(struct udevice * dev)174*5d78ea08SMarek Vasut static int rpc_spi_wait_sslf(struct udevice *dev)
175*5d78ea08SMarek Vasut {
176*5d78ea08SMarek Vasut struct rpc_spi_priv *priv = dev_get_priv(dev->parent);
177*5d78ea08SMarek Vasut
178*5d78ea08SMarek Vasut return wait_for_bit_le32((void *)priv->regs + RPC_CMNSR, RPC_CMNSR_SSLF,
179*5d78ea08SMarek Vasut false, 1000, false);
180*5d78ea08SMarek Vasut }
181*5d78ea08SMarek Vasut
rpc_spi_wait_tend(struct udevice * dev)182*5d78ea08SMarek Vasut static int rpc_spi_wait_tend(struct udevice *dev)
183*5d78ea08SMarek Vasut {
184*5d78ea08SMarek Vasut struct rpc_spi_priv *priv = dev_get_priv(dev->parent);
185*5d78ea08SMarek Vasut
186*5d78ea08SMarek Vasut return wait_for_bit_le32((void *)priv->regs + RPC_CMNSR, RPC_CMNSR_TEND,
187*5d78ea08SMarek Vasut true, 1000, false);
188*5d78ea08SMarek Vasut }
189*5d78ea08SMarek Vasut
rpc_spi_flush_read_cache(struct udevice * dev)190*5d78ea08SMarek Vasut static void rpc_spi_flush_read_cache(struct udevice *dev)
191*5d78ea08SMarek Vasut {
192*5d78ea08SMarek Vasut struct udevice *bus = dev->parent;
193*5d78ea08SMarek Vasut struct rpc_spi_priv *priv = dev_get_priv(bus);
194*5d78ea08SMarek Vasut
195*5d78ea08SMarek Vasut /* Flush read cache */
196*5d78ea08SMarek Vasut writel(RPC_DRCR_SSLN | RPC_DRCR_RBURST(0x1f) |
197*5d78ea08SMarek Vasut RPC_DRCR_RCF | RPC_DRCR_RBE | RPC_DRCR_SSLE,
198*5d78ea08SMarek Vasut priv->regs + RPC_DRCR);
199*5d78ea08SMarek Vasut readl(priv->regs + RPC_DRCR);
200*5d78ea08SMarek Vasut
201*5d78ea08SMarek Vasut }
202*5d78ea08SMarek Vasut
rpc_spi_claim_bus(struct udevice * dev,bool manual)203*5d78ea08SMarek Vasut static int rpc_spi_claim_bus(struct udevice *dev, bool manual)
204*5d78ea08SMarek Vasut {
205*5d78ea08SMarek Vasut struct udevice *bus = dev->parent;
206*5d78ea08SMarek Vasut struct rpc_spi_priv *priv = dev_get_priv(bus);
207*5d78ea08SMarek Vasut
208*5d78ea08SMarek Vasut /*
209*5d78ea08SMarek Vasut * NOTE: The 0x260 are undocumented bits, but they must be set.
210*5d78ea08SMarek Vasut * NOTE: On H3 ES1.x (not supported in mainline U-Boot), the
211*5d78ea08SMarek Vasut * RPC_PHYCNT_STRTIM shall be 0, while on newer parts, the
212*5d78ea08SMarek Vasut * RPC_PHYCNT_STRTIM shall be 6.
213*5d78ea08SMarek Vasut */
214*5d78ea08SMarek Vasut writel(RPC_PHYCNT_CAL | RPC_PHYCNT_STRTIM(6) | 0x260,
215*5d78ea08SMarek Vasut priv->regs + RPC_PHYCNT);
216*5d78ea08SMarek Vasut writel((manual ? RPC_CMNCR_MD : 0) | RPC_CMNCR_SFDE |
217*5d78ea08SMarek Vasut RPC_CMNCR_MOIIO_HIZ | RPC_CMNCR_IOFV_HIZ | RPC_CMNCR_BSZ(0),
218*5d78ea08SMarek Vasut priv->regs + RPC_CMNCR);
219*5d78ea08SMarek Vasut
220*5d78ea08SMarek Vasut writel(RPC_SSLDR_SPNDL(7) | RPC_SSLDR_SLNDL(7) |
221*5d78ea08SMarek Vasut RPC_SSLDR_SCKDL(7), priv->regs + RPC_SSLDR);
222*5d78ea08SMarek Vasut
223*5d78ea08SMarek Vasut rpc_spi_flush_read_cache(dev);
224*5d78ea08SMarek Vasut
225*5d78ea08SMarek Vasut return 0;
226*5d78ea08SMarek Vasut }
227*5d78ea08SMarek Vasut
rpc_spi_release_bus(struct udevice * dev)228*5d78ea08SMarek Vasut static int rpc_spi_release_bus(struct udevice *dev)
229*5d78ea08SMarek Vasut {
230*5d78ea08SMarek Vasut struct udevice *bus = dev->parent;
231*5d78ea08SMarek Vasut struct rpc_spi_priv *priv = dev_get_priv(bus);
232*5d78ea08SMarek Vasut
233*5d78ea08SMarek Vasut /* NOTE: The 0x260 are undocumented bits, but they must be set. */
234*5d78ea08SMarek Vasut writel(RPC_PHYCNT_STRTIM(6) | 0x260, priv->regs + RPC_PHYCNT);
235*5d78ea08SMarek Vasut
236*5d78ea08SMarek Vasut rpc_spi_flush_read_cache(dev);
237*5d78ea08SMarek Vasut
238*5d78ea08SMarek Vasut return 0;
239*5d78ea08SMarek Vasut }
240*5d78ea08SMarek Vasut
rpc_spi_xfer(struct udevice * dev,unsigned int bitlen,const void * dout,void * din,unsigned long flags)241*5d78ea08SMarek Vasut static int rpc_spi_xfer(struct udevice *dev, unsigned int bitlen,
242*5d78ea08SMarek Vasut const void *dout, void *din, unsigned long flags)
243*5d78ea08SMarek Vasut {
244*5d78ea08SMarek Vasut struct udevice *bus = dev->parent;
245*5d78ea08SMarek Vasut struct rpc_spi_priv *priv = dev_get_priv(bus);
246*5d78ea08SMarek Vasut u32 wlen = dout ? (bitlen / 8) : 0;
247*5d78ea08SMarek Vasut u32 rlen = din ? (bitlen / 8) : 0;
248*5d78ea08SMarek Vasut u32 wloop = DIV_ROUND_UP(wlen, 4);
249*5d78ea08SMarek Vasut u32 smenr, smcr, offset;
250*5d78ea08SMarek Vasut int ret = 0;
251*5d78ea08SMarek Vasut
252*5d78ea08SMarek Vasut if (!priv->cmdstarted) {
253*5d78ea08SMarek Vasut if (!wlen || rlen)
254*5d78ea08SMarek Vasut BUG();
255*5d78ea08SMarek Vasut
256*5d78ea08SMarek Vasut memcpy(priv->cmdcopy, dout, wlen);
257*5d78ea08SMarek Vasut priv->cmdlen = wlen;
258*5d78ea08SMarek Vasut
259*5d78ea08SMarek Vasut /* Command transfer start */
260*5d78ea08SMarek Vasut priv->cmdstarted = true;
261*5d78ea08SMarek Vasut if (!(flags & SPI_XFER_END))
262*5d78ea08SMarek Vasut return 0;
263*5d78ea08SMarek Vasut }
264*5d78ea08SMarek Vasut
265*5d78ea08SMarek Vasut offset = (priv->cmdcopy[1] << 16) | (priv->cmdcopy[2] << 8) |
266*5d78ea08SMarek Vasut (priv->cmdcopy[3] << 0);
267*5d78ea08SMarek Vasut
268*5d78ea08SMarek Vasut smenr = 0;
269*5d78ea08SMarek Vasut
270*5d78ea08SMarek Vasut if (wlen || (!rlen && !wlen) || flags == SPI_XFER_ONCE) {
271*5d78ea08SMarek Vasut if (wlen && flags == SPI_XFER_END)
272*5d78ea08SMarek Vasut smenr = RPC_SMENR_SPIDE(0xf);
273*5d78ea08SMarek Vasut
274*5d78ea08SMarek Vasut rpc_spi_claim_bus(dev, true);
275*5d78ea08SMarek Vasut
276*5d78ea08SMarek Vasut writel(0, priv->regs + RPC_SMCR);
277*5d78ea08SMarek Vasut
278*5d78ea08SMarek Vasut if (priv->cmdlen >= 1) { /* Command(1) */
279*5d78ea08SMarek Vasut writel(RPC_SMCMR_CMD(priv->cmdcopy[0]),
280*5d78ea08SMarek Vasut priv->regs + RPC_SMCMR);
281*5d78ea08SMarek Vasut smenr |= RPC_SMENR_CDE;
282*5d78ea08SMarek Vasut } else {
283*5d78ea08SMarek Vasut writel(0, priv->regs + RPC_SMCMR);
284*5d78ea08SMarek Vasut }
285*5d78ea08SMarek Vasut
286*5d78ea08SMarek Vasut if (priv->cmdlen >= 4) { /* Address(3) */
287*5d78ea08SMarek Vasut writel(offset, priv->regs + RPC_SMADR);
288*5d78ea08SMarek Vasut smenr |= RPC_SMENR_ADE(7);
289*5d78ea08SMarek Vasut } else {
290*5d78ea08SMarek Vasut writel(0, priv->regs + RPC_SMADR);
291*5d78ea08SMarek Vasut }
292*5d78ea08SMarek Vasut
293*5d78ea08SMarek Vasut if (priv->cmdlen >= 5) { /* Dummy(n) */
294*5d78ea08SMarek Vasut writel(8 * (priv->cmdlen - 4) - 1,
295*5d78ea08SMarek Vasut priv->regs + RPC_SMDMCR);
296*5d78ea08SMarek Vasut smenr |= RPC_SMENR_DME;
297*5d78ea08SMarek Vasut } else {
298*5d78ea08SMarek Vasut writel(0, priv->regs + RPC_SMDMCR);
299*5d78ea08SMarek Vasut }
300*5d78ea08SMarek Vasut
301*5d78ea08SMarek Vasut writel(0, priv->regs + RPC_SMOPR);
302*5d78ea08SMarek Vasut
303*5d78ea08SMarek Vasut writel(0, priv->regs + RPC_SMDRENR);
304*5d78ea08SMarek Vasut
305*5d78ea08SMarek Vasut if (wlen && flags == SPI_XFER_END) {
306*5d78ea08SMarek Vasut u32 *datout = (u32 *)dout;
307*5d78ea08SMarek Vasut
308*5d78ea08SMarek Vasut while (wloop--) {
309*5d78ea08SMarek Vasut smcr = RPC_SMCR_SPIWE | RPC_SMCR_SPIE;
310*5d78ea08SMarek Vasut if (wloop >= 1)
311*5d78ea08SMarek Vasut smcr |= RPC_SMCR_SSLKP;
312*5d78ea08SMarek Vasut writel(smenr, priv->regs + RPC_SMENR);
313*5d78ea08SMarek Vasut writel(*datout, priv->regs + RPC_SMWDR0);
314*5d78ea08SMarek Vasut writel(smcr, priv->regs + RPC_SMCR);
315*5d78ea08SMarek Vasut ret = rpc_spi_wait_tend(dev);
316*5d78ea08SMarek Vasut if (ret)
317*5d78ea08SMarek Vasut goto err;
318*5d78ea08SMarek Vasut datout++;
319*5d78ea08SMarek Vasut smenr = RPC_SMENR_SPIDE(0xf);
320*5d78ea08SMarek Vasut }
321*5d78ea08SMarek Vasut
322*5d78ea08SMarek Vasut ret = rpc_spi_wait_sslf(dev);
323*5d78ea08SMarek Vasut
324*5d78ea08SMarek Vasut } else {
325*5d78ea08SMarek Vasut writel(smenr, priv->regs + RPC_SMENR);
326*5d78ea08SMarek Vasut writel(RPC_SMCR_SPIE, priv->regs + RPC_SMCR);
327*5d78ea08SMarek Vasut ret = rpc_spi_wait_tend(dev);
328*5d78ea08SMarek Vasut }
329*5d78ea08SMarek Vasut } else { /* Read data only, using DRx ext access */
330*5d78ea08SMarek Vasut rpc_spi_claim_bus(dev, false);
331*5d78ea08SMarek Vasut
332*5d78ea08SMarek Vasut if (priv->cmdlen >= 1) { /* Command(1) */
333*5d78ea08SMarek Vasut writel(RPC_DRCMR_CMD(priv->cmdcopy[0]),
334*5d78ea08SMarek Vasut priv->regs + RPC_DRCMR);
335*5d78ea08SMarek Vasut smenr |= RPC_DRENR_CDE;
336*5d78ea08SMarek Vasut } else {
337*5d78ea08SMarek Vasut writel(0, priv->regs + RPC_DRCMR);
338*5d78ea08SMarek Vasut }
339*5d78ea08SMarek Vasut
340*5d78ea08SMarek Vasut if (priv->cmdlen >= 4) /* Address(3) */
341*5d78ea08SMarek Vasut smenr |= RPC_DRENR_ADE(7);
342*5d78ea08SMarek Vasut
343*5d78ea08SMarek Vasut if (priv->cmdlen >= 5) { /* Dummy(n) */
344*5d78ea08SMarek Vasut writel(8 * (priv->cmdlen - 4) - 1,
345*5d78ea08SMarek Vasut priv->regs + RPC_DRDMCR);
346*5d78ea08SMarek Vasut smenr |= RPC_DRENR_DME;
347*5d78ea08SMarek Vasut } else {
348*5d78ea08SMarek Vasut writel(0, priv->regs + RPC_DRDMCR);
349*5d78ea08SMarek Vasut }
350*5d78ea08SMarek Vasut
351*5d78ea08SMarek Vasut writel(0, priv->regs + RPC_DROPR);
352*5d78ea08SMarek Vasut
353*5d78ea08SMarek Vasut writel(smenr, priv->regs + RPC_DRENR);
354*5d78ea08SMarek Vasut
355*5d78ea08SMarek Vasut if (rlen)
356*5d78ea08SMarek Vasut memcpy_fromio(din, (void *)(priv->extr + offset), rlen);
357*5d78ea08SMarek Vasut else
358*5d78ea08SMarek Vasut readl(priv->extr); /* Dummy read */
359*5d78ea08SMarek Vasut }
360*5d78ea08SMarek Vasut
361*5d78ea08SMarek Vasut err:
362*5d78ea08SMarek Vasut priv->cmdstarted = false;
363*5d78ea08SMarek Vasut
364*5d78ea08SMarek Vasut rpc_spi_release_bus(dev);
365*5d78ea08SMarek Vasut
366*5d78ea08SMarek Vasut return ret;
367*5d78ea08SMarek Vasut }
368*5d78ea08SMarek Vasut
rpc_spi_set_speed(struct udevice * bus,uint speed)369*5d78ea08SMarek Vasut static int rpc_spi_set_speed(struct udevice *bus, uint speed)
370*5d78ea08SMarek Vasut {
371*5d78ea08SMarek Vasut /* This is a SPI NOR controller, do nothing. */
372*5d78ea08SMarek Vasut return 0;
373*5d78ea08SMarek Vasut }
374*5d78ea08SMarek Vasut
rpc_spi_set_mode(struct udevice * bus,uint mode)375*5d78ea08SMarek Vasut static int rpc_spi_set_mode(struct udevice *bus, uint mode)
376*5d78ea08SMarek Vasut {
377*5d78ea08SMarek Vasut /* This is a SPI NOR controller, do nothing. */
378*5d78ea08SMarek Vasut return 0;
379*5d78ea08SMarek Vasut }
380*5d78ea08SMarek Vasut
rpc_spi_bind(struct udevice * parent)381*5d78ea08SMarek Vasut static int rpc_spi_bind(struct udevice *parent)
382*5d78ea08SMarek Vasut {
383*5d78ea08SMarek Vasut const void *fdt = gd->fdt_blob;
384*5d78ea08SMarek Vasut ofnode node;
385*5d78ea08SMarek Vasut int ret, off;
386*5d78ea08SMarek Vasut
387*5d78ea08SMarek Vasut /*
388*5d78ea08SMarek Vasut * Check if there are any SPI NOR child nodes, if so, bind as
389*5d78ea08SMarek Vasut * this controller will be operated in SPI mode.
390*5d78ea08SMarek Vasut */
391*5d78ea08SMarek Vasut dev_for_each_subnode(node, parent) {
392*5d78ea08SMarek Vasut off = ofnode_to_offset(node);
393*5d78ea08SMarek Vasut
394*5d78ea08SMarek Vasut ret = fdt_node_check_compatible(fdt, off, "spi-flash");
395*5d78ea08SMarek Vasut if (!ret)
396*5d78ea08SMarek Vasut return 0;
397*5d78ea08SMarek Vasut
398*5d78ea08SMarek Vasut ret = fdt_node_check_compatible(fdt, off, "jedec,spi-nor");
399*5d78ea08SMarek Vasut if (!ret)
400*5d78ea08SMarek Vasut return 0;
401*5d78ea08SMarek Vasut }
402*5d78ea08SMarek Vasut
403*5d78ea08SMarek Vasut return -ENODEV;
404*5d78ea08SMarek Vasut }
405*5d78ea08SMarek Vasut
rpc_spi_probe(struct udevice * dev)406*5d78ea08SMarek Vasut static int rpc_spi_probe(struct udevice *dev)
407*5d78ea08SMarek Vasut {
408*5d78ea08SMarek Vasut struct rpc_spi_platdata *plat = dev_get_platdata(dev);
409*5d78ea08SMarek Vasut struct rpc_spi_priv *priv = dev_get_priv(dev);
410*5d78ea08SMarek Vasut
411*5d78ea08SMarek Vasut priv->regs = plat->regs;
412*5d78ea08SMarek Vasut priv->extr = plat->extr;
413*5d78ea08SMarek Vasut
414*5d78ea08SMarek Vasut clk_enable(&priv->clk);
415*5d78ea08SMarek Vasut
416*5d78ea08SMarek Vasut return 0;
417*5d78ea08SMarek Vasut }
418*5d78ea08SMarek Vasut
rpc_spi_ofdata_to_platdata(struct udevice * bus)419*5d78ea08SMarek Vasut static int rpc_spi_ofdata_to_platdata(struct udevice *bus)
420*5d78ea08SMarek Vasut {
421*5d78ea08SMarek Vasut struct rpc_spi_platdata *plat = dev_get_platdata(bus);
422*5d78ea08SMarek Vasut struct rpc_spi_priv *priv = dev_get_priv(bus);
423*5d78ea08SMarek Vasut int ret;
424*5d78ea08SMarek Vasut
425*5d78ea08SMarek Vasut plat->regs = dev_read_addr_index(bus, 0);
426*5d78ea08SMarek Vasut plat->extr = dev_read_addr_index(bus, 1);
427*5d78ea08SMarek Vasut
428*5d78ea08SMarek Vasut ret = clk_get_by_index(bus, 0, &priv->clk);
429*5d78ea08SMarek Vasut if (ret < 0) {
430*5d78ea08SMarek Vasut printf("%s: Could not get clock for %s: %d\n",
431*5d78ea08SMarek Vasut __func__, bus->name, ret);
432*5d78ea08SMarek Vasut return ret;
433*5d78ea08SMarek Vasut }
434*5d78ea08SMarek Vasut
435*5d78ea08SMarek Vasut plat->freq = dev_read_u32_default(bus, "spi-max-freq", 50000000);
436*5d78ea08SMarek Vasut
437*5d78ea08SMarek Vasut return 0;
438*5d78ea08SMarek Vasut }
439*5d78ea08SMarek Vasut
440*5d78ea08SMarek Vasut static const struct dm_spi_ops rpc_spi_ops = {
441*5d78ea08SMarek Vasut .xfer = rpc_spi_xfer,
442*5d78ea08SMarek Vasut .set_speed = rpc_spi_set_speed,
443*5d78ea08SMarek Vasut .set_mode = rpc_spi_set_mode,
444*5d78ea08SMarek Vasut };
445*5d78ea08SMarek Vasut
446*5d78ea08SMarek Vasut static const struct udevice_id rpc_spi_ids[] = {
447*5d78ea08SMarek Vasut { .compatible = "renesas,rpc-r8a7795" },
448*5d78ea08SMarek Vasut { .compatible = "renesas,rpc-r8a7796" },
449*5d78ea08SMarek Vasut { .compatible = "renesas,rpc-r8a77965" },
450*5d78ea08SMarek Vasut { .compatible = "renesas,rpc-r8a77970" },
451*5d78ea08SMarek Vasut { .compatible = "renesas,rpc-r8a77995" },
452*5d78ea08SMarek Vasut { }
453*5d78ea08SMarek Vasut };
454*5d78ea08SMarek Vasut
455*5d78ea08SMarek Vasut U_BOOT_DRIVER(rpc_spi) = {
456*5d78ea08SMarek Vasut .name = "rpc_spi",
457*5d78ea08SMarek Vasut .id = UCLASS_SPI,
458*5d78ea08SMarek Vasut .of_match = rpc_spi_ids,
459*5d78ea08SMarek Vasut .ops = &rpc_spi_ops,
460*5d78ea08SMarek Vasut .ofdata_to_platdata = rpc_spi_ofdata_to_platdata,
461*5d78ea08SMarek Vasut .platdata_auto_alloc_size = sizeof(struct rpc_spi_platdata),
462*5d78ea08SMarek Vasut .priv_auto_alloc_size = sizeof(struct rpc_spi_priv),
463*5d78ea08SMarek Vasut .bind = rpc_spi_bind,
464*5d78ea08SMarek Vasut .probe = rpc_spi_probe,
465*5d78ea08SMarek Vasut };
466