1ec33de3dSMarek Vasut /*
2ec33de3dSMarek Vasut * Freescale i.MX28 SPI driver
3ec33de3dSMarek Vasut *
4ec33de3dSMarek Vasut * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
5ec33de3dSMarek Vasut * on behalf of DENX Software Engineering GmbH
6ec33de3dSMarek Vasut *
71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
8ec33de3dSMarek Vasut *
9ec33de3dSMarek Vasut * NOTE: This driver only supports the SPI-controller chipselects,
10ec33de3dSMarek Vasut * GPIO driven chipselects are not supported.
11ec33de3dSMarek Vasut */
12ec33de3dSMarek Vasut
13ec33de3dSMarek Vasut #include <common.h>
14ec33de3dSMarek Vasut #include <malloc.h>
15cf92e05cSSimon Glass #include <memalign.h>
16ec33de3dSMarek Vasut #include <spi.h>
171221ce45SMasahiro Yamada #include <linux/errno.h>
18ec33de3dSMarek Vasut #include <asm/io.h>
19ec33de3dSMarek Vasut #include <asm/arch/clock.h>
20ec33de3dSMarek Vasut #include <asm/arch/imx-regs.h>
21ec33de3dSMarek Vasut #include <asm/arch/sys_proto.h>
22*552a848eSStefano Babic #include <asm/mach-imx/dma.h>
23ec33de3dSMarek Vasut
24ec33de3dSMarek Vasut #define MXS_SPI_MAX_TIMEOUT 1000000
25ec33de3dSMarek Vasut #define MXS_SPI_PORT_OFFSET 0x2000
26148ca64fSFabio Estevam #define MXS_SSP_CHIPSELECT_MASK 0x00300000
27148ca64fSFabio Estevam #define MXS_SSP_CHIPSELECT_SHIFT 20
28ec33de3dSMarek Vasut
297c5e6f7aSMarek Vasut #define MXSSSP_SMALL_TRANSFER 512
307c5e6f7aSMarek Vasut
31ec33de3dSMarek Vasut struct mxs_spi_slave {
32ec33de3dSMarek Vasut struct spi_slave slave;
33ec33de3dSMarek Vasut uint32_t max_khz;
34ec33de3dSMarek Vasut uint32_t mode;
359c471142SOtavio Salvador struct mxs_ssp_regs *regs;
36ec33de3dSMarek Vasut };
37ec33de3dSMarek Vasut
to_mxs_slave(struct spi_slave * slave)38ec33de3dSMarek Vasut static inline struct mxs_spi_slave *to_mxs_slave(struct spi_slave *slave)
39ec33de3dSMarek Vasut {
40ec33de3dSMarek Vasut return container_of(slave, struct mxs_spi_slave, slave);
41ec33de3dSMarek Vasut }
42ec33de3dSMarek Vasut
spi_init(void)43ec33de3dSMarek Vasut void spi_init(void)
44ec33de3dSMarek Vasut {
45ec33de3dSMarek Vasut }
46ec33de3dSMarek Vasut
spi_cs_is_valid(unsigned int bus,unsigned int cs)4779cb14abSFabio Estevam int spi_cs_is_valid(unsigned int bus, unsigned int cs)
4879cb14abSFabio Estevam {
4979cb14abSFabio Estevam /* MXS SPI: 4 ports and 3 chip selects maximum */
503430e0bdSMarek Vasut if (!mxs_ssp_bus_id_valid(bus) || cs > 2)
5179cb14abSFabio Estevam return 0;
5279cb14abSFabio Estevam else
5379cb14abSFabio Estevam return 1;
5479cb14abSFabio Estevam }
5579cb14abSFabio Estevam
spi_setup_slave(unsigned int bus,unsigned int cs,unsigned int max_hz,unsigned int mode)56ec33de3dSMarek Vasut struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
57ec33de3dSMarek Vasut unsigned int max_hz, unsigned int mode)
58ec33de3dSMarek Vasut {
59ec33de3dSMarek Vasut struct mxs_spi_slave *mxs_slave;
60ec33de3dSMarek Vasut
6179cb14abSFabio Estevam if (!spi_cs_is_valid(bus, cs)) {
6279cb14abSFabio Estevam printf("mxs_spi: invalid bus %d / chip select %d\n", bus, cs);
63ec33de3dSMarek Vasut return NULL;
64ec33de3dSMarek Vasut }
65ec33de3dSMarek Vasut
66d3504feeSSimon Glass mxs_slave = spi_alloc_slave(struct mxs_spi_slave, bus, cs);
67ec33de3dSMarek Vasut if (!mxs_slave)
68ec33de3dSMarek Vasut return NULL;
69ec33de3dSMarek Vasut
703430e0bdSMarek Vasut if (mxs_dma_init_channel(MXS_DMA_CHANNEL_AHB_APBH_SSP0 + bus))
717c5e6f7aSMarek Vasut goto err_init;
727c5e6f7aSMarek Vasut
73ec33de3dSMarek Vasut mxs_slave->max_khz = max_hz / 1000;
74ec33de3dSMarek Vasut mxs_slave->mode = mode;
7514e26bcfSMarek Vasut mxs_slave->regs = mxs_ssp_regs_by_bus(bus);
76ec33de3dSMarek Vasut
77ec33de3dSMarek Vasut return &mxs_slave->slave;
787c5e6f7aSMarek Vasut
797c5e6f7aSMarek Vasut err_init:
807c5e6f7aSMarek Vasut free(mxs_slave);
817c5e6f7aSMarek Vasut return NULL;
82ec33de3dSMarek Vasut }
83ec33de3dSMarek Vasut
spi_free_slave(struct spi_slave * slave)84ec33de3dSMarek Vasut void spi_free_slave(struct spi_slave *slave)
85ec33de3dSMarek Vasut {
86ec33de3dSMarek Vasut struct mxs_spi_slave *mxs_slave = to_mxs_slave(slave);
87ec33de3dSMarek Vasut free(mxs_slave);
88ec33de3dSMarek Vasut }
89ec33de3dSMarek Vasut
spi_claim_bus(struct spi_slave * slave)90ec33de3dSMarek Vasut int spi_claim_bus(struct spi_slave *slave)
91ec33de3dSMarek Vasut {
92ec33de3dSMarek Vasut struct mxs_spi_slave *mxs_slave = to_mxs_slave(slave);
939c471142SOtavio Salvador struct mxs_ssp_regs *ssp_regs = mxs_slave->regs;
94ec33de3dSMarek Vasut uint32_t reg = 0;
95ec33de3dSMarek Vasut
96fa7a51cbSOtavio Salvador mxs_reset_block(&ssp_regs->hw_ssp_ctrl0_reg);
97ec33de3dSMarek Vasut
98a928a36fSMarek Vasut writel((slave->cs << MXS_SSP_CHIPSELECT_SHIFT) |
99a928a36fSMarek Vasut SSP_CTRL0_BUS_WIDTH_ONE_BIT,
100a928a36fSMarek Vasut &ssp_regs->hw_ssp_ctrl0);
101ec33de3dSMarek Vasut
102ec33de3dSMarek Vasut reg = SSP_CTRL1_SSP_MODE_SPI | SSP_CTRL1_WORD_LENGTH_EIGHT_BITS;
103ec33de3dSMarek Vasut reg |= (mxs_slave->mode & SPI_CPOL) ? SSP_CTRL1_POLARITY : 0;
104ec33de3dSMarek Vasut reg |= (mxs_slave->mode & SPI_CPHA) ? SSP_CTRL1_PHASE : 0;
105ec33de3dSMarek Vasut writel(reg, &ssp_regs->hw_ssp_ctrl1);
106ec33de3dSMarek Vasut
107ec33de3dSMarek Vasut writel(0, &ssp_regs->hw_ssp_cmd0);
108ec33de3dSMarek Vasut
109bf48fcb6SOtavio Salvador mxs_set_ssp_busclock(slave->bus, mxs_slave->max_khz);
110ec33de3dSMarek Vasut
111ec33de3dSMarek Vasut return 0;
112ec33de3dSMarek Vasut }
113ec33de3dSMarek Vasut
spi_release_bus(struct spi_slave * slave)114ec33de3dSMarek Vasut void spi_release_bus(struct spi_slave *slave)
115ec33de3dSMarek Vasut {
116ec33de3dSMarek Vasut }
117ec33de3dSMarek Vasut
mxs_spi_start_xfer(struct mxs_ssp_regs * ssp_regs)1189c471142SOtavio Salvador static void mxs_spi_start_xfer(struct mxs_ssp_regs *ssp_regs)
119ec33de3dSMarek Vasut {
120ec33de3dSMarek Vasut writel(SSP_CTRL0_LOCK_CS, &ssp_regs->hw_ssp_ctrl0_set);
121ec33de3dSMarek Vasut writel(SSP_CTRL0_IGNORE_CRC, &ssp_regs->hw_ssp_ctrl0_clr);
122ec33de3dSMarek Vasut }
123ec33de3dSMarek Vasut
mxs_spi_end_xfer(struct mxs_ssp_regs * ssp_regs)1249c471142SOtavio Salvador static void mxs_spi_end_xfer(struct mxs_ssp_regs *ssp_regs)
125ec33de3dSMarek Vasut {
126ec33de3dSMarek Vasut writel(SSP_CTRL0_LOCK_CS, &ssp_regs->hw_ssp_ctrl0_clr);
127ec33de3dSMarek Vasut writel(SSP_CTRL0_IGNORE_CRC, &ssp_regs->hw_ssp_ctrl0_set);
128ec33de3dSMarek Vasut }
129ec33de3dSMarek Vasut
mxs_spi_xfer_pio(struct mxs_spi_slave * slave,char * data,int length,int write,unsigned long flags)130ccd4d5a0SMarek Vasut static int mxs_spi_xfer_pio(struct mxs_spi_slave *slave,
131ccd4d5a0SMarek Vasut char *data, int length, int write, unsigned long flags)
132ec33de3dSMarek Vasut {
1339c471142SOtavio Salvador struct mxs_ssp_regs *ssp_regs = slave->regs;
134c7065fa8SMarek Vasut
135ec33de3dSMarek Vasut if (flags & SPI_XFER_BEGIN)
136ec33de3dSMarek Vasut mxs_spi_start_xfer(ssp_regs);
137ec33de3dSMarek Vasut
138ccd4d5a0SMarek Vasut while (length--) {
139ec33de3dSMarek Vasut /* We transfer 1 byte */
140c96e78ccSMarek Vasut #if defined(CONFIG_MX23)
141c96e78ccSMarek Vasut writel(SSP_CTRL0_XFER_COUNT_MASK, &ssp_regs->hw_ssp_ctrl0_clr);
142c96e78ccSMarek Vasut writel(1, &ssp_regs->hw_ssp_ctrl0_set);
143c96e78ccSMarek Vasut #elif defined(CONFIG_MX28)
144ec33de3dSMarek Vasut writel(1, &ssp_regs->hw_ssp_xfer_size);
145c96e78ccSMarek Vasut #endif
146ec33de3dSMarek Vasut
147ccd4d5a0SMarek Vasut if ((flags & SPI_XFER_END) && !length)
148ec33de3dSMarek Vasut mxs_spi_end_xfer(ssp_regs);
149ec33de3dSMarek Vasut
150c7065fa8SMarek Vasut if (write)
151ec33de3dSMarek Vasut writel(SSP_CTRL0_READ, &ssp_regs->hw_ssp_ctrl0_clr);
152ec33de3dSMarek Vasut else
153ec33de3dSMarek Vasut writel(SSP_CTRL0_READ, &ssp_regs->hw_ssp_ctrl0_set);
154ec33de3dSMarek Vasut
155ec33de3dSMarek Vasut writel(SSP_CTRL0_RUN, &ssp_regs->hw_ssp_ctrl0_set);
156ec33de3dSMarek Vasut
157fa7a51cbSOtavio Salvador if (mxs_wait_mask_set(&ssp_regs->hw_ssp_ctrl0_reg,
158ec33de3dSMarek Vasut SSP_CTRL0_RUN, MXS_SPI_MAX_TIMEOUT)) {
159ec33de3dSMarek Vasut printf("MXS SPI: Timeout waiting for start\n");
160d9fb6a4cSFabio Estevam return -ETIMEDOUT;
161ec33de3dSMarek Vasut }
162ec33de3dSMarek Vasut
163c7065fa8SMarek Vasut if (write)
164c7065fa8SMarek Vasut writel(*data++, &ssp_regs->hw_ssp_data);
165ec33de3dSMarek Vasut
166ec33de3dSMarek Vasut writel(SSP_CTRL0_DATA_XFER, &ssp_regs->hw_ssp_ctrl0_set);
167ec33de3dSMarek Vasut
168c7065fa8SMarek Vasut if (!write) {
169fa7a51cbSOtavio Salvador if (mxs_wait_mask_clr(&ssp_regs->hw_ssp_status_reg,
170ec33de3dSMarek Vasut SSP_STATUS_FIFO_EMPTY, MXS_SPI_MAX_TIMEOUT)) {
171ec33de3dSMarek Vasut printf("MXS SPI: Timeout waiting for data\n");
172d9fb6a4cSFabio Estevam return -ETIMEDOUT;
173ec33de3dSMarek Vasut }
174ec33de3dSMarek Vasut
175c7065fa8SMarek Vasut *data = readl(&ssp_regs->hw_ssp_data);
176c7065fa8SMarek Vasut data++;
177ec33de3dSMarek Vasut }
178ec33de3dSMarek Vasut
179fa7a51cbSOtavio Salvador if (mxs_wait_mask_clr(&ssp_regs->hw_ssp_ctrl0_reg,
180ec33de3dSMarek Vasut SSP_CTRL0_RUN, MXS_SPI_MAX_TIMEOUT)) {
181ec33de3dSMarek Vasut printf("MXS SPI: Timeout waiting for finish\n");
182d9fb6a4cSFabio Estevam return -ETIMEDOUT;
183ec33de3dSMarek Vasut }
184ec33de3dSMarek Vasut }
185ec33de3dSMarek Vasut
186ec33de3dSMarek Vasut return 0;
187ccd4d5a0SMarek Vasut }
188ccd4d5a0SMarek Vasut
mxs_spi_xfer_dma(struct mxs_spi_slave * slave,char * data,int length,int write,unsigned long flags)1897c5e6f7aSMarek Vasut static int mxs_spi_xfer_dma(struct mxs_spi_slave *slave,
1907c5e6f7aSMarek Vasut char *data, int length, int write, unsigned long flags)
1917c5e6f7aSMarek Vasut {
1922c432144SMarek Vasut const int xfer_max_sz = 0xff00;
1932c432144SMarek Vasut const int desc_count = DIV_ROUND_UP(length, xfer_max_sz) + 1;
1949c471142SOtavio Salvador struct mxs_ssp_regs *ssp_regs = slave->regs;
1952c432144SMarek Vasut struct mxs_dma_desc *dp;
1962c432144SMarek Vasut uint32_t ctrl0;
1977c5e6f7aSMarek Vasut uint32_t cache_data_count;
19888d15559SMarek Vasut const uint32_t dstart = (uint32_t)data;
1997c5e6f7aSMarek Vasut int dmach;
2002c432144SMarek Vasut int tl;
201e9f7eafdSMarek Vasut int ret = 0;
2027c5e6f7aSMarek Vasut
203c96e78ccSMarek Vasut #if defined(CONFIG_MX23)
204c96e78ccSMarek Vasut const int mxs_spi_pio_words = 1;
205c96e78ccSMarek Vasut #elif defined(CONFIG_MX28)
206c96e78ccSMarek Vasut const int mxs_spi_pio_words = 4;
207c96e78ccSMarek Vasut #endif
208c96e78ccSMarek Vasut
2092c432144SMarek Vasut ALLOC_CACHE_ALIGN_BUFFER(struct mxs_dma_desc, desc, desc_count);
2102c432144SMarek Vasut
2112c432144SMarek Vasut memset(desc, 0, sizeof(struct mxs_dma_desc) * desc_count);
2122c432144SMarek Vasut
2132c432144SMarek Vasut ctrl0 = readl(&ssp_regs->hw_ssp_ctrl0);
2142c432144SMarek Vasut ctrl0 |= SSP_CTRL0_DATA_XFER;
2157c5e6f7aSMarek Vasut
2167c5e6f7aSMarek Vasut if (flags & SPI_XFER_BEGIN)
2177c5e6f7aSMarek Vasut ctrl0 |= SSP_CTRL0_LOCK_CS;
2187c5e6f7aSMarek Vasut if (!write)
2197c5e6f7aSMarek Vasut ctrl0 |= SSP_CTRL0_READ;
2207c5e6f7aSMarek Vasut
2217c5e6f7aSMarek Vasut if (length % ARCH_DMA_MINALIGN)
2227c5e6f7aSMarek Vasut cache_data_count = roundup(length, ARCH_DMA_MINALIGN);
2237c5e6f7aSMarek Vasut else
2247c5e6f7aSMarek Vasut cache_data_count = length;
2257c5e6f7aSMarek Vasut
2267c5e6f7aSMarek Vasut /* Flush data to DRAM so DMA can pick them up */
22788d15559SMarek Vasut if (write)
22888d15559SMarek Vasut flush_dcache_range(dstart, dstart + cache_data_count);
22988d15559SMarek Vasut
23088d15559SMarek Vasut /* Invalidate the area, so no writeback into the RAM races with DMA */
23188d15559SMarek Vasut invalidate_dcache_range(dstart, dstart + cache_data_count);
2327c5e6f7aSMarek Vasut
2337c5e6f7aSMarek Vasut dmach = MXS_DMA_CHANNEL_AHB_APBH_SSP0 + slave->slave.bus;
2342c432144SMarek Vasut
2352c432144SMarek Vasut dp = desc;
2362c432144SMarek Vasut while (length) {
2372c432144SMarek Vasut dp->address = (dma_addr_t)dp;
2382c432144SMarek Vasut dp->cmd.address = (dma_addr_t)data;
2392c432144SMarek Vasut
2402c432144SMarek Vasut /*
2412c432144SMarek Vasut * This is correct, even though it does indeed look insane.
2422c432144SMarek Vasut * I hereby have to, wholeheartedly, thank Freescale Inc.,
2432c432144SMarek Vasut * for always inventing insane hardware and keeping me busy
2442c432144SMarek Vasut * and employed ;-)
2452c432144SMarek Vasut */
2462c432144SMarek Vasut if (write)
2472c432144SMarek Vasut dp->cmd.data = MXS_DMA_DESC_COMMAND_DMA_READ;
2482c432144SMarek Vasut else
2492c432144SMarek Vasut dp->cmd.data = MXS_DMA_DESC_COMMAND_DMA_WRITE;
2502c432144SMarek Vasut
2512c432144SMarek Vasut /*
2522c432144SMarek Vasut * The DMA controller can transfer large chunks (64kB) at
2532c432144SMarek Vasut * time by setting the transfer length to 0. Setting tl to
2542c432144SMarek Vasut * 0x10000 will overflow below and make .data contain 0.
2552c432144SMarek Vasut * Otherwise, 0xff00 is the transfer maximum.
2562c432144SMarek Vasut */
2572c432144SMarek Vasut if (length >= 0x10000)
2582c432144SMarek Vasut tl = 0x10000;
2592c432144SMarek Vasut else
2602c432144SMarek Vasut tl = min(length, xfer_max_sz);
2612c432144SMarek Vasut
2622c432144SMarek Vasut dp->cmd.data |=
263e9f7eafdSMarek Vasut ((tl & 0xffff) << MXS_DMA_DESC_BYTES_OFFSET) |
264c96e78ccSMarek Vasut (mxs_spi_pio_words << MXS_DMA_DESC_PIO_WORDS_OFFSET) |
2652c432144SMarek Vasut MXS_DMA_DESC_HALT_ON_TERMINATE |
2662c432144SMarek Vasut MXS_DMA_DESC_TERMINATE_FLUSH;
2672c432144SMarek Vasut
2682c432144SMarek Vasut data += tl;
2692c432144SMarek Vasut length -= tl;
2702c432144SMarek Vasut
271e9f7eafdSMarek Vasut if (!length) {
272e9f7eafdSMarek Vasut dp->cmd.data |= MXS_DMA_DESC_IRQ | MXS_DMA_DESC_DEC_SEM;
273e9f7eafdSMarek Vasut
274e9f7eafdSMarek Vasut if (flags & SPI_XFER_END) {
275e9f7eafdSMarek Vasut ctrl0 &= ~SSP_CTRL0_LOCK_CS;
276e9f7eafdSMarek Vasut ctrl0 |= SSP_CTRL0_IGNORE_CRC;
277e9f7eafdSMarek Vasut }
278e9f7eafdSMarek Vasut }
279e9f7eafdSMarek Vasut
280e9f7eafdSMarek Vasut /*
281c96e78ccSMarek Vasut * Write CTRL0, CMD0, CMD1 and XFER_SIZE registers in
282c96e78ccSMarek Vasut * case of MX28, write only CTRL0 in case of MX23 due
283c96e78ccSMarek Vasut * to the difference in register layout. It is utterly
284e9f7eafdSMarek Vasut * essential that the XFER_SIZE register is written on
285e9f7eafdSMarek Vasut * a per-descriptor basis with the same size as is the
286e9f7eafdSMarek Vasut * descriptor!
287e9f7eafdSMarek Vasut */
288e9f7eafdSMarek Vasut dp->cmd.pio_words[0] = ctrl0;
289c96e78ccSMarek Vasut #ifdef CONFIG_MX28
290e9f7eafdSMarek Vasut dp->cmd.pio_words[1] = 0;
291e9f7eafdSMarek Vasut dp->cmd.pio_words[2] = 0;
292e9f7eafdSMarek Vasut dp->cmd.pio_words[3] = tl;
293c96e78ccSMarek Vasut #endif
294e9f7eafdSMarek Vasut
2952c432144SMarek Vasut mxs_dma_desc_append(dmach, dp);
2962c432144SMarek Vasut
2972c432144SMarek Vasut dp++;
2982c432144SMarek Vasut }
2992c432144SMarek Vasut
3007c5e6f7aSMarek Vasut if (mxs_dma_go(dmach))
301e9f7eafdSMarek Vasut ret = -EINVAL;
3027c5e6f7aSMarek Vasut
3037c5e6f7aSMarek Vasut /* The data arrived into DRAM, invalidate cache over them */
30488d15559SMarek Vasut if (!write)
30588d15559SMarek Vasut invalidate_dcache_range(dstart, dstart + cache_data_count);
3067c5e6f7aSMarek Vasut
307e9f7eafdSMarek Vasut return ret;
3087c5e6f7aSMarek Vasut }
3097c5e6f7aSMarek Vasut
spi_xfer(struct spi_slave * slave,unsigned int bitlen,const void * dout,void * din,unsigned long flags)310ccd4d5a0SMarek Vasut int spi_xfer(struct spi_slave *slave, unsigned int bitlen,
311ccd4d5a0SMarek Vasut const void *dout, void *din, unsigned long flags)
312ccd4d5a0SMarek Vasut {
313ccd4d5a0SMarek Vasut struct mxs_spi_slave *mxs_slave = to_mxs_slave(slave);
3149c471142SOtavio Salvador struct mxs_ssp_regs *ssp_regs = mxs_slave->regs;
315ccd4d5a0SMarek Vasut int len = bitlen / 8;
316ccd4d5a0SMarek Vasut char dummy;
317ccd4d5a0SMarek Vasut int write = 0;
318ccd4d5a0SMarek Vasut char *data = NULL;
3197c5e6f7aSMarek Vasut int dma = 1;
3207c5e6f7aSMarek Vasut
321ccd4d5a0SMarek Vasut if (bitlen == 0) {
322ccd4d5a0SMarek Vasut if (flags & SPI_XFER_END) {
323ccd4d5a0SMarek Vasut din = (void *)&dummy;
324ccd4d5a0SMarek Vasut len = 1;
325ccd4d5a0SMarek Vasut } else
326ccd4d5a0SMarek Vasut return 0;
327ccd4d5a0SMarek Vasut }
328ccd4d5a0SMarek Vasut
329ccd4d5a0SMarek Vasut /* Half-duplex only */
330ccd4d5a0SMarek Vasut if (din && dout)
331ccd4d5a0SMarek Vasut return -EINVAL;
332ccd4d5a0SMarek Vasut /* No data */
333ccd4d5a0SMarek Vasut if (!din && !dout)
334ccd4d5a0SMarek Vasut return 0;
335ccd4d5a0SMarek Vasut
336ccd4d5a0SMarek Vasut if (dout) {
337ccd4d5a0SMarek Vasut data = (char *)dout;
338ccd4d5a0SMarek Vasut write = 1;
339ccd4d5a0SMarek Vasut } else if (din) {
340ccd4d5a0SMarek Vasut data = (char *)din;
341ccd4d5a0SMarek Vasut write = 0;
342ccd4d5a0SMarek Vasut }
343ccd4d5a0SMarek Vasut
3447c5e6f7aSMarek Vasut /*
3457c5e6f7aSMarek Vasut * Check for alignment, if the buffer is aligned, do DMA transfer,
3467c5e6f7aSMarek Vasut * PIO otherwise. This is a temporary workaround until proper bounce
3477c5e6f7aSMarek Vasut * buffer is in place.
3487c5e6f7aSMarek Vasut */
3497c5e6f7aSMarek Vasut if (dma) {
3507c5e6f7aSMarek Vasut if (((uint32_t)data) & (ARCH_DMA_MINALIGN - 1))
3517c5e6f7aSMarek Vasut dma = 0;
3527c5e6f7aSMarek Vasut if (((uint32_t)len) & (ARCH_DMA_MINALIGN - 1))
3537c5e6f7aSMarek Vasut dma = 0;
3547c5e6f7aSMarek Vasut }
3557c5e6f7aSMarek Vasut
3567c5e6f7aSMarek Vasut if (!dma || (len < MXSSSP_SMALL_TRANSFER)) {
3577c5e6f7aSMarek Vasut writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_clr);
358ccd4d5a0SMarek Vasut return mxs_spi_xfer_pio(mxs_slave, data, len, write, flags);
3597c5e6f7aSMarek Vasut } else {
3607c5e6f7aSMarek Vasut writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_set);
3617c5e6f7aSMarek Vasut return mxs_spi_xfer_dma(mxs_slave, data, len, write, flags);
3627c5e6f7aSMarek Vasut }
363ec33de3dSMarek Vasut }
364