xref: /rk3399_rockchip-uboot/drivers/spi/mxc_spi.c (revision abdcd79a4cfa48197b1ddb81bc6dfafffdc50b6f)
138254f45SGuennadi Liakhovetski /*
238254f45SGuennadi Liakhovetski  * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
338254f45SGuennadi Liakhovetski  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
538254f45SGuennadi Liakhovetski  */
638254f45SGuennadi Liakhovetski 
738254f45SGuennadi Liakhovetski #include <common.h>
8*abdcd79aSPeng Fan #include <dm.h>
9d255bb0eSHaavard Skinnemoen #include <malloc.h>
1038254f45SGuennadi Liakhovetski #include <spi.h>
111221ce45SMasahiro Yamada #include <linux/errno.h>
1238254f45SGuennadi Liakhovetski #include <asm/io.h>
13d8e0ca85SStefano Babic #include <asm/gpio.h>
1486271115SStefano Babic #include <asm/arch/imx-regs.h>
1586271115SStefano Babic #include <asm/arch/clock.h>
16552a848eSStefano Babic #include <asm/mach-imx/spi.h>
1738254f45SGuennadi Liakhovetski 
18*abdcd79aSPeng Fan DECLARE_GLOBAL_DATA_PTR;
19*abdcd79aSPeng Fan 
2038254f45SGuennadi Liakhovetski #ifdef CONFIG_MX27
2138254f45SGuennadi Liakhovetski /* i.MX27 has a completely wrong register layout and register definitions in the
2238254f45SGuennadi Liakhovetski  * datasheet, the correct one is in the Freescale's Linux driver */
2338254f45SGuennadi Liakhovetski 
2461a58a16SHelmut Raiger #error "i.MX27 CSPI not supported due to drastic differences in register definitions" \
2538254f45SGuennadi Liakhovetski "See linux mxc_spi driver from Freescale for details."
2638254f45SGuennadi Liakhovetski #endif
2738254f45SGuennadi Liakhovetski 
board_spi_cs_gpio(unsigned bus,unsigned cs)28155fa9afSNikita Kiryanov __weak int board_spi_cs_gpio(unsigned bus, unsigned cs)
29155fa9afSNikita Kiryanov {
30155fa9afSNikita Kiryanov 	return -1;
31155fa9afSNikita Kiryanov }
32155fa9afSNikita Kiryanov 
33c4ea1424SStefano Babic #define OUT	MXC_GPIO_DIRECTION_OUT
34c4ea1424SStefano Babic 
35ac87c17dSStefano Babic #define reg_read readl
36ac87c17dSStefano Babic #define reg_write(a, v) writel(v, a)
37ac87c17dSStefano Babic 
38f659b573SHeiko Schocher #if !defined(CONFIG_SYS_SPI_MXC_WAIT)
39f659b573SHeiko Schocher #define CONFIG_SYS_SPI_MXC_WAIT		(CONFIG_SYS_HZ/100)	/* 10 ms */
40f659b573SHeiko Schocher #endif
41f659b573SHeiko Schocher 
42d255bb0eSHaavard Skinnemoen struct mxc_spi_slave {
43d255bb0eSHaavard Skinnemoen 	struct spi_slave slave;
44d255bb0eSHaavard Skinnemoen 	unsigned long	base;
45d255bb0eSHaavard Skinnemoen 	u32		ctrl_reg;
4608c61a58SEric Nelson #if defined(MXC_ECSPI)
47d205ddcfSStefano Babic 	u32		cfg_reg;
48d205ddcfSStefano Babic #endif
49fc7a93c8SGuennadi Liakhovetski 	int		gpio;
50c4ea1424SStefano Babic 	int		ss_pol;
51027a9a00SMarkus Niebel 	unsigned int	max_hz;
52027a9a00SMarkus Niebel 	unsigned int	mode;
53*abdcd79aSPeng Fan 	struct gpio_desc ss;
5438254f45SGuennadi Liakhovetski };
55d255bb0eSHaavard Skinnemoen 
to_mxc_spi_slave(struct spi_slave * slave)56d255bb0eSHaavard Skinnemoen static inline struct mxc_spi_slave *to_mxc_spi_slave(struct spi_slave *slave)
57d255bb0eSHaavard Skinnemoen {
58d255bb0eSHaavard Skinnemoen 	return container_of(slave, struct mxc_spi_slave, slave);
59d255bb0eSHaavard Skinnemoen }
6038254f45SGuennadi Liakhovetski 
mxc_spi_cs_activate(struct mxc_spi_slave * mxcs)61*abdcd79aSPeng Fan static void mxc_spi_cs_activate(struct mxc_spi_slave *mxcs)
62d205ddcfSStefano Babic {
63*abdcd79aSPeng Fan 	if (CONFIG_IS_ENABLED(DM_SPI)) {
64*abdcd79aSPeng Fan 		dm_gpio_set_value(&mxcs->ss, mxcs->ss_pol);
65*abdcd79aSPeng Fan 	} else {
66d205ddcfSStefano Babic 		if (mxcs->gpio > 0)
67d8e0ca85SStefano Babic 			gpio_set_value(mxcs->gpio, mxcs->ss_pol);
68d205ddcfSStefano Babic 	}
69*abdcd79aSPeng Fan }
70d205ddcfSStefano Babic 
mxc_spi_cs_deactivate(struct mxc_spi_slave * mxcs)71*abdcd79aSPeng Fan static void mxc_spi_cs_deactivate(struct mxc_spi_slave *mxcs)
72d205ddcfSStefano Babic {
73*abdcd79aSPeng Fan 	if (CONFIG_IS_ENABLED(DM_SPI)) {
74*abdcd79aSPeng Fan 		dm_gpio_set_value(&mxcs->ss, !(mxcs->ss_pol));
75*abdcd79aSPeng Fan 	} else {
76d205ddcfSStefano Babic 		if (mxcs->gpio > 0)
77*abdcd79aSPeng Fan 			gpio_set_value(mxcs->gpio, !(mxcs->ss_pol));
78*abdcd79aSPeng Fan 	}
79d205ddcfSStefano Babic }
80d205ddcfSStefano Babic 
get_cspi_div(u32 div)81afaa9f65SAnatolij Gustschin u32 get_cspi_div(u32 div)
82afaa9f65SAnatolij Gustschin {
83afaa9f65SAnatolij Gustschin 	int i;
84afaa9f65SAnatolij Gustschin 
85afaa9f65SAnatolij Gustschin 	for (i = 0; i < 8; i++) {
86afaa9f65SAnatolij Gustschin 		if (div <= (4 << i))
87afaa9f65SAnatolij Gustschin 			return i;
88afaa9f65SAnatolij Gustschin 	}
89afaa9f65SAnatolij Gustschin 	return i;
90afaa9f65SAnatolij Gustschin }
91afaa9f65SAnatolij Gustschin 
9208c61a58SEric Nelson #ifdef MXC_CSPI
spi_cfg_mxc(struct mxc_spi_slave * mxcs,unsigned int cs)93027a9a00SMarkus Niebel static s32 spi_cfg_mxc(struct mxc_spi_slave *mxcs, unsigned int cs)
94c9d59c7fSStefano Babic {
95c9d59c7fSStefano Babic 	unsigned int ctrl_reg;
96afaa9f65SAnatolij Gustschin 	u32 clk_src;
97afaa9f65SAnatolij Gustschin 	u32 div;
98027a9a00SMarkus Niebel 	unsigned int max_hz = mxcs->max_hz;
99027a9a00SMarkus Niebel 	unsigned int mode = mxcs->mode;
100afaa9f65SAnatolij Gustschin 
101afaa9f65SAnatolij Gustschin 	clk_src = mxc_get_clock(MXC_CSPI_CLK);
102afaa9f65SAnatolij Gustschin 
103cd200403SBenoît Thébaudeau 	div = DIV_ROUND_UP(clk_src, max_hz);
104afaa9f65SAnatolij Gustschin 	div = get_cspi_div(div);
105afaa9f65SAnatolij Gustschin 
106afaa9f65SAnatolij Gustschin 	debug("clk %d Hz, div %d, real clk %d Hz\n",
107afaa9f65SAnatolij Gustschin 		max_hz, div, clk_src / (4 << div));
108c9d59c7fSStefano Babic 
109c9d59c7fSStefano Babic 	ctrl_reg = MXC_CSPICTRL_CHIPSELECT(cs) |
110c9d59c7fSStefano Babic 		MXC_CSPICTRL_BITCOUNT(MXC_CSPICTRL_MAXBITS) |
111afaa9f65SAnatolij Gustschin 		MXC_CSPICTRL_DATARATE(div) |
112c9d59c7fSStefano Babic 		MXC_CSPICTRL_EN |
113c9d59c7fSStefano Babic #ifdef CONFIG_MX35
114c9d59c7fSStefano Babic 		MXC_CSPICTRL_SSCTL |
115c9d59c7fSStefano Babic #endif
116c9d59c7fSStefano Babic 		MXC_CSPICTRL_MODE;
117c9d59c7fSStefano Babic 
118c9d59c7fSStefano Babic 	if (mode & SPI_CPHA)
119c9d59c7fSStefano Babic 		ctrl_reg |= MXC_CSPICTRL_PHA;
120c9d59c7fSStefano Babic 	if (mode & SPI_CPOL)
121c9d59c7fSStefano Babic 		ctrl_reg |= MXC_CSPICTRL_POL;
122c9d59c7fSStefano Babic 	if (mode & SPI_CS_HIGH)
123c9d59c7fSStefano Babic 		ctrl_reg |= MXC_CSPICTRL_SSPOL;
124c9d59c7fSStefano Babic 	mxcs->ctrl_reg = ctrl_reg;
125c9d59c7fSStefano Babic 
126c9d59c7fSStefano Babic 	return 0;
127c9d59c7fSStefano Babic }
128c9d59c7fSStefano Babic #endif
129c9d59c7fSStefano Babic 
13008c61a58SEric Nelson #ifdef MXC_ECSPI
spi_cfg_mxc(struct mxc_spi_slave * mxcs,unsigned int cs)131027a9a00SMarkus Niebel static s32 spi_cfg_mxc(struct mxc_spi_slave *mxcs, unsigned int cs)
132d205ddcfSStefano Babic {
133d205ddcfSStefano Babic 	u32 clk_src = mxc_get_clock(MXC_CSPI_CLK);
1349a30903bSDirk Behme 	s32 reg_ctrl, reg_config;
1355d584cceSMarkus Niebel 	u32 ss_pol = 0, sclkpol = 0, sclkpha = 0, sclkctl = 0;
1365d584cceSMarkus Niebel 	u32 pre_div = 0, post_div = 0;
137ac87c17dSStefano Babic 	struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
138027a9a00SMarkus Niebel 	unsigned int max_hz = mxcs->max_hz;
139027a9a00SMarkus Niebel 	unsigned int mode = mxcs->mode;
140d205ddcfSStefano Babic 
1410f1411bcSFabio Estevam 	/*
1420f1411bcSFabio Estevam 	 * Reset SPI and set all CSs to master mode, if toggling
1430f1411bcSFabio Estevam 	 * between slave and master mode we might see a glitch
1440f1411bcSFabio Estevam 	 * on the clock line
1450f1411bcSFabio Estevam 	 */
1460f1411bcSFabio Estevam 	reg_ctrl = MXC_CSPICTRL_MODE_MASK;
1470f1411bcSFabio Estevam 	reg_write(&regs->ctrl, reg_ctrl);
1480f1411bcSFabio Estevam 	reg_ctrl |=  MXC_CSPICTRL_EN;
1490f1411bcSFabio Estevam 	reg_write(&regs->ctrl, reg_ctrl);
150d205ddcfSStefano Babic 
151d205ddcfSStefano Babic 	if (clk_src > max_hz) {
1529a30903bSDirk Behme 		pre_div = (clk_src - 1) / max_hz;
1539a30903bSDirk Behme 		/* fls(1) = 1, fls(0x80000000) = 32, fls(16) = 5 */
1549a30903bSDirk Behme 		post_div = fls(pre_div);
1559a30903bSDirk Behme 		if (post_div > 4) {
1569a30903bSDirk Behme 			post_div -= 4;
1579a30903bSDirk Behme 			if (post_div >= 16) {
158d205ddcfSStefano Babic 				printf("Error: no divider for the freq: %d\n",
159d205ddcfSStefano Babic 					max_hz);
160d205ddcfSStefano Babic 				return -1;
161d205ddcfSStefano Babic 			}
1629a30903bSDirk Behme 			pre_div >>= post_div;
1639a30903bSDirk Behme 		} else {
1649a30903bSDirk Behme 			post_div = 0;
165d205ddcfSStefano Babic 		}
166d205ddcfSStefano Babic 	}
167d205ddcfSStefano Babic 
168d205ddcfSStefano Babic 	debug("pre_div = %d, post_div=%d\n", pre_div, post_div);
169d205ddcfSStefano Babic 	reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_SELCHAN(3)) |
170d205ddcfSStefano Babic 		MXC_CSPICTRL_SELCHAN(cs);
171d205ddcfSStefano Babic 	reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_PREDIV(0x0F)) |
172d205ddcfSStefano Babic 		MXC_CSPICTRL_PREDIV(pre_div);
173d205ddcfSStefano Babic 	reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_POSTDIV(0x0F)) |
174d205ddcfSStefano Babic 		MXC_CSPICTRL_POSTDIV(post_div);
175d205ddcfSStefano Babic 
176d205ddcfSStefano Babic 	if (mode & SPI_CS_HIGH)
177d205ddcfSStefano Babic 		ss_pol = 1;
178d205ddcfSStefano Babic 
1795d584cceSMarkus Niebel 	if (mode & SPI_CPOL) {
180d205ddcfSStefano Babic 		sclkpol = 1;
1815d584cceSMarkus Niebel 		sclkctl = 1;
1825d584cceSMarkus Niebel 	}
183d205ddcfSStefano Babic 
184d205ddcfSStefano Babic 	if (mode & SPI_CPHA)
185d205ddcfSStefano Babic 		sclkpha = 1;
186d205ddcfSStefano Babic 
187ac87c17dSStefano Babic 	reg_config = reg_read(&regs->cfg);
188d205ddcfSStefano Babic 
189d205ddcfSStefano Babic 	/*
190d205ddcfSStefano Babic 	 * Configuration register setup
191c9d59c7fSStefano Babic 	 * The MX51 supports different setup for each SS
192d205ddcfSStefano Babic 	 */
193d205ddcfSStefano Babic 	reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_SSPOL))) |
194d205ddcfSStefano Babic 		(ss_pol << (cs + MXC_CSPICON_SSPOL));
195d205ddcfSStefano Babic 	reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_POL))) |
196d205ddcfSStefano Babic 		(sclkpol << (cs + MXC_CSPICON_POL));
1975d584cceSMarkus Niebel 	reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_CTL))) |
1985d584cceSMarkus Niebel 		(sclkctl << (cs + MXC_CSPICON_CTL));
199d205ddcfSStefano Babic 	reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_PHA))) |
200d205ddcfSStefano Babic 		(sclkpha << (cs + MXC_CSPICON_PHA));
201d205ddcfSStefano Babic 
202d205ddcfSStefano Babic 	debug("reg_ctrl = 0x%x\n", reg_ctrl);
203ac87c17dSStefano Babic 	reg_write(&regs->ctrl, reg_ctrl);
204d205ddcfSStefano Babic 	debug("reg_config = 0x%x\n", reg_config);
205ac87c17dSStefano Babic 	reg_write(&regs->cfg, reg_config);
206d205ddcfSStefano Babic 
207d205ddcfSStefano Babic 	/* save config register and control register */
208d205ddcfSStefano Babic 	mxcs->ctrl_reg = reg_ctrl;
209d205ddcfSStefano Babic 	mxcs->cfg_reg = reg_config;
210d205ddcfSStefano Babic 
211d205ddcfSStefano Babic 	/* clear interrupt reg */
212ac87c17dSStefano Babic 	reg_write(&regs->intr, 0);
213ac87c17dSStefano Babic 	reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
214d205ddcfSStefano Babic 
215d205ddcfSStefano Babic 	return 0;
216d205ddcfSStefano Babic }
217d205ddcfSStefano Babic #endif
218d205ddcfSStefano Babic 
spi_xchg_single(struct mxc_spi_slave * mxcs,unsigned int bitlen,const u8 * dout,u8 * din,unsigned long flags)219*abdcd79aSPeng Fan int spi_xchg_single(struct mxc_spi_slave *mxcs, unsigned int bitlen,
2202f721d17SStefano Babic 	const u8 *dout, u8 *din, unsigned long flags)
22138254f45SGuennadi Liakhovetski {
2229675fed4SAxel Lin 	int nbytes = DIV_ROUND_UP(bitlen, 8);
2232f721d17SStefano Babic 	u32 data, cnt, i;
224ac87c17dSStefano Babic 	struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
225f659b573SHeiko Schocher 	u32 ts;
226f659b573SHeiko Schocher 	int status;
22738254f45SGuennadi Liakhovetski 
2282f721d17SStefano Babic 	debug("%s: bitlen %d dout 0x%x din 0x%x\n",
2292f721d17SStefano Babic 		__func__, bitlen, (u32)dout, (u32)din);
230d205ddcfSStefano Babic 
231d205ddcfSStefano Babic 	mxcs->ctrl_reg = (mxcs->ctrl_reg &
232d205ddcfSStefano Babic 		~MXC_CSPICTRL_BITCOUNT(MXC_CSPICTRL_MAXBITS)) |
23338254f45SGuennadi Liakhovetski 		MXC_CSPICTRL_BITCOUNT(bitlen - 1);
234f9b6a157SGuennadi Liakhovetski 
235ac87c17dSStefano Babic 	reg_write(&regs->ctrl, mxcs->ctrl_reg | MXC_CSPICTRL_EN);
23608c61a58SEric Nelson #ifdef MXC_ECSPI
237ac87c17dSStefano Babic 	reg_write(&regs->cfg, mxcs->cfg_reg);
238d205ddcfSStefano Babic #endif
23938254f45SGuennadi Liakhovetski 
240d205ddcfSStefano Babic 	/* Clear interrupt register */
241ac87c17dSStefano Babic 	reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
242fc7a93c8SGuennadi Liakhovetski 
2432f721d17SStefano Babic 	/*
2442f721d17SStefano Babic 	 * The SPI controller works only with words,
2452f721d17SStefano Babic 	 * check if less than a word is sent.
2462f721d17SStefano Babic 	 * Access to the FIFO is only 32 bit
2472f721d17SStefano Babic 	 */
2482f721d17SStefano Babic 	if (bitlen % 32) {
2492f721d17SStefano Babic 		data = 0;
2502f721d17SStefano Babic 		cnt = (bitlen % 32) / 8;
2512f721d17SStefano Babic 		if (dout) {
2522f721d17SStefano Babic 			for (i = 0; i < cnt; i++) {
2532f721d17SStefano Babic 				data = (data << 8) | (*dout++ & 0xFF);
2542f721d17SStefano Babic 			}
2552f721d17SStefano Babic 		}
2562f721d17SStefano Babic 		debug("Sending SPI 0x%x\n", data);
2572f721d17SStefano Babic 
258ac87c17dSStefano Babic 		reg_write(&regs->txdata, data);
2592f721d17SStefano Babic 		nbytes -= cnt;
2602f721d17SStefano Babic 	}
2612f721d17SStefano Babic 
2622f721d17SStefano Babic 	data = 0;
2632f721d17SStefano Babic 
2642f721d17SStefano Babic 	while (nbytes > 0) {
2652f721d17SStefano Babic 		data = 0;
2662f721d17SStefano Babic 		if (dout) {
2672f721d17SStefano Babic 			/* Buffer is not 32-bit aligned */
2682f721d17SStefano Babic 			if ((unsigned long)dout & 0x03) {
2692f721d17SStefano Babic 				data = 0;
270dff01094SAnatolij Gustschin 				for (i = 0; i < 4; i++)
2712f721d17SStefano Babic 					data = (data << 8) | (*dout++ & 0xFF);
2722f721d17SStefano Babic 			} else {
2732f721d17SStefano Babic 				data = *(u32 *)dout;
2742f721d17SStefano Babic 				data = cpu_to_be32(data);
2752f721d17SStefano Babic 				dout += 4;
2762f721d17SStefano Babic 			}
2776d5ce1bdSTimo Herbrecher 		}
278d205ddcfSStefano Babic 		debug("Sending SPI 0x%x\n", data);
279ac87c17dSStefano Babic 		reg_write(&regs->txdata, data);
2802f721d17SStefano Babic 		nbytes -= 4;
2812f721d17SStefano Babic 	}
28238254f45SGuennadi Liakhovetski 
283d205ddcfSStefano Babic 	/* FIFO is written, now starts the transfer setting the XCH bit */
284ac87c17dSStefano Babic 	reg_write(&regs->ctrl, mxcs->ctrl_reg |
285d205ddcfSStefano Babic 		MXC_CSPICTRL_EN | MXC_CSPICTRL_XCH);
28638254f45SGuennadi Liakhovetski 
287f659b573SHeiko Schocher 	ts = get_timer(0);
288f659b573SHeiko Schocher 	status = reg_read(&regs->stat);
289d205ddcfSStefano Babic 	/* Wait until the TC (Transfer completed) bit is set */
290f659b573SHeiko Schocher 	while ((status & MXC_CSPICTRL_TC) == 0) {
291f659b573SHeiko Schocher 		if (get_timer(ts) > CONFIG_SYS_SPI_MXC_WAIT) {
292f659b573SHeiko Schocher 			printf("spi_xchg_single: Timeout!\n");
293f659b573SHeiko Schocher 			return -1;
294f659b573SHeiko Schocher 		}
295f659b573SHeiko Schocher 		status = reg_read(&regs->stat);
296f659b573SHeiko Schocher 	}
29738254f45SGuennadi Liakhovetski 
298d205ddcfSStefano Babic 	/* Transfer completed, clear any pending request */
299ac87c17dSStefano Babic 	reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
300fc7a93c8SGuennadi Liakhovetski 
3019675fed4SAxel Lin 	nbytes = DIV_ROUND_UP(bitlen, 8);
3022f721d17SStefano Babic 
3032f721d17SStefano Babic 	cnt = nbytes % 32;
3042f721d17SStefano Babic 
3052f721d17SStefano Babic 	if (bitlen % 32) {
306ac87c17dSStefano Babic 		data = reg_read(&regs->rxdata);
3072f721d17SStefano Babic 		cnt = (bitlen % 32) / 8;
308dff01094SAnatolij Gustschin 		data = cpu_to_be32(data) >> ((sizeof(data) - cnt) * 8);
3092f721d17SStefano Babic 		debug("SPI Rx unaligned: 0x%x\n", data);
3102f721d17SStefano Babic 		if (din) {
311dff01094SAnatolij Gustschin 			memcpy(din, &data, cnt);
312dff01094SAnatolij Gustschin 			din += cnt;
3132f721d17SStefano Babic 		}
3142f721d17SStefano Babic 		nbytes -= cnt;
3152f721d17SStefano Babic 	}
316d205ddcfSStefano Babic 
3172f721d17SStefano Babic 	while (nbytes > 0) {
3182f721d17SStefano Babic 		u32 tmp;
319ac87c17dSStefano Babic 		tmp = reg_read(&regs->rxdata);
3202f721d17SStefano Babic 		data = cpu_to_be32(tmp);
3212f721d17SStefano Babic 		debug("SPI Rx: 0x%x 0x%x\n", tmp, data);
322b4141195SMasahiro Yamada 		cnt = min_t(u32, nbytes, sizeof(data));
3232f721d17SStefano Babic 		if (din) {
3242f721d17SStefano Babic 			memcpy(din, &data, cnt);
3252f721d17SStefano Babic 			din += cnt;
3262f721d17SStefano Babic 		}
3272f721d17SStefano Babic 		nbytes -= cnt;
3282f721d17SStefano Babic 	}
329d205ddcfSStefano Babic 
3302f721d17SStefano Babic 	return 0;
331d205ddcfSStefano Babic 
33238254f45SGuennadi Liakhovetski }
33338254f45SGuennadi Liakhovetski 
mxc_spi_xfer_internal(struct mxc_spi_slave * mxcs,unsigned int bitlen,const void * dout,void * din,unsigned long flags)334*abdcd79aSPeng Fan static int mxc_spi_xfer_internal(struct mxc_spi_slave *mxcs,
335*abdcd79aSPeng Fan 				 unsigned int bitlen, const void *dout,
336d255bb0eSHaavard Skinnemoen 				 void *din, unsigned long flags)
33738254f45SGuennadi Liakhovetski {
3389675fed4SAxel Lin 	int n_bytes = DIV_ROUND_UP(bitlen, 8);
3392f721d17SStefano Babic 	int n_bits;
3402f721d17SStefano Babic 	int ret;
3412f721d17SStefano Babic 	u32 blk_size;
3422f721d17SStefano Babic 	u8 *p_outbuf = (u8 *)dout;
3432f721d17SStefano Babic 	u8 *p_inbuf = (u8 *)din;
34438254f45SGuennadi Liakhovetski 
345*abdcd79aSPeng Fan 	if (!mxcs)
346*abdcd79aSPeng Fan 		return -EINVAL;
34738254f45SGuennadi Liakhovetski 
3482f721d17SStefano Babic 	if (flags & SPI_XFER_BEGIN)
349*abdcd79aSPeng Fan 		mxc_spi_cs_activate(mxcs);
350eff536beSMagnus Lilja 
3512f721d17SStefano Babic 	while (n_bytes > 0) {
3522f721d17SStefano Babic 		if (n_bytes < MAX_SPI_BYTES)
3532f721d17SStefano Babic 			blk_size = n_bytes;
354eff536beSMagnus Lilja 		else
3552f721d17SStefano Babic 			blk_size = MAX_SPI_BYTES;
3562f721d17SStefano Babic 
3572f721d17SStefano Babic 		n_bits = blk_size * 8;
3582f721d17SStefano Babic 
359*abdcd79aSPeng Fan 		ret = spi_xchg_single(mxcs, n_bits, p_outbuf, p_inbuf, 0);
3602f721d17SStefano Babic 
3612f721d17SStefano Babic 		if (ret)
3622f721d17SStefano Babic 			return ret;
3632f721d17SStefano Babic 		if (dout)
3642f721d17SStefano Babic 			p_outbuf += blk_size;
3652f721d17SStefano Babic 		if (din)
3662f721d17SStefano Babic 			p_inbuf += blk_size;
3672f721d17SStefano Babic 		n_bytes -= blk_size;
368f9b6a157SGuennadi Liakhovetski 	}
3692f721d17SStefano Babic 
3702f721d17SStefano Babic 	if (flags & SPI_XFER_END) {
371*abdcd79aSPeng Fan 		mxc_spi_cs_deactivate(mxcs);
372f9b6a157SGuennadi Liakhovetski 	}
37338254f45SGuennadi Liakhovetski 
37438254f45SGuennadi Liakhovetski 	return 0;
37538254f45SGuennadi Liakhovetski }
37638254f45SGuennadi Liakhovetski 
mxc_spi_claim_bus_internal(struct mxc_spi_slave * mxcs,int cs)377*abdcd79aSPeng Fan static int mxc_spi_claim_bus_internal(struct mxc_spi_slave *mxcs, int cs)
378*abdcd79aSPeng Fan {
379*abdcd79aSPeng Fan 	struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
380*abdcd79aSPeng Fan 	int ret;
381*abdcd79aSPeng Fan 
382*abdcd79aSPeng Fan 	reg_write(&regs->rxdata, 1);
383*abdcd79aSPeng Fan 	udelay(1);
384*abdcd79aSPeng Fan 	ret = spi_cfg_mxc(mxcs, cs);
385*abdcd79aSPeng Fan 	if (ret) {
386*abdcd79aSPeng Fan 		printf("mxc_spi: cannot setup SPI controller\n");
387*abdcd79aSPeng Fan 		return ret;
388*abdcd79aSPeng Fan 	}
389*abdcd79aSPeng Fan 	reg_write(&regs->period, MXC_CSPIPERIOD_32KHZ);
390*abdcd79aSPeng Fan 	reg_write(&regs->intr, 0);
391*abdcd79aSPeng Fan 
392*abdcd79aSPeng Fan 	return 0;
393*abdcd79aSPeng Fan }
394*abdcd79aSPeng Fan 
395*abdcd79aSPeng Fan #ifndef CONFIG_DM_SPI
spi_xfer(struct spi_slave * slave,unsigned int bitlen,const void * dout,void * din,unsigned long flags)396*abdcd79aSPeng Fan int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
397*abdcd79aSPeng Fan 		void *din, unsigned long flags)
398*abdcd79aSPeng Fan {
399*abdcd79aSPeng Fan 	struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
400*abdcd79aSPeng Fan 
401*abdcd79aSPeng Fan 	return mxc_spi_xfer_internal(mxcs, bitlen, dout, din, flags);
402*abdcd79aSPeng Fan }
403*abdcd79aSPeng Fan 
spi_init(void)40438254f45SGuennadi Liakhovetski void spi_init(void)
40538254f45SGuennadi Liakhovetski {
40638254f45SGuennadi Liakhovetski }
40738254f45SGuennadi Liakhovetski 
408fc7a93c8SGuennadi Liakhovetski /*
409fc7a93c8SGuennadi Liakhovetski  * Some SPI devices require active chip-select over multiple
410fc7a93c8SGuennadi Liakhovetski  * transactions, we achieve this using a GPIO. Still, the SPI
411fc7a93c8SGuennadi Liakhovetski  * controller has to be configured to use one of its own chipselects.
412155fa9afSNikita Kiryanov  * To use this feature you have to implement board_spi_cs_gpio() to assign
413155fa9afSNikita Kiryanov  * a gpio value for each cs (-1 if cs doesn't need to use gpio).
414155fa9afSNikita Kiryanov  * You must use some unused on this SPI controller cs between 0 and 3.
415fc7a93c8SGuennadi Liakhovetski  */
setup_cs_gpio(struct mxc_spi_slave * mxcs,unsigned int bus,unsigned int cs)416155fa9afSNikita Kiryanov static int setup_cs_gpio(struct mxc_spi_slave *mxcs,
417155fa9afSNikita Kiryanov 			 unsigned int bus, unsigned int cs)
418155fa9afSNikita Kiryanov {
419155fa9afSNikita Kiryanov 	int ret;
420155fa9afSNikita Kiryanov 
421155fa9afSNikita Kiryanov 	mxcs->gpio = board_spi_cs_gpio(bus, cs);
422155fa9afSNikita Kiryanov 	if (mxcs->gpio == -1)
423155fa9afSNikita Kiryanov 		return 0;
424155fa9afSNikita Kiryanov 
425*abdcd79aSPeng Fan 	gpio_request(mxcs->gpio, "spi-cs");
426de5bf02cSFabio Estevam 	ret = gpio_direction_output(mxcs->gpio, !(mxcs->ss_pol));
427fc7a93c8SGuennadi Liakhovetski 	if (ret) {
428fc7a93c8SGuennadi Liakhovetski 		printf("mxc_spi: cannot setup gpio %d\n", mxcs->gpio);
429fc7a93c8SGuennadi Liakhovetski 		return -EINVAL;
430fc7a93c8SGuennadi Liakhovetski 	}
431fc7a93c8SGuennadi Liakhovetski 
432155fa9afSNikita Kiryanov 	return 0;
433fc7a93c8SGuennadi Liakhovetski }
434fc7a93c8SGuennadi Liakhovetski 
435*abdcd79aSPeng Fan static unsigned long spi_bases[] = {
436*abdcd79aSPeng Fan 	MXC_SPI_BASE_ADDRESSES
437*abdcd79aSPeng Fan };
438*abdcd79aSPeng Fan 
spi_setup_slave(unsigned int bus,unsigned int cs,unsigned int max_hz,unsigned int mode)439d255bb0eSHaavard Skinnemoen struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
440d255bb0eSHaavard Skinnemoen 			unsigned int max_hz, unsigned int mode)
44138254f45SGuennadi Liakhovetski {
442d255bb0eSHaavard Skinnemoen 	struct mxc_spi_slave *mxcs;
443fc7a93c8SGuennadi Liakhovetski 	int ret;
44438254f45SGuennadi Liakhovetski 
445fc7a93c8SGuennadi Liakhovetski 	if (bus >= ARRAY_SIZE(spi_bases))
446d255bb0eSHaavard Skinnemoen 		return NULL;
44738254f45SGuennadi Liakhovetski 
448027a9a00SMarkus Niebel 	if (max_hz == 0) {
449027a9a00SMarkus Niebel 		printf("Error: desired clock is 0\n");
450027a9a00SMarkus Niebel 		return NULL;
451027a9a00SMarkus Niebel 	}
452027a9a00SMarkus Niebel 
453d3504feeSSimon Glass 	mxcs = spi_alloc_slave(struct mxc_spi_slave, bus, cs);
4542f721d17SStefano Babic 	if (!mxcs) {
4552f721d17SStefano Babic 		puts("mxc_spi: SPI Slave not allocated !\n");
456fc7a93c8SGuennadi Liakhovetski 		return NULL;
4572f721d17SStefano Babic 	}
458fc7a93c8SGuennadi Liakhovetski 
459de5bf02cSFabio Estevam 	mxcs->ss_pol = (mode & SPI_CS_HIGH) ? 1 : 0;
460de5bf02cSFabio Estevam 
461155fa9afSNikita Kiryanov 	ret = setup_cs_gpio(mxcs, bus, cs);
462fc7a93c8SGuennadi Liakhovetski 	if (ret < 0) {
463fc7a93c8SGuennadi Liakhovetski 		free(mxcs);
464fc7a93c8SGuennadi Liakhovetski 		return NULL;
465fc7a93c8SGuennadi Liakhovetski 	}
466fc7a93c8SGuennadi Liakhovetski 
467d205ddcfSStefano Babic 	mxcs->base = spi_bases[bus];
468027a9a00SMarkus Niebel 	mxcs->max_hz = max_hz;
469027a9a00SMarkus Niebel 	mxcs->mode = mode;
470d205ddcfSStefano Babic 
471d255bb0eSHaavard Skinnemoen 	return &mxcs->slave;
472d255bb0eSHaavard Skinnemoen }
473d255bb0eSHaavard Skinnemoen 
spi_free_slave(struct spi_slave * slave)474d255bb0eSHaavard Skinnemoen void spi_free_slave(struct spi_slave *slave)
475d255bb0eSHaavard Skinnemoen {
476f9b6a157SGuennadi Liakhovetski 	struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
477f9b6a157SGuennadi Liakhovetski 
478f9b6a157SGuennadi Liakhovetski 	free(mxcs);
479d255bb0eSHaavard Skinnemoen }
480d255bb0eSHaavard Skinnemoen 
spi_claim_bus(struct spi_slave * slave)481d255bb0eSHaavard Skinnemoen int spi_claim_bus(struct spi_slave *slave)
482d255bb0eSHaavard Skinnemoen {
483d255bb0eSHaavard Skinnemoen 	struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
484d255bb0eSHaavard Skinnemoen 
485*abdcd79aSPeng Fan 	return mxc_spi_claim_bus_internal(mxcs, slave->cs);
48638254f45SGuennadi Liakhovetski }
487d255bb0eSHaavard Skinnemoen 
spi_release_bus(struct spi_slave * slave)488d255bb0eSHaavard Skinnemoen void spi_release_bus(struct spi_slave *slave)
489d255bb0eSHaavard Skinnemoen {
490d255bb0eSHaavard Skinnemoen 	/* TODO: Shut the controller down */
491d255bb0eSHaavard Skinnemoen }
492*abdcd79aSPeng Fan #else
493*abdcd79aSPeng Fan 
mxc_spi_probe(struct udevice * bus)494*abdcd79aSPeng Fan static int mxc_spi_probe(struct udevice *bus)
495*abdcd79aSPeng Fan {
496*abdcd79aSPeng Fan 	struct mxc_spi_slave *plat = bus->platdata;
497*abdcd79aSPeng Fan 	struct mxc_spi_slave *mxcs = dev_get_platdata(bus);
498*abdcd79aSPeng Fan 	int node = dev_of_offset(bus);
499*abdcd79aSPeng Fan 	const void *blob = gd->fdt_blob;
500*abdcd79aSPeng Fan 	int ret;
501*abdcd79aSPeng Fan 
502*abdcd79aSPeng Fan 	if (gpio_request_by_name(bus, "cs-gpios", 0, &plat->ss,
503*abdcd79aSPeng Fan 				 GPIOD_IS_OUT)) {
504*abdcd79aSPeng Fan 		dev_err(bus, "No cs-gpios property\n");
505*abdcd79aSPeng Fan 		return -EINVAL;
506*abdcd79aSPeng Fan 	}
507*abdcd79aSPeng Fan 
508*abdcd79aSPeng Fan 	plat->base = dev_get_addr(bus);
509*abdcd79aSPeng Fan 	if (plat->base == FDT_ADDR_T_NONE)
510*abdcd79aSPeng Fan 		return -ENODEV;
511*abdcd79aSPeng Fan 
512*abdcd79aSPeng Fan 	ret = dm_gpio_set_value(&plat->ss, !(mxcs->ss_pol));
513*abdcd79aSPeng Fan 	if (ret) {
514*abdcd79aSPeng Fan 		dev_err(bus, "Setting cs error\n");
515*abdcd79aSPeng Fan 		return ret;
516*abdcd79aSPeng Fan 	}
517*abdcd79aSPeng Fan 
518*abdcd79aSPeng Fan 	mxcs->max_hz = fdtdec_get_int(blob, node, "spi-max-frequency",
519*abdcd79aSPeng Fan 				      20000000);
520*abdcd79aSPeng Fan 
521*abdcd79aSPeng Fan 	return 0;
522*abdcd79aSPeng Fan }
523*abdcd79aSPeng Fan 
mxc_spi_xfer(struct udevice * dev,unsigned int bitlen,const void * dout,void * din,unsigned long flags)524*abdcd79aSPeng Fan static int mxc_spi_xfer(struct udevice *dev, unsigned int bitlen,
525*abdcd79aSPeng Fan 		const void *dout, void *din, unsigned long flags)
526*abdcd79aSPeng Fan {
527*abdcd79aSPeng Fan 	struct mxc_spi_slave *mxcs = dev_get_platdata(dev->parent);
528*abdcd79aSPeng Fan 
529*abdcd79aSPeng Fan 
530*abdcd79aSPeng Fan 	return mxc_spi_xfer_internal(mxcs, bitlen, dout, din, flags);
531*abdcd79aSPeng Fan }
532*abdcd79aSPeng Fan 
mxc_spi_claim_bus(struct udevice * dev)533*abdcd79aSPeng Fan static int mxc_spi_claim_bus(struct udevice *dev)
534*abdcd79aSPeng Fan {
535*abdcd79aSPeng Fan 	struct mxc_spi_slave *mxcs = dev_get_platdata(dev->parent);
536*abdcd79aSPeng Fan 	struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
537*abdcd79aSPeng Fan 
538*abdcd79aSPeng Fan 	return mxc_spi_claim_bus_internal(mxcs, slave_plat->cs);
539*abdcd79aSPeng Fan }
540*abdcd79aSPeng Fan 
mxc_spi_release_bus(struct udevice * dev)541*abdcd79aSPeng Fan static int mxc_spi_release_bus(struct udevice *dev)
542*abdcd79aSPeng Fan {
543*abdcd79aSPeng Fan 	return 0;
544*abdcd79aSPeng Fan }
545*abdcd79aSPeng Fan 
mxc_spi_set_speed(struct udevice * bus,uint speed)546*abdcd79aSPeng Fan static int mxc_spi_set_speed(struct udevice *bus, uint speed)
547*abdcd79aSPeng Fan {
548*abdcd79aSPeng Fan 	/* Nothing to do */
549*abdcd79aSPeng Fan 	return 0;
550*abdcd79aSPeng Fan }
551*abdcd79aSPeng Fan 
mxc_spi_set_mode(struct udevice * bus,uint mode)552*abdcd79aSPeng Fan static int mxc_spi_set_mode(struct udevice *bus, uint mode)
553*abdcd79aSPeng Fan {
554*abdcd79aSPeng Fan 	struct mxc_spi_slave *mxcs = dev_get_platdata(bus);
555*abdcd79aSPeng Fan 
556*abdcd79aSPeng Fan 	mxcs->mode = mode;
557*abdcd79aSPeng Fan 	mxcs->ss_pol = (mode & SPI_CS_HIGH) ? 1 : 0;
558*abdcd79aSPeng Fan 
559*abdcd79aSPeng Fan 	return 0;
560*abdcd79aSPeng Fan }
561*abdcd79aSPeng Fan 
562*abdcd79aSPeng Fan static const struct dm_spi_ops mxc_spi_ops = {
563*abdcd79aSPeng Fan 	.claim_bus	= mxc_spi_claim_bus,
564*abdcd79aSPeng Fan 	.release_bus	= mxc_spi_release_bus,
565*abdcd79aSPeng Fan 	.xfer		= mxc_spi_xfer,
566*abdcd79aSPeng Fan 	.set_speed	= mxc_spi_set_speed,
567*abdcd79aSPeng Fan 	.set_mode	= mxc_spi_set_mode,
568*abdcd79aSPeng Fan };
569*abdcd79aSPeng Fan 
570*abdcd79aSPeng Fan static const struct udevice_id mxc_spi_ids[] = {
571*abdcd79aSPeng Fan 	{ .compatible = "fsl,imx51-ecspi" },
572*abdcd79aSPeng Fan 	{ }
573*abdcd79aSPeng Fan };
574*abdcd79aSPeng Fan 
575*abdcd79aSPeng Fan U_BOOT_DRIVER(mxc_spi) = {
576*abdcd79aSPeng Fan 	.name	= "mxc_spi",
577*abdcd79aSPeng Fan 	.id	= UCLASS_SPI,
578*abdcd79aSPeng Fan 	.of_match = mxc_spi_ids,
579*abdcd79aSPeng Fan 	.ops	= &mxc_spi_ops,
580*abdcd79aSPeng Fan 	.platdata_auto_alloc_size = sizeof(struct mxc_spi_slave),
581*abdcd79aSPeng Fan 	.probe	= mxc_spi_probe,
582*abdcd79aSPeng Fan };
583*abdcd79aSPeng Fan #endif
584