xref: /rk3399_rockchip-uboot/drivers/spi/fsl_qspi.c (revision c3bb0077c76044d7c820ebaedc8524be9ee91a84)
16b57ff6fSAlison Wang /*
25bc48308SHaikun.Wang@freescale.com  * Copyright 2013-2015 Freescale Semiconductor, Inc.
36b57ff6fSAlison Wang  *
46b57ff6fSAlison Wang  * Freescale Quad Serial Peripheral Interface (QSPI) driver
56b57ff6fSAlison Wang  *
66b57ff6fSAlison Wang  * SPDX-License-Identifier:	GPL-2.0+
76b57ff6fSAlison Wang  */
86b57ff6fSAlison Wang 
96b57ff6fSAlison Wang #include <common.h>
106b57ff6fSAlison Wang #include <malloc.h>
116b57ff6fSAlison Wang #include <spi.h>
126b57ff6fSAlison Wang #include <asm/io.h>
136b57ff6fSAlison Wang #include <linux/sizes.h>
145bc48308SHaikun.Wang@freescale.com #include <dm.h>
155bc48308SHaikun.Wang@freescale.com #include <errno.h>
16beedbc2eSAlexander Stein #include <watchdog.h>
17f0d9665aSSuresh Gupta #include <wait_bit.h>
186b57ff6fSAlison Wang #include "fsl_qspi.h"
196b57ff6fSAlison Wang 
205bc48308SHaikun.Wang@freescale.com DECLARE_GLOBAL_DATA_PTR;
215bc48308SHaikun.Wang@freescale.com 
226b57ff6fSAlison Wang #define RX_BUFFER_SIZE		0x80
23*c3bb0077SPeng Fan #if defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL) || \
24*c3bb0077SPeng Fan 	defined(CONFIG_MX6ULL) || defined(CONFIG_MX7D)
25b93ab2eeSPeng Fan #define TX_BUFFER_SIZE		0x200
26b93ab2eeSPeng Fan #else
276b57ff6fSAlison Wang #define TX_BUFFER_SIZE		0x40
28b93ab2eeSPeng Fan #endif
296b57ff6fSAlison Wang 
308770413fSGong Qianyu #define OFFSET_BITS_MASK	GENMASK(23, 0)
316b57ff6fSAlison Wang 
326b57ff6fSAlison Wang #define FLASH_STATUS_WEL	0x02
336b57ff6fSAlison Wang 
346b57ff6fSAlison Wang /* SEQID */
356b57ff6fSAlison Wang #define SEQID_WREN		1
366b57ff6fSAlison Wang #define SEQID_FAST_READ		2
376b57ff6fSAlison Wang #define SEQID_RDSR		3
386b57ff6fSAlison Wang #define SEQID_SE		4
396b57ff6fSAlison Wang #define SEQID_CHIP_ERASE	5
406b57ff6fSAlison Wang #define SEQID_PP		6
416b57ff6fSAlison Wang #define SEQID_RDID		7
42ba4dc8abSPeng Fan #define SEQID_BE_4K		8
43a2358783SPeng Fan #ifdef CONFIG_SPI_FLASH_BAR
44a2358783SPeng Fan #define SEQID_BRRD		9
45a2358783SPeng Fan #define SEQID_BRWR		10
46a2358783SPeng Fan #define SEQID_RDEAR		11
47a2358783SPeng Fan #define SEQID_WREAR		12
48a2358783SPeng Fan #endif
49febffe8dSYuan Yao #define SEQID_WRAR		13
50febffe8dSYuan Yao #define SEQID_RDAR		14
516b57ff6fSAlison Wang 
5253e3db7fSPeng Fan /* QSPI CMD */
5353e3db7fSPeng Fan #define QSPI_CMD_PP		0x02	/* Page program (up to 256 bytes) */
5453e3db7fSPeng Fan #define QSPI_CMD_RDSR		0x05	/* Read status register */
5553e3db7fSPeng Fan #define QSPI_CMD_WREN		0x06	/* Write enable */
5653e3db7fSPeng Fan #define QSPI_CMD_FAST_READ	0x0b	/* Read data bytes (high frequency) */
57ba4dc8abSPeng Fan #define QSPI_CMD_BE_4K		0x20    /* 4K erase */
5853e3db7fSPeng Fan #define QSPI_CMD_CHIP_ERASE	0xc7	/* Erase whole flash chip */
5953e3db7fSPeng Fan #define QSPI_CMD_SE		0xd8	/* Sector erase (usually 64KiB) */
6053e3db7fSPeng Fan #define QSPI_CMD_RDID		0x9f	/* Read JEDEC ID */
616b57ff6fSAlison Wang 
62a2358783SPeng Fan /* Used for Micron, winbond and Macronix flashes */
63a2358783SPeng Fan #define	QSPI_CMD_WREAR		0xc5	/* EAR register write */
64a2358783SPeng Fan #define	QSPI_CMD_RDEAR		0xc8	/* EAR reigster read */
65a2358783SPeng Fan 
66a2358783SPeng Fan /* Used for Spansion flashes only. */
67a2358783SPeng Fan #define	QSPI_CMD_BRRD		0x16	/* Bank register read */
68a2358783SPeng Fan #define	QSPI_CMD_BRWR		0x17	/* Bank register write */
69a2358783SPeng Fan 
70febffe8dSYuan Yao /* Used for Spansion S25FS-S family flash only. */
71febffe8dSYuan Yao #define QSPI_CMD_RDAR		0x65	/* Read any device register */
72febffe8dSYuan Yao #define QSPI_CMD_WRAR		0x71	/* Write any device register */
73febffe8dSYuan Yao 
7453e3db7fSPeng Fan /* 4-byte address QSPI CMD - used on Spansion and some Macronix flashes */
7553e3db7fSPeng Fan #define QSPI_CMD_FAST_READ_4B	0x0c    /* Read data bytes (high frequency) */
7653e3db7fSPeng Fan #define QSPI_CMD_PP_4B		0x12    /* Page program (up to 256 bytes) */
7753e3db7fSPeng Fan #define QSPI_CMD_SE_4B		0xdc    /* Sector erase (usually 64KiB) */
786b57ff6fSAlison Wang 
795bc48308SHaikun.Wang@freescale.com /* fsl_qspi_platdata flags */
8029e6abd9SJagan Teki #define QSPI_FLAG_REGMAP_ENDIAN_BIG	BIT(0)
815bc48308SHaikun.Wang@freescale.com 
825bc48308SHaikun.Wang@freescale.com /* default SCK frequency, unit: HZ */
835bc48308SHaikun.Wang@freescale.com #define FSL_QSPI_DEFAULT_SCK_FREQ	50000000
845bc48308SHaikun.Wang@freescale.com 
855bc48308SHaikun.Wang@freescale.com /* QSPI max chipselect signals number */
865bc48308SHaikun.Wang@freescale.com #define FSL_QSPI_MAX_CHIPSELECT_NUM     4
875bc48308SHaikun.Wang@freescale.com 
885bc48308SHaikun.Wang@freescale.com #ifdef CONFIG_DM_SPI
895bc48308SHaikun.Wang@freescale.com /**
905bc48308SHaikun.Wang@freescale.com  * struct fsl_qspi_platdata - platform data for Freescale QSPI
915bc48308SHaikun.Wang@freescale.com  *
925bc48308SHaikun.Wang@freescale.com  * @flags: Flags for QSPI QSPI_FLAG_...
935bc48308SHaikun.Wang@freescale.com  * @speed_hz: Default SCK frequency
945bc48308SHaikun.Wang@freescale.com  * @reg_base: Base address of QSPI registers
955bc48308SHaikun.Wang@freescale.com  * @amba_base: Base address of QSPI memory mapping
965bc48308SHaikun.Wang@freescale.com  * @amba_total_size: size of QSPI memory mapping
975bc48308SHaikun.Wang@freescale.com  * @flash_num: Number of active slave devices
985bc48308SHaikun.Wang@freescale.com  * @num_chipselect: Number of QSPI chipselect signals
995bc48308SHaikun.Wang@freescale.com  */
1005bc48308SHaikun.Wang@freescale.com struct fsl_qspi_platdata {
1015bc48308SHaikun.Wang@freescale.com 	u32 flags;
1025bc48308SHaikun.Wang@freescale.com 	u32 speed_hz;
103bf9bffa9SYuan Yao 	fdt_addr_t reg_base;
104bf9bffa9SYuan Yao 	fdt_addr_t amba_base;
105bf9bffa9SYuan Yao 	fdt_size_t amba_total_size;
1065bc48308SHaikun.Wang@freescale.com 	u32 flash_num;
1075bc48308SHaikun.Wang@freescale.com 	u32 num_chipselect;
1085bc48308SHaikun.Wang@freescale.com };
1096b57ff6fSAlison Wang #endif
1106b57ff6fSAlison Wang 
1115bc48308SHaikun.Wang@freescale.com /**
1125bc48308SHaikun.Wang@freescale.com  * struct fsl_qspi_priv - private data for Freescale QSPI
1135bc48308SHaikun.Wang@freescale.com  *
1145bc48308SHaikun.Wang@freescale.com  * @flags: Flags for QSPI QSPI_FLAG_...
1155bc48308SHaikun.Wang@freescale.com  * @bus_clk: QSPI input clk frequency
1165bc48308SHaikun.Wang@freescale.com  * @speed_hz: Default SCK frequency
1175bc48308SHaikun.Wang@freescale.com  * @cur_seqid: current LUT table sequence id
1185bc48308SHaikun.Wang@freescale.com  * @sf_addr: flash access offset
1195bc48308SHaikun.Wang@freescale.com  * @amba_base: Base address of QSPI memory mapping of every CS
1205bc48308SHaikun.Wang@freescale.com  * @amba_total_size: size of QSPI memory mapping
1215bc48308SHaikun.Wang@freescale.com  * @cur_amba_base: Base address of QSPI memory mapping of current CS
1225bc48308SHaikun.Wang@freescale.com  * @flash_num: Number of active slave devices
1235bc48308SHaikun.Wang@freescale.com  * @num_chipselect: Number of QSPI chipselect signals
1245bc48308SHaikun.Wang@freescale.com  * @regs: Point to QSPI register structure for I/O access
1255bc48308SHaikun.Wang@freescale.com  */
1265bc48308SHaikun.Wang@freescale.com struct fsl_qspi_priv {
1275bc48308SHaikun.Wang@freescale.com 	u32 flags;
1285bc48308SHaikun.Wang@freescale.com 	u32 bus_clk;
1295bc48308SHaikun.Wang@freescale.com 	u32 speed_hz;
1305bc48308SHaikun.Wang@freescale.com 	u32 cur_seqid;
1315bc48308SHaikun.Wang@freescale.com 	u32 sf_addr;
1325bc48308SHaikun.Wang@freescale.com 	u32 amba_base[FSL_QSPI_MAX_CHIPSELECT_NUM];
1335bc48308SHaikun.Wang@freescale.com 	u32 amba_total_size;
1345bc48308SHaikun.Wang@freescale.com 	u32 cur_amba_base;
1355bc48308SHaikun.Wang@freescale.com 	u32 flash_num;
1365bc48308SHaikun.Wang@freescale.com 	u32 num_chipselect;
1375bc48308SHaikun.Wang@freescale.com 	struct fsl_qspi_regs *regs;
1386b57ff6fSAlison Wang };
1396b57ff6fSAlison Wang 
1405bc48308SHaikun.Wang@freescale.com #ifndef CONFIG_DM_SPI
1416b57ff6fSAlison Wang struct fsl_qspi {
1426b57ff6fSAlison Wang 	struct spi_slave slave;
1435bc48308SHaikun.Wang@freescale.com 	struct fsl_qspi_priv priv;
1446b57ff6fSAlison Wang };
1455bc48308SHaikun.Wang@freescale.com #endif
1465bc48308SHaikun.Wang@freescale.com 
qspi_read32(u32 flags,u32 * addr)1475bc48308SHaikun.Wang@freescale.com static u32 qspi_read32(u32 flags, u32 *addr)
1485bc48308SHaikun.Wang@freescale.com {
1495bc48308SHaikun.Wang@freescale.com 	return flags & QSPI_FLAG_REGMAP_ENDIAN_BIG ?
1505bc48308SHaikun.Wang@freescale.com 		in_be32(addr) : in_le32(addr);
1515bc48308SHaikun.Wang@freescale.com }
1525bc48308SHaikun.Wang@freescale.com 
qspi_write32(u32 flags,u32 * addr,u32 val)1535bc48308SHaikun.Wang@freescale.com static void qspi_write32(u32 flags, u32 *addr, u32 val)
1545bc48308SHaikun.Wang@freescale.com {
1555bc48308SHaikun.Wang@freescale.com 	flags & QSPI_FLAG_REGMAP_ENDIAN_BIG ?
1565bc48308SHaikun.Wang@freescale.com 		out_be32(addr, val) : out_le32(addr, val);
1575bc48308SHaikun.Wang@freescale.com }
1586b57ff6fSAlison Wang 
1596b57ff6fSAlison Wang /* QSPI support swapping the flash read/write data
1606b57ff6fSAlison Wang  * in hardware for LS102xA, but not for VF610 */
qspi_endian_xchg(u32 data)1616b57ff6fSAlison Wang static inline u32 qspi_endian_xchg(u32 data)
1626b57ff6fSAlison Wang {
1636b57ff6fSAlison Wang #ifdef CONFIG_VF610
1646b57ff6fSAlison Wang 	return swab32(data);
1656b57ff6fSAlison Wang #else
1666b57ff6fSAlison Wang 	return data;
1676b57ff6fSAlison Wang #endif
1686b57ff6fSAlison Wang }
1696b57ff6fSAlison Wang 
qspi_set_lut(struct fsl_qspi_priv * priv)1705bc48308SHaikun.Wang@freescale.com static void qspi_set_lut(struct fsl_qspi_priv *priv)
1716b57ff6fSAlison Wang {
1725bc48308SHaikun.Wang@freescale.com 	struct fsl_qspi_regs *regs = priv->regs;
1736b57ff6fSAlison Wang 	u32 lut_base;
1746b57ff6fSAlison Wang 
1756b57ff6fSAlison Wang 	/* Unlock the LUT */
1765bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lutkey, LUT_KEY_VALUE);
1775bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lckcr, QSPI_LCKCR_UNLOCK);
1786b57ff6fSAlison Wang 
1796b57ff6fSAlison Wang 	/* Write Enable */
1806b57ff6fSAlison Wang 	lut_base = SEQID_WREN * 4;
1815bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base], OPRND0(QSPI_CMD_WREN) |
1826b57ff6fSAlison Wang 		PAD0(LUT_PAD1) | INSTR0(LUT_CMD));
1835bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base + 1], 0);
1845bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base + 2], 0);
1855bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base + 3], 0);
1866b57ff6fSAlison Wang 
1876b57ff6fSAlison Wang 	/* Fast Read */
1886b57ff6fSAlison Wang 	lut_base = SEQID_FAST_READ * 4;
189a2358783SPeng Fan #ifdef CONFIG_SPI_FLASH_BAR
1905bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base],
1915bc48308SHaikun.Wang@freescale.com 		     OPRND0(QSPI_CMD_FAST_READ) | PAD0(LUT_PAD1) |
1925bc48308SHaikun.Wang@freescale.com 		     INSTR0(LUT_CMD) | OPRND1(ADDR24BIT) |
193a2358783SPeng Fan 		     PAD1(LUT_PAD1) | INSTR1(LUT_ADDR));
194a2358783SPeng Fan #else
1956b57ff6fSAlison Wang 	if (FSL_QSPI_FLASH_SIZE  <= SZ_16M)
1965bc48308SHaikun.Wang@freescale.com 		qspi_write32(priv->flags, &regs->lut[lut_base],
1975bc48308SHaikun.Wang@freescale.com 			     OPRND0(QSPI_CMD_FAST_READ) | PAD0(LUT_PAD1) |
1985bc48308SHaikun.Wang@freescale.com 			     INSTR0(LUT_CMD) | OPRND1(ADDR24BIT) |
1996b57ff6fSAlison Wang 			     PAD1(LUT_PAD1) | INSTR1(LUT_ADDR));
2006b57ff6fSAlison Wang 	else
2015bc48308SHaikun.Wang@freescale.com 		qspi_write32(priv->flags, &regs->lut[lut_base],
20253e3db7fSPeng Fan 			     OPRND0(QSPI_CMD_FAST_READ_4B) |
20353e3db7fSPeng Fan 			     PAD0(LUT_PAD1) | INSTR0(LUT_CMD) |
20453e3db7fSPeng Fan 			     OPRND1(ADDR32BIT) | PAD1(LUT_PAD1) |
20553e3db7fSPeng Fan 			     INSTR1(LUT_ADDR));
206a2358783SPeng Fan #endif
2075bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base + 1],
2085bc48308SHaikun.Wang@freescale.com 		     OPRND0(8) | PAD0(LUT_PAD1) | INSTR0(LUT_DUMMY) |
2095bc48308SHaikun.Wang@freescale.com 		     OPRND1(RX_BUFFER_SIZE) | PAD1(LUT_PAD1) |
2106b57ff6fSAlison Wang 		     INSTR1(LUT_READ));
2115bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base + 2], 0);
2125bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base + 3], 0);
2136b57ff6fSAlison Wang 
2146b57ff6fSAlison Wang 	/* Read Status */
2156b57ff6fSAlison Wang 	lut_base = SEQID_RDSR * 4;
2165bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base], OPRND0(QSPI_CMD_RDSR) |
2176b57ff6fSAlison Wang 		PAD0(LUT_PAD1) | INSTR0(LUT_CMD) | OPRND1(1) |
2186b57ff6fSAlison Wang 		PAD1(LUT_PAD1) | INSTR1(LUT_READ));
2195bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base + 1], 0);
2205bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base + 2], 0);
2215bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base + 3], 0);
2226b57ff6fSAlison Wang 
2236b57ff6fSAlison Wang 	/* Erase a sector */
2246b57ff6fSAlison Wang 	lut_base = SEQID_SE * 4;
225a2358783SPeng Fan #ifdef CONFIG_SPI_FLASH_BAR
2265bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base], OPRND0(QSPI_CMD_SE) |
227a2358783SPeng Fan 		     PAD0(LUT_PAD1) | INSTR0(LUT_CMD) | OPRND1(ADDR24BIT) |
228a2358783SPeng Fan 		     PAD1(LUT_PAD1) | INSTR1(LUT_ADDR));
229a2358783SPeng Fan #else
2306b57ff6fSAlison Wang 	if (FSL_QSPI_FLASH_SIZE  <= SZ_16M)
2315bc48308SHaikun.Wang@freescale.com 		qspi_write32(priv->flags, &regs->lut[lut_base],
2325bc48308SHaikun.Wang@freescale.com 			     OPRND0(QSPI_CMD_SE) | PAD0(LUT_PAD1) |
2335bc48308SHaikun.Wang@freescale.com 			     INSTR0(LUT_CMD) | OPRND1(ADDR24BIT) |
2346b57ff6fSAlison Wang 			     PAD1(LUT_PAD1) | INSTR1(LUT_ADDR));
2356b57ff6fSAlison Wang 	else
2365bc48308SHaikun.Wang@freescale.com 		qspi_write32(priv->flags, &regs->lut[lut_base],
2375bc48308SHaikun.Wang@freescale.com 			     OPRND0(QSPI_CMD_SE_4B) | PAD0(LUT_PAD1) |
2385bc48308SHaikun.Wang@freescale.com 			     INSTR0(LUT_CMD) | OPRND1(ADDR32BIT) |
2396b57ff6fSAlison Wang 			     PAD1(LUT_PAD1) | INSTR1(LUT_ADDR));
240a2358783SPeng Fan #endif
2415bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base + 1], 0);
2425bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base + 2], 0);
2435bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base + 3], 0);
2446b57ff6fSAlison Wang 
2456b57ff6fSAlison Wang 	/* Erase the whole chip */
2466b57ff6fSAlison Wang 	lut_base = SEQID_CHIP_ERASE * 4;
2475bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base],
2485bc48308SHaikun.Wang@freescale.com 		     OPRND0(QSPI_CMD_CHIP_ERASE) |
2496b57ff6fSAlison Wang 		     PAD0(LUT_PAD1) | INSTR0(LUT_CMD));
2505bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base + 1], 0);
2515bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base + 2], 0);
2525bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base + 3], 0);
2536b57ff6fSAlison Wang 
2546b57ff6fSAlison Wang 	/* Page Program */
2556b57ff6fSAlison Wang 	lut_base = SEQID_PP * 4;
256a2358783SPeng Fan #ifdef CONFIG_SPI_FLASH_BAR
2575bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base], OPRND0(QSPI_CMD_PP) |
258a2358783SPeng Fan 		     PAD0(LUT_PAD1) | INSTR0(LUT_CMD) | OPRND1(ADDR24BIT) |
259a2358783SPeng Fan 		     PAD1(LUT_PAD1) | INSTR1(LUT_ADDR));
260a2358783SPeng Fan #else
2616b57ff6fSAlison Wang 	if (FSL_QSPI_FLASH_SIZE  <= SZ_16M)
2625bc48308SHaikun.Wang@freescale.com 		qspi_write32(priv->flags, &regs->lut[lut_base],
2635bc48308SHaikun.Wang@freescale.com 			     OPRND0(QSPI_CMD_PP) | PAD0(LUT_PAD1) |
2645bc48308SHaikun.Wang@freescale.com 			     INSTR0(LUT_CMD) | OPRND1(ADDR24BIT) |
2656b57ff6fSAlison Wang 			     PAD1(LUT_PAD1) | INSTR1(LUT_ADDR));
2666b57ff6fSAlison Wang 	else
2675bc48308SHaikun.Wang@freescale.com 		qspi_write32(priv->flags, &regs->lut[lut_base],
2685bc48308SHaikun.Wang@freescale.com 			     OPRND0(QSPI_CMD_PP_4B) | PAD0(LUT_PAD1) |
2695bc48308SHaikun.Wang@freescale.com 			     INSTR0(LUT_CMD) | OPRND1(ADDR32BIT) |
2706b57ff6fSAlison Wang 			     PAD1(LUT_PAD1) | INSTR1(LUT_ADDR));
271a2358783SPeng Fan #endif
272*c3bb0077SPeng Fan #if defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL) || \
273*c3bb0077SPeng Fan 	defined(CONFIG_MX6ULL) || defined(CONFIG_MX7D)
274b93ab2eeSPeng Fan 	/*
275b93ab2eeSPeng Fan 	 * To MX6SX, OPRND0(TX_BUFFER_SIZE) can not work correctly.
276b93ab2eeSPeng Fan 	 * So, Use IDATSZ in IPCR to determine the size and here set 0.
277b93ab2eeSPeng Fan 	 */
2785bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base + 1], OPRND0(0) |
279b93ab2eeSPeng Fan 		     PAD0(LUT_PAD1) | INSTR0(LUT_WRITE));
280b93ab2eeSPeng Fan #else
2815bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base + 1],
2825bc48308SHaikun.Wang@freescale.com 		     OPRND0(TX_BUFFER_SIZE) |
2836b57ff6fSAlison Wang 		     PAD0(LUT_PAD1) | INSTR0(LUT_WRITE));
284b93ab2eeSPeng Fan #endif
2855bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base + 2], 0);
2865bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base + 3], 0);
2876b57ff6fSAlison Wang 
2886b57ff6fSAlison Wang 	/* READ ID */
2896b57ff6fSAlison Wang 	lut_base = SEQID_RDID * 4;
2905bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base], OPRND0(QSPI_CMD_RDID) |
2916b57ff6fSAlison Wang 		PAD0(LUT_PAD1) | INSTR0(LUT_CMD) | OPRND1(8) |
2926b57ff6fSAlison Wang 		PAD1(LUT_PAD1) | INSTR1(LUT_READ));
2935bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base + 1], 0);
2945bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base + 2], 0);
2955bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base + 3], 0);
2966b57ff6fSAlison Wang 
297ba4dc8abSPeng Fan 	/* SUB SECTOR 4K ERASE */
298ba4dc8abSPeng Fan 	lut_base = SEQID_BE_4K * 4;
2995bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base], OPRND0(QSPI_CMD_BE_4K) |
300ba4dc8abSPeng Fan 		     PAD0(LUT_PAD1) | INSTR0(LUT_CMD) | OPRND1(ADDR24BIT) |
301ba4dc8abSPeng Fan 		     PAD1(LUT_PAD1) | INSTR1(LUT_ADDR));
302ba4dc8abSPeng Fan 
303a2358783SPeng Fan #ifdef CONFIG_SPI_FLASH_BAR
304a2358783SPeng Fan 	/*
305a2358783SPeng Fan 	 * BRRD BRWR RDEAR WREAR are all supported, because it is hard to
306a2358783SPeng Fan 	 * dynamically check whether to set BRRD BRWR or RDEAR WREAR during
307a2358783SPeng Fan 	 * initialization.
308a2358783SPeng Fan 	 */
309a2358783SPeng Fan 	lut_base = SEQID_BRRD * 4;
3105bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base], OPRND0(QSPI_CMD_BRRD) |
311a2358783SPeng Fan 		     PAD0(LUT_PAD1) | INSTR0(LUT_CMD) | OPRND1(1) |
312a2358783SPeng Fan 		     PAD1(LUT_PAD1) | INSTR1(LUT_READ));
313a2358783SPeng Fan 
314a2358783SPeng Fan 	lut_base = SEQID_BRWR * 4;
3155bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base], OPRND0(QSPI_CMD_BRWR) |
316a2358783SPeng Fan 		     PAD0(LUT_PAD1) | INSTR0(LUT_CMD) | OPRND1(1) |
317a2358783SPeng Fan 		     PAD1(LUT_PAD1) | INSTR1(LUT_WRITE));
318a2358783SPeng Fan 
319a2358783SPeng Fan 	lut_base = SEQID_RDEAR * 4;
3205bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base], OPRND0(QSPI_CMD_RDEAR) |
321a2358783SPeng Fan 		     PAD0(LUT_PAD1) | INSTR0(LUT_CMD) | OPRND1(1) |
322a2358783SPeng Fan 		     PAD1(LUT_PAD1) | INSTR1(LUT_READ));
323a2358783SPeng Fan 
324a2358783SPeng Fan 	lut_base = SEQID_WREAR * 4;
3255bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lut[lut_base], OPRND0(QSPI_CMD_WREAR) |
326a2358783SPeng Fan 		     PAD0(LUT_PAD1) | INSTR0(LUT_CMD) | OPRND1(1) |
327a2358783SPeng Fan 		     PAD1(LUT_PAD1) | INSTR1(LUT_WRITE));
328a2358783SPeng Fan #endif
329febffe8dSYuan Yao 
330febffe8dSYuan Yao 	/*
331febffe8dSYuan Yao 	 * Read any device register.
332febffe8dSYuan Yao 	 * Used for Spansion S25FS-S family flash only.
333febffe8dSYuan Yao 	 */
334febffe8dSYuan Yao 	lut_base = SEQID_RDAR * 4;
335febffe8dSYuan Yao 	qspi_write32(priv->flags, &regs->lut[lut_base],
336febffe8dSYuan Yao 		     OPRND0(QSPI_CMD_RDAR) | PAD0(LUT_PAD1) |
337febffe8dSYuan Yao 		     INSTR0(LUT_CMD) | OPRND1(ADDR24BIT) |
338febffe8dSYuan Yao 		     PAD1(LUT_PAD1) | INSTR1(LUT_ADDR));
339febffe8dSYuan Yao 	qspi_write32(priv->flags, &regs->lut[lut_base + 1],
340febffe8dSYuan Yao 		     OPRND0(8) | PAD0(LUT_PAD1) | INSTR0(LUT_DUMMY) |
341febffe8dSYuan Yao 		     OPRND1(1) | PAD1(LUT_PAD1) |
342febffe8dSYuan Yao 		     INSTR1(LUT_READ));
343febffe8dSYuan Yao 
344febffe8dSYuan Yao 	/*
345febffe8dSYuan Yao 	 * Write any device register.
346febffe8dSYuan Yao 	 * Used for Spansion S25FS-S family flash only.
347febffe8dSYuan Yao 	 */
348febffe8dSYuan Yao 	lut_base = SEQID_WRAR * 4;
349febffe8dSYuan Yao 	qspi_write32(priv->flags, &regs->lut[lut_base],
350febffe8dSYuan Yao 		     OPRND0(QSPI_CMD_WRAR) | PAD0(LUT_PAD1) |
351febffe8dSYuan Yao 		     INSTR0(LUT_CMD) | OPRND1(ADDR24BIT) |
352febffe8dSYuan Yao 		     PAD1(LUT_PAD1) | INSTR1(LUT_ADDR));
353febffe8dSYuan Yao 	qspi_write32(priv->flags, &regs->lut[lut_base + 1],
354febffe8dSYuan Yao 		     OPRND0(1) | PAD0(LUT_PAD1) | INSTR0(LUT_WRITE));
355febffe8dSYuan Yao 
3566b57ff6fSAlison Wang 	/* Lock the LUT */
3575bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lutkey, LUT_KEY_VALUE);
3585bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->lckcr, QSPI_LCKCR_LOCK);
3596b57ff6fSAlison Wang }
3606b57ff6fSAlison Wang 
3615f7f70c1SPeng Fan #if defined(CONFIG_SYS_FSL_QSPI_AHB)
3625f7f70c1SPeng Fan /*
3635f7f70c1SPeng Fan  * If we have changed the content of the flash by writing or erasing,
3645f7f70c1SPeng Fan  * we need to invalidate the AHB buffer. If we do not do so, we may read out
3655f7f70c1SPeng Fan  * the wrong data. The spec tells us reset the AHB domain and Serial Flash
3665f7f70c1SPeng Fan  * domain at the same time.
3675f7f70c1SPeng Fan  */
qspi_ahb_invalid(struct fsl_qspi_priv * priv)3685bc48308SHaikun.Wang@freescale.com static inline void qspi_ahb_invalid(struct fsl_qspi_priv *priv)
3695f7f70c1SPeng Fan {
3705bc48308SHaikun.Wang@freescale.com 	struct fsl_qspi_regs *regs = priv->regs;
3715f7f70c1SPeng Fan 	u32 reg;
3725f7f70c1SPeng Fan 
3735bc48308SHaikun.Wang@freescale.com 	reg = qspi_read32(priv->flags, &regs->mcr);
3745f7f70c1SPeng Fan 	reg |= QSPI_MCR_SWRSTHD_MASK | QSPI_MCR_SWRSTSD_MASK;
3755bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->mcr, reg);
3765f7f70c1SPeng Fan 
3775f7f70c1SPeng Fan 	/*
3785f7f70c1SPeng Fan 	 * The minimum delay : 1 AHB + 2 SFCK clocks.
3795f7f70c1SPeng Fan 	 * Delay 1 us is enough.
3805f7f70c1SPeng Fan 	 */
3815f7f70c1SPeng Fan 	udelay(1);
3825f7f70c1SPeng Fan 
3835f7f70c1SPeng Fan 	reg &= ~(QSPI_MCR_SWRSTHD_MASK | QSPI_MCR_SWRSTSD_MASK);
3845bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->mcr, reg);
3855f7f70c1SPeng Fan }
3865f7f70c1SPeng Fan 
3875f7f70c1SPeng Fan /* Read out the data from the AHB buffer. */
qspi_ahb_read(struct fsl_qspi_priv * priv,u8 * rxbuf,int len)3885bc48308SHaikun.Wang@freescale.com static inline void qspi_ahb_read(struct fsl_qspi_priv *priv, u8 *rxbuf, int len)
3895f7f70c1SPeng Fan {
3905bc48308SHaikun.Wang@freescale.com 	struct fsl_qspi_regs *regs = priv->regs;
3915f7f70c1SPeng Fan 	u32 mcr_reg;
39204e5c6d9SYunhui Cui 	void *rx_addr = NULL;
3935f7f70c1SPeng Fan 
3945bc48308SHaikun.Wang@freescale.com 	mcr_reg = qspi_read32(priv->flags, &regs->mcr);
3955f7f70c1SPeng Fan 
3965bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->mcr,
3975bc48308SHaikun.Wang@freescale.com 		     QSPI_MCR_CLR_RXF_MASK | QSPI_MCR_CLR_TXF_MASK |
3985f7f70c1SPeng Fan 		     QSPI_MCR_RESERVED_MASK | QSPI_MCR_END_CFD_LE);
3995f7f70c1SPeng Fan 
40004e5c6d9SYunhui Cui 	rx_addr = (void *)(uintptr_t)(priv->cur_amba_base + priv->sf_addr);
4015f7f70c1SPeng Fan 	/* Read out the data directly from the AHB buffer. */
40204e5c6d9SYunhui Cui 	memcpy(rxbuf, rx_addr, len);
4035f7f70c1SPeng Fan 
4045bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->mcr, mcr_reg);
4055f7f70c1SPeng Fan }
4065f7f70c1SPeng Fan 
qspi_enable_ddr_mode(struct fsl_qspi_priv * priv)4075bc48308SHaikun.Wang@freescale.com static void qspi_enable_ddr_mode(struct fsl_qspi_priv *priv)
4085f7f70c1SPeng Fan {
4095f7f70c1SPeng Fan 	u32 reg, reg2;
4105bc48308SHaikun.Wang@freescale.com 	struct fsl_qspi_regs *regs = priv->regs;
4115f7f70c1SPeng Fan 
4125bc48308SHaikun.Wang@freescale.com 	reg = qspi_read32(priv->flags, &regs->mcr);
4135f7f70c1SPeng Fan 	/* Disable the module */
4145bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->mcr, reg | QSPI_MCR_MDIS_MASK);
4155f7f70c1SPeng Fan 
4165f7f70c1SPeng Fan 	/* Set the Sampling Register for DDR */
4175bc48308SHaikun.Wang@freescale.com 	reg2 = qspi_read32(priv->flags, &regs->smpr);
4185f7f70c1SPeng Fan 	reg2 &= ~QSPI_SMPR_DDRSMP_MASK;
4195f7f70c1SPeng Fan 	reg2 |= (2 << QSPI_SMPR_DDRSMP_SHIFT);
4205bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->smpr, reg2);
4215f7f70c1SPeng Fan 
4225f7f70c1SPeng Fan 	/* Enable the module again (enable the DDR too) */
4235f7f70c1SPeng Fan 	reg |= QSPI_MCR_DDR_EN_MASK;
4245f7f70c1SPeng Fan 	/* Enable bit 29 for imx6sx */
42529e6abd9SJagan Teki 	reg |= BIT(29);
4265f7f70c1SPeng Fan 
4275bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->mcr, reg);
4285f7f70c1SPeng Fan }
4295f7f70c1SPeng Fan 
4305f7f70c1SPeng Fan /*
4315f7f70c1SPeng Fan  * There are two different ways to read out the data from the flash:
4325f7f70c1SPeng Fan  *  the "IP Command Read" and the "AHB Command Read".
4335f7f70c1SPeng Fan  *
4345f7f70c1SPeng Fan  * The IC guy suggests we use the "AHB Command Read" which is faster
4355f7f70c1SPeng Fan  * then the "IP Command Read". (What's more is that there is a bug in
4365f7f70c1SPeng Fan  * the "IP Command Read" in the Vybrid.)
4375f7f70c1SPeng Fan  *
4385f7f70c1SPeng Fan  * After we set up the registers for the "AHB Command Read", we can use
4395f7f70c1SPeng Fan  * the memcpy to read the data directly. A "missed" access to the buffer
4405f7f70c1SPeng Fan  * causes the controller to clear the buffer, and use the sequence pointed
4415f7f70c1SPeng Fan  * by the QUADSPI_BFGENCR[SEQID] to initiate a read from the flash.
4425f7f70c1SPeng Fan  */
qspi_init_ahb_read(struct fsl_qspi_priv * priv)4435bc48308SHaikun.Wang@freescale.com static void qspi_init_ahb_read(struct fsl_qspi_priv *priv)
4445f7f70c1SPeng Fan {
4455bc48308SHaikun.Wang@freescale.com 	struct fsl_qspi_regs *regs = priv->regs;
4465bc48308SHaikun.Wang@freescale.com 
4475f7f70c1SPeng Fan 	/* AHB configuration for access buffer 0/1/2 .*/
4485bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->buf0cr, QSPI_BUFXCR_INVALID_MSTRID);
4495bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->buf1cr, QSPI_BUFXCR_INVALID_MSTRID);
4505bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->buf2cr, QSPI_BUFXCR_INVALID_MSTRID);
4515bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->buf3cr, QSPI_BUF3CR_ALLMST_MASK |
4525f7f70c1SPeng Fan 		     (0x80 << QSPI_BUF3CR_ADATSZ_SHIFT));
4535f7f70c1SPeng Fan 
4545f7f70c1SPeng Fan 	/* We only use the buffer3 */
4555bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->buf0ind, 0);
4565bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->buf1ind, 0);
4575bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->buf2ind, 0);
4585f7f70c1SPeng Fan 
4595f7f70c1SPeng Fan 	/*
4605f7f70c1SPeng Fan 	 * Set the default lut sequence for AHB Read.
4615f7f70c1SPeng Fan 	 * Parallel mode is disabled.
4625f7f70c1SPeng Fan 	 */
4635bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->bfgencr,
4645f7f70c1SPeng Fan 		     SEQID_FAST_READ << QSPI_BFGENCR_SEQID_SHIFT);
4655f7f70c1SPeng Fan 
4665f7f70c1SPeng Fan 	/*Enable DDR Mode*/
4675bc48308SHaikun.Wang@freescale.com 	qspi_enable_ddr_mode(priv);
4685f7f70c1SPeng Fan }
4695f7f70c1SPeng Fan #endif
4705f7f70c1SPeng Fan 
4715bc48308SHaikun.Wang@freescale.com #ifdef CONFIG_SPI_FLASH_BAR
4725bc48308SHaikun.Wang@freescale.com /* Bank register read/write, EAR register read/write */
qspi_op_rdbank(struct fsl_qspi_priv * priv,u8 * rxbuf,u32 len)4735bc48308SHaikun.Wang@freescale.com static void qspi_op_rdbank(struct fsl_qspi_priv *priv, u8 *rxbuf, u32 len)
4746b57ff6fSAlison Wang {
4755bc48308SHaikun.Wang@freescale.com 	struct fsl_qspi_regs *regs = priv->regs;
4765bc48308SHaikun.Wang@freescale.com 	u32 reg, mcr_reg, data, seqid;
4775bc48308SHaikun.Wang@freescale.com 
4785bc48308SHaikun.Wang@freescale.com 	mcr_reg = qspi_read32(priv->flags, &regs->mcr);
4795bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->mcr,
4805bc48308SHaikun.Wang@freescale.com 		     QSPI_MCR_CLR_RXF_MASK | QSPI_MCR_CLR_TXF_MASK |
4815bc48308SHaikun.Wang@freescale.com 		     QSPI_MCR_RESERVED_MASK | QSPI_MCR_END_CFD_LE);
4825bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->rbct, QSPI_RBCT_RXBRD_USEIPS);
4835bc48308SHaikun.Wang@freescale.com 
4845bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->sfar, priv->cur_amba_base);
4855bc48308SHaikun.Wang@freescale.com 
4865bc48308SHaikun.Wang@freescale.com 	if (priv->cur_seqid == QSPI_CMD_BRRD)
4875bc48308SHaikun.Wang@freescale.com 		seqid = SEQID_BRRD;
4885bc48308SHaikun.Wang@freescale.com 	else
4895bc48308SHaikun.Wang@freescale.com 		seqid = SEQID_RDEAR;
4905bc48308SHaikun.Wang@freescale.com 
4915bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->ipcr,
4925bc48308SHaikun.Wang@freescale.com 		     (seqid << QSPI_IPCR_SEQID_SHIFT) | len);
4935bc48308SHaikun.Wang@freescale.com 
4945bc48308SHaikun.Wang@freescale.com 	/* Wait previous command complete */
4955bc48308SHaikun.Wang@freescale.com 	while (qspi_read32(priv->flags, &regs->sr) & QSPI_SR_BUSY_MASK)
4965bc48308SHaikun.Wang@freescale.com 		;
4975bc48308SHaikun.Wang@freescale.com 
4985bc48308SHaikun.Wang@freescale.com 	while (1) {
4994df24f2cSAlexander Stein 		WATCHDOG_RESET();
5004df24f2cSAlexander Stein 
5015bc48308SHaikun.Wang@freescale.com 		reg = qspi_read32(priv->flags, &regs->rbsr);
5025bc48308SHaikun.Wang@freescale.com 		if (reg & QSPI_RBSR_RDBFL_MASK) {
5035bc48308SHaikun.Wang@freescale.com 			data = qspi_read32(priv->flags, &regs->rbdr[0]);
5045bc48308SHaikun.Wang@freescale.com 			data = qspi_endian_xchg(data);
5055bc48308SHaikun.Wang@freescale.com 			memcpy(rxbuf, &data, len);
5065bc48308SHaikun.Wang@freescale.com 			qspi_write32(priv->flags, &regs->mcr,
5075bc48308SHaikun.Wang@freescale.com 				     qspi_read32(priv->flags, &regs->mcr) |
5085bc48308SHaikun.Wang@freescale.com 				     QSPI_MCR_CLR_RXF_MASK);
5095bc48308SHaikun.Wang@freescale.com 			break;
5105bc48308SHaikun.Wang@freescale.com 		}
5115bc48308SHaikun.Wang@freescale.com 	}
5125bc48308SHaikun.Wang@freescale.com 
5135bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->mcr, mcr_reg);
5145bc48308SHaikun.Wang@freescale.com }
5155bc48308SHaikun.Wang@freescale.com #endif
5165bc48308SHaikun.Wang@freescale.com 
qspi_op_rdid(struct fsl_qspi_priv * priv,u32 * rxbuf,u32 len)5175bc48308SHaikun.Wang@freescale.com static void qspi_op_rdid(struct fsl_qspi_priv *priv, u32 *rxbuf, u32 len)
5185bc48308SHaikun.Wang@freescale.com {
5195bc48308SHaikun.Wang@freescale.com 	struct fsl_qspi_regs *regs = priv->regs;
5205207014dSGong Qianyu 	u32 mcr_reg, rbsr_reg, data, size;
5215207014dSGong Qianyu 	int i;
5225bc48308SHaikun.Wang@freescale.com 
5235bc48308SHaikun.Wang@freescale.com 	mcr_reg = qspi_read32(priv->flags, &regs->mcr);
5245bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->mcr,
5255bc48308SHaikun.Wang@freescale.com 		     QSPI_MCR_CLR_RXF_MASK | QSPI_MCR_CLR_TXF_MASK |
5265bc48308SHaikun.Wang@freescale.com 		     QSPI_MCR_RESERVED_MASK | QSPI_MCR_END_CFD_LE);
5275bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->rbct, QSPI_RBCT_RXBRD_USEIPS);
5285bc48308SHaikun.Wang@freescale.com 
5295bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->sfar, priv->cur_amba_base);
5305bc48308SHaikun.Wang@freescale.com 
5315bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->ipcr,
5325bc48308SHaikun.Wang@freescale.com 		     (SEQID_RDID << QSPI_IPCR_SEQID_SHIFT) | 0);
5335bc48308SHaikun.Wang@freescale.com 	while (qspi_read32(priv->flags, &regs->sr) & QSPI_SR_BUSY_MASK)
5345bc48308SHaikun.Wang@freescale.com 		;
5355bc48308SHaikun.Wang@freescale.com 
5365bc48308SHaikun.Wang@freescale.com 	i = 0;
5375207014dSGong Qianyu 	while ((RX_BUFFER_SIZE >= len) && (len > 0)) {
5384df24f2cSAlexander Stein 		WATCHDOG_RESET();
5394df24f2cSAlexander Stein 
5405bc48308SHaikun.Wang@freescale.com 		rbsr_reg = qspi_read32(priv->flags, &regs->rbsr);
5415bc48308SHaikun.Wang@freescale.com 		if (rbsr_reg & QSPI_RBSR_RDBFL_MASK) {
5425bc48308SHaikun.Wang@freescale.com 			data = qspi_read32(priv->flags, &regs->rbdr[i]);
5435bc48308SHaikun.Wang@freescale.com 			data = qspi_endian_xchg(data);
5445207014dSGong Qianyu 			size = (len < 4) ? len : 4;
5455207014dSGong Qianyu 			memcpy(rxbuf, &data, size);
5465207014dSGong Qianyu 			len -= size;
5475bc48308SHaikun.Wang@freescale.com 			rxbuf++;
5485bc48308SHaikun.Wang@freescale.com 			i++;
5495bc48308SHaikun.Wang@freescale.com 		}
5505bc48308SHaikun.Wang@freescale.com 	}
5515bc48308SHaikun.Wang@freescale.com 
5525bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->mcr, mcr_reg);
5535bc48308SHaikun.Wang@freescale.com }
5545bc48308SHaikun.Wang@freescale.com 
5555bc48308SHaikun.Wang@freescale.com /* If not use AHB read, read data from ip interface */
qspi_op_read(struct fsl_qspi_priv * priv,u32 * rxbuf,u32 len)5565bc48308SHaikun.Wang@freescale.com static void qspi_op_read(struct fsl_qspi_priv *priv, u32 *rxbuf, u32 len)
5575bc48308SHaikun.Wang@freescale.com {
5585bc48308SHaikun.Wang@freescale.com 	struct fsl_qspi_regs *regs = priv->regs;
5595bc48308SHaikun.Wang@freescale.com 	u32 mcr_reg, data;
5605bc48308SHaikun.Wang@freescale.com 	int i, size;
5615bc48308SHaikun.Wang@freescale.com 	u32 to_or_from;
562febffe8dSYuan Yao 	u32 seqid;
563febffe8dSYuan Yao 
564febffe8dSYuan Yao 	if (priv->cur_seqid == QSPI_CMD_RDAR)
565febffe8dSYuan Yao 		seqid = SEQID_RDAR;
566febffe8dSYuan Yao 	else
567febffe8dSYuan Yao 		seqid = SEQID_FAST_READ;
5685bc48308SHaikun.Wang@freescale.com 
5695bc48308SHaikun.Wang@freescale.com 	mcr_reg = qspi_read32(priv->flags, &regs->mcr);
5705bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->mcr,
5715bc48308SHaikun.Wang@freescale.com 		     QSPI_MCR_CLR_RXF_MASK | QSPI_MCR_CLR_TXF_MASK |
5725bc48308SHaikun.Wang@freescale.com 		     QSPI_MCR_RESERVED_MASK | QSPI_MCR_END_CFD_LE);
5735bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->rbct, QSPI_RBCT_RXBRD_USEIPS);
5745bc48308SHaikun.Wang@freescale.com 
5755bc48308SHaikun.Wang@freescale.com 	to_or_from = priv->sf_addr + priv->cur_amba_base;
5765bc48308SHaikun.Wang@freescale.com 
5775bc48308SHaikun.Wang@freescale.com 	while (len > 0) {
578beedbc2eSAlexander Stein 		WATCHDOG_RESET();
579beedbc2eSAlexander Stein 
5805bc48308SHaikun.Wang@freescale.com 		qspi_write32(priv->flags, &regs->sfar, to_or_from);
5815bc48308SHaikun.Wang@freescale.com 
5825bc48308SHaikun.Wang@freescale.com 		size = (len > RX_BUFFER_SIZE) ?
5835bc48308SHaikun.Wang@freescale.com 			RX_BUFFER_SIZE : len;
5845bc48308SHaikun.Wang@freescale.com 
5855bc48308SHaikun.Wang@freescale.com 		qspi_write32(priv->flags, &regs->ipcr,
586febffe8dSYuan Yao 			     (seqid << QSPI_IPCR_SEQID_SHIFT) |
5875bc48308SHaikun.Wang@freescale.com 			     size);
5885bc48308SHaikun.Wang@freescale.com 		while (qspi_read32(priv->flags, &regs->sr) & QSPI_SR_BUSY_MASK)
5895bc48308SHaikun.Wang@freescale.com 			;
5905bc48308SHaikun.Wang@freescale.com 
5915bc48308SHaikun.Wang@freescale.com 		to_or_from += size;
5925bc48308SHaikun.Wang@freescale.com 		len -= size;
5935bc48308SHaikun.Wang@freescale.com 
5945bc48308SHaikun.Wang@freescale.com 		i = 0;
5955bc48308SHaikun.Wang@freescale.com 		while ((RX_BUFFER_SIZE >= size) && (size > 0)) {
5965bc48308SHaikun.Wang@freescale.com 			data = qspi_read32(priv->flags, &regs->rbdr[i]);
5975bc48308SHaikun.Wang@freescale.com 			data = qspi_endian_xchg(data);
598febffe8dSYuan Yao 			if (size < 4)
599febffe8dSYuan Yao 				memcpy(rxbuf, &data, size);
600febffe8dSYuan Yao 			else
6015bc48308SHaikun.Wang@freescale.com 				memcpy(rxbuf, &data, 4);
6025bc48308SHaikun.Wang@freescale.com 			rxbuf++;
6035bc48308SHaikun.Wang@freescale.com 			size -= 4;
6045bc48308SHaikun.Wang@freescale.com 			i++;
6055bc48308SHaikun.Wang@freescale.com 		}
6065bc48308SHaikun.Wang@freescale.com 		qspi_write32(priv->flags, &regs->mcr,
6075bc48308SHaikun.Wang@freescale.com 			     qspi_read32(priv->flags, &regs->mcr) |
6085bc48308SHaikun.Wang@freescale.com 			     QSPI_MCR_CLR_RXF_MASK);
6095bc48308SHaikun.Wang@freescale.com 	}
6105bc48308SHaikun.Wang@freescale.com 
6115bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->mcr, mcr_reg);
6125bc48308SHaikun.Wang@freescale.com }
6135bc48308SHaikun.Wang@freescale.com 
qspi_op_write(struct fsl_qspi_priv * priv,u8 * txbuf,u32 len)6145bc48308SHaikun.Wang@freescale.com static void qspi_op_write(struct fsl_qspi_priv *priv, u8 *txbuf, u32 len)
6155bc48308SHaikun.Wang@freescale.com {
6165bc48308SHaikun.Wang@freescale.com 	struct fsl_qspi_regs *regs = priv->regs;
6175bc48308SHaikun.Wang@freescale.com 	u32 mcr_reg, data, reg, status_reg, seqid;
6185bc48308SHaikun.Wang@freescale.com 	int i, size, tx_size;
6195bc48308SHaikun.Wang@freescale.com 	u32 to_or_from = 0;
6205bc48308SHaikun.Wang@freescale.com 
6215bc48308SHaikun.Wang@freescale.com 	mcr_reg = qspi_read32(priv->flags, &regs->mcr);
6225bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->mcr,
6235bc48308SHaikun.Wang@freescale.com 		     QSPI_MCR_CLR_RXF_MASK | QSPI_MCR_CLR_TXF_MASK |
6245bc48308SHaikun.Wang@freescale.com 		     QSPI_MCR_RESERVED_MASK | QSPI_MCR_END_CFD_LE);
6255bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->rbct, QSPI_RBCT_RXBRD_USEIPS);
6265bc48308SHaikun.Wang@freescale.com 
6275bc48308SHaikun.Wang@freescale.com 	status_reg = 0;
6285bc48308SHaikun.Wang@freescale.com 	while ((status_reg & FLASH_STATUS_WEL) != FLASH_STATUS_WEL) {
629beedbc2eSAlexander Stein 		WATCHDOG_RESET();
630beedbc2eSAlexander Stein 
6315bc48308SHaikun.Wang@freescale.com 		qspi_write32(priv->flags, &regs->ipcr,
6325bc48308SHaikun.Wang@freescale.com 			     (SEQID_WREN << QSPI_IPCR_SEQID_SHIFT) | 0);
6335bc48308SHaikun.Wang@freescale.com 		while (qspi_read32(priv->flags, &regs->sr) & QSPI_SR_BUSY_MASK)
6345bc48308SHaikun.Wang@freescale.com 			;
6355bc48308SHaikun.Wang@freescale.com 
6365bc48308SHaikun.Wang@freescale.com 		qspi_write32(priv->flags, &regs->ipcr,
6375bc48308SHaikun.Wang@freescale.com 			     (SEQID_RDSR << QSPI_IPCR_SEQID_SHIFT) | 1);
6385bc48308SHaikun.Wang@freescale.com 		while (qspi_read32(priv->flags, &regs->sr) & QSPI_SR_BUSY_MASK)
6395bc48308SHaikun.Wang@freescale.com 			;
6405bc48308SHaikun.Wang@freescale.com 
6415bc48308SHaikun.Wang@freescale.com 		reg = qspi_read32(priv->flags, &regs->rbsr);
6425bc48308SHaikun.Wang@freescale.com 		if (reg & QSPI_RBSR_RDBFL_MASK) {
6435bc48308SHaikun.Wang@freescale.com 			status_reg = qspi_read32(priv->flags, &regs->rbdr[0]);
6445bc48308SHaikun.Wang@freescale.com 			status_reg = qspi_endian_xchg(status_reg);
6455bc48308SHaikun.Wang@freescale.com 		}
6465bc48308SHaikun.Wang@freescale.com 		qspi_write32(priv->flags, &regs->mcr,
6475bc48308SHaikun.Wang@freescale.com 			     qspi_read32(priv->flags, &regs->mcr) |
6485bc48308SHaikun.Wang@freescale.com 			     QSPI_MCR_CLR_RXF_MASK);
6495bc48308SHaikun.Wang@freescale.com 	}
6505bc48308SHaikun.Wang@freescale.com 
6515bc48308SHaikun.Wang@freescale.com 	/* Default is page programming */
6525bc48308SHaikun.Wang@freescale.com 	seqid = SEQID_PP;
653febffe8dSYuan Yao 	if (priv->cur_seqid == QSPI_CMD_WRAR)
654febffe8dSYuan Yao 		seqid = SEQID_WRAR;
6555bc48308SHaikun.Wang@freescale.com #ifdef CONFIG_SPI_FLASH_BAR
6565bc48308SHaikun.Wang@freescale.com 	if (priv->cur_seqid == QSPI_CMD_BRWR)
6575bc48308SHaikun.Wang@freescale.com 		seqid = SEQID_BRWR;
6585bc48308SHaikun.Wang@freescale.com 	else if (priv->cur_seqid == QSPI_CMD_WREAR)
6595bc48308SHaikun.Wang@freescale.com 		seqid = SEQID_WREAR;
6605bc48308SHaikun.Wang@freescale.com #endif
6615bc48308SHaikun.Wang@freescale.com 
6625bc48308SHaikun.Wang@freescale.com 	to_or_from = priv->sf_addr + priv->cur_amba_base;
6635bc48308SHaikun.Wang@freescale.com 
6645bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->sfar, to_or_from);
6655bc48308SHaikun.Wang@freescale.com 
6665bc48308SHaikun.Wang@freescale.com 	tx_size = (len > TX_BUFFER_SIZE) ?
6675bc48308SHaikun.Wang@freescale.com 		TX_BUFFER_SIZE : len;
6685bc48308SHaikun.Wang@freescale.com 
669a668abfcSSuresh Gupta 	size = tx_size / 16;
670a668abfcSSuresh Gupta 	/*
671a668abfcSSuresh Gupta 	 * There must be atleast 128bit data
672a668abfcSSuresh Gupta 	 * available in TX FIFO for any pop operation
673a668abfcSSuresh Gupta 	 */
674a668abfcSSuresh Gupta 	if (tx_size % 16)
675a668abfcSSuresh Gupta 		size++;
676a668abfcSSuresh Gupta 	for (i = 0; i < size * 4; i++) {
6775bc48308SHaikun.Wang@freescale.com 		memcpy(&data, txbuf, 4);
6785bc48308SHaikun.Wang@freescale.com 		data = qspi_endian_xchg(data);
6795bc48308SHaikun.Wang@freescale.com 		qspi_write32(priv->flags, &regs->tbdr, data);
6805bc48308SHaikun.Wang@freescale.com 		txbuf += 4;
6815bc48308SHaikun.Wang@freescale.com 	}
6825bc48308SHaikun.Wang@freescale.com 
6835bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->ipcr,
6845bc48308SHaikun.Wang@freescale.com 		     (seqid << QSPI_IPCR_SEQID_SHIFT) | tx_size);
6855bc48308SHaikun.Wang@freescale.com 	while (qspi_read32(priv->flags, &regs->sr) & QSPI_SR_BUSY_MASK)
6865bc48308SHaikun.Wang@freescale.com 		;
6875bc48308SHaikun.Wang@freescale.com 
6885bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->mcr, mcr_reg);
6895bc48308SHaikun.Wang@freescale.com }
6905bc48308SHaikun.Wang@freescale.com 
qspi_op_rdsr(struct fsl_qspi_priv * priv,void * rxbuf,u32 len)691940d2b89SGong Qianyu static void qspi_op_rdsr(struct fsl_qspi_priv *priv, void *rxbuf, u32 len)
6925bc48308SHaikun.Wang@freescale.com {
6935bc48308SHaikun.Wang@freescale.com 	struct fsl_qspi_regs *regs = priv->regs;
6945bc48308SHaikun.Wang@freescale.com 	u32 mcr_reg, reg, data;
6955bc48308SHaikun.Wang@freescale.com 
6965bc48308SHaikun.Wang@freescale.com 	mcr_reg = qspi_read32(priv->flags, &regs->mcr);
6975bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->mcr,
6985bc48308SHaikun.Wang@freescale.com 		     QSPI_MCR_CLR_RXF_MASK | QSPI_MCR_CLR_TXF_MASK |
6995bc48308SHaikun.Wang@freescale.com 		     QSPI_MCR_RESERVED_MASK | QSPI_MCR_END_CFD_LE);
7005bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->rbct, QSPI_RBCT_RXBRD_USEIPS);
7015bc48308SHaikun.Wang@freescale.com 
7025bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->sfar, priv->cur_amba_base);
7035bc48308SHaikun.Wang@freescale.com 
7045bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->ipcr,
7055bc48308SHaikun.Wang@freescale.com 		     (SEQID_RDSR << QSPI_IPCR_SEQID_SHIFT) | 0);
7065bc48308SHaikun.Wang@freescale.com 	while (qspi_read32(priv->flags, &regs->sr) & QSPI_SR_BUSY_MASK)
7075bc48308SHaikun.Wang@freescale.com 		;
7085bc48308SHaikun.Wang@freescale.com 
7095bc48308SHaikun.Wang@freescale.com 	while (1) {
7104df24f2cSAlexander Stein 		WATCHDOG_RESET();
7114df24f2cSAlexander Stein 
7125bc48308SHaikun.Wang@freescale.com 		reg = qspi_read32(priv->flags, &regs->rbsr);
7135bc48308SHaikun.Wang@freescale.com 		if (reg & QSPI_RBSR_RDBFL_MASK) {
7145bc48308SHaikun.Wang@freescale.com 			data = qspi_read32(priv->flags, &regs->rbdr[0]);
7155bc48308SHaikun.Wang@freescale.com 			data = qspi_endian_xchg(data);
716940d2b89SGong Qianyu 			memcpy(rxbuf, &data, len);
7175bc48308SHaikun.Wang@freescale.com 			qspi_write32(priv->flags, &regs->mcr,
7185bc48308SHaikun.Wang@freescale.com 				     qspi_read32(priv->flags, &regs->mcr) |
7195bc48308SHaikun.Wang@freescale.com 				     QSPI_MCR_CLR_RXF_MASK);
7205bc48308SHaikun.Wang@freescale.com 			break;
7215bc48308SHaikun.Wang@freescale.com 		}
7225bc48308SHaikun.Wang@freescale.com 	}
7235bc48308SHaikun.Wang@freescale.com 
7245bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->mcr, mcr_reg);
7255bc48308SHaikun.Wang@freescale.com }
7265bc48308SHaikun.Wang@freescale.com 
qspi_op_erase(struct fsl_qspi_priv * priv)7275bc48308SHaikun.Wang@freescale.com static void qspi_op_erase(struct fsl_qspi_priv *priv)
7285bc48308SHaikun.Wang@freescale.com {
7295bc48308SHaikun.Wang@freescale.com 	struct fsl_qspi_regs *regs = priv->regs;
7305bc48308SHaikun.Wang@freescale.com 	u32 mcr_reg;
7315bc48308SHaikun.Wang@freescale.com 	u32 to_or_from = 0;
7325bc48308SHaikun.Wang@freescale.com 
7335bc48308SHaikun.Wang@freescale.com 	mcr_reg = qspi_read32(priv->flags, &regs->mcr);
7345bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->mcr,
7355bc48308SHaikun.Wang@freescale.com 		     QSPI_MCR_CLR_RXF_MASK | QSPI_MCR_CLR_TXF_MASK |
7365bc48308SHaikun.Wang@freescale.com 		     QSPI_MCR_RESERVED_MASK | QSPI_MCR_END_CFD_LE);
7375bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->rbct, QSPI_RBCT_RXBRD_USEIPS);
7385bc48308SHaikun.Wang@freescale.com 
7395bc48308SHaikun.Wang@freescale.com 	to_or_from = priv->sf_addr + priv->cur_amba_base;
7405bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->sfar, to_or_from);
7415bc48308SHaikun.Wang@freescale.com 
7425bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->ipcr,
7435bc48308SHaikun.Wang@freescale.com 		     (SEQID_WREN << QSPI_IPCR_SEQID_SHIFT) | 0);
7445bc48308SHaikun.Wang@freescale.com 	while (qspi_read32(priv->flags, &regs->sr) & QSPI_SR_BUSY_MASK)
7455bc48308SHaikun.Wang@freescale.com 		;
7465bc48308SHaikun.Wang@freescale.com 
7475bc48308SHaikun.Wang@freescale.com 	if (priv->cur_seqid == QSPI_CMD_SE) {
7485bc48308SHaikun.Wang@freescale.com 		qspi_write32(priv->flags, &regs->ipcr,
7495bc48308SHaikun.Wang@freescale.com 			     (SEQID_SE << QSPI_IPCR_SEQID_SHIFT) | 0);
7505bc48308SHaikun.Wang@freescale.com 	} else if (priv->cur_seqid == QSPI_CMD_BE_4K) {
7515bc48308SHaikun.Wang@freescale.com 		qspi_write32(priv->flags, &regs->ipcr,
7525bc48308SHaikun.Wang@freescale.com 			     (SEQID_BE_4K << QSPI_IPCR_SEQID_SHIFT) | 0);
7535bc48308SHaikun.Wang@freescale.com 	}
7545bc48308SHaikun.Wang@freescale.com 	while (qspi_read32(priv->flags, &regs->sr) & QSPI_SR_BUSY_MASK)
7555bc48308SHaikun.Wang@freescale.com 		;
7565bc48308SHaikun.Wang@freescale.com 
7575bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &regs->mcr, mcr_reg);
7585bc48308SHaikun.Wang@freescale.com }
7595bc48308SHaikun.Wang@freescale.com 
qspi_xfer(struct fsl_qspi_priv * priv,unsigned int bitlen,const void * dout,void * din,unsigned long flags)7605bc48308SHaikun.Wang@freescale.com int qspi_xfer(struct fsl_qspi_priv *priv, unsigned int bitlen,
7615bc48308SHaikun.Wang@freescale.com 		const void *dout, void *din, unsigned long flags)
7625bc48308SHaikun.Wang@freescale.com {
7635bc48308SHaikun.Wang@freescale.com 	u32 bytes = DIV_ROUND_UP(bitlen, 8);
7645bc48308SHaikun.Wang@freescale.com 	static u32 wr_sfaddr;
7655bc48308SHaikun.Wang@freescale.com 	u32 txbuf;
7665bc48308SHaikun.Wang@freescale.com 
7674df24f2cSAlexander Stein 	WATCHDOG_RESET();
7684df24f2cSAlexander Stein 
7695bc48308SHaikun.Wang@freescale.com 	if (dout) {
7705bc48308SHaikun.Wang@freescale.com 		if (flags & SPI_XFER_BEGIN) {
7715bc48308SHaikun.Wang@freescale.com 			priv->cur_seqid = *(u8 *)dout;
7725bc48308SHaikun.Wang@freescale.com 			memcpy(&txbuf, dout, 4);
7735bc48308SHaikun.Wang@freescale.com 		}
7745bc48308SHaikun.Wang@freescale.com 
7755bc48308SHaikun.Wang@freescale.com 		if (flags == SPI_XFER_END) {
7765bc48308SHaikun.Wang@freescale.com 			priv->sf_addr = wr_sfaddr;
7775bc48308SHaikun.Wang@freescale.com 			qspi_op_write(priv, (u8 *)dout, bytes);
7785bc48308SHaikun.Wang@freescale.com 			return 0;
7795bc48308SHaikun.Wang@freescale.com 		}
7805bc48308SHaikun.Wang@freescale.com 
781febffe8dSYuan Yao 		if (priv->cur_seqid == QSPI_CMD_FAST_READ ||
782febffe8dSYuan Yao 		    priv->cur_seqid == QSPI_CMD_RDAR) {
7835bc48308SHaikun.Wang@freescale.com 			priv->sf_addr = swab32(txbuf) & OFFSET_BITS_MASK;
7845bc48308SHaikun.Wang@freescale.com 		} else if ((priv->cur_seqid == QSPI_CMD_SE) ||
7855bc48308SHaikun.Wang@freescale.com 			   (priv->cur_seqid == QSPI_CMD_BE_4K)) {
7865bc48308SHaikun.Wang@freescale.com 			priv->sf_addr = swab32(txbuf) & OFFSET_BITS_MASK;
7875bc48308SHaikun.Wang@freescale.com 			qspi_op_erase(priv);
788febffe8dSYuan Yao 		} else if (priv->cur_seqid == QSPI_CMD_PP ||
789febffe8dSYuan Yao 			   priv->cur_seqid == QSPI_CMD_WRAR) {
7905bc48308SHaikun.Wang@freescale.com 			wr_sfaddr = swab32(txbuf) & OFFSET_BITS_MASK;
7915bc48308SHaikun.Wang@freescale.com 		} else if ((priv->cur_seqid == QSPI_CMD_BRWR) ||
7925bc48308SHaikun.Wang@freescale.com 			 (priv->cur_seqid == QSPI_CMD_WREAR)) {
7935bc48308SHaikun.Wang@freescale.com #ifdef CONFIG_SPI_FLASH_BAR
7945bc48308SHaikun.Wang@freescale.com 			wr_sfaddr = 0;
7955bc48308SHaikun.Wang@freescale.com #endif
7965bc48308SHaikun.Wang@freescale.com 		}
7975bc48308SHaikun.Wang@freescale.com 	}
7985bc48308SHaikun.Wang@freescale.com 
7995bc48308SHaikun.Wang@freescale.com 	if (din) {
8005bc48308SHaikun.Wang@freescale.com 		if (priv->cur_seqid == QSPI_CMD_FAST_READ) {
8015bc48308SHaikun.Wang@freescale.com #ifdef CONFIG_SYS_FSL_QSPI_AHB
8025bc48308SHaikun.Wang@freescale.com 			qspi_ahb_read(priv, din, bytes);
8035bc48308SHaikun.Wang@freescale.com #else
8045bc48308SHaikun.Wang@freescale.com 			qspi_op_read(priv, din, bytes);
8055bc48308SHaikun.Wang@freescale.com #endif
806febffe8dSYuan Yao 		} else if (priv->cur_seqid == QSPI_CMD_RDAR) {
807febffe8dSYuan Yao 			qspi_op_read(priv, din, bytes);
8085bc48308SHaikun.Wang@freescale.com 		} else if (priv->cur_seqid == QSPI_CMD_RDID)
8095bc48308SHaikun.Wang@freescale.com 			qspi_op_rdid(priv, din, bytes);
8105bc48308SHaikun.Wang@freescale.com 		else if (priv->cur_seqid == QSPI_CMD_RDSR)
811940d2b89SGong Qianyu 			qspi_op_rdsr(priv, din, bytes);
8125bc48308SHaikun.Wang@freescale.com #ifdef CONFIG_SPI_FLASH_BAR
8135bc48308SHaikun.Wang@freescale.com 		else if ((priv->cur_seqid == QSPI_CMD_BRRD) ||
8145bc48308SHaikun.Wang@freescale.com 			 (priv->cur_seqid == QSPI_CMD_RDEAR)) {
8155bc48308SHaikun.Wang@freescale.com 			priv->sf_addr = 0;
8165bc48308SHaikun.Wang@freescale.com 			qspi_op_rdbank(priv, din, bytes);
8175bc48308SHaikun.Wang@freescale.com 		}
8185bc48308SHaikun.Wang@freescale.com #endif
8195bc48308SHaikun.Wang@freescale.com 	}
8205bc48308SHaikun.Wang@freescale.com 
8215bc48308SHaikun.Wang@freescale.com #ifdef CONFIG_SYS_FSL_QSPI_AHB
8225bc48308SHaikun.Wang@freescale.com 	if ((priv->cur_seqid == QSPI_CMD_SE) ||
8235bc48308SHaikun.Wang@freescale.com 	    (priv->cur_seqid == QSPI_CMD_PP) ||
8245bc48308SHaikun.Wang@freescale.com 	    (priv->cur_seqid == QSPI_CMD_BE_4K) ||
8255bc48308SHaikun.Wang@freescale.com 	    (priv->cur_seqid == QSPI_CMD_WREAR) ||
8265bc48308SHaikun.Wang@freescale.com 	    (priv->cur_seqid == QSPI_CMD_BRWR))
8275bc48308SHaikun.Wang@freescale.com 		qspi_ahb_invalid(priv);
8285bc48308SHaikun.Wang@freescale.com #endif
8295bc48308SHaikun.Wang@freescale.com 
8305bc48308SHaikun.Wang@freescale.com 	return 0;
8315bc48308SHaikun.Wang@freescale.com }
8325bc48308SHaikun.Wang@freescale.com 
qspi_module_disable(struct fsl_qspi_priv * priv,u8 disable)8335bc48308SHaikun.Wang@freescale.com void qspi_module_disable(struct fsl_qspi_priv *priv, u8 disable)
8345bc48308SHaikun.Wang@freescale.com {
8355bc48308SHaikun.Wang@freescale.com 	u32 mcr_val;
8365bc48308SHaikun.Wang@freescale.com 
8375bc48308SHaikun.Wang@freescale.com 	mcr_val = qspi_read32(priv->flags, &priv->regs->mcr);
8385bc48308SHaikun.Wang@freescale.com 	if (disable)
8395bc48308SHaikun.Wang@freescale.com 		mcr_val |= QSPI_MCR_MDIS_MASK;
8405bc48308SHaikun.Wang@freescale.com 	else
8415bc48308SHaikun.Wang@freescale.com 		mcr_val &= ~QSPI_MCR_MDIS_MASK;
8425bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &priv->regs->mcr, mcr_val);
8435bc48308SHaikun.Wang@freescale.com }
8445bc48308SHaikun.Wang@freescale.com 
qspi_cfg_smpr(struct fsl_qspi_priv * priv,u32 clear_bits,u32 set_bits)8455bc48308SHaikun.Wang@freescale.com void qspi_cfg_smpr(struct fsl_qspi_priv *priv, u32 clear_bits, u32 set_bits)
8465bc48308SHaikun.Wang@freescale.com {
8475bc48308SHaikun.Wang@freescale.com 	u32 smpr_val;
8485bc48308SHaikun.Wang@freescale.com 
8495bc48308SHaikun.Wang@freescale.com 	smpr_val = qspi_read32(priv->flags, &priv->regs->smpr);
8505bc48308SHaikun.Wang@freescale.com 	smpr_val &= ~clear_bits;
8515bc48308SHaikun.Wang@freescale.com 	smpr_val |= set_bits;
8525bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &priv->regs->smpr, smpr_val);
8535bc48308SHaikun.Wang@freescale.com }
8545bc48308SHaikun.Wang@freescale.com #ifndef CONFIG_DM_SPI
8555bc48308SHaikun.Wang@freescale.com static unsigned long spi_bases[] = {
8565bc48308SHaikun.Wang@freescale.com 	QSPI0_BASE_ADDR,
8575bc48308SHaikun.Wang@freescale.com #ifdef CONFIG_MX6SX
8585bc48308SHaikun.Wang@freescale.com 	QSPI1_BASE_ADDR,
8595bc48308SHaikun.Wang@freescale.com #endif
8605bc48308SHaikun.Wang@freescale.com };
8615bc48308SHaikun.Wang@freescale.com 
8625bc48308SHaikun.Wang@freescale.com static unsigned long amba_bases[] = {
8635bc48308SHaikun.Wang@freescale.com 	QSPI0_AMBA_BASE,
8645bc48308SHaikun.Wang@freescale.com #ifdef CONFIG_MX6SX
8655bc48308SHaikun.Wang@freescale.com 	QSPI1_AMBA_BASE,
8665bc48308SHaikun.Wang@freescale.com #endif
8675bc48308SHaikun.Wang@freescale.com };
8685bc48308SHaikun.Wang@freescale.com 
to_qspi_spi(struct spi_slave * slave)8695bc48308SHaikun.Wang@freescale.com static inline struct fsl_qspi *to_qspi_spi(struct spi_slave *slave)
8705bc48308SHaikun.Wang@freescale.com {
8715bc48308SHaikun.Wang@freescale.com 	return container_of(slave, struct fsl_qspi, slave);
8726b57ff6fSAlison Wang }
8736b57ff6fSAlison Wang 
spi_setup_slave(unsigned int bus,unsigned int cs,unsigned int max_hz,unsigned int mode)8746b57ff6fSAlison Wang struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
8756b57ff6fSAlison Wang 		unsigned int max_hz, unsigned int mode)
8766b57ff6fSAlison Wang {
8773c6b1767SYork Sun 	u32 mcr_val;
8786b57ff6fSAlison Wang 	struct fsl_qspi *qspi;
8796b57ff6fSAlison Wang 	struct fsl_qspi_regs *regs;
8805f7f70c1SPeng Fan 	u32 total_size;
8816b57ff6fSAlison Wang 
8826b57ff6fSAlison Wang 	if (bus >= ARRAY_SIZE(spi_bases))
8836b57ff6fSAlison Wang 		return NULL;
8846b57ff6fSAlison Wang 
885ed0c81c6SPeng Fan 	if (cs >= FSL_QSPI_FLASH_NUM)
886ed0c81c6SPeng Fan 		return NULL;
887ed0c81c6SPeng Fan 
8886b57ff6fSAlison Wang 	qspi = spi_alloc_slave(struct fsl_qspi, bus, cs);
8896b57ff6fSAlison Wang 	if (!qspi)
8906b57ff6fSAlison Wang 		return NULL;
8916b57ff6fSAlison Wang 
8925bc48308SHaikun.Wang@freescale.com #ifdef CONFIG_SYS_FSL_QSPI_BE
8935bc48308SHaikun.Wang@freescale.com 	qspi->priv.flags |= QSPI_FLAG_REGMAP_ENDIAN_BIG;
8945bc48308SHaikun.Wang@freescale.com #endif
8955bc48308SHaikun.Wang@freescale.com 
8965bc48308SHaikun.Wang@freescale.com 	regs = (struct fsl_qspi_regs *)spi_bases[bus];
8975bc48308SHaikun.Wang@freescale.com 	qspi->priv.regs = regs;
898ed0c81c6SPeng Fan 	/*
899ed0c81c6SPeng Fan 	 * According cs, use different amba_base to choose the
900ed0c81c6SPeng Fan 	 * corresponding flash devices.
901ed0c81c6SPeng Fan 	 *
902ed0c81c6SPeng Fan 	 * If not, only one flash device is used even if passing
903ed0c81c6SPeng Fan 	 * different cs using `sf probe`
904ed0c81c6SPeng Fan 	 */
9055bc48308SHaikun.Wang@freescale.com 	qspi->priv.cur_amba_base = amba_bases[bus] + cs * FSL_QSPI_FLASH_SIZE;
9066b57ff6fSAlison Wang 
9076b57ff6fSAlison Wang 	qspi->slave.max_write_size = TX_BUFFER_SIZE;
9086b57ff6fSAlison Wang 
9093c6b1767SYork Sun 	mcr_val = qspi_read32(qspi->priv.flags, &regs->mcr);
910*c3bb0077SPeng Fan 
911*c3bb0077SPeng Fan 	/* Set endianness to LE for i.mx */
912*c3bb0077SPeng Fan 	if (IS_ENABLED(CONFIG_MX6) || IS_ENABLED(CONFIG_MX7))
913*c3bb0077SPeng Fan 		mcr_val = QSPI_MCR_END_CFD_LE;
914*c3bb0077SPeng Fan 
9155bc48308SHaikun.Wang@freescale.com 	qspi_write32(qspi->priv.flags, &regs->mcr,
9163c6b1767SYork Sun 		     QSPI_MCR_RESERVED_MASK | QSPI_MCR_MDIS_MASK |
9173c6b1767SYork Sun 		     (mcr_val & QSPI_MCR_END_CFD_MASK));
9186b57ff6fSAlison Wang 
9195bc48308SHaikun.Wang@freescale.com 	qspi_cfg_smpr(&qspi->priv,
9205bc48308SHaikun.Wang@freescale.com 		      ~(QSPI_SMPR_FSDLY_MASK | QSPI_SMPR_DDRSMP_MASK |
9215bc48308SHaikun.Wang@freescale.com 		      QSPI_SMPR_FSPHS_MASK | QSPI_SMPR_HSENA_MASK), 0);
9226b57ff6fSAlison Wang 
9236b57ff6fSAlison Wang 	total_size = FSL_QSPI_FLASH_SIZE * FSL_QSPI_FLASH_NUM;
924ed0c81c6SPeng Fan 	/*
925ed0c81c6SPeng Fan 	 * Any read access to non-implemented addresses will provide
926ed0c81c6SPeng Fan 	 * undefined results.
927ed0c81c6SPeng Fan 	 *
928ed0c81c6SPeng Fan 	 * In case single die flash devices, TOP_ADDR_MEMA2 and
929ed0c81c6SPeng Fan 	 * TOP_ADDR_MEMB2 should be initialized/programmed to
930ed0c81c6SPeng Fan 	 * TOP_ADDR_MEMA1 and TOP_ADDR_MEMB1 respectively - in effect,
931ed0c81c6SPeng Fan 	 * setting the size of these devices to 0.  This would ensure
932ed0c81c6SPeng Fan 	 * that the complete memory map is assigned to only one flash device.
933ed0c81c6SPeng Fan 	 */
9345bc48308SHaikun.Wang@freescale.com 	qspi_write32(qspi->priv.flags, &regs->sfa1ad,
9355bc48308SHaikun.Wang@freescale.com 		     FSL_QSPI_FLASH_SIZE | amba_bases[bus]);
9365bc48308SHaikun.Wang@freescale.com 	qspi_write32(qspi->priv.flags, &regs->sfa2ad,
9375bc48308SHaikun.Wang@freescale.com 		     FSL_QSPI_FLASH_SIZE | amba_bases[bus]);
9385bc48308SHaikun.Wang@freescale.com 	qspi_write32(qspi->priv.flags, &regs->sfb1ad,
9395bc48308SHaikun.Wang@freescale.com 		     total_size | amba_bases[bus]);
9405bc48308SHaikun.Wang@freescale.com 	qspi_write32(qspi->priv.flags, &regs->sfb2ad,
9415bc48308SHaikun.Wang@freescale.com 		     total_size | amba_bases[bus]);
9426b57ff6fSAlison Wang 
9435bc48308SHaikun.Wang@freescale.com 	qspi_set_lut(&qspi->priv);
9446b57ff6fSAlison Wang 
9455f7f70c1SPeng Fan #ifdef CONFIG_SYS_FSL_QSPI_AHB
9465bc48308SHaikun.Wang@freescale.com 	qspi_init_ahb_read(&qspi->priv);
9475f7f70c1SPeng Fan #endif
9485bc48308SHaikun.Wang@freescale.com 
9495bc48308SHaikun.Wang@freescale.com 	qspi_module_disable(&qspi->priv, 0);
9505bc48308SHaikun.Wang@freescale.com 
9516b57ff6fSAlison Wang 	return &qspi->slave;
9526b57ff6fSAlison Wang }
9536b57ff6fSAlison Wang 
spi_free_slave(struct spi_slave * slave)9546b57ff6fSAlison Wang void spi_free_slave(struct spi_slave *slave)
9556b57ff6fSAlison Wang {
9566b57ff6fSAlison Wang 	struct fsl_qspi *qspi = to_qspi_spi(slave);
9576b57ff6fSAlison Wang 
9586b57ff6fSAlison Wang 	free(qspi);
9596b57ff6fSAlison Wang }
9606b57ff6fSAlison Wang 
spi_claim_bus(struct spi_slave * slave)9616b57ff6fSAlison Wang int spi_claim_bus(struct spi_slave *slave)
9626b57ff6fSAlison Wang {
9636b57ff6fSAlison Wang 	return 0;
9646b57ff6fSAlison Wang }
9656b57ff6fSAlison Wang 
spi_release_bus(struct spi_slave * slave)9665bc48308SHaikun.Wang@freescale.com void spi_release_bus(struct spi_slave *slave)
967a2358783SPeng Fan {
9685bc48308SHaikun.Wang@freescale.com 	/* Nothing to do */
9696b57ff6fSAlison Wang }
9706b57ff6fSAlison Wang 
spi_xfer(struct spi_slave * slave,unsigned int bitlen,const void * dout,void * din,unsigned long flags)9716b57ff6fSAlison Wang int spi_xfer(struct spi_slave *slave, unsigned int bitlen,
9726b57ff6fSAlison Wang 		const void *dout, void *din, unsigned long flags)
9736b57ff6fSAlison Wang {
9746b57ff6fSAlison Wang 	struct fsl_qspi *qspi = to_qspi_spi(slave);
9756b57ff6fSAlison Wang 
9765bc48308SHaikun.Wang@freescale.com 	return qspi_xfer(&qspi->priv, bitlen, dout, din, flags);
977a2358783SPeng Fan }
9786b57ff6fSAlison Wang 
spi_init(void)9795bc48308SHaikun.Wang@freescale.com void spi_init(void)
9806b57ff6fSAlison Wang {
9816b57ff6fSAlison Wang 	/* Nothing to do */
9826b57ff6fSAlison Wang }
9835bc48308SHaikun.Wang@freescale.com #else
fsl_qspi_child_pre_probe(struct udevice * dev)9845bc48308SHaikun.Wang@freescale.com static int fsl_qspi_child_pre_probe(struct udevice *dev)
9855bc48308SHaikun.Wang@freescale.com {
986bcbe3d15SSimon Glass 	struct spi_slave *slave = dev_get_parent_priv(dev);
9875bc48308SHaikun.Wang@freescale.com 
9885bc48308SHaikun.Wang@freescale.com 	slave->max_write_size = TX_BUFFER_SIZE;
9895bc48308SHaikun.Wang@freescale.com 
9905bc48308SHaikun.Wang@freescale.com 	return 0;
9915bc48308SHaikun.Wang@freescale.com }
9925bc48308SHaikun.Wang@freescale.com 
fsl_qspi_probe(struct udevice * bus)9935bc48308SHaikun.Wang@freescale.com static int fsl_qspi_probe(struct udevice *bus)
9945bc48308SHaikun.Wang@freescale.com {
9953c6b1767SYork Sun 	u32 mcr_val;
9964e147418SYuan Yao 	u32 amba_size_per_chip;
9975bc48308SHaikun.Wang@freescale.com 	struct fsl_qspi_platdata *plat = dev_get_platdata(bus);
9985bc48308SHaikun.Wang@freescale.com 	struct fsl_qspi_priv *priv = dev_get_priv(bus);
9995bc48308SHaikun.Wang@freescale.com 	struct dm_spi_bus *dm_spi_bus;
1000f0d9665aSSuresh Gupta 	int i, ret;
10015bc48308SHaikun.Wang@freescale.com 
10025bc48308SHaikun.Wang@freescale.com 	dm_spi_bus = bus->uclass_priv;
10035bc48308SHaikun.Wang@freescale.com 
10045bc48308SHaikun.Wang@freescale.com 	dm_spi_bus->max_hz = plat->speed_hz;
10055bc48308SHaikun.Wang@freescale.com 
1006c2a4cb17SGong Qianyu 	priv->regs = (struct fsl_qspi_regs *)(uintptr_t)plat->reg_base;
10075bc48308SHaikun.Wang@freescale.com 	priv->flags = plat->flags;
10085bc48308SHaikun.Wang@freescale.com 
10095bc48308SHaikun.Wang@freescale.com 	priv->speed_hz = plat->speed_hz;
1010bf9bffa9SYuan Yao 	/*
1011bf9bffa9SYuan Yao 	 * QSPI SFADR width is 32bits, the max dest addr is 4GB-1.
1012bf9bffa9SYuan Yao 	 * AMBA memory zone should be located on the 0~4GB space
1013bf9bffa9SYuan Yao 	 * even on a 64bits cpu.
1014bf9bffa9SYuan Yao 	 */
1015bf9bffa9SYuan Yao 	priv->amba_base[0] = (u32)plat->amba_base;
1016bf9bffa9SYuan Yao 	priv->amba_total_size = (u32)plat->amba_total_size;
10175bc48308SHaikun.Wang@freescale.com 	priv->flash_num = plat->flash_num;
10185bc48308SHaikun.Wang@freescale.com 	priv->num_chipselect = plat->num_chipselect;
10195bc48308SHaikun.Wang@freescale.com 
1020b491b498SJon Lin 	/* make sure controller is not busy anywhere */
1021b491b498SJon Lin 	ret = wait_for_bit_le32(&priv->regs->sr,
1022b491b498SJon Lin 				QSPI_SR_BUSY_MASK |
1023b491b498SJon Lin 				QSPI_SR_AHB_ACC_MASK |
1024b491b498SJon Lin 				QSPI_SR_IP_ACC_MASK,
1025b491b498SJon Lin 				false, 100, false);
1026b491b498SJon Lin 
1027b491b498SJon Lin 	if (ret) {
1028b491b498SJon Lin 		debug("ERROR : The controller is busy\n");
1029b491b498SJon Lin 		return ret;
1030b491b498SJon Lin 	}
1031b491b498SJon Lin 
10323c6b1767SYork Sun 	mcr_val = qspi_read32(priv->flags, &priv->regs->mcr);
1033*c3bb0077SPeng Fan 
1034*c3bb0077SPeng Fan 	/* Set endianness to LE for i.mx */
1035*c3bb0077SPeng Fan 	if (IS_ENABLED(CONFIG_MX6) || IS_ENABLED(CONFIG_MX7))
1036*c3bb0077SPeng Fan 		mcr_val = QSPI_MCR_END_CFD_LE;
1037*c3bb0077SPeng Fan 
10385bc48308SHaikun.Wang@freescale.com 	qspi_write32(priv->flags, &priv->regs->mcr,
10393c6b1767SYork Sun 		     QSPI_MCR_RESERVED_MASK | QSPI_MCR_MDIS_MASK |
10403c6b1767SYork Sun 		     (mcr_val & QSPI_MCR_END_CFD_MASK));
10415bc48308SHaikun.Wang@freescale.com 
10425bc48308SHaikun.Wang@freescale.com 	qspi_cfg_smpr(priv, ~(QSPI_SMPR_FSDLY_MASK | QSPI_SMPR_DDRSMP_MASK |
10435bc48308SHaikun.Wang@freescale.com 		QSPI_SMPR_FSPHS_MASK | QSPI_SMPR_HSENA_MASK), 0);
10445bc48308SHaikun.Wang@freescale.com 
10454e147418SYuan Yao 	/*
10464e147418SYuan Yao 	 * Assign AMBA memory zone for every chipselect
10474e147418SYuan Yao 	 * QuadSPI has two channels, every channel has two chipselects.
10484e147418SYuan Yao 	 * If the property 'num-cs' in dts is 2, the AMBA memory will be divided
10494e147418SYuan Yao 	 * into two parts and assign to every channel. This indicate that every
10504e147418SYuan Yao 	 * channel only has one valid chipselect.
10514e147418SYuan Yao 	 * If the property 'num-cs' in dts is 4, the AMBA memory will be divided
10524e147418SYuan Yao 	 * into four parts and assign to every chipselect.
10534e147418SYuan Yao 	 * Every channel will has two valid chipselects.
10544e147418SYuan Yao 	 */
10554e147418SYuan Yao 	amba_size_per_chip = priv->amba_total_size >>
10564e147418SYuan Yao 			     (priv->num_chipselect >> 1);
10574e147418SYuan Yao 	for (i = 1 ; i < priv->num_chipselect ; i++)
10584e147418SYuan Yao 		priv->amba_base[i] =
10594e147418SYuan Yao 			amba_size_per_chip + priv->amba_base[i - 1];
10604e147418SYuan Yao 
10615bc48308SHaikun.Wang@freescale.com 	/*
10625bc48308SHaikun.Wang@freescale.com 	 * Any read access to non-implemented addresses will provide
10635bc48308SHaikun.Wang@freescale.com 	 * undefined results.
10645bc48308SHaikun.Wang@freescale.com 	 *
10655bc48308SHaikun.Wang@freescale.com 	 * In case single die flash devices, TOP_ADDR_MEMA2 and
10665bc48308SHaikun.Wang@freescale.com 	 * TOP_ADDR_MEMB2 should be initialized/programmed to
10675bc48308SHaikun.Wang@freescale.com 	 * TOP_ADDR_MEMA1 and TOP_ADDR_MEMB1 respectively - in effect,
10685bc48308SHaikun.Wang@freescale.com 	 * setting the size of these devices to 0.  This would ensure
10695bc48308SHaikun.Wang@freescale.com 	 * that the complete memory map is assigned to only one flash device.
10705bc48308SHaikun.Wang@freescale.com 	 */
107138a5c57aSSuresh Gupta 	qspi_write32(priv->flags, &priv->regs->sfa1ad,
107238a5c57aSSuresh Gupta 		     priv->amba_base[0] + amba_size_per_chip);
10734e147418SYuan Yao 	switch (priv->num_chipselect) {
107438a5c57aSSuresh Gupta 	case 1:
107538a5c57aSSuresh Gupta 		break;
10764e147418SYuan Yao 	case 2:
10775bc48308SHaikun.Wang@freescale.com 		qspi_write32(priv->flags, &priv->regs->sfa2ad,
10784e147418SYuan Yao 			     priv->amba_base[1]);
10795bc48308SHaikun.Wang@freescale.com 		qspi_write32(priv->flags, &priv->regs->sfb1ad,
10804e147418SYuan Yao 			     priv->amba_base[1] + amba_size_per_chip);
10815bc48308SHaikun.Wang@freescale.com 		qspi_write32(priv->flags, &priv->regs->sfb2ad,
10824e147418SYuan Yao 			     priv->amba_base[1] + amba_size_per_chip);
10834e147418SYuan Yao 		break;
10844e147418SYuan Yao 	case 4:
10854e147418SYuan Yao 		qspi_write32(priv->flags, &priv->regs->sfa2ad,
10864e147418SYuan Yao 			     priv->amba_base[2]);
10874e147418SYuan Yao 		qspi_write32(priv->flags, &priv->regs->sfb1ad,
10884e147418SYuan Yao 			     priv->amba_base[3]);
10894e147418SYuan Yao 		qspi_write32(priv->flags, &priv->regs->sfb2ad,
10904e147418SYuan Yao 			     priv->amba_base[3] + amba_size_per_chip);
10914e147418SYuan Yao 		break;
10924e147418SYuan Yao 	default:
10934e147418SYuan Yao 		debug("Error: Unsupported chipselect number %u!\n",
10944e147418SYuan Yao 		      priv->num_chipselect);
10954e147418SYuan Yao 		qspi_module_disable(priv, 1);
10964e147418SYuan Yao 		return -EINVAL;
10974e147418SYuan Yao 	}
10985bc48308SHaikun.Wang@freescale.com 
10995bc48308SHaikun.Wang@freescale.com 	qspi_set_lut(priv);
11005bc48308SHaikun.Wang@freescale.com 
11015bc48308SHaikun.Wang@freescale.com #ifdef CONFIG_SYS_FSL_QSPI_AHB
11025bc48308SHaikun.Wang@freescale.com 	qspi_init_ahb_read(priv);
11035bc48308SHaikun.Wang@freescale.com #endif
11045bc48308SHaikun.Wang@freescale.com 
11055bc48308SHaikun.Wang@freescale.com 	qspi_module_disable(priv, 0);
11065bc48308SHaikun.Wang@freescale.com 
11075bc48308SHaikun.Wang@freescale.com 	return 0;
11085bc48308SHaikun.Wang@freescale.com }
11095bc48308SHaikun.Wang@freescale.com 
fsl_qspi_ofdata_to_platdata(struct udevice * bus)11105bc48308SHaikun.Wang@freescale.com static int fsl_qspi_ofdata_to_platdata(struct udevice *bus)
11115bc48308SHaikun.Wang@freescale.com {
1112bf9bffa9SYuan Yao 	struct fdt_resource res_regs, res_mem;
11135bc48308SHaikun.Wang@freescale.com 	struct fsl_qspi_platdata *plat = bus->platdata;
11145bc48308SHaikun.Wang@freescale.com 	const void *blob = gd->fdt_blob;
1115e160f7d4SSimon Glass 	int node = dev_of_offset(bus);
11165bc48308SHaikun.Wang@freescale.com 	int ret, flash_num = 0, subnode;
11175bc48308SHaikun.Wang@freescale.com 
11185bc48308SHaikun.Wang@freescale.com 	if (fdtdec_get_bool(blob, node, "big-endian"))
11195bc48308SHaikun.Wang@freescale.com 		plat->flags |= QSPI_FLAG_REGMAP_ENDIAN_BIG;
11205bc48308SHaikun.Wang@freescale.com 
1121bf9bffa9SYuan Yao 	ret = fdt_get_named_resource(blob, node, "reg", "reg-names",
1122bf9bffa9SYuan Yao 				     "QuadSPI", &res_regs);
11235bc48308SHaikun.Wang@freescale.com 	if (ret) {
1124bf9bffa9SYuan Yao 		debug("Error: can't get regs base addresses(ret = %d)!\n", ret);
1125bf9bffa9SYuan Yao 		return -ENOMEM;
1126bf9bffa9SYuan Yao 	}
1127bf9bffa9SYuan Yao 	ret = fdt_get_named_resource(blob, node, "reg", "reg-names",
1128bf9bffa9SYuan Yao 				     "QuadSPI-memory", &res_mem);
1129bf9bffa9SYuan Yao 	if (ret) {
1130bf9bffa9SYuan Yao 		debug("Error: can't get AMBA base addresses(ret = %d)!\n", ret);
11315bc48308SHaikun.Wang@freescale.com 		return -ENOMEM;
11325bc48308SHaikun.Wang@freescale.com 	}
11335bc48308SHaikun.Wang@freescale.com 
11345bc48308SHaikun.Wang@freescale.com 	/* Count flash numbers */
1135df87e6b1SSimon Glass 	fdt_for_each_subnode(subnode, blob, node)
11365bc48308SHaikun.Wang@freescale.com 		++flash_num;
11375bc48308SHaikun.Wang@freescale.com 
11385bc48308SHaikun.Wang@freescale.com 	if (flash_num == 0) {
11395bc48308SHaikun.Wang@freescale.com 		debug("Error: Missing flashes!\n");
11405bc48308SHaikun.Wang@freescale.com 		return -ENODEV;
11415bc48308SHaikun.Wang@freescale.com 	}
11425bc48308SHaikun.Wang@freescale.com 
11435bc48308SHaikun.Wang@freescale.com 	plat->speed_hz = fdtdec_get_int(blob, node, "spi-max-frequency",
11445bc48308SHaikun.Wang@freescale.com 					FSL_QSPI_DEFAULT_SCK_FREQ);
11455bc48308SHaikun.Wang@freescale.com 	plat->num_chipselect = fdtdec_get_int(blob, node, "num-cs",
11465bc48308SHaikun.Wang@freescale.com 					      FSL_QSPI_MAX_CHIPSELECT_NUM);
11475bc48308SHaikun.Wang@freescale.com 
1148bf9bffa9SYuan Yao 	plat->reg_base = res_regs.start;
1149bf9bffa9SYuan Yao 	plat->amba_base = res_mem.start;
1150bf9bffa9SYuan Yao 	plat->amba_total_size = res_mem.end - res_mem.start + 1;
11515bc48308SHaikun.Wang@freescale.com 	plat->flash_num = flash_num;
11525bc48308SHaikun.Wang@freescale.com 
1153bf9bffa9SYuan Yao 	debug("%s: regs=<0x%llx> <0x%llx, 0x%llx>, max-frequency=%d, endianess=%s\n",
11545bc48308SHaikun.Wang@freescale.com 	      __func__,
1155bf9bffa9SYuan Yao 	      (u64)plat->reg_base,
1156bf9bffa9SYuan Yao 	      (u64)plat->amba_base,
1157bf9bffa9SYuan Yao 	      (u64)plat->amba_total_size,
11585bc48308SHaikun.Wang@freescale.com 	      plat->speed_hz,
11595bc48308SHaikun.Wang@freescale.com 	      plat->flags & QSPI_FLAG_REGMAP_ENDIAN_BIG ? "be" : "le"
11605bc48308SHaikun.Wang@freescale.com 	      );
11615bc48308SHaikun.Wang@freescale.com 
11625bc48308SHaikun.Wang@freescale.com 	return 0;
11635bc48308SHaikun.Wang@freescale.com }
11645bc48308SHaikun.Wang@freescale.com 
fsl_qspi_xfer(struct udevice * dev,unsigned int bitlen,const void * dout,void * din,unsigned long flags)11655bc48308SHaikun.Wang@freescale.com static int fsl_qspi_xfer(struct udevice *dev, unsigned int bitlen,
11665bc48308SHaikun.Wang@freescale.com 		const void *dout, void *din, unsigned long flags)
11675bc48308SHaikun.Wang@freescale.com {
11685bc48308SHaikun.Wang@freescale.com 	struct fsl_qspi_priv *priv;
11695bc48308SHaikun.Wang@freescale.com 	struct udevice *bus;
11705bc48308SHaikun.Wang@freescale.com 
11715bc48308SHaikun.Wang@freescale.com 	bus = dev->parent;
11725bc48308SHaikun.Wang@freescale.com 	priv = dev_get_priv(bus);
11735bc48308SHaikun.Wang@freescale.com 
11745bc48308SHaikun.Wang@freescale.com 	return qspi_xfer(priv, bitlen, dout, din, flags);
11755bc48308SHaikun.Wang@freescale.com }
11765bc48308SHaikun.Wang@freescale.com 
fsl_qspi_claim_bus(struct udevice * dev)11775bc48308SHaikun.Wang@freescale.com static int fsl_qspi_claim_bus(struct udevice *dev)
11785bc48308SHaikun.Wang@freescale.com {
11795bc48308SHaikun.Wang@freescale.com 	struct fsl_qspi_priv *priv;
11805bc48308SHaikun.Wang@freescale.com 	struct udevice *bus;
11815bc48308SHaikun.Wang@freescale.com 	struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
1182f0d9665aSSuresh Gupta 	int ret;
11835bc48308SHaikun.Wang@freescale.com 
11845bc48308SHaikun.Wang@freescale.com 	bus = dev->parent;
11855bc48308SHaikun.Wang@freescale.com 	priv = dev_get_priv(bus);
11865bc48308SHaikun.Wang@freescale.com 
1187b491b498SJon Lin 	/* make sure controller is not busy anywhere */
1188b491b498SJon Lin 	ret = wait_for_bit_le32(&priv->regs->sr,
1189b491b498SJon Lin 				QSPI_SR_BUSY_MASK |
1190b491b498SJon Lin 				QSPI_SR_AHB_ACC_MASK |
1191b491b498SJon Lin 				QSPI_SR_IP_ACC_MASK,
1192b491b498SJon Lin 				false, 100, false);
1193b491b498SJon Lin 
1194b491b498SJon Lin 	if (ret) {
1195b491b498SJon Lin 		debug("ERROR : The controller is busy\n");
1196b491b498SJon Lin 		return ret;
1197b491b498SJon Lin 	}
1198b491b498SJon Lin 
11994e147418SYuan Yao 	priv->cur_amba_base = priv->amba_base[slave_plat->cs];
12005bc48308SHaikun.Wang@freescale.com 
12015bc48308SHaikun.Wang@freescale.com 	qspi_module_disable(priv, 0);
12025bc48308SHaikun.Wang@freescale.com 
12035bc48308SHaikun.Wang@freescale.com 	return 0;
12045bc48308SHaikun.Wang@freescale.com }
12055bc48308SHaikun.Wang@freescale.com 
fsl_qspi_release_bus(struct udevice * dev)12065bc48308SHaikun.Wang@freescale.com static int fsl_qspi_release_bus(struct udevice *dev)
12075bc48308SHaikun.Wang@freescale.com {
12085bc48308SHaikun.Wang@freescale.com 	struct fsl_qspi_priv *priv;
12095bc48308SHaikun.Wang@freescale.com 	struct udevice *bus;
12105bc48308SHaikun.Wang@freescale.com 
12115bc48308SHaikun.Wang@freescale.com 	bus = dev->parent;
12125bc48308SHaikun.Wang@freescale.com 	priv = dev_get_priv(bus);
12135bc48308SHaikun.Wang@freescale.com 
12145bc48308SHaikun.Wang@freescale.com 	qspi_module_disable(priv, 1);
12155bc48308SHaikun.Wang@freescale.com 
12165bc48308SHaikun.Wang@freescale.com 	return 0;
12175bc48308SHaikun.Wang@freescale.com }
12185bc48308SHaikun.Wang@freescale.com 
fsl_qspi_set_speed(struct udevice * bus,uint speed)12195bc48308SHaikun.Wang@freescale.com static int fsl_qspi_set_speed(struct udevice *bus, uint speed)
12205bc48308SHaikun.Wang@freescale.com {
12215bc48308SHaikun.Wang@freescale.com 	/* Nothing to do */
12225bc48308SHaikun.Wang@freescale.com 	return 0;
12235bc48308SHaikun.Wang@freescale.com }
12245bc48308SHaikun.Wang@freescale.com 
fsl_qspi_set_mode(struct udevice * bus,uint mode)12255bc48308SHaikun.Wang@freescale.com static int fsl_qspi_set_mode(struct udevice *bus, uint mode)
12265bc48308SHaikun.Wang@freescale.com {
12275bc48308SHaikun.Wang@freescale.com 	/* Nothing to do */
12285bc48308SHaikun.Wang@freescale.com 	return 0;
12295bc48308SHaikun.Wang@freescale.com }
12305bc48308SHaikun.Wang@freescale.com 
12315bc48308SHaikun.Wang@freescale.com static const struct dm_spi_ops fsl_qspi_ops = {
12325bc48308SHaikun.Wang@freescale.com 	.claim_bus	= fsl_qspi_claim_bus,
12335bc48308SHaikun.Wang@freescale.com 	.release_bus	= fsl_qspi_release_bus,
12345bc48308SHaikun.Wang@freescale.com 	.xfer		= fsl_qspi_xfer,
12355bc48308SHaikun.Wang@freescale.com 	.set_speed	= fsl_qspi_set_speed,
12365bc48308SHaikun.Wang@freescale.com 	.set_mode	= fsl_qspi_set_mode,
12375bc48308SHaikun.Wang@freescale.com };
12385bc48308SHaikun.Wang@freescale.com 
12395bc48308SHaikun.Wang@freescale.com static const struct udevice_id fsl_qspi_ids[] = {
12405bc48308SHaikun.Wang@freescale.com 	{ .compatible = "fsl,vf610-qspi" },
12415bc48308SHaikun.Wang@freescale.com 	{ .compatible = "fsl,imx6sx-qspi" },
1242*c3bb0077SPeng Fan 	{ .compatible = "fsl,imx6ul-qspi" },
1243*c3bb0077SPeng Fan 	{ .compatible = "fsl,imx7d-qspi" },
12445bc48308SHaikun.Wang@freescale.com 	{ }
12455bc48308SHaikun.Wang@freescale.com };
12465bc48308SHaikun.Wang@freescale.com 
12475bc48308SHaikun.Wang@freescale.com U_BOOT_DRIVER(fsl_qspi) = {
12485bc48308SHaikun.Wang@freescale.com 	.name	= "fsl_qspi",
12495bc48308SHaikun.Wang@freescale.com 	.id	= UCLASS_SPI,
12505bc48308SHaikun.Wang@freescale.com 	.of_match = fsl_qspi_ids,
12515bc48308SHaikun.Wang@freescale.com 	.ops	= &fsl_qspi_ops,
12525bc48308SHaikun.Wang@freescale.com 	.ofdata_to_platdata = fsl_qspi_ofdata_to_platdata,
12535bc48308SHaikun.Wang@freescale.com 	.platdata_auto_alloc_size = sizeof(struct fsl_qspi_platdata),
12545bc48308SHaikun.Wang@freescale.com 	.priv_auto_alloc_size = sizeof(struct fsl_qspi_priv),
12555bc48308SHaikun.Wang@freescale.com 	.probe	= fsl_qspi_probe,
12565bc48308SHaikun.Wang@freescale.com 	.child_pre_probe = fsl_qspi_child_pre_probe,
12575bc48308SHaikun.Wang@freescale.com };
12585bc48308SHaikun.Wang@freescale.com #endif
1259