1*c2d012f9SÁlvaro Fernández Rojas /*
2*c2d012f9SÁlvaro Fernández Rojas * Copyright (C) 2017 Álvaro Fernández Rojas <noltari@gmail.com>
3*c2d012f9SÁlvaro Fernández Rojas *
4*c2d012f9SÁlvaro Fernández Rojas * Derived from linux/drivers/spi/spi-bcm63xx.c:
5*c2d012f9SÁlvaro Fernández Rojas * Copyright (C) 2009-2012 Florian Fainelli <florian@openwrt.org>
6*c2d012f9SÁlvaro Fernández Rojas * Copyright (C) 2010 Tanguy Bouzeloc <tanguy.bouzeloc@efixo.com>
7*c2d012f9SÁlvaro Fernández Rojas *
8*c2d012f9SÁlvaro Fernández Rojas * SPDX-License-Identifier: GPL-2.0+
9*c2d012f9SÁlvaro Fernández Rojas */
10*c2d012f9SÁlvaro Fernández Rojas
11*c2d012f9SÁlvaro Fernández Rojas #include <common.h>
12*c2d012f9SÁlvaro Fernández Rojas #include <clk.h>
13*c2d012f9SÁlvaro Fernández Rojas #include <dm.h>
14*c2d012f9SÁlvaro Fernández Rojas #include <spi.h>
15*c2d012f9SÁlvaro Fernández Rojas #include <reset.h>
16*c2d012f9SÁlvaro Fernández Rojas #include <wait_bit.h>
17*c2d012f9SÁlvaro Fernández Rojas #include <asm/io.h>
18*c2d012f9SÁlvaro Fernández Rojas
19*c2d012f9SÁlvaro Fernández Rojas DECLARE_GLOBAL_DATA_PTR;
20*c2d012f9SÁlvaro Fernández Rojas
21*c2d012f9SÁlvaro Fernández Rojas /* BCM6348 SPI core */
22*c2d012f9SÁlvaro Fernández Rojas #define SPI_6348_CLK 0x06
23*c2d012f9SÁlvaro Fernández Rojas #define SPI_6348_CMD 0x00
24*c2d012f9SÁlvaro Fernández Rojas #define SPI_6348_CTL 0x40
25*c2d012f9SÁlvaro Fernández Rojas #define SPI_6348_CTL_SHIFT 6
26*c2d012f9SÁlvaro Fernández Rojas #define SPI_6348_FILL 0x07
27*c2d012f9SÁlvaro Fernández Rojas #define SPI_6348_IR_MASK 0x04
28*c2d012f9SÁlvaro Fernández Rojas #define SPI_6348_IR_STAT 0x02
29*c2d012f9SÁlvaro Fernández Rojas #define SPI_6348_RX 0x80
30*c2d012f9SÁlvaro Fernández Rojas #define SPI_6348_RX_SIZE 0x3f
31*c2d012f9SÁlvaro Fernández Rojas #define SPI_6348_TX 0x41
32*c2d012f9SÁlvaro Fernández Rojas #define SPI_6348_TX_SIZE 0x3f
33*c2d012f9SÁlvaro Fernández Rojas
34*c2d012f9SÁlvaro Fernández Rojas /* BCM6358 SPI core */
35*c2d012f9SÁlvaro Fernández Rojas #define SPI_6358_CLK 0x706
36*c2d012f9SÁlvaro Fernández Rojas #define SPI_6358_CMD 0x700
37*c2d012f9SÁlvaro Fernández Rojas #define SPI_6358_CTL 0x000
38*c2d012f9SÁlvaro Fernández Rojas #define SPI_6358_CTL_SHIFT 14
39*c2d012f9SÁlvaro Fernández Rojas #define SPI_6358_FILL 0x707
40*c2d012f9SÁlvaro Fernández Rojas #define SPI_6358_IR_MASK 0x702
41*c2d012f9SÁlvaro Fernández Rojas #define SPI_6358_IR_STAT 0x704
42*c2d012f9SÁlvaro Fernández Rojas #define SPI_6358_RX 0x400
43*c2d012f9SÁlvaro Fernández Rojas #define SPI_6358_RX_SIZE 0x220
44*c2d012f9SÁlvaro Fernández Rojas #define SPI_6358_TX 0x002
45*c2d012f9SÁlvaro Fernández Rojas #define SPI_6358_TX_SIZE 0x21e
46*c2d012f9SÁlvaro Fernández Rojas
47*c2d012f9SÁlvaro Fernández Rojas /* SPI Clock register */
48*c2d012f9SÁlvaro Fernández Rojas #define SPI_CLK_SHIFT 0
49*c2d012f9SÁlvaro Fernández Rojas #define SPI_CLK_20MHZ (0 << SPI_CLK_SHIFT)
50*c2d012f9SÁlvaro Fernández Rojas #define SPI_CLK_0_391MHZ (1 << SPI_CLK_SHIFT)
51*c2d012f9SÁlvaro Fernández Rojas #define SPI_CLK_0_781MHZ (2 << SPI_CLK_SHIFT)
52*c2d012f9SÁlvaro Fernández Rojas #define SPI_CLK_1_563MHZ (3 << SPI_CLK_SHIFT)
53*c2d012f9SÁlvaro Fernández Rojas #define SPI_CLK_3_125MHZ (4 << SPI_CLK_SHIFT)
54*c2d012f9SÁlvaro Fernández Rojas #define SPI_CLK_6_250MHZ (5 << SPI_CLK_SHIFT)
55*c2d012f9SÁlvaro Fernández Rojas #define SPI_CLK_12_50MHZ (6 << SPI_CLK_SHIFT)
56*c2d012f9SÁlvaro Fernández Rojas #define SPI_CLK_25MHZ (7 << SPI_CLK_SHIFT)
57*c2d012f9SÁlvaro Fernández Rojas #define SPI_CLK_MASK (7 << SPI_CLK_SHIFT)
58*c2d012f9SÁlvaro Fernández Rojas #define SPI_CLK_SSOFF_SHIFT 3
59*c2d012f9SÁlvaro Fernández Rojas #define SPI_CLK_SSOFF_2 (2 << SPI_CLK_SSOFF_SHIFT)
60*c2d012f9SÁlvaro Fernández Rojas #define SPI_CLK_SSOFF_MASK (7 << SPI_CLK_SSOFF_SHIFT)
61*c2d012f9SÁlvaro Fernández Rojas #define SPI_CLK_BSWAP_SHIFT 7
62*c2d012f9SÁlvaro Fernández Rojas #define SPI_CLK_BSWAP_MASK (1 << SPI_CLK_BSWAP_SHIFT)
63*c2d012f9SÁlvaro Fernández Rojas
64*c2d012f9SÁlvaro Fernández Rojas /* SPI Command register */
65*c2d012f9SÁlvaro Fernández Rojas #define SPI_CMD_OP_SHIFT 0
66*c2d012f9SÁlvaro Fernández Rojas #define SPI_CMD_OP_START (0x3 << SPI_CMD_OP_SHIFT)
67*c2d012f9SÁlvaro Fernández Rojas #define SPI_CMD_SLAVE_SHIFT 4
68*c2d012f9SÁlvaro Fernández Rojas #define SPI_CMD_SLAVE_MASK (0xf << SPI_CMD_SLAVE_SHIFT)
69*c2d012f9SÁlvaro Fernández Rojas #define SPI_CMD_PREPEND_SHIFT 8
70*c2d012f9SÁlvaro Fernández Rojas #define SPI_CMD_PREPEND_BYTES 0xf
71*c2d012f9SÁlvaro Fernández Rojas #define SPI_CMD_3WIRE_SHIFT 12
72*c2d012f9SÁlvaro Fernández Rojas #define SPI_CMD_3WIRE_MASK (1 << SPI_CMD_3WIRE_SHIFT)
73*c2d012f9SÁlvaro Fernández Rojas
74*c2d012f9SÁlvaro Fernández Rojas /* SPI Control register */
75*c2d012f9SÁlvaro Fernández Rojas #define SPI_CTL_TYPE_FD_RW 0
76*c2d012f9SÁlvaro Fernández Rojas #define SPI_CTL_TYPE_HD_W 1
77*c2d012f9SÁlvaro Fernández Rojas #define SPI_CTL_TYPE_HD_R 2
78*c2d012f9SÁlvaro Fernández Rojas
79*c2d012f9SÁlvaro Fernández Rojas /* SPI Interrupt registers */
80*c2d012f9SÁlvaro Fernández Rojas #define SPI_IR_DONE_SHIFT 0
81*c2d012f9SÁlvaro Fernández Rojas #define SPI_IR_DONE_MASK (1 << SPI_IR_DONE_SHIFT)
82*c2d012f9SÁlvaro Fernández Rojas #define SPI_IR_RXOVER_SHIFT 1
83*c2d012f9SÁlvaro Fernández Rojas #define SPI_IR_RXOVER_MASK (1 << SPI_IR_RXOVER_SHIFT)
84*c2d012f9SÁlvaro Fernández Rojas #define SPI_IR_TXUNDER_SHIFT 2
85*c2d012f9SÁlvaro Fernández Rojas #define SPI_IR_TXUNDER_MASK (1 << SPI_IR_TXUNDER_SHIFT)
86*c2d012f9SÁlvaro Fernández Rojas #define SPI_IR_TXOVER_SHIFT 3
87*c2d012f9SÁlvaro Fernández Rojas #define SPI_IR_TXOVER_MASK (1 << SPI_IR_TXOVER_SHIFT)
88*c2d012f9SÁlvaro Fernández Rojas #define SPI_IR_RXUNDER_SHIFT 4
89*c2d012f9SÁlvaro Fernández Rojas #define SPI_IR_RXUNDER_MASK (1 << SPI_IR_RXUNDER_SHIFT)
90*c2d012f9SÁlvaro Fernández Rojas #define SPI_IR_CLEAR_MASK (SPI_IR_DONE_MASK |\
91*c2d012f9SÁlvaro Fernández Rojas SPI_IR_RXOVER_MASK |\
92*c2d012f9SÁlvaro Fernández Rojas SPI_IR_TXUNDER_MASK |\
93*c2d012f9SÁlvaro Fernández Rojas SPI_IR_TXOVER_MASK |\
94*c2d012f9SÁlvaro Fernández Rojas SPI_IR_RXUNDER_MASK)
95*c2d012f9SÁlvaro Fernández Rojas
96*c2d012f9SÁlvaro Fernández Rojas enum bcm63xx_regs_spi {
97*c2d012f9SÁlvaro Fernández Rojas SPI_CLK,
98*c2d012f9SÁlvaro Fernández Rojas SPI_CMD,
99*c2d012f9SÁlvaro Fernández Rojas SPI_CTL,
100*c2d012f9SÁlvaro Fernández Rojas SPI_CTL_SHIFT,
101*c2d012f9SÁlvaro Fernández Rojas SPI_FILL,
102*c2d012f9SÁlvaro Fernández Rojas SPI_IR_MASK,
103*c2d012f9SÁlvaro Fernández Rojas SPI_IR_STAT,
104*c2d012f9SÁlvaro Fernández Rojas SPI_RX,
105*c2d012f9SÁlvaro Fernández Rojas SPI_RX_SIZE,
106*c2d012f9SÁlvaro Fernández Rojas SPI_TX,
107*c2d012f9SÁlvaro Fernández Rojas SPI_TX_SIZE,
108*c2d012f9SÁlvaro Fernández Rojas };
109*c2d012f9SÁlvaro Fernández Rojas
110*c2d012f9SÁlvaro Fernández Rojas struct bcm63xx_spi_priv {
111*c2d012f9SÁlvaro Fernández Rojas const unsigned long *regs;
112*c2d012f9SÁlvaro Fernández Rojas void __iomem *base;
113*c2d012f9SÁlvaro Fernández Rojas size_t tx_bytes;
114*c2d012f9SÁlvaro Fernández Rojas uint8_t num_cs;
115*c2d012f9SÁlvaro Fernández Rojas };
116*c2d012f9SÁlvaro Fernández Rojas
117*c2d012f9SÁlvaro Fernández Rojas #define SPI_CLK_CNT 8
118*c2d012f9SÁlvaro Fernández Rojas static const unsigned bcm63xx_spi_freq_table[SPI_CLK_CNT][2] = {
119*c2d012f9SÁlvaro Fernández Rojas { 25000000, SPI_CLK_25MHZ },
120*c2d012f9SÁlvaro Fernández Rojas { 20000000, SPI_CLK_20MHZ },
121*c2d012f9SÁlvaro Fernández Rojas { 12500000, SPI_CLK_12_50MHZ },
122*c2d012f9SÁlvaro Fernández Rojas { 6250000, SPI_CLK_6_250MHZ },
123*c2d012f9SÁlvaro Fernández Rojas { 3125000, SPI_CLK_3_125MHZ },
124*c2d012f9SÁlvaro Fernández Rojas { 1563000, SPI_CLK_1_563MHZ },
125*c2d012f9SÁlvaro Fernández Rojas { 781000, SPI_CLK_0_781MHZ },
126*c2d012f9SÁlvaro Fernández Rojas { 391000, SPI_CLK_0_391MHZ }
127*c2d012f9SÁlvaro Fernández Rojas };
128*c2d012f9SÁlvaro Fernández Rojas
bcm63xx_spi_cs_info(struct udevice * bus,uint cs,struct spi_cs_info * info)129*c2d012f9SÁlvaro Fernández Rojas static int bcm63xx_spi_cs_info(struct udevice *bus, uint cs,
130*c2d012f9SÁlvaro Fernández Rojas struct spi_cs_info *info)
131*c2d012f9SÁlvaro Fernández Rojas {
132*c2d012f9SÁlvaro Fernández Rojas struct bcm63xx_spi_priv *priv = dev_get_priv(bus);
133*c2d012f9SÁlvaro Fernández Rojas
134*c2d012f9SÁlvaro Fernández Rojas if (cs >= priv->num_cs) {
135*c2d012f9SÁlvaro Fernández Rojas printf("no cs %u\n", cs);
136*c2d012f9SÁlvaro Fernández Rojas return -ENODEV;
137*c2d012f9SÁlvaro Fernández Rojas }
138*c2d012f9SÁlvaro Fernández Rojas
139*c2d012f9SÁlvaro Fernández Rojas return 0;
140*c2d012f9SÁlvaro Fernández Rojas }
141*c2d012f9SÁlvaro Fernández Rojas
bcm63xx_spi_set_mode(struct udevice * bus,uint mode)142*c2d012f9SÁlvaro Fernández Rojas static int bcm63xx_spi_set_mode(struct udevice *bus, uint mode)
143*c2d012f9SÁlvaro Fernández Rojas {
144*c2d012f9SÁlvaro Fernández Rojas struct bcm63xx_spi_priv *priv = dev_get_priv(bus);
145*c2d012f9SÁlvaro Fernández Rojas const unsigned long *regs = priv->regs;
146*c2d012f9SÁlvaro Fernández Rojas
147*c2d012f9SÁlvaro Fernández Rojas if (mode & SPI_LSB_FIRST)
148*c2d012f9SÁlvaro Fernández Rojas setbits_8(priv->base + regs[SPI_CLK], SPI_CLK_BSWAP_MASK);
149*c2d012f9SÁlvaro Fernández Rojas else
150*c2d012f9SÁlvaro Fernández Rojas clrbits_8(priv->base + regs[SPI_CLK], SPI_CLK_BSWAP_MASK);
151*c2d012f9SÁlvaro Fernández Rojas
152*c2d012f9SÁlvaro Fernández Rojas return 0;
153*c2d012f9SÁlvaro Fernández Rojas }
154*c2d012f9SÁlvaro Fernández Rojas
bcm63xx_spi_set_speed(struct udevice * bus,uint speed)155*c2d012f9SÁlvaro Fernández Rojas static int bcm63xx_spi_set_speed(struct udevice *bus, uint speed)
156*c2d012f9SÁlvaro Fernández Rojas {
157*c2d012f9SÁlvaro Fernández Rojas struct bcm63xx_spi_priv *priv = dev_get_priv(bus);
158*c2d012f9SÁlvaro Fernández Rojas const unsigned long *regs = priv->regs;
159*c2d012f9SÁlvaro Fernández Rojas uint8_t clk_cfg;
160*c2d012f9SÁlvaro Fernández Rojas int i;
161*c2d012f9SÁlvaro Fernández Rojas
162*c2d012f9SÁlvaro Fernández Rojas /* default to lowest clock configuration */
163*c2d012f9SÁlvaro Fernández Rojas clk_cfg = SPI_CLK_0_391MHZ;
164*c2d012f9SÁlvaro Fernández Rojas
165*c2d012f9SÁlvaro Fernández Rojas /* find the closest clock configuration */
166*c2d012f9SÁlvaro Fernández Rojas for (i = 0; i < SPI_CLK_CNT; i++) {
167*c2d012f9SÁlvaro Fernández Rojas if (speed >= bcm63xx_spi_freq_table[i][0]) {
168*c2d012f9SÁlvaro Fernández Rojas clk_cfg = bcm63xx_spi_freq_table[i][1];
169*c2d012f9SÁlvaro Fernández Rojas break;
170*c2d012f9SÁlvaro Fernández Rojas }
171*c2d012f9SÁlvaro Fernández Rojas }
172*c2d012f9SÁlvaro Fernández Rojas
173*c2d012f9SÁlvaro Fernández Rojas /* write clock configuration */
174*c2d012f9SÁlvaro Fernández Rojas clrsetbits_8(priv->base + regs[SPI_CLK],
175*c2d012f9SÁlvaro Fernández Rojas SPI_CLK_SSOFF_MASK | SPI_CLK_MASK,
176*c2d012f9SÁlvaro Fernández Rojas clk_cfg | SPI_CLK_SSOFF_2);
177*c2d012f9SÁlvaro Fernández Rojas
178*c2d012f9SÁlvaro Fernández Rojas return 0;
179*c2d012f9SÁlvaro Fernández Rojas }
180*c2d012f9SÁlvaro Fernández Rojas
181*c2d012f9SÁlvaro Fernández Rojas /*
182*c2d012f9SÁlvaro Fernández Rojas * BCM63xx SPI driver doesn't allow keeping CS active between transfers since
183*c2d012f9SÁlvaro Fernández Rojas * they are HW controlled.
184*c2d012f9SÁlvaro Fernández Rojas * However, it provides a mechanism to prepend write transfers prior to read
185*c2d012f9SÁlvaro Fernández Rojas * transfers (with a maximum prepend of 15 bytes), which is usually enough for
186*c2d012f9SÁlvaro Fernández Rojas * SPI-connected flashes since reading requires prepending a write transfer of
187*c2d012f9SÁlvaro Fernández Rojas * 5 bytes.
188*c2d012f9SÁlvaro Fernández Rojas *
189*c2d012f9SÁlvaro Fernández Rojas * This implementation takes advantage of the prepend mechanism and combines
190*c2d012f9SÁlvaro Fernández Rojas * multiple transfers into a single one where possible (single/multiple write
191*c2d012f9SÁlvaro Fernández Rojas * transfer(s) followed by a final read/write transfer).
192*c2d012f9SÁlvaro Fernández Rojas * However, it's not possible to buffer reads, which means that read transfers
193*c2d012f9SÁlvaro Fernández Rojas * should always be done as the final ones.
194*c2d012f9SÁlvaro Fernández Rojas * On the other hand, take into account that combining write transfers into
195*c2d012f9SÁlvaro Fernández Rojas * a single one is just buffering and doesn't require prepend mechanism.
196*c2d012f9SÁlvaro Fernández Rojas */
bcm63xx_spi_xfer(struct udevice * dev,unsigned int bitlen,const void * dout,void * din,unsigned long flags)197*c2d012f9SÁlvaro Fernández Rojas static int bcm63xx_spi_xfer(struct udevice *dev, unsigned int bitlen,
198*c2d012f9SÁlvaro Fernández Rojas const void *dout, void *din, unsigned long flags)
199*c2d012f9SÁlvaro Fernández Rojas {
200*c2d012f9SÁlvaro Fernández Rojas struct bcm63xx_spi_priv *priv = dev_get_priv(dev->parent);
201*c2d012f9SÁlvaro Fernández Rojas const unsigned long *regs = priv->regs;
202*c2d012f9SÁlvaro Fernández Rojas size_t data_bytes = bitlen / 8;
203*c2d012f9SÁlvaro Fernández Rojas
204*c2d012f9SÁlvaro Fernández Rojas if (flags & SPI_XFER_BEGIN) {
205*c2d012f9SÁlvaro Fernández Rojas /* clear prepends */
206*c2d012f9SÁlvaro Fernández Rojas priv->tx_bytes = 0;
207*c2d012f9SÁlvaro Fernández Rojas
208*c2d012f9SÁlvaro Fernández Rojas /* initialize hardware */
209*c2d012f9SÁlvaro Fernández Rojas writeb_be(0, priv->base + regs[SPI_IR_MASK]);
210*c2d012f9SÁlvaro Fernández Rojas }
211*c2d012f9SÁlvaro Fernández Rojas
212*c2d012f9SÁlvaro Fernández Rojas if (din) {
213*c2d012f9SÁlvaro Fernández Rojas /* buffering reads not possible since cs is hw controlled */
214*c2d012f9SÁlvaro Fernández Rojas if (!(flags & SPI_XFER_END)) {
215*c2d012f9SÁlvaro Fernández Rojas printf("unable to buffer reads\n");
216*c2d012f9SÁlvaro Fernández Rojas return -EINVAL;
217*c2d012f9SÁlvaro Fernández Rojas }
218*c2d012f9SÁlvaro Fernández Rojas
219*c2d012f9SÁlvaro Fernández Rojas /* check rx size */
220*c2d012f9SÁlvaro Fernández Rojas if (data_bytes > regs[SPI_RX_SIZE]) {
221*c2d012f9SÁlvaro Fernández Rojas printf("max rx bytes exceeded\n");
222*c2d012f9SÁlvaro Fernández Rojas return -EMSGSIZE;
223*c2d012f9SÁlvaro Fernández Rojas }
224*c2d012f9SÁlvaro Fernández Rojas }
225*c2d012f9SÁlvaro Fernández Rojas
226*c2d012f9SÁlvaro Fernández Rojas if (dout) {
227*c2d012f9SÁlvaro Fernández Rojas /* check tx size */
228*c2d012f9SÁlvaro Fernández Rojas if (priv->tx_bytes + data_bytes > regs[SPI_TX_SIZE]) {
229*c2d012f9SÁlvaro Fernández Rojas printf("max tx bytes exceeded\n");
230*c2d012f9SÁlvaro Fernández Rojas return -EMSGSIZE;
231*c2d012f9SÁlvaro Fernández Rojas }
232*c2d012f9SÁlvaro Fernández Rojas
233*c2d012f9SÁlvaro Fernández Rojas /* copy tx data */
234*c2d012f9SÁlvaro Fernández Rojas memcpy_toio(priv->base + regs[SPI_TX] + priv->tx_bytes,
235*c2d012f9SÁlvaro Fernández Rojas dout, data_bytes);
236*c2d012f9SÁlvaro Fernández Rojas priv->tx_bytes += data_bytes;
237*c2d012f9SÁlvaro Fernández Rojas }
238*c2d012f9SÁlvaro Fernández Rojas
239*c2d012f9SÁlvaro Fernández Rojas if (flags & SPI_XFER_END) {
240*c2d012f9SÁlvaro Fernández Rojas struct dm_spi_slave_platdata *plat =
241*c2d012f9SÁlvaro Fernández Rojas dev_get_parent_platdata(dev);
242*c2d012f9SÁlvaro Fernández Rojas uint16_t val, cmd;
243*c2d012f9SÁlvaro Fernández Rojas int ret;
244*c2d012f9SÁlvaro Fernández Rojas
245*c2d012f9SÁlvaro Fernández Rojas /* determine control config */
246*c2d012f9SÁlvaro Fernández Rojas if (dout && !din) {
247*c2d012f9SÁlvaro Fernández Rojas /* buffered write transfers */
248*c2d012f9SÁlvaro Fernández Rojas val = priv->tx_bytes;
249*c2d012f9SÁlvaro Fernández Rojas val |= (SPI_CTL_TYPE_HD_W << regs[SPI_CTL_SHIFT]);
250*c2d012f9SÁlvaro Fernández Rojas priv->tx_bytes = 0;
251*c2d012f9SÁlvaro Fernández Rojas } else {
252*c2d012f9SÁlvaro Fernández Rojas if (dout && din && (flags & SPI_XFER_ONCE)) {
253*c2d012f9SÁlvaro Fernández Rojas /* full duplex read/write */
254*c2d012f9SÁlvaro Fernández Rojas val = data_bytes;
255*c2d012f9SÁlvaro Fernández Rojas val |= (SPI_CTL_TYPE_FD_RW <<
256*c2d012f9SÁlvaro Fernández Rojas regs[SPI_CTL_SHIFT]);
257*c2d012f9SÁlvaro Fernández Rojas priv->tx_bytes = 0;
258*c2d012f9SÁlvaro Fernández Rojas } else {
259*c2d012f9SÁlvaro Fernández Rojas /* prepended write transfer */
260*c2d012f9SÁlvaro Fernández Rojas val = data_bytes;
261*c2d012f9SÁlvaro Fernández Rojas val |= (SPI_CTL_TYPE_HD_R <<
262*c2d012f9SÁlvaro Fernández Rojas regs[SPI_CTL_SHIFT]);
263*c2d012f9SÁlvaro Fernández Rojas if (priv->tx_bytes > SPI_CMD_PREPEND_BYTES) {
264*c2d012f9SÁlvaro Fernández Rojas printf("max prepend bytes exceeded\n");
265*c2d012f9SÁlvaro Fernández Rojas return -EMSGSIZE;
266*c2d012f9SÁlvaro Fernández Rojas }
267*c2d012f9SÁlvaro Fernández Rojas }
268*c2d012f9SÁlvaro Fernández Rojas }
269*c2d012f9SÁlvaro Fernández Rojas
270*c2d012f9SÁlvaro Fernández Rojas if (regs[SPI_CTL_SHIFT] >= 8)
271*c2d012f9SÁlvaro Fernández Rojas writew_be(val, priv->base + regs[SPI_CTL]);
272*c2d012f9SÁlvaro Fernández Rojas else
273*c2d012f9SÁlvaro Fernández Rojas writeb_be(val, priv->base + regs[SPI_CTL]);
274*c2d012f9SÁlvaro Fernández Rojas
275*c2d012f9SÁlvaro Fernández Rojas /* clear interrupts */
276*c2d012f9SÁlvaro Fernández Rojas writeb_be(SPI_IR_CLEAR_MASK, priv->base + regs[SPI_IR_STAT]);
277*c2d012f9SÁlvaro Fernández Rojas
278*c2d012f9SÁlvaro Fernández Rojas /* issue the transfer */
279*c2d012f9SÁlvaro Fernández Rojas cmd = SPI_CMD_OP_START;
280*c2d012f9SÁlvaro Fernández Rojas cmd |= (plat->cs << SPI_CMD_SLAVE_SHIFT) & SPI_CMD_SLAVE_MASK;
281*c2d012f9SÁlvaro Fernández Rojas cmd |= (priv->tx_bytes << SPI_CMD_PREPEND_SHIFT);
282*c2d012f9SÁlvaro Fernández Rojas if (plat->mode & SPI_3WIRE)
283*c2d012f9SÁlvaro Fernández Rojas cmd |= SPI_CMD_3WIRE_MASK;
284*c2d012f9SÁlvaro Fernández Rojas writew_be(cmd, priv->base + regs[SPI_CMD]);
285*c2d012f9SÁlvaro Fernández Rojas
286*c2d012f9SÁlvaro Fernández Rojas /* enable interrupts */
287*c2d012f9SÁlvaro Fernández Rojas writeb_be(SPI_IR_DONE_MASK, priv->base + regs[SPI_IR_MASK]);
288*c2d012f9SÁlvaro Fernández Rojas
289*c2d012f9SÁlvaro Fernández Rojas ret = wait_for_bit_8(priv->base + regs[SPI_IR_STAT],
290*c2d012f9SÁlvaro Fernández Rojas SPI_IR_DONE_MASK, true, 1000, false);
291*c2d012f9SÁlvaro Fernández Rojas if (ret) {
292*c2d012f9SÁlvaro Fernández Rojas printf("interrupt timeout\n");
293*c2d012f9SÁlvaro Fernández Rojas return ret;
294*c2d012f9SÁlvaro Fernández Rojas }
295*c2d012f9SÁlvaro Fernández Rojas
296*c2d012f9SÁlvaro Fernández Rojas /* copy rx data */
297*c2d012f9SÁlvaro Fernández Rojas if (din)
298*c2d012f9SÁlvaro Fernández Rojas memcpy_fromio(din, priv->base + regs[SPI_RX],
299*c2d012f9SÁlvaro Fernández Rojas data_bytes);
300*c2d012f9SÁlvaro Fernández Rojas }
301*c2d012f9SÁlvaro Fernández Rojas
302*c2d012f9SÁlvaro Fernández Rojas return 0;
303*c2d012f9SÁlvaro Fernández Rojas }
304*c2d012f9SÁlvaro Fernández Rojas
305*c2d012f9SÁlvaro Fernández Rojas static const struct dm_spi_ops bcm63xx_spi_ops = {
306*c2d012f9SÁlvaro Fernández Rojas .cs_info = bcm63xx_spi_cs_info,
307*c2d012f9SÁlvaro Fernández Rojas .set_mode = bcm63xx_spi_set_mode,
308*c2d012f9SÁlvaro Fernández Rojas .set_speed = bcm63xx_spi_set_speed,
309*c2d012f9SÁlvaro Fernández Rojas .xfer = bcm63xx_spi_xfer,
310*c2d012f9SÁlvaro Fernández Rojas };
311*c2d012f9SÁlvaro Fernández Rojas
312*c2d012f9SÁlvaro Fernández Rojas static const unsigned long bcm6348_spi_regs[] = {
313*c2d012f9SÁlvaro Fernández Rojas [SPI_CLK] = SPI_6348_CLK,
314*c2d012f9SÁlvaro Fernández Rojas [SPI_CMD] = SPI_6348_CMD,
315*c2d012f9SÁlvaro Fernández Rojas [SPI_CTL] = SPI_6348_CTL,
316*c2d012f9SÁlvaro Fernández Rojas [SPI_CTL_SHIFT] = SPI_6348_CTL_SHIFT,
317*c2d012f9SÁlvaro Fernández Rojas [SPI_FILL] = SPI_6348_FILL,
318*c2d012f9SÁlvaro Fernández Rojas [SPI_IR_MASK] = SPI_6348_IR_MASK,
319*c2d012f9SÁlvaro Fernández Rojas [SPI_IR_STAT] = SPI_6348_IR_STAT,
320*c2d012f9SÁlvaro Fernández Rojas [SPI_RX] = SPI_6348_RX,
321*c2d012f9SÁlvaro Fernández Rojas [SPI_RX_SIZE] = SPI_6348_RX_SIZE,
322*c2d012f9SÁlvaro Fernández Rojas [SPI_TX] = SPI_6348_TX,
323*c2d012f9SÁlvaro Fernández Rojas [SPI_TX_SIZE] = SPI_6348_TX_SIZE,
324*c2d012f9SÁlvaro Fernández Rojas };
325*c2d012f9SÁlvaro Fernández Rojas
326*c2d012f9SÁlvaro Fernández Rojas static const unsigned long bcm6358_spi_regs[] = {
327*c2d012f9SÁlvaro Fernández Rojas [SPI_CLK] = SPI_6358_CLK,
328*c2d012f9SÁlvaro Fernández Rojas [SPI_CMD] = SPI_6358_CMD,
329*c2d012f9SÁlvaro Fernández Rojas [SPI_CTL] = SPI_6358_CTL,
330*c2d012f9SÁlvaro Fernández Rojas [SPI_CTL_SHIFT] = SPI_6358_CTL_SHIFT,
331*c2d012f9SÁlvaro Fernández Rojas [SPI_FILL] = SPI_6358_FILL,
332*c2d012f9SÁlvaro Fernández Rojas [SPI_IR_MASK] = SPI_6358_IR_MASK,
333*c2d012f9SÁlvaro Fernández Rojas [SPI_IR_STAT] = SPI_6358_IR_STAT,
334*c2d012f9SÁlvaro Fernández Rojas [SPI_RX] = SPI_6358_RX,
335*c2d012f9SÁlvaro Fernández Rojas [SPI_RX_SIZE] = SPI_6358_RX_SIZE,
336*c2d012f9SÁlvaro Fernández Rojas [SPI_TX] = SPI_6358_TX,
337*c2d012f9SÁlvaro Fernández Rojas [SPI_TX_SIZE] = SPI_6358_TX_SIZE,
338*c2d012f9SÁlvaro Fernández Rojas };
339*c2d012f9SÁlvaro Fernández Rojas
340*c2d012f9SÁlvaro Fernández Rojas static const struct udevice_id bcm63xx_spi_ids[] = {
341*c2d012f9SÁlvaro Fernández Rojas {
342*c2d012f9SÁlvaro Fernández Rojas .compatible = "brcm,bcm6348-spi",
343*c2d012f9SÁlvaro Fernández Rojas .data = (ulong)&bcm6348_spi_regs,
344*c2d012f9SÁlvaro Fernández Rojas }, {
345*c2d012f9SÁlvaro Fernández Rojas .compatible = "brcm,bcm6358-spi",
346*c2d012f9SÁlvaro Fernández Rojas .data = (ulong)&bcm6358_spi_regs,
347*c2d012f9SÁlvaro Fernández Rojas }, { /* sentinel */ }
348*c2d012f9SÁlvaro Fernández Rojas };
349*c2d012f9SÁlvaro Fernández Rojas
bcm63xx_spi_child_pre_probe(struct udevice * dev)350*c2d012f9SÁlvaro Fernández Rojas static int bcm63xx_spi_child_pre_probe(struct udevice *dev)
351*c2d012f9SÁlvaro Fernández Rojas {
352*c2d012f9SÁlvaro Fernández Rojas struct bcm63xx_spi_priv *priv = dev_get_priv(dev->parent);
353*c2d012f9SÁlvaro Fernández Rojas const unsigned long *regs = priv->regs;
354*c2d012f9SÁlvaro Fernández Rojas struct spi_slave *slave = dev_get_parent_priv(dev);
355*c2d012f9SÁlvaro Fernández Rojas struct dm_spi_slave_platdata *plat = dev_get_parent_platdata(dev);
356*c2d012f9SÁlvaro Fernández Rojas
357*c2d012f9SÁlvaro Fernández Rojas /* check cs */
358*c2d012f9SÁlvaro Fernández Rojas if (plat->cs >= priv->num_cs) {
359*c2d012f9SÁlvaro Fernández Rojas printf("no cs %u\n", plat->cs);
360*c2d012f9SÁlvaro Fernández Rojas return -ENODEV;
361*c2d012f9SÁlvaro Fernández Rojas }
362*c2d012f9SÁlvaro Fernández Rojas
363*c2d012f9SÁlvaro Fernández Rojas /* max read/write sizes */
364*c2d012f9SÁlvaro Fernández Rojas slave->max_read_size = regs[SPI_RX_SIZE];
365*c2d012f9SÁlvaro Fernández Rojas slave->max_write_size = regs[SPI_TX_SIZE];
366*c2d012f9SÁlvaro Fernández Rojas
367*c2d012f9SÁlvaro Fernández Rojas return 0;
368*c2d012f9SÁlvaro Fernández Rojas }
369*c2d012f9SÁlvaro Fernández Rojas
bcm63xx_spi_probe(struct udevice * dev)370*c2d012f9SÁlvaro Fernández Rojas static int bcm63xx_spi_probe(struct udevice *dev)
371*c2d012f9SÁlvaro Fernández Rojas {
372*c2d012f9SÁlvaro Fernández Rojas struct bcm63xx_spi_priv *priv = dev_get_priv(dev);
373*c2d012f9SÁlvaro Fernández Rojas const unsigned long *regs =
374*c2d012f9SÁlvaro Fernández Rojas (const unsigned long *)dev_get_driver_data(dev);
375*c2d012f9SÁlvaro Fernández Rojas struct reset_ctl rst_ctl;
376*c2d012f9SÁlvaro Fernández Rojas struct clk clk;
377*c2d012f9SÁlvaro Fernández Rojas fdt_addr_t addr;
378*c2d012f9SÁlvaro Fernández Rojas fdt_size_t size;
379*c2d012f9SÁlvaro Fernández Rojas int ret;
380*c2d012f9SÁlvaro Fernández Rojas
381*c2d012f9SÁlvaro Fernández Rojas addr = devfdt_get_addr_size_index(dev, 0, &size);
382*c2d012f9SÁlvaro Fernández Rojas if (addr == FDT_ADDR_T_NONE)
383*c2d012f9SÁlvaro Fernández Rojas return -EINVAL;
384*c2d012f9SÁlvaro Fernández Rojas
385*c2d012f9SÁlvaro Fernández Rojas priv->regs = regs;
386*c2d012f9SÁlvaro Fernández Rojas priv->base = ioremap(addr, size);
387*c2d012f9SÁlvaro Fernández Rojas priv->num_cs = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
388*c2d012f9SÁlvaro Fernández Rojas "num-cs", 8);
389*c2d012f9SÁlvaro Fernández Rojas
390*c2d012f9SÁlvaro Fernández Rojas /* enable clock */
391*c2d012f9SÁlvaro Fernández Rojas ret = clk_get_by_index(dev, 0, &clk);
392*c2d012f9SÁlvaro Fernández Rojas if (ret < 0)
393*c2d012f9SÁlvaro Fernández Rojas return ret;
394*c2d012f9SÁlvaro Fernández Rojas
395*c2d012f9SÁlvaro Fernández Rojas ret = clk_enable(&clk);
396*c2d012f9SÁlvaro Fernández Rojas if (ret < 0)
397*c2d012f9SÁlvaro Fernández Rojas return ret;
398*c2d012f9SÁlvaro Fernández Rojas
399*c2d012f9SÁlvaro Fernández Rojas ret = clk_free(&clk);
400*c2d012f9SÁlvaro Fernández Rojas if (ret < 0)
401*c2d012f9SÁlvaro Fernández Rojas return ret;
402*c2d012f9SÁlvaro Fernández Rojas
403*c2d012f9SÁlvaro Fernández Rojas /* perform reset */
404*c2d012f9SÁlvaro Fernández Rojas ret = reset_get_by_index(dev, 0, &rst_ctl);
405*c2d012f9SÁlvaro Fernández Rojas if (ret < 0)
406*c2d012f9SÁlvaro Fernández Rojas return ret;
407*c2d012f9SÁlvaro Fernández Rojas
408*c2d012f9SÁlvaro Fernández Rojas ret = reset_deassert(&rst_ctl);
409*c2d012f9SÁlvaro Fernández Rojas if (ret < 0)
410*c2d012f9SÁlvaro Fernández Rojas return ret;
411*c2d012f9SÁlvaro Fernández Rojas
412*c2d012f9SÁlvaro Fernández Rojas ret = reset_free(&rst_ctl);
413*c2d012f9SÁlvaro Fernández Rojas if (ret < 0)
414*c2d012f9SÁlvaro Fernández Rojas return ret;
415*c2d012f9SÁlvaro Fernández Rojas
416*c2d012f9SÁlvaro Fernández Rojas /* initialize hardware */
417*c2d012f9SÁlvaro Fernández Rojas writeb_be(0, priv->base + regs[SPI_IR_MASK]);
418*c2d012f9SÁlvaro Fernández Rojas
419*c2d012f9SÁlvaro Fernández Rojas /* set fill register */
420*c2d012f9SÁlvaro Fernández Rojas writeb_be(0xff, priv->base + regs[SPI_FILL]);
421*c2d012f9SÁlvaro Fernández Rojas
422*c2d012f9SÁlvaro Fernández Rojas return 0;
423*c2d012f9SÁlvaro Fernández Rojas }
424*c2d012f9SÁlvaro Fernández Rojas
425*c2d012f9SÁlvaro Fernández Rojas U_BOOT_DRIVER(bcm63xx_spi) = {
426*c2d012f9SÁlvaro Fernández Rojas .name = "bcm63xx_spi",
427*c2d012f9SÁlvaro Fernández Rojas .id = UCLASS_SPI,
428*c2d012f9SÁlvaro Fernández Rojas .of_match = bcm63xx_spi_ids,
429*c2d012f9SÁlvaro Fernández Rojas .ops = &bcm63xx_spi_ops,
430*c2d012f9SÁlvaro Fernández Rojas .priv_auto_alloc_size = sizeof(struct bcm63xx_spi_priv),
431*c2d012f9SÁlvaro Fernández Rojas .child_pre_probe = bcm63xx_spi_child_pre_probe,
432*c2d012f9SÁlvaro Fernández Rojas .probe = bcm63xx_spi_probe,
433*c2d012f9SÁlvaro Fernández Rojas };
434