xref: /rk3399_rockchip-uboot/drivers/spi/atmel_spi.c (revision 10f7c0a96532ad1f65c514d0e1f1df052969cb8c)
160445cb5SHans-Christian Egtvedt /*
260445cb5SHans-Christian Egtvedt  * Copyright (C) 2007 Atmel Corporation
360445cb5SHans-Christian Egtvedt  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
560445cb5SHans-Christian Egtvedt  */
660445cb5SHans-Christian Egtvedt #include <common.h>
70eafd4b7SWenyou Yang #include <clk.h>
80eafd4b7SWenyou Yang #include <dm.h>
90eafd4b7SWenyou Yang #include <fdtdec.h>
1060445cb5SHans-Christian Egtvedt #include <spi.h>
1160445cb5SHans-Christian Egtvedt #include <malloc.h>
120eafd4b7SWenyou Yang #include <wait_bit.h>
1360445cb5SHans-Christian Egtvedt 
1460445cb5SHans-Christian Egtvedt #include <asm/io.h>
1560445cb5SHans-Christian Egtvedt 
1660445cb5SHans-Christian Egtvedt #include <asm/arch/clk.h>
17329f0f52SReinhard Meyer #include <asm/arch/hardware.h>
180eafd4b7SWenyou Yang #ifdef CONFIG_DM_SPI
190eafd4b7SWenyou Yang #include <asm/arch/at91_spi.h>
200eafd4b7SWenyou Yang #endif
210eafd4b7SWenyou Yang #ifdef CONFIG_DM_GPIO
220eafd4b7SWenyou Yang #include <asm/gpio.h>
230eafd4b7SWenyou Yang #endif
2460445cb5SHans-Christian Egtvedt 
2571c98550STom Rini #include "atmel_spi.h"
2671c98550STom Rini 
270eafd4b7SWenyou Yang DECLARE_GLOBAL_DATA_PTR;
280eafd4b7SWenyou Yang 
29*10f7c0a9STom Rini #ifndef CONFIG_DM_SPI
30*10f7c0a9STom Rini 
spi_has_wdrbt(struct atmel_spi_slave * slave)31*10f7c0a9STom Rini static int spi_has_wdrbt(struct atmel_spi_slave *slave)
32*10f7c0a9STom Rini {
33*10f7c0a9STom Rini 	unsigned int ver;
34*10f7c0a9STom Rini 
35*10f7c0a9STom Rini 	ver = spi_readl(slave, VERSION);
36*10f7c0a9STom Rini 
37*10f7c0a9STom Rini 	return (ATMEL_SPI_VERSION_REV(ver) >= 0x210);
38*10f7c0a9STom Rini }
39*10f7c0a9STom Rini 
spi_init()40*10f7c0a9STom Rini void spi_init()
41*10f7c0a9STom Rini {
42*10f7c0a9STom Rini 
43*10f7c0a9STom Rini }
44*10f7c0a9STom Rini 
spi_setup_slave(unsigned int bus,unsigned int cs,unsigned int max_hz,unsigned int mode)45*10f7c0a9STom Rini struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
46*10f7c0a9STom Rini 			unsigned int max_hz, unsigned int mode)
47*10f7c0a9STom Rini {
48*10f7c0a9STom Rini 	struct atmel_spi_slave	*as;
49*10f7c0a9STom Rini 	unsigned int		scbr;
50*10f7c0a9STom Rini 	u32			csrx;
51*10f7c0a9STom Rini 	void			*regs;
52*10f7c0a9STom Rini 
53*10f7c0a9STom Rini 	if (!spi_cs_is_valid(bus, cs))
54*10f7c0a9STom Rini 		return NULL;
55*10f7c0a9STom Rini 
56*10f7c0a9STom Rini 	switch (bus) {
57*10f7c0a9STom Rini 	case 0:
58*10f7c0a9STom Rini 		regs = (void *)ATMEL_BASE_SPI0;
59*10f7c0a9STom Rini 		break;
60*10f7c0a9STom Rini #ifdef ATMEL_BASE_SPI1
61*10f7c0a9STom Rini 	case 1:
62*10f7c0a9STom Rini 		regs = (void *)ATMEL_BASE_SPI1;
63*10f7c0a9STom Rini 		break;
64*10f7c0a9STom Rini #endif
65*10f7c0a9STom Rini #ifdef ATMEL_BASE_SPI2
66*10f7c0a9STom Rini 	case 2:
67*10f7c0a9STom Rini 		regs = (void *)ATMEL_BASE_SPI2;
68*10f7c0a9STom Rini 		break;
69*10f7c0a9STom Rini #endif
70*10f7c0a9STom Rini #ifdef ATMEL_BASE_SPI3
71*10f7c0a9STom Rini 	case 3:
72*10f7c0a9STom Rini 		regs = (void *)ATMEL_BASE_SPI3;
73*10f7c0a9STom Rini 		break;
74*10f7c0a9STom Rini #endif
75*10f7c0a9STom Rini 	default:
76*10f7c0a9STom Rini 		return NULL;
77*10f7c0a9STom Rini 	}
78*10f7c0a9STom Rini 
79*10f7c0a9STom Rini 
80*10f7c0a9STom Rini 	scbr = (get_spi_clk_rate(bus) + max_hz - 1) / max_hz;
81*10f7c0a9STom Rini 	if (scbr > ATMEL_SPI_CSRx_SCBR_MAX)
82*10f7c0a9STom Rini 		/* Too low max SCK rate */
83*10f7c0a9STom Rini 		return NULL;
84*10f7c0a9STom Rini 	if (scbr < 1)
85*10f7c0a9STom Rini 		scbr = 1;
86*10f7c0a9STom Rini 
87*10f7c0a9STom Rini 	csrx = ATMEL_SPI_CSRx_SCBR(scbr);
88*10f7c0a9STom Rini 	csrx |= ATMEL_SPI_CSRx_BITS(ATMEL_SPI_BITS_8);
89*10f7c0a9STom Rini 	if (!(mode & SPI_CPHA))
90*10f7c0a9STom Rini 		csrx |= ATMEL_SPI_CSRx_NCPHA;
91*10f7c0a9STom Rini 	if (mode & SPI_CPOL)
92*10f7c0a9STom Rini 		csrx |= ATMEL_SPI_CSRx_CPOL;
93*10f7c0a9STom Rini 
94*10f7c0a9STom Rini 	as = spi_alloc_slave(struct atmel_spi_slave, bus, cs);
95*10f7c0a9STom Rini 	if (!as)
96*10f7c0a9STom Rini 		return NULL;
97*10f7c0a9STom Rini 
98*10f7c0a9STom Rini 	as->regs = regs;
99*10f7c0a9STom Rini 	as->mr = ATMEL_SPI_MR_MSTR | ATMEL_SPI_MR_MODFDIS
100*10f7c0a9STom Rini 			| ATMEL_SPI_MR_PCS(~(1 << cs) & 0xf);
101*10f7c0a9STom Rini 	if (spi_has_wdrbt(as))
102*10f7c0a9STom Rini 		as->mr |= ATMEL_SPI_MR_WDRBT;
103*10f7c0a9STom Rini 
104*10f7c0a9STom Rini 	spi_writel(as, CSR(cs), csrx);
105*10f7c0a9STom Rini 
106*10f7c0a9STom Rini 	return &as->slave;
107*10f7c0a9STom Rini }
108*10f7c0a9STom Rini 
spi_free_slave(struct spi_slave * slave)109*10f7c0a9STom Rini void spi_free_slave(struct spi_slave *slave)
110*10f7c0a9STom Rini {
111*10f7c0a9STom Rini 	struct atmel_spi_slave *as = to_atmel_spi(slave);
112*10f7c0a9STom Rini 
113*10f7c0a9STom Rini 	free(as);
114*10f7c0a9STom Rini }
115*10f7c0a9STom Rini 
spi_claim_bus(struct spi_slave * slave)116*10f7c0a9STom Rini int spi_claim_bus(struct spi_slave *slave)
117*10f7c0a9STom Rini {
118*10f7c0a9STom Rini 	struct atmel_spi_slave *as = to_atmel_spi(slave);
119*10f7c0a9STom Rini 
120*10f7c0a9STom Rini 	/* Enable the SPI hardware */
121*10f7c0a9STom Rini 	spi_writel(as, CR, ATMEL_SPI_CR_SPIEN);
122*10f7c0a9STom Rini 
123*10f7c0a9STom Rini 	/*
124*10f7c0a9STom Rini 	 * Select the slave. This should set SCK to the correct
125*10f7c0a9STom Rini 	 * initial state, etc.
126*10f7c0a9STom Rini 	 */
127*10f7c0a9STom Rini 	spi_writel(as, MR, as->mr);
128*10f7c0a9STom Rini 
129*10f7c0a9STom Rini 	return 0;
130*10f7c0a9STom Rini }
131*10f7c0a9STom Rini 
spi_release_bus(struct spi_slave * slave)132*10f7c0a9STom Rini void spi_release_bus(struct spi_slave *slave)
133*10f7c0a9STom Rini {
134*10f7c0a9STom Rini 	struct atmel_spi_slave *as = to_atmel_spi(slave);
135*10f7c0a9STom Rini 
136*10f7c0a9STom Rini 	/* Disable the SPI hardware */
137*10f7c0a9STom Rini 	spi_writel(as, CR, ATMEL_SPI_CR_SPIDIS);
138*10f7c0a9STom Rini }
139*10f7c0a9STom Rini 
spi_xfer(struct spi_slave * slave,unsigned int bitlen,const void * dout,void * din,unsigned long flags)140*10f7c0a9STom Rini int spi_xfer(struct spi_slave *slave, unsigned int bitlen,
141*10f7c0a9STom Rini 		const void *dout, void *din, unsigned long flags)
142*10f7c0a9STom Rini {
143*10f7c0a9STom Rini 	struct atmel_spi_slave *as = to_atmel_spi(slave);
144*10f7c0a9STom Rini 	unsigned int	len_tx;
145*10f7c0a9STom Rini 	unsigned int	len_rx;
146*10f7c0a9STom Rini 	unsigned int	len;
147*10f7c0a9STom Rini 	u32		status;
148*10f7c0a9STom Rini 	const u8	*txp = dout;
149*10f7c0a9STom Rini 	u8		*rxp = din;
150*10f7c0a9STom Rini 	u8		value;
151*10f7c0a9STom Rini 
152*10f7c0a9STom Rini 	if (bitlen == 0)
153*10f7c0a9STom Rini 		/* Finish any previously submitted transfers */
154*10f7c0a9STom Rini 		goto out;
155*10f7c0a9STom Rini 
156*10f7c0a9STom Rini 	/*
157*10f7c0a9STom Rini 	 * TODO: The controller can do non-multiple-of-8 bit
158*10f7c0a9STom Rini 	 * transfers, but this driver currently doesn't support it.
159*10f7c0a9STom Rini 	 *
160*10f7c0a9STom Rini 	 * It's also not clear how such transfers are supposed to be
161*10f7c0a9STom Rini 	 * represented as a stream of bytes...this is a limitation of
162*10f7c0a9STom Rini 	 * the current SPI interface.
163*10f7c0a9STom Rini 	 */
164*10f7c0a9STom Rini 	if (bitlen % 8) {
165*10f7c0a9STom Rini 		/* Errors always terminate an ongoing transfer */
166*10f7c0a9STom Rini 		flags |= SPI_XFER_END;
167*10f7c0a9STom Rini 		goto out;
168*10f7c0a9STom Rini 	}
169*10f7c0a9STom Rini 
170*10f7c0a9STom Rini 	len = bitlen / 8;
171*10f7c0a9STom Rini 
172*10f7c0a9STom Rini 	/*
173*10f7c0a9STom Rini 	 * The controller can do automatic CS control, but it is
174*10f7c0a9STom Rini 	 * somewhat quirky, and it doesn't really buy us much anyway
175*10f7c0a9STom Rini 	 * in the context of U-Boot.
176*10f7c0a9STom Rini 	 */
177*10f7c0a9STom Rini 	if (flags & SPI_XFER_BEGIN) {
178*10f7c0a9STom Rini 		spi_cs_activate(slave);
179*10f7c0a9STom Rini 		/*
180*10f7c0a9STom Rini 		 * sometimes the RDR is not empty when we get here,
181*10f7c0a9STom Rini 		 * in theory that should not happen, but it DOES happen.
182*10f7c0a9STom Rini 		 * Read it here to be on the safe side.
183*10f7c0a9STom Rini 		 * That also clears the OVRES flag. Required if the
184*10f7c0a9STom Rini 		 * following loop exits due to OVRES!
185*10f7c0a9STom Rini 		 */
186*10f7c0a9STom Rini 		spi_readl(as, RDR);
187*10f7c0a9STom Rini 	}
188*10f7c0a9STom Rini 
189*10f7c0a9STom Rini 	for (len_tx = 0, len_rx = 0; len_rx < len; ) {
190*10f7c0a9STom Rini 		status = spi_readl(as, SR);
191*10f7c0a9STom Rini 
192*10f7c0a9STom Rini 		if (status & ATMEL_SPI_SR_OVRES)
193*10f7c0a9STom Rini 			return -1;
194*10f7c0a9STom Rini 
195*10f7c0a9STom Rini 		if (len_tx < len && (status & ATMEL_SPI_SR_TDRE)) {
196*10f7c0a9STom Rini 			if (txp)
197*10f7c0a9STom Rini 				value = *txp++;
198*10f7c0a9STom Rini 			else
199*10f7c0a9STom Rini 				value = 0;
200*10f7c0a9STom Rini 			spi_writel(as, TDR, value);
201*10f7c0a9STom Rini 			len_tx++;
202*10f7c0a9STom Rini 		}
203*10f7c0a9STom Rini 		if (status & ATMEL_SPI_SR_RDRF) {
204*10f7c0a9STom Rini 			value = spi_readl(as, RDR);
205*10f7c0a9STom Rini 			if (rxp)
206*10f7c0a9STom Rini 				*rxp++ = value;
207*10f7c0a9STom Rini 			len_rx++;
208*10f7c0a9STom Rini 		}
209*10f7c0a9STom Rini 	}
210*10f7c0a9STom Rini 
211*10f7c0a9STom Rini out:
212*10f7c0a9STom Rini 	if (flags & SPI_XFER_END) {
213*10f7c0a9STom Rini 		/*
214*10f7c0a9STom Rini 		 * Wait until the transfer is completely done before
215*10f7c0a9STom Rini 		 * we deactivate CS.
216*10f7c0a9STom Rini 		 */
217*10f7c0a9STom Rini 		do {
218*10f7c0a9STom Rini 			status = spi_readl(as, SR);
219*10f7c0a9STom Rini 		} while (!(status & ATMEL_SPI_SR_TXEMPTY));
220*10f7c0a9STom Rini 
221*10f7c0a9STom Rini 		spi_cs_deactivate(slave);
222*10f7c0a9STom Rini 	}
223*10f7c0a9STom Rini 
224*10f7c0a9STom Rini 	return 0;
225*10f7c0a9STom Rini }
226*10f7c0a9STom Rini 
227*10f7c0a9STom Rini #else
228*10f7c0a9STom Rini 
2290eafd4b7SWenyou Yang #define MAX_CS_COUNT	4
2300eafd4b7SWenyou Yang 
2310eafd4b7SWenyou Yang struct atmel_spi_platdata {
2320eafd4b7SWenyou Yang 	struct at91_spi *regs;
2330eafd4b7SWenyou Yang };
2340eafd4b7SWenyou Yang 
2350eafd4b7SWenyou Yang struct atmel_spi_priv {
2360eafd4b7SWenyou Yang 	unsigned int freq;		/* Default frequency */
2370eafd4b7SWenyou Yang 	unsigned int mode;
2380eafd4b7SWenyou Yang 	ulong bus_clk_rate;
23948fef189SJagan Teki #ifdef CONFIG_DM_GPIO
2400eafd4b7SWenyou Yang 	struct gpio_desc cs_gpios[MAX_CS_COUNT];
24148fef189SJagan Teki #endif
2420eafd4b7SWenyou Yang };
2430eafd4b7SWenyou Yang 
atmel_spi_claim_bus(struct udevice * dev)2440eafd4b7SWenyou Yang static int atmel_spi_claim_bus(struct udevice *dev)
2450eafd4b7SWenyou Yang {
2460eafd4b7SWenyou Yang 	struct udevice *bus = dev_get_parent(dev);
2470eafd4b7SWenyou Yang 	struct atmel_spi_platdata *bus_plat = dev_get_platdata(bus);
2480eafd4b7SWenyou Yang 	struct atmel_spi_priv *priv = dev_get_priv(bus);
2490eafd4b7SWenyou Yang 	struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
2500eafd4b7SWenyou Yang 	struct at91_spi *reg_base = bus_plat->regs;
2510eafd4b7SWenyou Yang 	u32 cs = slave_plat->cs;
2520eafd4b7SWenyou Yang 	u32 freq = priv->freq;
2530eafd4b7SWenyou Yang 	u32 scbr, csrx, mode;
2540eafd4b7SWenyou Yang 
2550eafd4b7SWenyou Yang 	scbr = (priv->bus_clk_rate + freq - 1) / freq;
25671c98550STom Rini 	if (scbr > ATMEL_SPI_CSRx_SCBR_MAX)
2570eafd4b7SWenyou Yang 		return -EINVAL;
2580eafd4b7SWenyou Yang 
2590eafd4b7SWenyou Yang 	if (scbr < 1)
2600eafd4b7SWenyou Yang 		scbr = 1;
2610eafd4b7SWenyou Yang 
26271c98550STom Rini 	csrx = ATMEL_SPI_CSRx_SCBR(scbr);
26371c98550STom Rini 	csrx |= ATMEL_SPI_CSRx_BITS(ATMEL_SPI_BITS_8);
2640eafd4b7SWenyou Yang 
2650eafd4b7SWenyou Yang 	if (!(priv->mode & SPI_CPHA))
26671c98550STom Rini 		csrx |= ATMEL_SPI_CSRx_NCPHA;
2670eafd4b7SWenyou Yang 	if (priv->mode & SPI_CPOL)
26871c98550STom Rini 		csrx |= ATMEL_SPI_CSRx_CPOL;
2690eafd4b7SWenyou Yang 
2700eafd4b7SWenyou Yang 	writel(csrx, &reg_base->csr[cs]);
2710eafd4b7SWenyou Yang 
2720eafd4b7SWenyou Yang 	mode = ATMEL_SPI_MR_MSTR |
2730eafd4b7SWenyou Yang 	       ATMEL_SPI_MR_MODFDIS |
2740eafd4b7SWenyou Yang 	       ATMEL_SPI_MR_WDRBT |
2750eafd4b7SWenyou Yang 	       ATMEL_SPI_MR_PCS(~(1 << cs));
2760eafd4b7SWenyou Yang 
2770eafd4b7SWenyou Yang 	writel(mode, &reg_base->mr);
2780eafd4b7SWenyou Yang 
2790eafd4b7SWenyou Yang 	writel(ATMEL_SPI_CR_SPIEN, &reg_base->cr);
2800eafd4b7SWenyou Yang 
2810eafd4b7SWenyou Yang 	return 0;
2820eafd4b7SWenyou Yang }
2830eafd4b7SWenyou Yang 
atmel_spi_release_bus(struct udevice * dev)2840eafd4b7SWenyou Yang static int atmel_spi_release_bus(struct udevice *dev)
2850eafd4b7SWenyou Yang {
2860eafd4b7SWenyou Yang 	struct udevice *bus = dev_get_parent(dev);
2870eafd4b7SWenyou Yang 	struct atmel_spi_platdata *bus_plat = dev_get_platdata(bus);
2880eafd4b7SWenyou Yang 
2890eafd4b7SWenyou Yang 	writel(ATMEL_SPI_CR_SPIDIS, &bus_plat->regs->cr);
2900eafd4b7SWenyou Yang 
2910eafd4b7SWenyou Yang 	return 0;
2920eafd4b7SWenyou Yang }
2930eafd4b7SWenyou Yang 
atmel_spi_cs_activate(struct udevice * dev)2940eafd4b7SWenyou Yang static void atmel_spi_cs_activate(struct udevice *dev)
2950eafd4b7SWenyou Yang {
29648fef189SJagan Teki #ifdef CONFIG_DM_GPIO
2970eafd4b7SWenyou Yang 	struct udevice *bus = dev_get_parent(dev);
2980eafd4b7SWenyou Yang 	struct atmel_spi_priv *priv = dev_get_priv(bus);
2990eafd4b7SWenyou Yang 	struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
3000eafd4b7SWenyou Yang 	u32 cs = slave_plat->cs;
3010eafd4b7SWenyou Yang 
30261a77ce1SWenyou Yang 	if (!dm_gpio_is_valid(&priv->cs_gpios[cs]))
30361a77ce1SWenyou Yang 		return;
30461a77ce1SWenyou Yang 
3050eafd4b7SWenyou Yang 	dm_gpio_set_value(&priv->cs_gpios[cs], 0);
30648fef189SJagan Teki #endif
3070eafd4b7SWenyou Yang }
3080eafd4b7SWenyou Yang 
atmel_spi_cs_deactivate(struct udevice * dev)3090eafd4b7SWenyou Yang static void atmel_spi_cs_deactivate(struct udevice *dev)
3100eafd4b7SWenyou Yang {
31148fef189SJagan Teki #ifdef CONFIG_DM_GPIO
3120eafd4b7SWenyou Yang 	struct udevice *bus = dev_get_parent(dev);
3130eafd4b7SWenyou Yang 	struct atmel_spi_priv *priv = dev_get_priv(bus);
3140eafd4b7SWenyou Yang 	struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
3150eafd4b7SWenyou Yang 	u32 cs = slave_plat->cs;
3160eafd4b7SWenyou Yang 
31761a77ce1SWenyou Yang 	if (!dm_gpio_is_valid(&priv->cs_gpios[cs]))
31861a77ce1SWenyou Yang 		return;
31961a77ce1SWenyou Yang 
3200eafd4b7SWenyou Yang 	dm_gpio_set_value(&priv->cs_gpios[cs], 1);
32148fef189SJagan Teki #endif
3220eafd4b7SWenyou Yang }
3230eafd4b7SWenyou Yang 
atmel_spi_xfer(struct udevice * dev,unsigned int bitlen,const void * dout,void * din,unsigned long flags)3240eafd4b7SWenyou Yang static int atmel_spi_xfer(struct udevice *dev, unsigned int bitlen,
3250eafd4b7SWenyou Yang 			  const void *dout, void *din, unsigned long flags)
3260eafd4b7SWenyou Yang {
3270eafd4b7SWenyou Yang 	struct udevice *bus = dev_get_parent(dev);
3280eafd4b7SWenyou Yang 	struct atmel_spi_platdata *bus_plat = dev_get_platdata(bus);
3290eafd4b7SWenyou Yang 	struct at91_spi *reg_base = bus_plat->regs;
3300eafd4b7SWenyou Yang 
3310eafd4b7SWenyou Yang 	u32 len_tx, len_rx, len;
3320eafd4b7SWenyou Yang 	u32 status;
3330eafd4b7SWenyou Yang 	const u8 *txp = dout;
3340eafd4b7SWenyou Yang 	u8 *rxp = din;
3350eafd4b7SWenyou Yang 	u8 value;
3360eafd4b7SWenyou Yang 
3370eafd4b7SWenyou Yang 	if (bitlen == 0)
3380eafd4b7SWenyou Yang 		goto out;
3390eafd4b7SWenyou Yang 
3400eafd4b7SWenyou Yang 	/*
3410eafd4b7SWenyou Yang 	 * The controller can do non-multiple-of-8 bit
3420eafd4b7SWenyou Yang 	 * transfers, but this driver currently doesn't support it.
3430eafd4b7SWenyou Yang 	 *
3440eafd4b7SWenyou Yang 	 * It's also not clear how such transfers are supposed to be
3450eafd4b7SWenyou Yang 	 * represented as a stream of bytes...this is a limitation of
3460eafd4b7SWenyou Yang 	 * the current SPI interface.
3470eafd4b7SWenyou Yang 	 */
3480eafd4b7SWenyou Yang 	if (bitlen % 8) {
3490eafd4b7SWenyou Yang 		/* Errors always terminate an ongoing transfer */
3500eafd4b7SWenyou Yang 		flags |= SPI_XFER_END;
3510eafd4b7SWenyou Yang 		goto out;
3520eafd4b7SWenyou Yang 	}
3530eafd4b7SWenyou Yang 
3540eafd4b7SWenyou Yang 	len = bitlen / 8;
3550eafd4b7SWenyou Yang 
3560eafd4b7SWenyou Yang 	/*
3570eafd4b7SWenyou Yang 	 * The controller can do automatic CS control, but it is
3580eafd4b7SWenyou Yang 	 * somewhat quirky, and it doesn't really buy us much anyway
3590eafd4b7SWenyou Yang 	 * in the context of U-Boot.
3600eafd4b7SWenyou Yang 	 */
3610eafd4b7SWenyou Yang 	if (flags & SPI_XFER_BEGIN) {
3620eafd4b7SWenyou Yang 		atmel_spi_cs_activate(dev);
3630eafd4b7SWenyou Yang 
3640eafd4b7SWenyou Yang 		/*
3650eafd4b7SWenyou Yang 		 * sometimes the RDR is not empty when we get here,
3660eafd4b7SWenyou Yang 		 * in theory that should not happen, but it DOES happen.
3670eafd4b7SWenyou Yang 		 * Read it here to be on the safe side.
3680eafd4b7SWenyou Yang 		 * That also clears the OVRES flag. Required if the
3690eafd4b7SWenyou Yang 		 * following loop exits due to OVRES!
3700eafd4b7SWenyou Yang 		 */
3710eafd4b7SWenyou Yang 		readl(&reg_base->rdr);
3720eafd4b7SWenyou Yang 	}
3730eafd4b7SWenyou Yang 
3740eafd4b7SWenyou Yang 	for (len_tx = 0, len_rx = 0; len_rx < len; ) {
3750eafd4b7SWenyou Yang 		status = readl(&reg_base->sr);
3760eafd4b7SWenyou Yang 
3770eafd4b7SWenyou Yang 		if (status & ATMEL_SPI_SR_OVRES)
3780eafd4b7SWenyou Yang 			return -1;
3790eafd4b7SWenyou Yang 
3800eafd4b7SWenyou Yang 		if ((len_tx < len) && (status & ATMEL_SPI_SR_TDRE)) {
3810eafd4b7SWenyou Yang 			if (txp)
3820eafd4b7SWenyou Yang 				value = *txp++;
3830eafd4b7SWenyou Yang 			else
3840eafd4b7SWenyou Yang 				value = 0;
3850eafd4b7SWenyou Yang 			writel(value, &reg_base->tdr);
3860eafd4b7SWenyou Yang 			len_tx++;
3870eafd4b7SWenyou Yang 		}
3880eafd4b7SWenyou Yang 
3890eafd4b7SWenyou Yang 		if (status & ATMEL_SPI_SR_RDRF) {
3900eafd4b7SWenyou Yang 			value = readl(&reg_base->rdr);
3910eafd4b7SWenyou Yang 			if (rxp)
3920eafd4b7SWenyou Yang 				*rxp++ = value;
3930eafd4b7SWenyou Yang 			len_rx++;
3940eafd4b7SWenyou Yang 		}
3950eafd4b7SWenyou Yang 	}
3960eafd4b7SWenyou Yang 
3970eafd4b7SWenyou Yang out:
3980eafd4b7SWenyou Yang 	if (flags & SPI_XFER_END) {
3990eafd4b7SWenyou Yang 		/*
4000eafd4b7SWenyou Yang 		 * Wait until the transfer is completely done before
4010eafd4b7SWenyou Yang 		 * we deactivate CS.
4020eafd4b7SWenyou Yang 		 */
403b491b498SJon Lin 		wait_for_bit_le32(&reg_base->sr,
4040eafd4b7SWenyou Yang 				  ATMEL_SPI_SR_TXEMPTY, true, 1000, false);
4050eafd4b7SWenyou Yang 
4060eafd4b7SWenyou Yang 		atmel_spi_cs_deactivate(dev);
4070eafd4b7SWenyou Yang 	}
4080eafd4b7SWenyou Yang 
4090eafd4b7SWenyou Yang 	return 0;
4100eafd4b7SWenyou Yang }
4110eafd4b7SWenyou Yang 
atmel_spi_set_speed(struct udevice * bus,uint speed)4120eafd4b7SWenyou Yang static int atmel_spi_set_speed(struct udevice *bus, uint speed)
4130eafd4b7SWenyou Yang {
4140eafd4b7SWenyou Yang 	struct atmel_spi_priv *priv = dev_get_priv(bus);
4150eafd4b7SWenyou Yang 
4160eafd4b7SWenyou Yang 	priv->freq = speed;
4170eafd4b7SWenyou Yang 
4180eafd4b7SWenyou Yang 	return 0;
4190eafd4b7SWenyou Yang }
4200eafd4b7SWenyou Yang 
atmel_spi_set_mode(struct udevice * bus,uint mode)4210eafd4b7SWenyou Yang static int atmel_spi_set_mode(struct udevice *bus, uint mode)
4220eafd4b7SWenyou Yang {
4230eafd4b7SWenyou Yang 	struct atmel_spi_priv *priv = dev_get_priv(bus);
4240eafd4b7SWenyou Yang 
4250eafd4b7SWenyou Yang 	priv->mode = mode;
4260eafd4b7SWenyou Yang 
4270eafd4b7SWenyou Yang 	return 0;
4280eafd4b7SWenyou Yang }
4290eafd4b7SWenyou Yang 
4300eafd4b7SWenyou Yang static const struct dm_spi_ops atmel_spi_ops = {
4310eafd4b7SWenyou Yang 	.claim_bus	= atmel_spi_claim_bus,
4320eafd4b7SWenyou Yang 	.release_bus	= atmel_spi_release_bus,
4330eafd4b7SWenyou Yang 	.xfer		= atmel_spi_xfer,
4340eafd4b7SWenyou Yang 	.set_speed	= atmel_spi_set_speed,
4350eafd4b7SWenyou Yang 	.set_mode	= atmel_spi_set_mode,
4360eafd4b7SWenyou Yang 	/*
4370eafd4b7SWenyou Yang 	 * cs_info is not needed, since we require all chip selects to be
4380eafd4b7SWenyou Yang 	 * in the device tree explicitly
4390eafd4b7SWenyou Yang 	 */
4400eafd4b7SWenyou Yang };
4410eafd4b7SWenyou Yang 
atmel_spi_enable_clk(struct udevice * bus)4420eafd4b7SWenyou Yang static int atmel_spi_enable_clk(struct udevice *bus)
4430eafd4b7SWenyou Yang {
4440eafd4b7SWenyou Yang 	struct atmel_spi_priv *priv = dev_get_priv(bus);
4450eafd4b7SWenyou Yang 	struct clk clk;
4460eafd4b7SWenyou Yang 	ulong clk_rate;
4470eafd4b7SWenyou Yang 	int ret;
4480eafd4b7SWenyou Yang 
4490eafd4b7SWenyou Yang 	ret = clk_get_by_index(bus, 0, &clk);
4500eafd4b7SWenyou Yang 	if (ret)
4510eafd4b7SWenyou Yang 		return -EINVAL;
4520eafd4b7SWenyou Yang 
4530eafd4b7SWenyou Yang 	ret = clk_enable(&clk);
4540eafd4b7SWenyou Yang 	if (ret)
4550eafd4b7SWenyou Yang 		return ret;
4560eafd4b7SWenyou Yang 
4570eafd4b7SWenyou Yang 	clk_rate = clk_get_rate(&clk);
4580eafd4b7SWenyou Yang 	if (!clk_rate)
4590eafd4b7SWenyou Yang 		return -EINVAL;
4600eafd4b7SWenyou Yang 
4610eafd4b7SWenyou Yang 	priv->bus_clk_rate = clk_rate;
4620eafd4b7SWenyou Yang 
4630eafd4b7SWenyou Yang 	clk_free(&clk);
4640eafd4b7SWenyou Yang 
4650eafd4b7SWenyou Yang 	return 0;
4660eafd4b7SWenyou Yang }
4670eafd4b7SWenyou Yang 
atmel_spi_probe(struct udevice * bus)4680eafd4b7SWenyou Yang static int atmel_spi_probe(struct udevice *bus)
4690eafd4b7SWenyou Yang {
4700eafd4b7SWenyou Yang 	struct atmel_spi_platdata *bus_plat = dev_get_platdata(bus);
47148fef189SJagan Teki 	int ret;
4720eafd4b7SWenyou Yang 
4730eafd4b7SWenyou Yang 	ret = atmel_spi_enable_clk(bus);
4740eafd4b7SWenyou Yang 	if (ret)
4750eafd4b7SWenyou Yang 		return ret;
4760eafd4b7SWenyou Yang 
477a821c4afSSimon Glass 	bus_plat->regs = (struct at91_spi *)devfdt_get_addr(bus);
4780eafd4b7SWenyou Yang 
47948fef189SJagan Teki #ifdef CONFIG_DM_GPIO
48048fef189SJagan Teki 	struct atmel_spi_priv *priv = dev_get_priv(bus);
48148fef189SJagan Teki 	int i;
48248fef189SJagan Teki 
4830eafd4b7SWenyou Yang 	ret = gpio_request_list_by_name(bus, "cs-gpios", priv->cs_gpios,
4840eafd4b7SWenyou Yang 					ARRAY_SIZE(priv->cs_gpios), 0);
4850eafd4b7SWenyou Yang 	if (ret < 0) {
48690aa625cSMasahiro Yamada 		pr_err("Can't get %s gpios! Error: %d", bus->name, ret);
4870eafd4b7SWenyou Yang 		return ret;
4880eafd4b7SWenyou Yang 	}
4890eafd4b7SWenyou Yang 
4900eafd4b7SWenyou Yang 	for(i = 0; i < ARRAY_SIZE(priv->cs_gpios); i++) {
49161a77ce1SWenyou Yang 		if (!dm_gpio_is_valid(&priv->cs_gpios[i]))
49261a77ce1SWenyou Yang 			continue;
49361a77ce1SWenyou Yang 
4940eafd4b7SWenyou Yang 		dm_gpio_set_dir_flags(&priv->cs_gpios[i],
4950eafd4b7SWenyou Yang 				      GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
4960eafd4b7SWenyou Yang 	}
49748fef189SJagan Teki #endif
4980eafd4b7SWenyou Yang 
4990eafd4b7SWenyou Yang 	writel(ATMEL_SPI_CR_SWRST, &bus_plat->regs->cr);
5000eafd4b7SWenyou Yang 
5010eafd4b7SWenyou Yang 	return 0;
5020eafd4b7SWenyou Yang }
5030eafd4b7SWenyou Yang 
5040eafd4b7SWenyou Yang static const struct udevice_id atmel_spi_ids[] = {
5050eafd4b7SWenyou Yang 	{ .compatible = "atmel,at91rm9200-spi" },
5060eafd4b7SWenyou Yang 	{ }
5070eafd4b7SWenyou Yang };
5080eafd4b7SWenyou Yang 
5090eafd4b7SWenyou Yang U_BOOT_DRIVER(atmel_spi) = {
5100eafd4b7SWenyou Yang 	.name	= "atmel_spi",
5110eafd4b7SWenyou Yang 	.id	= UCLASS_SPI,
5120eafd4b7SWenyou Yang 	.of_match = atmel_spi_ids,
5130eafd4b7SWenyou Yang 	.ops	= &atmel_spi_ops,
5140eafd4b7SWenyou Yang 	.platdata_auto_alloc_size = sizeof(struct atmel_spi_platdata),
5150eafd4b7SWenyou Yang 	.priv_auto_alloc_size = sizeof(struct atmel_spi_priv),
5160eafd4b7SWenyou Yang 	.probe	= atmel_spi_probe,
5170eafd4b7SWenyou Yang };
518*10f7c0a9STom Rini #endif
519