1b85dc460SWills Wang /*
2b85dc460SWills Wang * Copyright (C) 2015-2016 Wills Wang <wills.wang@live.com>
3b85dc460SWills Wang *
4b85dc460SWills Wang * SPDX-License-Identifier: GPL-2.0+
5b85dc460SWills Wang */
6b85dc460SWills Wang
7b85dc460SWills Wang #include <common.h>
8b85dc460SWills Wang #include <spi.h>
9b85dc460SWills Wang #include <dm.h>
10b85dc460SWills Wang #include <div64.h>
11b85dc460SWills Wang #include <errno.h>
12b85dc460SWills Wang #include <asm/io.h>
13b85dc460SWills Wang #include <asm/addrspace.h>
14b85dc460SWills Wang #include <asm/types.h>
15b85dc460SWills Wang #include <dm/pinctrl.h>
16b85dc460SWills Wang #include <mach/ar71xx_regs.h>
17b85dc460SWills Wang
18b85dc460SWills Wang /* CLOCK_DIVIDER = 3 (SPI clock = 200 / 8 ~ 25 MHz) */
19b85dc460SWills Wang #define ATH79_SPI_CLK_DIV(x) (((x) >> 1) - 1)
20b85dc460SWills Wang #define ATH79_SPI_RRW_DELAY_FACTOR 12000
21b85dc460SWills Wang #define ATH79_SPI_MHZ (1000 * 1000)
22b85dc460SWills Wang
23b85dc460SWills Wang struct ath79_spi_priv {
24b85dc460SWills Wang void __iomem *regs;
25b85dc460SWills Wang u32 rrw_delay;
26b85dc460SWills Wang };
27b85dc460SWills Wang
spi_cs_activate(struct udevice * dev)28b85dc460SWills Wang static void spi_cs_activate(struct udevice *dev)
29b85dc460SWills Wang {
30b85dc460SWills Wang struct udevice *bus = dev_get_parent(dev);
31b85dc460SWills Wang struct ath79_spi_priv *priv = dev_get_priv(bus);
32b85dc460SWills Wang
33b85dc460SWills Wang writel(AR71XX_SPI_FS_GPIO, priv->regs + AR71XX_SPI_REG_FS);
34b85dc460SWills Wang writel(AR71XX_SPI_IOC_CS_ALL, priv->regs + AR71XX_SPI_REG_IOC);
35b85dc460SWills Wang }
36b85dc460SWills Wang
spi_cs_deactivate(struct udevice * dev)37b85dc460SWills Wang static void spi_cs_deactivate(struct udevice *dev)
38b85dc460SWills Wang {
39b85dc460SWills Wang struct udevice *bus = dev_get_parent(dev);
40b85dc460SWills Wang struct ath79_spi_priv *priv = dev_get_priv(bus);
41b85dc460SWills Wang
42b85dc460SWills Wang writel(AR71XX_SPI_IOC_CS_ALL, priv->regs + AR71XX_SPI_REG_IOC);
43b85dc460SWills Wang writel(0, priv->regs + AR71XX_SPI_REG_FS);
44b85dc460SWills Wang }
45b85dc460SWills Wang
ath79_spi_claim_bus(struct udevice * dev)46b85dc460SWills Wang static int ath79_spi_claim_bus(struct udevice *dev)
47b85dc460SWills Wang {
48b85dc460SWills Wang return 0;
49b85dc460SWills Wang }
50b85dc460SWills Wang
ath79_spi_release_bus(struct udevice * dev)51b85dc460SWills Wang static int ath79_spi_release_bus(struct udevice *dev)
52b85dc460SWills Wang {
53b85dc460SWills Wang return 0;
54b85dc460SWills Wang }
55b85dc460SWills Wang
ath79_spi_xfer(struct udevice * dev,unsigned int bitlen,const void * dout,void * din,unsigned long flags)56b85dc460SWills Wang static int ath79_spi_xfer(struct udevice *dev, unsigned int bitlen,
57b85dc460SWills Wang const void *dout, void *din, unsigned long flags)
58b85dc460SWills Wang {
59b85dc460SWills Wang struct udevice *bus = dev_get_parent(dev);
60b85dc460SWills Wang struct ath79_spi_priv *priv = dev_get_priv(bus);
61b85dc460SWills Wang struct dm_spi_slave_platdata *slave = dev_get_parent_platdata(dev);
62b85dc460SWills Wang u8 *rx = din;
63b85dc460SWills Wang const u8 *tx = dout;
64b85dc460SWills Wang u8 curbyte, curbitlen, restbits;
65b85dc460SWills Wang u32 bytes = bitlen / 8;
66b85dc460SWills Wang u32 out, in;
67b85dc460SWills Wang u64 tick;
68b85dc460SWills Wang
69b85dc460SWills Wang if (flags & SPI_XFER_BEGIN)
70b85dc460SWills Wang spi_cs_activate(dev);
71b85dc460SWills Wang
72b85dc460SWills Wang restbits = (bitlen % 8);
73b85dc460SWills Wang if (restbits)
74b85dc460SWills Wang bytes++;
75b85dc460SWills Wang
76b85dc460SWills Wang out = AR71XX_SPI_IOC_CS_ALL & ~(AR71XX_SPI_IOC_CS(slave->cs));
77b85dc460SWills Wang while (bytes > 0) {
78b85dc460SWills Wang bytes--;
79b85dc460SWills Wang curbyte = 0;
80b85dc460SWills Wang if (tx)
81b85dc460SWills Wang curbyte = *tx++;
82b85dc460SWills Wang
83b85dc460SWills Wang if (restbits && !bytes) {
84b85dc460SWills Wang curbitlen = restbits;
85b85dc460SWills Wang curbyte <<= 8 - restbits;
86b85dc460SWills Wang } else {
87b85dc460SWills Wang curbitlen = 8;
88b85dc460SWills Wang }
89b85dc460SWills Wang
90b85dc460SWills Wang for (curbyte <<= (8 - curbitlen); curbitlen; curbitlen--) {
91b85dc460SWills Wang if (curbyte & 0x80)
92b85dc460SWills Wang out |= AR71XX_SPI_IOC_DO;
93b85dc460SWills Wang else
94b85dc460SWills Wang out &= ~(AR71XX_SPI_IOC_DO);
95b85dc460SWills Wang
96b85dc460SWills Wang writel(out, priv->regs + AR71XX_SPI_REG_IOC);
97b85dc460SWills Wang
98b85dc460SWills Wang /* delay for low level */
99b85dc460SWills Wang if (priv->rrw_delay) {
100b85dc460SWills Wang tick = get_ticks() + priv->rrw_delay;
101b85dc460SWills Wang while (get_ticks() < tick)
102b85dc460SWills Wang /*NOP*/;
103b85dc460SWills Wang }
104b85dc460SWills Wang
105b85dc460SWills Wang writel(out | AR71XX_SPI_IOC_CLK,
106b85dc460SWills Wang priv->regs + AR71XX_SPI_REG_IOC);
107b85dc460SWills Wang
108b85dc460SWills Wang /* delay for high level */
109b85dc460SWills Wang if (priv->rrw_delay) {
110b85dc460SWills Wang tick = get_ticks() + priv->rrw_delay;
111b85dc460SWills Wang while (get_ticks() < tick)
112b85dc460SWills Wang /*NOP*/;
113b85dc460SWills Wang }
114b85dc460SWills Wang
115b85dc460SWills Wang curbyte <<= 1;
116b85dc460SWills Wang }
117b85dc460SWills Wang
118b85dc460SWills Wang if (!bytes)
119b85dc460SWills Wang writel(out, priv->regs + AR71XX_SPI_REG_IOC);
120b85dc460SWills Wang
121b85dc460SWills Wang in = readl(priv->regs + AR71XX_SPI_REG_RDS);
122b85dc460SWills Wang if (rx) {
123b85dc460SWills Wang if (restbits && !bytes)
124b85dc460SWills Wang *rx++ = (in << (8 - restbits));
125b85dc460SWills Wang else
126b85dc460SWills Wang *rx++ = in;
127b85dc460SWills Wang }
128b85dc460SWills Wang }
129b85dc460SWills Wang
130b85dc460SWills Wang if (flags & SPI_XFER_END)
131b85dc460SWills Wang spi_cs_deactivate(dev);
132b85dc460SWills Wang
133b85dc460SWills Wang return 0;
134b85dc460SWills Wang }
135b85dc460SWills Wang
136b85dc460SWills Wang
ath79_spi_set_speed(struct udevice * bus,uint speed)137b85dc460SWills Wang static int ath79_spi_set_speed(struct udevice *bus, uint speed)
138b85dc460SWills Wang {
139b85dc460SWills Wang struct ath79_spi_priv *priv = dev_get_priv(bus);
140b85dc460SWills Wang u32 val, div = 0;
141b85dc460SWills Wang u64 time;
142b85dc460SWills Wang
143b85dc460SWills Wang if (speed)
144b85dc460SWills Wang div = get_bus_freq(0) / speed;
145b85dc460SWills Wang
146b85dc460SWills Wang if (div > 63)
147b85dc460SWills Wang div = 63;
148b85dc460SWills Wang
149b85dc460SWills Wang if (div < 5)
150b85dc460SWills Wang div = 5;
151b85dc460SWills Wang
152b85dc460SWills Wang /* calculate delay */
153b85dc460SWills Wang time = get_tbclk();
154b85dc460SWills Wang do_div(time, speed / 2);
155b85dc460SWills Wang val = get_bus_freq(0) / ATH79_SPI_MHZ;
156b85dc460SWills Wang val = ATH79_SPI_RRW_DELAY_FACTOR / val;
157b85dc460SWills Wang if (time > val)
158b85dc460SWills Wang priv->rrw_delay = time - val + 1;
159b85dc460SWills Wang else
160b85dc460SWills Wang priv->rrw_delay = 0;
161b85dc460SWills Wang
162b85dc460SWills Wang writel(AR71XX_SPI_FS_GPIO, priv->regs + AR71XX_SPI_REG_FS);
163b85dc460SWills Wang clrsetbits_be32(priv->regs + AR71XX_SPI_REG_CTRL,
164b85dc460SWills Wang AR71XX_SPI_CTRL_DIV_MASK,
165b85dc460SWills Wang ATH79_SPI_CLK_DIV(div));
166b85dc460SWills Wang writel(0, priv->regs + AR71XX_SPI_REG_FS);
167b85dc460SWills Wang return 0;
168b85dc460SWills Wang }
169b85dc460SWills Wang
ath79_spi_set_mode(struct udevice * bus,uint mode)170b85dc460SWills Wang static int ath79_spi_set_mode(struct udevice *bus, uint mode)
171b85dc460SWills Wang {
172b85dc460SWills Wang return 0;
173b85dc460SWills Wang }
174b85dc460SWills Wang
ath79_spi_probe(struct udevice * bus)175b85dc460SWills Wang static int ath79_spi_probe(struct udevice *bus)
176b85dc460SWills Wang {
177b85dc460SWills Wang struct ath79_spi_priv *priv = dev_get_priv(bus);
178b85dc460SWills Wang fdt_addr_t addr;
179b85dc460SWills Wang
180*a821c4afSSimon Glass addr = devfdt_get_addr(bus);
181b85dc460SWills Wang if (addr == FDT_ADDR_T_NONE)
182b85dc460SWills Wang return -EINVAL;
183b85dc460SWills Wang
184b85dc460SWills Wang priv->regs = map_physmem(addr,
185b85dc460SWills Wang AR71XX_SPI_SIZE,
186b85dc460SWills Wang MAP_NOCACHE);
187b85dc460SWills Wang
188b85dc460SWills Wang /* Init SPI Hardware, disable remap, set clock */
189b85dc460SWills Wang writel(AR71XX_SPI_FS_GPIO, priv->regs + AR71XX_SPI_REG_FS);
190b85dc460SWills Wang writel(AR71XX_SPI_CTRL_RD | ATH79_SPI_CLK_DIV(8),
191b85dc460SWills Wang priv->regs + AR71XX_SPI_REG_CTRL);
192b85dc460SWills Wang writel(0, priv->regs + AR71XX_SPI_REG_FS);
193b85dc460SWills Wang
194b85dc460SWills Wang return 0;
195b85dc460SWills Wang }
196b85dc460SWills Wang
ath79_cs_info(struct udevice * bus,uint cs,struct spi_cs_info * info)197b85dc460SWills Wang static int ath79_cs_info(struct udevice *bus, uint cs,
198b85dc460SWills Wang struct spi_cs_info *info)
199b85dc460SWills Wang {
200b85dc460SWills Wang /* Always allow activity on CS 0/1/2 */
201b85dc460SWills Wang if (cs >= 3)
202b85dc460SWills Wang return -ENODEV;
203b85dc460SWills Wang
204b85dc460SWills Wang return 0;
205b85dc460SWills Wang }
206b85dc460SWills Wang
207b85dc460SWills Wang static const struct dm_spi_ops ath79_spi_ops = {
208b85dc460SWills Wang .claim_bus = ath79_spi_claim_bus,
209b85dc460SWills Wang .release_bus = ath79_spi_release_bus,
210b85dc460SWills Wang .xfer = ath79_spi_xfer,
211b85dc460SWills Wang .set_speed = ath79_spi_set_speed,
212b85dc460SWills Wang .set_mode = ath79_spi_set_mode,
213b85dc460SWills Wang .cs_info = ath79_cs_info,
214b85dc460SWills Wang };
215b85dc460SWills Wang
216b85dc460SWills Wang static const struct udevice_id ath79_spi_ids[] = {
217b85dc460SWills Wang { .compatible = "qca,ar7100-spi" },
218b85dc460SWills Wang {}
219b85dc460SWills Wang };
220b85dc460SWills Wang
221b85dc460SWills Wang U_BOOT_DRIVER(ath79_spi) = {
222b85dc460SWills Wang .name = "ath79_spi",
223b85dc460SWills Wang .id = UCLASS_SPI,
224b85dc460SWills Wang .of_match = ath79_spi_ids,
225b85dc460SWills Wang .ops = &ath79_spi_ops,
226b85dc460SWills Wang .priv_auto_alloc_size = sizeof(struct ath79_spi_priv),
227b85dc460SWills Wang .probe = ath79_spi_probe,
228b85dc460SWills Wang };
229