xref: /rk3399_rockchip-uboot/drivers/sound/samsung-i2s.c (revision 5fb5b1554172167a4295880ac71439aa3e88f2b8)
1511ed5fdSRajeshwari Shinde /*
2511ed5fdSRajeshwari Shinde  * Copyright (C) 2012 Samsung Electronics
3511ed5fdSRajeshwari Shinde  * R. Chandrasekar <rcsekar@samsung.com>
4511ed5fdSRajeshwari Shinde  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
6511ed5fdSRajeshwari Shinde  */
7511ed5fdSRajeshwari Shinde 
8511ed5fdSRajeshwari Shinde #include <asm/arch/clk.h>
9511ed5fdSRajeshwari Shinde #include <asm/arch/pinmux.h>
10511ed5fdSRajeshwari Shinde #include <asm/arch/i2s-regs.h>
11511ed5fdSRajeshwari Shinde #include <asm/io.h>
12511ed5fdSRajeshwari Shinde #include <common.h>
13511ed5fdSRajeshwari Shinde #include <sound.h>
14511ed5fdSRajeshwari Shinde #include <i2s.h>
15511ed5fdSRajeshwari Shinde 
16511ed5fdSRajeshwari Shinde #define FIC_TX2COUNT(x)		(((x) >>  24) & 0xf)
17511ed5fdSRajeshwari Shinde #define FIC_TX1COUNT(x)		(((x) >>  16) & 0xf)
18511ed5fdSRajeshwari Shinde #define FIC_TXCOUNT(x)		(((x) >>  8) & 0xf)
19511ed5fdSRajeshwari Shinde #define FIC_RXCOUNT(x)		(((x) >>  0) & 0xf)
20511ed5fdSRajeshwari Shinde #define FICS_TXCOUNT(x)		(((x) >>  8) & 0x7f)
21511ed5fdSRajeshwari Shinde 
22511ed5fdSRajeshwari Shinde #define TIMEOUT_I2S_TX		100	/* i2s transfer timeout */
23511ed5fdSRajeshwari Shinde 
24511ed5fdSRajeshwari Shinde /*
25511ed5fdSRajeshwari Shinde  * Sets the frame size for I2S LR clock
26511ed5fdSRajeshwari Shinde  *
27511ed5fdSRajeshwari Shinde  * @param i2s_reg	i2s regiter address
28511ed5fdSRajeshwari Shinde  * @param rfs		Frame Size
29511ed5fdSRajeshwari Shinde  */
i2s_set_lr_framesize(struct i2s_reg * i2s_reg,unsigned int rfs)30511ed5fdSRajeshwari Shinde static void i2s_set_lr_framesize(struct i2s_reg *i2s_reg, unsigned int rfs)
31511ed5fdSRajeshwari Shinde {
32511ed5fdSRajeshwari Shinde 	unsigned int mod = readl(&i2s_reg->mod);
33511ed5fdSRajeshwari Shinde 
34511ed5fdSRajeshwari Shinde 	mod &= ~MOD_RCLK_MASK;
35511ed5fdSRajeshwari Shinde 
36511ed5fdSRajeshwari Shinde 	switch (rfs) {
37511ed5fdSRajeshwari Shinde 	case 768:
38511ed5fdSRajeshwari Shinde 		mod |= MOD_RCLK_768FS;
39511ed5fdSRajeshwari Shinde 		break;
40511ed5fdSRajeshwari Shinde 	case 512:
41511ed5fdSRajeshwari Shinde 		mod |= MOD_RCLK_512FS;
42511ed5fdSRajeshwari Shinde 		break;
43511ed5fdSRajeshwari Shinde 	case 384:
44511ed5fdSRajeshwari Shinde 		mod |= MOD_RCLK_384FS;
45511ed5fdSRajeshwari Shinde 		break;
46511ed5fdSRajeshwari Shinde 	default:
47511ed5fdSRajeshwari Shinde 		mod |= MOD_RCLK_256FS;
48511ed5fdSRajeshwari Shinde 		break;
49511ed5fdSRajeshwari Shinde 	}
50511ed5fdSRajeshwari Shinde 
51511ed5fdSRajeshwari Shinde 	writel(mod, &i2s_reg->mod);
52511ed5fdSRajeshwari Shinde }
53511ed5fdSRajeshwari Shinde 
54511ed5fdSRajeshwari Shinde /*
55511ed5fdSRajeshwari Shinde  * Sets the i2s transfer control
56511ed5fdSRajeshwari Shinde  *
57511ed5fdSRajeshwari Shinde  * @param i2s_reg	i2s regiter address
58511ed5fdSRajeshwari Shinde  * @param on		1 enable tx , 0 disable tx transfer
59511ed5fdSRajeshwari Shinde  */
i2s_txctrl(struct i2s_reg * i2s_reg,int on)60511ed5fdSRajeshwari Shinde static void i2s_txctrl(struct i2s_reg *i2s_reg, int on)
61511ed5fdSRajeshwari Shinde {
62511ed5fdSRajeshwari Shinde 	unsigned int con = readl(&i2s_reg->con);
63511ed5fdSRajeshwari Shinde 	unsigned int mod = readl(&i2s_reg->mod) & ~MOD_MASK;
64511ed5fdSRajeshwari Shinde 
65511ed5fdSRajeshwari Shinde 	if (on) {
66511ed5fdSRajeshwari Shinde 		con |= CON_ACTIVE;
67511ed5fdSRajeshwari Shinde 		con &= ~CON_TXCH_PAUSE;
68511ed5fdSRajeshwari Shinde 	} else {
69511ed5fdSRajeshwari Shinde 		con |=  CON_TXCH_PAUSE;
70511ed5fdSRajeshwari Shinde 		con &= ~CON_ACTIVE;
71511ed5fdSRajeshwari Shinde 	}
72511ed5fdSRajeshwari Shinde 
73511ed5fdSRajeshwari Shinde 	writel(mod, &i2s_reg->mod);
74511ed5fdSRajeshwari Shinde 	writel(con, &i2s_reg->con);
75511ed5fdSRajeshwari Shinde }
76511ed5fdSRajeshwari Shinde 
77511ed5fdSRajeshwari Shinde /*
78511ed5fdSRajeshwari Shinde  * set the bit clock frame size (in multiples of LRCLK)
79511ed5fdSRajeshwari Shinde  *
80511ed5fdSRajeshwari Shinde  * @param i2s_reg	i2s regiter address
81511ed5fdSRajeshwari Shinde  * @param bfs		bit Frame Size
82511ed5fdSRajeshwari Shinde  */
i2s_set_bitclk_framesize(struct i2s_reg * i2s_reg,unsigned bfs)83511ed5fdSRajeshwari Shinde static void i2s_set_bitclk_framesize(struct i2s_reg *i2s_reg, unsigned bfs)
84511ed5fdSRajeshwari Shinde {
85511ed5fdSRajeshwari Shinde 	unsigned int mod = readl(&i2s_reg->mod);
86511ed5fdSRajeshwari Shinde 
87511ed5fdSRajeshwari Shinde 	mod &= ~MOD_BCLK_MASK;
88511ed5fdSRajeshwari Shinde 
89511ed5fdSRajeshwari Shinde 	switch (bfs) {
90511ed5fdSRajeshwari Shinde 	case 48:
91511ed5fdSRajeshwari Shinde 		mod |= MOD_BCLK_48FS;
92511ed5fdSRajeshwari Shinde 		break;
93511ed5fdSRajeshwari Shinde 	case 32:
94511ed5fdSRajeshwari Shinde 		mod |= MOD_BCLK_32FS;
95511ed5fdSRajeshwari Shinde 		break;
96511ed5fdSRajeshwari Shinde 	case 24:
97511ed5fdSRajeshwari Shinde 		mod |= MOD_BCLK_24FS;
98511ed5fdSRajeshwari Shinde 		break;
99511ed5fdSRajeshwari Shinde 	case 16:
100511ed5fdSRajeshwari Shinde 		mod |= MOD_BCLK_16FS;
101511ed5fdSRajeshwari Shinde 		break;
102511ed5fdSRajeshwari Shinde 	default:
103511ed5fdSRajeshwari Shinde 		return;
104511ed5fdSRajeshwari Shinde 	}
105511ed5fdSRajeshwari Shinde 	writel(mod, &i2s_reg->mod);
106511ed5fdSRajeshwari Shinde }
107511ed5fdSRajeshwari Shinde 
108511ed5fdSRajeshwari Shinde /*
109511ed5fdSRajeshwari Shinde  * flushes the i2stx fifo
110511ed5fdSRajeshwari Shinde  *
111511ed5fdSRajeshwari Shinde  * @param i2s_reg	i2s regiter address
112511ed5fdSRajeshwari Shinde  * @param flush		Tx fifo flush command (0x00 - do not flush
113511ed5fdSRajeshwari Shinde  *				0x80 - flush tx fifo)
114511ed5fdSRajeshwari Shinde  */
i2s_fifo(struct i2s_reg * i2s_reg,unsigned int flush)115511ed5fdSRajeshwari Shinde void i2s_fifo(struct i2s_reg *i2s_reg, unsigned int flush)
116511ed5fdSRajeshwari Shinde {
117511ed5fdSRajeshwari Shinde 	/* Flush the FIFO */
118511ed5fdSRajeshwari Shinde 	setbits_le32(&i2s_reg->fic, flush);
119511ed5fdSRajeshwari Shinde 	clrbits_le32(&i2s_reg->fic, flush);
120511ed5fdSRajeshwari Shinde }
121511ed5fdSRajeshwari Shinde 
122511ed5fdSRajeshwari Shinde /*
123511ed5fdSRajeshwari Shinde  * Set System Clock direction
124511ed5fdSRajeshwari Shinde  *
125511ed5fdSRajeshwari Shinde  * @param i2s_reg	i2s regiter address
126511ed5fdSRajeshwari Shinde  * @param dir		Clock direction
127511ed5fdSRajeshwari Shinde  *
128511ed5fdSRajeshwari Shinde  * @return		int value 0 for success, -1 in case of error
129511ed5fdSRajeshwari Shinde  */
i2s_set_sysclk_dir(struct i2s_reg * i2s_reg,int dir)130511ed5fdSRajeshwari Shinde int i2s_set_sysclk_dir(struct i2s_reg *i2s_reg, int dir)
131511ed5fdSRajeshwari Shinde {
132511ed5fdSRajeshwari Shinde 	unsigned int mod = readl(&i2s_reg->mod);
133511ed5fdSRajeshwari Shinde 
134511ed5fdSRajeshwari Shinde 	if (dir == SND_SOC_CLOCK_IN)
135511ed5fdSRajeshwari Shinde 		mod |= MOD_CDCLKCON;
136511ed5fdSRajeshwari Shinde 	else
137511ed5fdSRajeshwari Shinde 		mod &= ~MOD_CDCLKCON;
138511ed5fdSRajeshwari Shinde 
139511ed5fdSRajeshwari Shinde 	writel(mod, &i2s_reg->mod);
140511ed5fdSRajeshwari Shinde 
141511ed5fdSRajeshwari Shinde 	return 0;
142511ed5fdSRajeshwari Shinde }
143511ed5fdSRajeshwari Shinde 
144511ed5fdSRajeshwari Shinde /*
145511ed5fdSRajeshwari Shinde  * Sets I2S Clcok format
146511ed5fdSRajeshwari Shinde  *
147511ed5fdSRajeshwari Shinde  * @param fmt		i2s clock properties
148511ed5fdSRajeshwari Shinde  * @param i2s_reg	i2s regiter address
149511ed5fdSRajeshwari Shinde  *
150511ed5fdSRajeshwari Shinde  * @return		int value 0 for success, -1 in case of error
151511ed5fdSRajeshwari Shinde  */
i2s_set_fmt(struct i2s_reg * i2s_reg,unsigned int fmt)152511ed5fdSRajeshwari Shinde int i2s_set_fmt(struct i2s_reg *i2s_reg, unsigned int fmt)
153511ed5fdSRajeshwari Shinde {
154511ed5fdSRajeshwari Shinde 	unsigned int mod = readl(&i2s_reg->mod);
155511ed5fdSRajeshwari Shinde 	unsigned int tmp = 0;
156511ed5fdSRajeshwari Shinde 	unsigned int ret = 0;
157511ed5fdSRajeshwari Shinde 
158511ed5fdSRajeshwari Shinde 	/* Format is priority */
159511ed5fdSRajeshwari Shinde 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
160511ed5fdSRajeshwari Shinde 	case SND_SOC_DAIFMT_RIGHT_J:
161511ed5fdSRajeshwari Shinde 		tmp |= MOD_LR_RLOW;
162511ed5fdSRajeshwari Shinde 		tmp |= MOD_SDF_MSB;
163511ed5fdSRajeshwari Shinde 		break;
164511ed5fdSRajeshwari Shinde 	case SND_SOC_DAIFMT_LEFT_J:
165511ed5fdSRajeshwari Shinde 		tmp |= MOD_LR_RLOW;
166511ed5fdSRajeshwari Shinde 		tmp |= MOD_SDF_LSB;
167511ed5fdSRajeshwari Shinde 		break;
168511ed5fdSRajeshwari Shinde 	case SND_SOC_DAIFMT_I2S:
169511ed5fdSRajeshwari Shinde 		tmp |= MOD_SDF_IIS;
170511ed5fdSRajeshwari Shinde 		break;
171511ed5fdSRajeshwari Shinde 	default:
172511ed5fdSRajeshwari Shinde 		debug("%s: Invalid format priority [0x%x]\n", __func__,
173511ed5fdSRajeshwari Shinde 		      (fmt & SND_SOC_DAIFMT_FORMAT_MASK));
174511ed5fdSRajeshwari Shinde 		return -1;
175511ed5fdSRajeshwari Shinde 	}
176511ed5fdSRajeshwari Shinde 
177511ed5fdSRajeshwari Shinde 	/*
178511ed5fdSRajeshwari Shinde 	 * INV flag is relative to the FORMAT flag - if set it simply
179511ed5fdSRajeshwari Shinde 	 * flips the polarity specified by the Standard
180511ed5fdSRajeshwari Shinde 	 */
181511ed5fdSRajeshwari Shinde 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
182511ed5fdSRajeshwari Shinde 	case SND_SOC_DAIFMT_NB_NF:
183511ed5fdSRajeshwari Shinde 		break;
184511ed5fdSRajeshwari Shinde 	case SND_SOC_DAIFMT_NB_IF:
185511ed5fdSRajeshwari Shinde 		if (tmp & MOD_LR_RLOW)
186511ed5fdSRajeshwari Shinde 			tmp &= ~MOD_LR_RLOW;
187511ed5fdSRajeshwari Shinde 		else
188511ed5fdSRajeshwari Shinde 			tmp |= MOD_LR_RLOW;
189511ed5fdSRajeshwari Shinde 		break;
190511ed5fdSRajeshwari Shinde 	default:
191511ed5fdSRajeshwari Shinde 		debug("%s: Invalid clock ploarity input [0x%x]\n", __func__,
192511ed5fdSRajeshwari Shinde 		      (fmt & SND_SOC_DAIFMT_INV_MASK));
193511ed5fdSRajeshwari Shinde 		return -1;
194511ed5fdSRajeshwari Shinde 	}
195511ed5fdSRajeshwari Shinde 
196511ed5fdSRajeshwari Shinde 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
197511ed5fdSRajeshwari Shinde 	case SND_SOC_DAIFMT_CBS_CFS:
198511ed5fdSRajeshwari Shinde 		tmp |= MOD_SLAVE;
199511ed5fdSRajeshwari Shinde 		break;
200511ed5fdSRajeshwari Shinde 	case SND_SOC_DAIFMT_CBM_CFM:
201511ed5fdSRajeshwari Shinde 		/* Set default source clock in Master mode */
202511ed5fdSRajeshwari Shinde 		ret = i2s_set_sysclk_dir(i2s_reg, SND_SOC_CLOCK_OUT);
203511ed5fdSRajeshwari Shinde 		if (ret != 0) {
204511ed5fdSRajeshwari Shinde 			debug("%s:set i2s clock direction failed\n", __func__);
205511ed5fdSRajeshwari Shinde 			return -1;
206511ed5fdSRajeshwari Shinde 		}
207511ed5fdSRajeshwari Shinde 		break;
208511ed5fdSRajeshwari Shinde 	default:
209511ed5fdSRajeshwari Shinde 		debug("%s: Invalid master selection [0x%x]\n", __func__,
210511ed5fdSRajeshwari Shinde 		      (fmt & SND_SOC_DAIFMT_MASTER_MASK));
211511ed5fdSRajeshwari Shinde 		return -1;
212511ed5fdSRajeshwari Shinde 	}
213511ed5fdSRajeshwari Shinde 
214511ed5fdSRajeshwari Shinde 	mod &= ~(MOD_SDF_MASK | MOD_LR_RLOW | MOD_SLAVE);
215511ed5fdSRajeshwari Shinde 	mod |= tmp;
216511ed5fdSRajeshwari Shinde 	writel(mod, &i2s_reg->mod);
217511ed5fdSRajeshwari Shinde 
218511ed5fdSRajeshwari Shinde 	return 0;
219511ed5fdSRajeshwari Shinde }
220511ed5fdSRajeshwari Shinde 
221511ed5fdSRajeshwari Shinde /*
222511ed5fdSRajeshwari Shinde  * Sets the sample width in bits
223511ed5fdSRajeshwari Shinde  *
224511ed5fdSRajeshwari Shinde  * @param blc		samplewidth (size of sample in bits)
225511ed5fdSRajeshwari Shinde  * @param i2s_reg	i2s regiter address
226511ed5fdSRajeshwari Shinde  *
227511ed5fdSRajeshwari Shinde  * @return		int value 0 for success, -1 in case of error
228511ed5fdSRajeshwari Shinde  */
i2s_set_samplesize(struct i2s_reg * i2s_reg,unsigned int blc)229511ed5fdSRajeshwari Shinde int i2s_set_samplesize(struct i2s_reg *i2s_reg, unsigned int blc)
230511ed5fdSRajeshwari Shinde {
231511ed5fdSRajeshwari Shinde 	unsigned int mod = readl(&i2s_reg->mod);
232511ed5fdSRajeshwari Shinde 
233511ed5fdSRajeshwari Shinde 	mod &= ~MOD_BLCP_MASK;
234511ed5fdSRajeshwari Shinde 	mod &= ~MOD_BLC_MASK;
235511ed5fdSRajeshwari Shinde 
236511ed5fdSRajeshwari Shinde 	switch (blc) {
237511ed5fdSRajeshwari Shinde 	case 8:
238511ed5fdSRajeshwari Shinde 		mod |= MOD_BLCP_8BIT;
239511ed5fdSRajeshwari Shinde 		mod |= MOD_BLC_8BIT;
240511ed5fdSRajeshwari Shinde 		break;
241511ed5fdSRajeshwari Shinde 	case 16:
242511ed5fdSRajeshwari Shinde 		mod |= MOD_BLCP_16BIT;
243511ed5fdSRajeshwari Shinde 		mod |= MOD_BLC_16BIT;
244511ed5fdSRajeshwari Shinde 		break;
245511ed5fdSRajeshwari Shinde 	case 24:
246511ed5fdSRajeshwari Shinde 		mod |= MOD_BLCP_24BIT;
247511ed5fdSRajeshwari Shinde 		mod |= MOD_BLC_24BIT;
248511ed5fdSRajeshwari Shinde 		break;
249511ed5fdSRajeshwari Shinde 	default:
250511ed5fdSRajeshwari Shinde 		debug("%s: Invalid sample size input [0x%x]\n",
251511ed5fdSRajeshwari Shinde 		      __func__, blc);
252511ed5fdSRajeshwari Shinde 		return -1;
253511ed5fdSRajeshwari Shinde 	}
254511ed5fdSRajeshwari Shinde 	writel(mod, &i2s_reg->mod);
255511ed5fdSRajeshwari Shinde 
256511ed5fdSRajeshwari Shinde 	return 0;
257511ed5fdSRajeshwari Shinde }
258511ed5fdSRajeshwari Shinde 
i2s_transfer_tx_data(struct i2stx_info * pi2s_tx,unsigned int * data,unsigned long data_size)259511ed5fdSRajeshwari Shinde int i2s_transfer_tx_data(struct i2stx_info *pi2s_tx, unsigned int *data,
260511ed5fdSRajeshwari Shinde 				unsigned long data_size)
261511ed5fdSRajeshwari Shinde {
262511ed5fdSRajeshwari Shinde 	int i;
263511ed5fdSRajeshwari Shinde 	int start;
264511ed5fdSRajeshwari Shinde 	struct i2s_reg *i2s_reg =
265511ed5fdSRajeshwari Shinde 				(struct i2s_reg *)pi2s_tx->base_address;
266511ed5fdSRajeshwari Shinde 
267511ed5fdSRajeshwari Shinde 	if (data_size < FIFO_LENGTH) {
268511ed5fdSRajeshwari Shinde 		debug("%s : Invalid data size\n", __func__);
269511ed5fdSRajeshwari Shinde 		return -1; /* invalid pcm data size */
270511ed5fdSRajeshwari Shinde 	}
271511ed5fdSRajeshwari Shinde 
272511ed5fdSRajeshwari Shinde 	/* fill the tx buffer before stating the tx transmit */
273511ed5fdSRajeshwari Shinde 	for (i = 0; i < FIFO_LENGTH; i++)
274511ed5fdSRajeshwari Shinde 		writel(*data++, &i2s_reg->txd);
275511ed5fdSRajeshwari Shinde 
276511ed5fdSRajeshwari Shinde 	data_size -= FIFO_LENGTH;
277511ed5fdSRajeshwari Shinde 	i2s_txctrl(i2s_reg, I2S_TX_ON);
278511ed5fdSRajeshwari Shinde 
279511ed5fdSRajeshwari Shinde 	while (data_size > 0) {
280511ed5fdSRajeshwari Shinde 		start = get_timer(0);
281511ed5fdSRajeshwari Shinde 		if (!(CON_TXFIFO_FULL & (readl(&i2s_reg->con)))) {
282511ed5fdSRajeshwari Shinde 			writel(*data++, &i2s_reg->txd);
283511ed5fdSRajeshwari Shinde 			data_size--;
284511ed5fdSRajeshwari Shinde 		} else {
285511ed5fdSRajeshwari Shinde 			if (get_timer(start) > TIMEOUT_I2S_TX) {
286511ed5fdSRajeshwari Shinde 				i2s_txctrl(i2s_reg, I2S_TX_OFF);
287511ed5fdSRajeshwari Shinde 				debug("%s: I2S Transfer Timeout\n", __func__);
288511ed5fdSRajeshwari Shinde 				return -1;
289511ed5fdSRajeshwari Shinde 			}
290511ed5fdSRajeshwari Shinde 		}
291511ed5fdSRajeshwari Shinde 	}
292511ed5fdSRajeshwari Shinde 	i2s_txctrl(i2s_reg, I2S_TX_OFF);
293511ed5fdSRajeshwari Shinde 
294511ed5fdSRajeshwari Shinde 	return 0;
295511ed5fdSRajeshwari Shinde }
296511ed5fdSRajeshwari Shinde 
i2s_tx_init(struct i2stx_info * pi2s_tx)297511ed5fdSRajeshwari Shinde int i2s_tx_init(struct i2stx_info *pi2s_tx)
298511ed5fdSRajeshwari Shinde {
299511ed5fdSRajeshwari Shinde 	int ret;
300511ed5fdSRajeshwari Shinde 	struct i2s_reg *i2s_reg =
301511ed5fdSRajeshwari Shinde 				(struct i2s_reg *)pi2s_tx->base_address;
302*5fb5b155SDani Krishna Mohan 	if (pi2s_tx->id == 0) {
303*5fb5b155SDani Krishna Mohan 		/* Initialize GPIO for I2S-0 */
304*5fb5b155SDani Krishna Mohan 		exynos_pinmux_config(PERIPH_ID_I2S0, 0);
305511ed5fdSRajeshwari Shinde 
306*5fb5b155SDani Krishna Mohan 		/* Set EPLL Clock */
307*5fb5b155SDani Krishna Mohan 		ret = set_epll_clk(pi2s_tx->samplingrate * pi2s_tx->rfs * 4);
308*5fb5b155SDani Krishna Mohan 	} else if (pi2s_tx->id == 1) {
309*5fb5b155SDani Krishna Mohan 		/* Initialize GPIO for I2S-1 */
310511ed5fdSRajeshwari Shinde 		exynos_pinmux_config(PERIPH_ID_I2S1, 0);
311511ed5fdSRajeshwari Shinde 
312511ed5fdSRajeshwari Shinde 		/* Set EPLL Clock */
313511ed5fdSRajeshwari Shinde 		ret = set_epll_clk(pi2s_tx->audio_pll_clk);
314*5fb5b155SDani Krishna Mohan 	} else {
315*5fb5b155SDani Krishna Mohan 		debug("%s: unsupported i2s-%d bus\n", __func__, pi2s_tx->id);
316511ed5fdSRajeshwari Shinde 		return -1;
317511ed5fdSRajeshwari Shinde 	}
318511ed5fdSRajeshwari Shinde 
319*5fb5b155SDani Krishna Mohan 	if (ret != 0) {
320*5fb5b155SDani Krishna Mohan 		debug("%s: epll clock set rate failed\n", __func__);
321*5fb5b155SDani Krishna Mohan 		return -1;
322*5fb5b155SDani Krishna Mohan 	}
323*5fb5b155SDani Krishna Mohan 
324*5fb5b155SDani Krishna Mohan 	/* Select Clk Source for Audio 0 or 1 */
3253dd22a37SDani Krishna Mohan 	ret = set_i2s_clk_source(pi2s_tx->id);
3263dd22a37SDani Krishna Mohan 	if (ret == -1) {
3273dd22a37SDani Krishna Mohan 		debug("%s: unsupported clock for i2s-%d\n", __func__,
3283dd22a37SDani Krishna Mohan 		      pi2s_tx->id);
3293dd22a37SDani Krishna Mohan 		return -1;
3303dd22a37SDani Krishna Mohan 	}
331511ed5fdSRajeshwari Shinde 
332*5fb5b155SDani Krishna Mohan 	if (pi2s_tx->id == 0) {
333*5fb5b155SDani Krishna Mohan 		/*Reset the i2s module */
334*5fb5b155SDani Krishna Mohan 		writel(CON_RESET, &i2s_reg->con);
335*5fb5b155SDani Krishna Mohan 
336*5fb5b155SDani Krishna Mohan 		writel(MOD_OP_CLK | MOD_RCLKSRC, &i2s_reg->mod);
337*5fb5b155SDani Krishna Mohan 		/* set i2s prescaler */
338*5fb5b155SDani Krishna Mohan 		writel(PSREN | PSVAL, &i2s_reg->psr);
339*5fb5b155SDani Krishna Mohan 	} else {
340511ed5fdSRajeshwari Shinde 		/* Set Prescaler to get MCLK */
3413dd22a37SDani Krishna Mohan 		ret = set_i2s_clk_prescaler(pi2s_tx->audio_pll_clk,
3423dd22a37SDani Krishna Mohan 				(pi2s_tx->samplingrate * (pi2s_tx->rfs)),
3433dd22a37SDani Krishna Mohan 				pi2s_tx->id);
344*5fb5b155SDani Krishna Mohan 	}
3453dd22a37SDani Krishna Mohan 	if (ret == -1) {
3463dd22a37SDani Krishna Mohan 		debug("%s: unsupported prescalar for i2s-%d\n", __func__,
3473dd22a37SDani Krishna Mohan 		      pi2s_tx->id);
3483dd22a37SDani Krishna Mohan 		return -1;
3493dd22a37SDani Krishna Mohan 	}
350511ed5fdSRajeshwari Shinde 
351511ed5fdSRajeshwari Shinde 	/* Configure I2s format */
352511ed5fdSRajeshwari Shinde 	ret = i2s_set_fmt(i2s_reg, (SND_SOC_DAIFMT_I2S | SND_SOC_DAIFMT_NB_NF |
353511ed5fdSRajeshwari Shinde 			  SND_SOC_DAIFMT_CBM_CFM));
354511ed5fdSRajeshwari Shinde 	if (ret == 0) {
355511ed5fdSRajeshwari Shinde 		i2s_set_lr_framesize(i2s_reg, pi2s_tx->rfs);
356511ed5fdSRajeshwari Shinde 		ret = i2s_set_samplesize(i2s_reg, pi2s_tx->bitspersample);
357511ed5fdSRajeshwari Shinde 		if (ret != 0) {
358511ed5fdSRajeshwari Shinde 			debug("%s:set sample rate failed\n", __func__);
359511ed5fdSRajeshwari Shinde 			return -1;
360511ed5fdSRajeshwari Shinde 		}
361511ed5fdSRajeshwari Shinde 
362511ed5fdSRajeshwari Shinde 		i2s_set_bitclk_framesize(i2s_reg, pi2s_tx->bfs);
363511ed5fdSRajeshwari Shinde 		/* disable i2s transfer flag and flush the fifo */
364511ed5fdSRajeshwari Shinde 		i2s_txctrl(i2s_reg, I2S_TX_OFF);
365511ed5fdSRajeshwari Shinde 		i2s_fifo(i2s_reg, FIC_TXFLUSH);
366511ed5fdSRajeshwari Shinde 	} else {
367511ed5fdSRajeshwari Shinde 		debug("%s: failed\n", __func__);
368511ed5fdSRajeshwari Shinde 	}
369511ed5fdSRajeshwari Shinde 
370511ed5fdSRajeshwari Shinde 	return ret;
371511ed5fdSRajeshwari Shinde }
372