1*69ab2873SSugar Zhang /* SPDX-License-Identifier: GPL-2.0+ */ 2*69ab2873SSugar Zhang /* 3*69ab2873SSugar Zhang * (C) Copyright 2018 Rockchip Electronics Co., Ltd 4*69ab2873SSugar Zhang */ 5*69ab2873SSugar Zhang 6*69ab2873SSugar Zhang #ifndef __ROCKCHIP_I2S_H__ 7*69ab2873SSugar Zhang #define __ROCKCHIP_I2S_H__ 8*69ab2873SSugar Zhang 9*69ab2873SSugar Zhang /* I2S REGS */ 10*69ab2873SSugar Zhang #define I2S_TXCR (0x0000) 11*69ab2873SSugar Zhang #define I2S_RXCR (0x0004) 12*69ab2873SSugar Zhang #define I2S_CKR (0x0008) 13*69ab2873SSugar Zhang #define I2S_FIFOLR (0x000c) 14*69ab2873SSugar Zhang #define I2S_DMACR (0x0010) 15*69ab2873SSugar Zhang #define I2S_INTCR (0x0014) 16*69ab2873SSugar Zhang #define I2S_INTSR (0x0018) 17*69ab2873SSugar Zhang #define I2S_XFER (0x001c) 18*69ab2873SSugar Zhang #define I2S_CLR (0x0020) 19*69ab2873SSugar Zhang #define I2S_TXDR (0x0024) 20*69ab2873SSugar Zhang #define I2S_RXDR (0x0028) 21*69ab2873SSugar Zhang 22*69ab2873SSugar Zhang /* 23*69ab2873SSugar Zhang * TXCR 24*69ab2873SSugar Zhang * transmit operation control register 25*69ab2873SSugar Zhang */ 26*69ab2873SSugar Zhang #define I2S_TXCR_RCNT_SHIFT 17 27*69ab2873SSugar Zhang #define I2S_TXCR_RCNT_MASK (0x3f << I2S_TXCR_RCNT_SHIFT) 28*69ab2873SSugar Zhang #define I2S_TXCR_CSR_SHIFT 15 29*69ab2873SSugar Zhang #define I2S_TXCR_CSR(x) (x << I2S_TXCR_CSR_SHIFT) 30*69ab2873SSugar Zhang #define I2S_TXCR_CHN_2 (0 << I2S_TXCR_CSR_SHIFT) 31*69ab2873SSugar Zhang #define I2S_TXCR_CHN_4 (1 << I2S_TXCR_CSR_SHIFT) 32*69ab2873SSugar Zhang #define I2S_TXCR_CHN_6 (2 << I2S_TXCR_CSR_SHIFT) 33*69ab2873SSugar Zhang #define I2S_TXCR_CHN_8 (3 << I2S_TXCR_CSR_SHIFT) 34*69ab2873SSugar Zhang #define I2S_TXCR_CSR_MASK (3 << I2S_TXCR_CSR_SHIFT) 35*69ab2873SSugar Zhang #define I2S_TXCR_HWT BIT(14) 36*69ab2873SSugar Zhang #define I2S_TXCR_SJM_SHIFT 12 37*69ab2873SSugar Zhang #define I2S_TXCR_SJM_R (0 << I2S_TXCR_SJM_SHIFT) 38*69ab2873SSugar Zhang #define I2S_TXCR_SJM_L (1 << I2S_TXCR_SJM_SHIFT) 39*69ab2873SSugar Zhang #define I2S_TXCR_FBM_SHIFT 11 40*69ab2873SSugar Zhang #define I2S_TXCR_FBM_MSB (0 << I2S_TXCR_FBM_SHIFT) 41*69ab2873SSugar Zhang #define I2S_TXCR_FBM_LSB (1 << I2S_TXCR_FBM_SHIFT) 42*69ab2873SSugar Zhang #define I2S_TXCR_IBM_SHIFT 9 43*69ab2873SSugar Zhang #define I2S_TXCR_IBM_NORMAL (0 << I2S_TXCR_IBM_SHIFT) 44*69ab2873SSugar Zhang #define I2S_TXCR_IBM_LSJM (1 << I2S_TXCR_IBM_SHIFT) 45*69ab2873SSugar Zhang #define I2S_TXCR_IBM_RSJM (2 << I2S_TXCR_IBM_SHIFT) 46*69ab2873SSugar Zhang #define I2S_TXCR_IBM_MASK (3 << I2S_TXCR_IBM_SHIFT) 47*69ab2873SSugar Zhang #define I2S_TXCR_PBM_SHIFT 7 48*69ab2873SSugar Zhang #define I2S_TXCR_PBM_MODE(x) (x << I2S_TXCR_PBM_SHIFT) 49*69ab2873SSugar Zhang #define I2S_TXCR_PBM_MASK (3 << I2S_TXCR_PBM_SHIFT) 50*69ab2873SSugar Zhang #define I2S_TXCR_TFS_SHIFT 5 51*69ab2873SSugar Zhang #define I2S_TXCR_TFS_I2S (0 << I2S_TXCR_TFS_SHIFT) 52*69ab2873SSugar Zhang #define I2S_TXCR_TFS_PCM (1 << I2S_TXCR_TFS_SHIFT) 53*69ab2873SSugar Zhang #define I2S_TXCR_TFS_MASK (1 << I2S_TXCR_TFS_SHIFT) 54*69ab2873SSugar Zhang #define I2S_TXCR_VDW_SHIFT 0 55*69ab2873SSugar Zhang #define I2S_TXCR_VDW(x) ((x - 1) << I2S_TXCR_VDW_SHIFT) 56*69ab2873SSugar Zhang #define I2S_TXCR_VDW_MASK (0x1f << I2S_TXCR_VDW_SHIFT) 57*69ab2873SSugar Zhang 58*69ab2873SSugar Zhang /* 59*69ab2873SSugar Zhang * RXCR 60*69ab2873SSugar Zhang * receive operation control register 61*69ab2873SSugar Zhang */ 62*69ab2873SSugar Zhang #define I2S_RXCR_CSR_SHIFT 15 63*69ab2873SSugar Zhang #define I2S_RXCR_CSR(x) (x << I2S_RXCR_CSR_SHIFT) 64*69ab2873SSugar Zhang #define I2S_RXCR_CSR_MASK (3 << I2S_RXCR_CSR_SHIFT) 65*69ab2873SSugar Zhang #define I2S_RXCR_HWT BIT(14) 66*69ab2873SSugar Zhang #define I2S_RXCR_SJM_SHIFT 12 67*69ab2873SSugar Zhang #define I2S_RXCR_SJM_R (0 << I2S_RXCR_SJM_SHIFT) 68*69ab2873SSugar Zhang #define I2S_RXCR_SJM_L (1 << I2S_RXCR_SJM_SHIFT) 69*69ab2873SSugar Zhang #define I2S_RXCR_FBM_SHIFT 11 70*69ab2873SSugar Zhang #define I2S_RXCR_FBM_MSB (0 << I2S_RXCR_FBM_SHIFT) 71*69ab2873SSugar Zhang #define I2S_RXCR_FBM_LSB (1 << I2S_RXCR_FBM_SHIFT) 72*69ab2873SSugar Zhang #define I2S_RXCR_IBM_SHIFT 9 73*69ab2873SSugar Zhang #define I2S_RXCR_IBM_NORMAL (0 << I2S_RXCR_IBM_SHIFT) 74*69ab2873SSugar Zhang #define I2S_RXCR_IBM_LSJM (1 << I2S_RXCR_IBM_SHIFT) 75*69ab2873SSugar Zhang #define I2S_RXCR_IBM_RSJM (2 << I2S_RXCR_IBM_SHIFT) 76*69ab2873SSugar Zhang #define I2S_RXCR_IBM_MASK (3 << I2S_RXCR_IBM_SHIFT) 77*69ab2873SSugar Zhang #define I2S_RXCR_PBM_SHIFT 7 78*69ab2873SSugar Zhang #define I2S_RXCR_PBM_MODE(x) (x << I2S_RXCR_PBM_SHIFT) 79*69ab2873SSugar Zhang #define I2S_RXCR_PBM_MASK (3 << I2S_RXCR_PBM_SHIFT) 80*69ab2873SSugar Zhang #define I2S_RXCR_TFS_SHIFT 5 81*69ab2873SSugar Zhang #define I2S_RXCR_TFS_I2S (0 << I2S_RXCR_TFS_SHIFT) 82*69ab2873SSugar Zhang #define I2S_RXCR_TFS_PCM (1 << I2S_RXCR_TFS_SHIFT) 83*69ab2873SSugar Zhang #define I2S_RXCR_TFS_MASK (1 << I2S_RXCR_TFS_SHIFT) 84*69ab2873SSugar Zhang #define I2S_RXCR_VDW_SHIFT 0 85*69ab2873SSugar Zhang #define I2S_RXCR_VDW(x) ((x - 1) << I2S_RXCR_VDW_SHIFT) 86*69ab2873SSugar Zhang #define I2S_RXCR_VDW_MASK (0x1f << I2S_RXCR_VDW_SHIFT) 87*69ab2873SSugar Zhang 88*69ab2873SSugar Zhang /* 89*69ab2873SSugar Zhang * CKR 90*69ab2873SSugar Zhang * clock generation register 91*69ab2873SSugar Zhang */ 92*69ab2873SSugar Zhang #define I2S_CKR_MSS_SHIFT 27 93*69ab2873SSugar Zhang #define I2S_CKR_MSS_MASTER (0 << I2S_CKR_MSS_SHIFT) 94*69ab2873SSugar Zhang #define I2S_CKR_MSS_SLAVE (1 << I2S_CKR_MSS_SHIFT) 95*69ab2873SSugar Zhang #define I2S_CKR_MSS_MASK (1 << I2S_CKR_MSS_SHIFT) 96*69ab2873SSugar Zhang #define I2S_CKR_CKP_SHIFT 26 97*69ab2873SSugar Zhang #define I2S_CKR_CKP_NEG (0 << I2S_CKR_CKP_SHIFT) 98*69ab2873SSugar Zhang #define I2S_CKR_CKP_POS (1 << I2S_CKR_CKP_SHIFT) 99*69ab2873SSugar Zhang #define I2S_CKR_RLP_SHIFT 25 100*69ab2873SSugar Zhang #define I2S_CKR_RLP_NORMAL (0 << I2S_CKR_RLP_SHIFT) 101*69ab2873SSugar Zhang #define I2S_CKR_RLP_OPPSITE (1 << I2S_CKR_RLP_SHIFT) 102*69ab2873SSugar Zhang #define I2S_CKR_TLP_SHIFT 24 103*69ab2873SSugar Zhang #define I2S_CKR_TLP_NORMAL (0 << I2S_CKR_TLP_SHIFT) 104*69ab2873SSugar Zhang #define I2S_CKR_TLP_OPPSITE (1 << I2S_CKR_TLP_SHIFT) 105*69ab2873SSugar Zhang #define I2S_CKR_MDIV_SHIFT 16 106*69ab2873SSugar Zhang #define I2S_CKR_MDIV(x) (((x) - 1) << I2S_CKR_MDIV_SHIFT) 107*69ab2873SSugar Zhang #define I2S_CKR_MDIV_MASK (0xff << I2S_CKR_MDIV_SHIFT) 108*69ab2873SSugar Zhang #define I2S_CKR_RSD_SHIFT 8 109*69ab2873SSugar Zhang #define I2S_CKR_RSD(x) (((x) - 1) << I2S_CKR_RSD_SHIFT) 110*69ab2873SSugar Zhang #define I2S_CKR_RSD_MASK (0xff << I2S_CKR_RSD_SHIFT) 111*69ab2873SSugar Zhang #define I2S_CKR_TSD_SHIFT 0 112*69ab2873SSugar Zhang #define I2S_CKR_TSD(x) (((x) - 1) << I2S_CKR_TSD_SHIFT) 113*69ab2873SSugar Zhang #define I2S_CKR_TSD_MASK (0xff << I2S_CKR_TSD_SHIFT) 114*69ab2873SSugar Zhang 115*69ab2873SSugar Zhang /* 116*69ab2873SSugar Zhang * FIFOLR 117*69ab2873SSugar Zhang * FIFO level register 118*69ab2873SSugar Zhang */ 119*69ab2873SSugar Zhang #define I2S_FIFOLR_RFL_SHIFT 24 120*69ab2873SSugar Zhang #define I2S_FIFOLR_RFL_MASK (0x3f << I2S_FIFOLR_RFL_SHIFT) 121*69ab2873SSugar Zhang #define I2S_FIFOLR_TFL3_SHIFT 18 122*69ab2873SSugar Zhang #define I2S_FIFOLR_TFL3_MASK (0x3f << I2S_FIFOLR_TFL3_SHIFT) 123*69ab2873SSugar Zhang #define I2S_FIFOLR_TFL2_SHIFT 12 124*69ab2873SSugar Zhang #define I2S_FIFOLR_TFL2_MASK (0x3f << I2S_FIFOLR_TFL2_SHIFT) 125*69ab2873SSugar Zhang #define I2S_FIFOLR_TFL1_SHIFT 6 126*69ab2873SSugar Zhang #define I2S_FIFOLR_TFL1_MASK (0x3f << I2S_FIFOLR_TFL1_SHIFT) 127*69ab2873SSugar Zhang #define I2S_FIFOLR_TFL0_SHIFT 0 128*69ab2873SSugar Zhang #define I2S_FIFOLR_TFL0_MASK (0x3f << I2S_FIFOLR_TFL0_SHIFT) 129*69ab2873SSugar Zhang 130*69ab2873SSugar Zhang /* 131*69ab2873SSugar Zhang * DMACR 132*69ab2873SSugar Zhang * DMA control register 133*69ab2873SSugar Zhang */ 134*69ab2873SSugar Zhang #define I2S_DMACR_RDE_SHIFT 24 135*69ab2873SSugar Zhang #define I2S_DMACR_RDE_DISABLE (0 << I2S_DMACR_RDE_SHIFT) 136*69ab2873SSugar Zhang #define I2S_DMACR_RDE_ENABLE (1 << I2S_DMACR_RDE_SHIFT) 137*69ab2873SSugar Zhang #define I2S_DMACR_RDE_MASK (1 << I2S_DMACR_RDE_SHIFT) 138*69ab2873SSugar Zhang #define I2S_DMACR_RDL_SHIFT 16 139*69ab2873SSugar Zhang #define I2S_DMACR_RDL(x) ((x - 1) << I2S_DMACR_RDL_SHIFT) 140*69ab2873SSugar Zhang #define I2S_DMACR_RDL_MASK (0x1f << I2S_DMACR_RDL_SHIFT) 141*69ab2873SSugar Zhang #define I2S_DMACR_TDE_SHIFT 8 142*69ab2873SSugar Zhang #define I2S_DMACR_TDE_DISABLE (0 << I2S_DMACR_TDE_SHIFT) 143*69ab2873SSugar Zhang #define I2S_DMACR_TDE_ENABLE (1 << I2S_DMACR_TDE_SHIFT) 144*69ab2873SSugar Zhang #define I2S_DMACR_TDE_MASK (1 << I2S_DMACR_TDE_SHIFT) 145*69ab2873SSugar Zhang #define I2S_DMACR_TDL_SHIFT 0 146*69ab2873SSugar Zhang #define I2S_DMACR_TDL(x) ((x) << I2S_DMACR_TDL_SHIFT) 147*69ab2873SSugar Zhang #define I2S_DMACR_TDL_MASK (0x1f << I2S_DMACR_TDL_SHIFT) 148*69ab2873SSugar Zhang 149*69ab2873SSugar Zhang /* 150*69ab2873SSugar Zhang * INTCR 151*69ab2873SSugar Zhang * interrupt control register 152*69ab2873SSugar Zhang */ 153*69ab2873SSugar Zhang #define I2S_INTCR_RFT_SHIFT 20 154*69ab2873SSugar Zhang #define I2S_INTCR_RFT(x) ((x - 1) << I2S_INTCR_RFT_SHIFT) 155*69ab2873SSugar Zhang #define I2S_INTCR_RXOIC BIT(18) 156*69ab2873SSugar Zhang #define I2S_INTCR_RXOIE_SHIFT 17 157*69ab2873SSugar Zhang #define I2S_INTCR_RXOIE_DISABLE (0 << I2S_INTCR_RXOIE_SHIFT) 158*69ab2873SSugar Zhang #define I2S_INTCR_RXOIE_ENABLE (1 << I2S_INTCR_RXOIE_SHIFT) 159*69ab2873SSugar Zhang #define I2S_INTCR_RXFIE_SHIFT 16 160*69ab2873SSugar Zhang #define I2S_INTCR_RXFIE_DISABLE (0 << I2S_INTCR_RXFIE_SHIFT) 161*69ab2873SSugar Zhang #define I2S_INTCR_RXFIE_ENABLE (1 << I2S_INTCR_RXFIE_SHIFT) 162*69ab2873SSugar Zhang #define I2S_INTCR_TFT_SHIFT 4 163*69ab2873SSugar Zhang #define I2S_INTCR_TFT(x) ((x - 1) << I2S_INTCR_TFT_SHIFT) 164*69ab2873SSugar Zhang #define I2S_INTCR_TFT_MASK (0x1f << I2S_INTCR_TFT_SHIFT) 165*69ab2873SSugar Zhang #define I2S_INTCR_TXUIC BIT(2) 166*69ab2873SSugar Zhang #define I2S_INTCR_TXUIE_SHIFT 1 167*69ab2873SSugar Zhang #define I2S_INTCR_TXUIE_DISABLE (0 << I2S_INTCR_TXUIE_SHIFT) 168*69ab2873SSugar Zhang #define I2S_INTCR_TXUIE_ENABLE (1 << I2S_INTCR_TXUIE_SHIFT) 169*69ab2873SSugar Zhang 170*69ab2873SSugar Zhang /* 171*69ab2873SSugar Zhang * INTSR 172*69ab2873SSugar Zhang * interrupt status register 173*69ab2873SSugar Zhang */ 174*69ab2873SSugar Zhang #define I2S_INTSR_RXOI_SHIFT 17 175*69ab2873SSugar Zhang #define I2S_INTSR_RXOI_INA (0 << I2S_INTSR_RXOI_SHIFT) 176*69ab2873SSugar Zhang #define I2S_INTSR_RXOI_ACT (1 << I2S_INTSR_RXOI_SHIFT) 177*69ab2873SSugar Zhang #define I2S_INTSR_RXFI_SHIFT 16 178*69ab2873SSugar Zhang #define I2S_INTSR_RXFI_INA (0 << I2S_INTSR_RXFI_SHIFT) 179*69ab2873SSugar Zhang #define I2S_INTSR_RXFI_ACT (1 << I2S_INTSR_RXFI_SHIFT) 180*69ab2873SSugar Zhang #define I2S_INTSR_TXUI_SHIFT 1 181*69ab2873SSugar Zhang #define I2S_INTSR_TXUI_INA (0 << I2S_INTSR_TXUI_SHIFT) 182*69ab2873SSugar Zhang #define I2S_INTSR_TXUI_ACT (1 << I2S_INTSR_TXUI_SHIFT) 183*69ab2873SSugar Zhang #define I2S_INTSR_TXEI_SHIFT 0 184*69ab2873SSugar Zhang #define I2S_INTSR_TXEI_INA (0 << I2S_INTSR_TXEI_SHIFT) 185*69ab2873SSugar Zhang #define I2S_INTSR_TXEI_ACT (1 << I2S_INTSR_TXEI_SHIFT) 186*69ab2873SSugar Zhang 187*69ab2873SSugar Zhang /* 188*69ab2873SSugar Zhang * XFER 189*69ab2873SSugar Zhang * Transfer start register 190*69ab2873SSugar Zhang */ 191*69ab2873SSugar Zhang #define I2S_XFER_RXS_SHIFT 1 192*69ab2873SSugar Zhang #define I2S_XFER_RXS_STOP (0 << I2S_XFER_RXS_SHIFT) 193*69ab2873SSugar Zhang #define I2S_XFER_RXS_START (1 << I2S_XFER_RXS_SHIFT) 194*69ab2873SSugar Zhang #define I2S_XFER_RXS_MASK (1 << I2S_XFER_RXS_SHIFT) 195*69ab2873SSugar Zhang #define I2S_XFER_TXS_SHIFT 0 196*69ab2873SSugar Zhang #define I2S_XFER_TXS_STOP (0 << I2S_XFER_TXS_SHIFT) 197*69ab2873SSugar Zhang #define I2S_XFER_TXS_START (1 << I2S_XFER_TXS_SHIFT) 198*69ab2873SSugar Zhang #define I2S_XFER_TXS_MASK (1 << I2S_XFER_TXS_SHIFT) 199*69ab2873SSugar Zhang 200*69ab2873SSugar Zhang /* 201*69ab2873SSugar Zhang * CLR 202*69ab2873SSugar Zhang * clear SCLK domain logic register 203*69ab2873SSugar Zhang */ 204*69ab2873SSugar Zhang #define I2S_CLR_RXC BIT(1) 205*69ab2873SSugar Zhang #define I2S_CLR_RXC_MASK BIT(1) 206*69ab2873SSugar Zhang #define I2S_CLR_TXC BIT(0) 207*69ab2873SSugar Zhang #define I2S_CLR_TXC_MASK BIT(0) 208*69ab2873SSugar Zhang 209*69ab2873SSugar Zhang #endif 210