xref: /rk3399_rockchip-uboot/drivers/soc/keystone/keystone_serdes.c (revision 5aa7bece1045c28806ce919099616ebe8fa63325)
1a43febdeSKhoronzhuk, Ivan /*
2a43febdeSKhoronzhuk, Ivan  * TI serdes driver for keystone2.
3a43febdeSKhoronzhuk, Ivan  *
4a43febdeSKhoronzhuk, Ivan  * (C) Copyright 2014
5a43febdeSKhoronzhuk, Ivan  *     Texas Instruments Incorporated, <www.ti.com>
6a43febdeSKhoronzhuk, Ivan  *
7a43febdeSKhoronzhuk, Ivan  * SPDX-License-Identifier:     GPL-2.0+
8a43febdeSKhoronzhuk, Ivan  */
9a43febdeSKhoronzhuk, Ivan 
1092a16c81SHao Zhang #include <errno.h>
11a43febdeSKhoronzhuk, Ivan #include <common.h>
1292a16c81SHao Zhang #include <asm/ti-common/keystone_serdes.h>
13a43febdeSKhoronzhuk, Ivan 
1492a16c81SHao Zhang #define SERDES_CMU_REGS(x)		(0x0000 + (0x0c00 * (x)))
1595f74dadSHao Zhang #define SERDES_LANE_REGS(x)		(0x0200 + (0x200 * (x)))
1692a16c81SHao Zhang #define SERDES_COMLANE_REGS		0x0a00
1792a16c81SHao Zhang #define SERDES_WIZ_REGS			0x1fc0
1892a16c81SHao Zhang 
1992a16c81SHao Zhang #define SERDES_CMU_REG_000(x)		(SERDES_CMU_REGS(x) + 0x000)
2092a16c81SHao Zhang #define SERDES_CMU_REG_010(x)		(SERDES_CMU_REGS(x) + 0x010)
2192a16c81SHao Zhang #define SERDES_COMLANE_REG_000		(SERDES_COMLANE_REGS + 0x000)
2292a16c81SHao Zhang #define SERDES_LANE_REG_000(x)		(SERDES_LANE_REGS(x) + 0x000)
2392a16c81SHao Zhang #define SERDES_LANE_REG_028(x)		(SERDES_LANE_REGS(x) + 0x028)
2492a16c81SHao Zhang #define SERDES_LANE_CTL_STATUS_REG(x)	(SERDES_WIZ_REGS + 0x0020 + (4 * (x)))
2592a16c81SHao Zhang #define SERDES_PLL_CTL_REG		(SERDES_WIZ_REGS + 0x0034)
2692a16c81SHao Zhang 
2792a16c81SHao Zhang #define SERDES_RESET			BIT(28)
2892a16c81SHao Zhang #define SERDES_LANE_RESET		BIT(29)
2992a16c81SHao Zhang #define SERDES_LANE_LOOPBACK		BIT(30)
3092a16c81SHao Zhang #define SERDES_LANE_EN_VAL(x, y, z)	(x[y] | (z << 26) | (z << 10))
3195f74dadSHao Zhang 
32*496191c7SKhoronzhuk, Ivan #define SERDES_CMU_CFG_NUM		5
33*496191c7SKhoronzhuk, Ivan #define SERDES_COMLANE_CFG_NUM		10
34*496191c7SKhoronzhuk, Ivan #define SERDES_LANE_CFG_NUM		10
35*496191c7SKhoronzhuk, Ivan 
3695f74dadSHao Zhang struct serdes_cfg {
3795f74dadSHao Zhang 	u32 ofs;
3895f74dadSHao Zhang 	u32 val;
3995f74dadSHao Zhang 	u32 mask;
4095f74dadSHao Zhang };
4195f74dadSHao Zhang 
42*496191c7SKhoronzhuk, Ivan struct cfg_entry {
43*496191c7SKhoronzhuk, Ivan 	enum ks2_serdes_clock clk;
44*496191c7SKhoronzhuk, Ivan 	enum ks2_serdes_rate rate;
45*496191c7SKhoronzhuk, Ivan 	struct serdes_cfg cmu[SERDES_CMU_CFG_NUM];
46*496191c7SKhoronzhuk, Ivan 	struct serdes_cfg comlane[SERDES_COMLANE_CFG_NUM];
47*496191c7SKhoronzhuk, Ivan 	struct serdes_cfg lane[SERDES_LANE_CFG_NUM];
48*496191c7SKhoronzhuk, Ivan };
49*496191c7SKhoronzhuk, Ivan 
5092a16c81SHao Zhang /* SERDES PHY lane enable configuration value, indexed by PHY interface */
5192a16c81SHao Zhang static u32 serdes_cfg_lane_enable[] = {
5292a16c81SHao Zhang 	0xf000f0c0,     /* SGMII */
5392a16c81SHao Zhang 	0xf0e9f038,     /* PCSR */
5492a16c81SHao Zhang };
5592a16c81SHao Zhang 
5692a16c81SHao Zhang /* SERDES PHY PLL enable configuration value, indexed by PHY interface  */
5792a16c81SHao Zhang static u32 serdes_cfg_pll_enable[] = {
5892a16c81SHao Zhang 	0xe0000000,     /* SGMII */
5992a16c81SHao Zhang 	0xee000000,     /* PCSR */
6092a16c81SHao Zhang };
6192a16c81SHao Zhang 
62*496191c7SKhoronzhuk, Ivan /**
63*496191c7SKhoronzhuk, Ivan  * Array to hold all possible serdes configurations.
64*496191c7SKhoronzhuk, Ivan  * Combination for 5 clock settings and 6 baud rates.
65*496191c7SKhoronzhuk, Ivan  */
66*496191c7SKhoronzhuk, Ivan static struct cfg_entry cfgs[] = {
67*496191c7SKhoronzhuk, Ivan 	{
68*496191c7SKhoronzhuk, Ivan 		.clk = SERDES_CLOCK_156P25M,
69*496191c7SKhoronzhuk, Ivan 		.rate = SERDES_RATE_5G,
70*496191c7SKhoronzhuk, Ivan 		.cmu = {
7195f74dadSHao Zhang 			{0x0000, 0x00800000, 0xffff0000},
7295f74dadSHao Zhang 			{0x0014, 0x00008282, 0x0000ffff},
7395f74dadSHao Zhang 			{0x0060, 0x00142438, 0x00ffffff},
7495f74dadSHao Zhang 			{0x0064, 0x00c3c700, 0x00ffff00},
7595f74dadSHao Zhang 			{0x0078, 0x0000c000, 0x0000ff00}
76*496191c7SKhoronzhuk, Ivan 		},
77*496191c7SKhoronzhuk, Ivan 		.comlane = {
7895f74dadSHao Zhang 			{0x0a00, 0x00000800, 0x0000ff00},
7995f74dadSHao Zhang 			{0x0a08, 0x38a20000, 0xffff0000},
8095f74dadSHao Zhang 			{0x0a30, 0x008a8a00, 0x00ffff00},
8195f74dadSHao Zhang 			{0x0a84, 0x00000600, 0x0000ff00},
8295f74dadSHao Zhang 			{0x0a94, 0x10000000, 0xff000000},
8395f74dadSHao Zhang 			{0x0aa0, 0x81000000, 0xff000000},
8495f74dadSHao Zhang 			{0x0abc, 0xff000000, 0xff000000},
8595f74dadSHao Zhang 			{0x0ac0, 0x0000008b, 0x000000ff},
8695f74dadSHao Zhang 			{0x0b08, 0x583f0000, 0xffff0000},
8795f74dadSHao Zhang 			{0x0b0c, 0x0000004e, 0x000000ff}
88*496191c7SKhoronzhuk, Ivan 		},
89*496191c7SKhoronzhuk, Ivan 		.lane = {
9095f74dadSHao Zhang 			{0x0004, 0x38000080, 0xff0000ff},
9195f74dadSHao Zhang 			{0x0008, 0x00000000, 0x000000ff},
9295f74dadSHao Zhang 			{0x000c, 0x02000000, 0xff000000},
9395f74dadSHao Zhang 			{0x0010, 0x1b000000, 0xff000000},
9495f74dadSHao Zhang 			{0x0014, 0x00006fb8, 0x0000ffff},
9595f74dadSHao Zhang 			{0x0018, 0x758000e4, 0xffff00ff},
9695f74dadSHao Zhang 			{0x00ac, 0x00004400, 0x0000ff00},
9795f74dadSHao Zhang 			{0x002c, 0x00100800, 0x00ffff00},
9895f74dadSHao Zhang 			{0x0080, 0x00820082, 0x00ff00ff},
9995f74dadSHao Zhang 			{0x0084, 0x1d0f0385, 0xffffffff}
100*496191c7SKhoronzhuk, Ivan 		},
101*496191c7SKhoronzhuk, Ivan 	},
10295f74dadSHao Zhang };
10395f74dadSHao Zhang 
ks2_serdes_rmw(u32 addr,u32 value,u32 mask)10495f74dadSHao Zhang static inline void ks2_serdes_rmw(u32 addr, u32 value, u32 mask)
10595f74dadSHao Zhang {
10695f74dadSHao Zhang 	writel(((readl(addr) & (~mask)) | (value & mask)), addr);
10795f74dadSHao Zhang }
10895f74dadSHao Zhang 
ks2_serdes_cfg_setup(u32 base,struct serdes_cfg * cfg,u32 size)10995f74dadSHao Zhang static void ks2_serdes_cfg_setup(u32 base, struct serdes_cfg *cfg, u32 size)
11095f74dadSHao Zhang {
11195f74dadSHao Zhang 	u32 i;
11295f74dadSHao Zhang 
11395f74dadSHao Zhang 	for (i = 0; i < size; i++)
11495f74dadSHao Zhang 		ks2_serdes_rmw(base + cfg[i].ofs, cfg[i].val, cfg[i].mask);
11595f74dadSHao Zhang }
11695f74dadSHao Zhang 
ks2_serdes_lane_config(u32 base,struct serdes_cfg * cfg_lane,u32 size,u32 lane)11795f74dadSHao Zhang static void ks2_serdes_lane_config(u32 base, struct serdes_cfg *cfg_lane,
11895f74dadSHao Zhang 				   u32 size, u32 lane)
11995f74dadSHao Zhang {
12095f74dadSHao Zhang 	u32 i;
12195f74dadSHao Zhang 
12295f74dadSHao Zhang 	for (i = 0; i < size; i++)
12395f74dadSHao Zhang 		ks2_serdes_rmw(base + cfg_lane[i].ofs + SERDES_LANE_REGS(lane),
12495f74dadSHao Zhang 			       cfg_lane[i].val, cfg_lane[i].mask);
12595f74dadSHao Zhang }
12695f74dadSHao Zhang 
ks2_serdes_init_cfg(u32 base,struct cfg_entry * cfg,u32 num_lanes)127*496191c7SKhoronzhuk, Ivan static int ks2_serdes_init_cfg(u32 base, struct cfg_entry *cfg, u32 num_lanes)
12895f74dadSHao Zhang {
12995f74dadSHao Zhang 	u32 i;
13095f74dadSHao Zhang 
131*496191c7SKhoronzhuk, Ivan 	ks2_serdes_cfg_setup(base, cfg->cmu, SERDES_CMU_CFG_NUM);
132*496191c7SKhoronzhuk, Ivan 	ks2_serdes_cfg_setup(base, cfg->comlane, SERDES_COMLANE_CFG_NUM);
13395f74dadSHao Zhang 
13495f74dadSHao Zhang 	for (i = 0; i < num_lanes; i++)
135*496191c7SKhoronzhuk, Ivan 		ks2_serdes_lane_config(base, cfg->lane, SERDES_LANE_CFG_NUM, i);
13695f74dadSHao Zhang 
13795f74dadSHao Zhang 	return 0;
13895f74dadSHao Zhang }
13995f74dadSHao Zhang 
ks2_serdes_cmu_comlane_enable(u32 base,struct ks2_serdes * serdes)14092a16c81SHao Zhang static void ks2_serdes_cmu_comlane_enable(u32 base, struct ks2_serdes *serdes)
141a43febdeSKhoronzhuk, Ivan {
14292a16c81SHao Zhang 	/* Bring SerDes out of Reset */
14392a16c81SHao Zhang 	ks2_serdes_rmw(base + SERDES_CMU_REG_010(0), 0x0, SERDES_RESET);
14492a16c81SHao Zhang 	if (serdes->intf == SERDES_PHY_PCSR)
14592a16c81SHao Zhang 		ks2_serdes_rmw(base + SERDES_CMU_REG_010(1), 0x0, SERDES_RESET);
146a43febdeSKhoronzhuk, Ivan 
14792a16c81SHao Zhang 	/* Enable CMU and COMLANE */
14892a16c81SHao Zhang 	ks2_serdes_rmw(base + SERDES_CMU_REG_000(0), 0x03, 0x000000ff);
14992a16c81SHao Zhang 	if (serdes->intf == SERDES_PHY_PCSR)
15092a16c81SHao Zhang 		ks2_serdes_rmw(base + SERDES_CMU_REG_000(1), 0x03, 0x000000ff);
151a43febdeSKhoronzhuk, Ivan 
15292a16c81SHao Zhang 	ks2_serdes_rmw(base + SERDES_COMLANE_REG_000, 0x5f, 0x000000ff);
15392a16c81SHao Zhang }
154a43febdeSKhoronzhuk, Ivan 
ks2_serdes_pll_enable(u32 base,struct ks2_serdes * serdes)15592a16c81SHao Zhang static void ks2_serdes_pll_enable(u32 base, struct ks2_serdes *serdes)
15692a16c81SHao Zhang {
15792a16c81SHao Zhang 	writel(serdes_cfg_pll_enable[serdes->intf],
15892a16c81SHao Zhang 	       base + SERDES_PLL_CTL_REG);
15992a16c81SHao Zhang }
160a43febdeSKhoronzhuk, Ivan 
ks2_serdes_lane_reset(u32 base,u32 reset,u32 lane)16192a16c81SHao Zhang static void ks2_serdes_lane_reset(u32 base, u32 reset, u32 lane)
16292a16c81SHao Zhang {
16392a16c81SHao Zhang 	if (reset)
16492a16c81SHao Zhang 		ks2_serdes_rmw(base + SERDES_LANE_REG_028(lane),
16592a16c81SHao Zhang 			       0x1, SERDES_LANE_RESET);
16692a16c81SHao Zhang 	else
16792a16c81SHao Zhang 		ks2_serdes_rmw(base + SERDES_LANE_REG_028(lane),
16892a16c81SHao Zhang 			       0x0, SERDES_LANE_RESET);
16992a16c81SHao Zhang }
170a43febdeSKhoronzhuk, Ivan 
ks2_serdes_lane_enable(u32 base,struct ks2_serdes * serdes,u32 lane)17192a16c81SHao Zhang static void ks2_serdes_lane_enable(u32 base,
17292a16c81SHao Zhang 				   struct ks2_serdes *serdes, u32 lane)
17392a16c81SHao Zhang {
17492a16c81SHao Zhang 	/* Bring lane out of reset */
17592a16c81SHao Zhang 	ks2_serdes_lane_reset(base, 0, lane);
176a43febdeSKhoronzhuk, Ivan 
17792a16c81SHao Zhang 	writel(SERDES_LANE_EN_VAL(serdes_cfg_lane_enable, serdes->intf,
17892a16c81SHao Zhang 				  serdes->rate_mode),
17992a16c81SHao Zhang 	       base + SERDES_LANE_CTL_STATUS_REG(lane));
18092a16c81SHao Zhang 
18192a16c81SHao Zhang 	/* Set NES bit if Loopback Enabled */
18292a16c81SHao Zhang 	if (serdes->loopback)
18392a16c81SHao Zhang 		ks2_serdes_rmw(base + SERDES_LANE_REG_000(lane),
18492a16c81SHao Zhang 			       0x1, SERDES_LANE_LOOPBACK);
18592a16c81SHao Zhang }
18692a16c81SHao Zhang 
ks2_serdes_init(u32 base,struct ks2_serdes * serdes,u32 num_lanes)18792a16c81SHao Zhang int ks2_serdes_init(u32 base, struct ks2_serdes *serdes, u32 num_lanes)
18892a16c81SHao Zhang {
18992a16c81SHao Zhang 	int i;
19092a16c81SHao Zhang 	int ret = 0;
19192a16c81SHao Zhang 
192*496191c7SKhoronzhuk, Ivan 	for (i = 0; i < ARRAY_SIZE(cfgs); i++)
193*496191c7SKhoronzhuk, Ivan 		if (serdes->clk == cfgs[i].clk && serdes->rate == cfgs[i].rate)
194*496191c7SKhoronzhuk, Ivan 			break;
195*496191c7SKhoronzhuk, Ivan 
196*496191c7SKhoronzhuk, Ivan 	if (i >= ARRAY_SIZE(cfgs)) {
197*496191c7SKhoronzhuk, Ivan 		puts("Cannot find keystone SerDes configuration");
19892a16c81SHao Zhang 		return -EINVAL;
199*496191c7SKhoronzhuk, Ivan 	}
200*496191c7SKhoronzhuk, Ivan 
201*496191c7SKhoronzhuk, Ivan 	ks2_serdes_init_cfg(base, &cfgs[i], num_lanes);
20292a16c81SHao Zhang 
20392a16c81SHao Zhang 	ks2_serdes_cmu_comlane_enable(base, serdes);
20492a16c81SHao Zhang 	for (i = 0; i < num_lanes; i++)
20592a16c81SHao Zhang 		ks2_serdes_lane_enable(base, serdes, i);
20692a16c81SHao Zhang 
20792a16c81SHao Zhang 	ks2_serdes_pll_enable(base, serdes);
20892a16c81SHao Zhang 
20992a16c81SHao Zhang 	return ret;
210a43febdeSKhoronzhuk, Ivan }
211