1194846f3SMichal Simek /* 2194846f3SMichal Simek * Copyright (C) 2012 Michal Simek <monstr@monstr.eu> 3194846f3SMichal Simek * Copyright (C) 2011-2012 Xilinx, Inc. All rights reserved. 4194846f3SMichal Simek * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 6194846f3SMichal Simek */ 7194846f3SMichal Simek 8194846f3SMichal Simek #include <common.h> 9194846f3SMichal Simek #include <watchdog.h> 10194846f3SMichal Simek #include <asm/io.h> 11194846f3SMichal Simek #include <linux/compiler.h> 12194846f3SMichal Simek #include <serial.h> 13*19605e2eSSoren Brinkmann #include <asm/arch/clk.h> 14bf834950SMichal Simek #include <asm/arch/hardware.h> 15194846f3SMichal Simek 16194846f3SMichal Simek #define ZYNQ_UART_SR_TXFULL 0x00000010 /* TX FIFO full */ 17194846f3SMichal Simek #define ZYNQ_UART_SR_RXEMPTY 0x00000002 /* RX FIFO empty */ 18194846f3SMichal Simek 19194846f3SMichal Simek #define ZYNQ_UART_CR_TX_EN 0x00000010 /* TX enabled */ 20194846f3SMichal Simek #define ZYNQ_UART_CR_RX_EN 0x00000004 /* RX enabled */ 21194846f3SMichal Simek #define ZYNQ_UART_CR_TXRST 0x00000002 /* TX logic reset */ 22194846f3SMichal Simek #define ZYNQ_UART_CR_RXRST 0x00000001 /* RX logic reset */ 23194846f3SMichal Simek 24194846f3SMichal Simek #define ZYNQ_UART_MR_PARITY_NONE 0x00000020 /* No parity mode */ 25194846f3SMichal Simek 26194846f3SMichal Simek struct uart_zynq { 27194846f3SMichal Simek u32 control; /* Control Register [8:0] */ 28194846f3SMichal Simek u32 mode; /* Mode Register [10:0] */ 29194846f3SMichal Simek u32 reserved1[4]; 30194846f3SMichal Simek u32 baud_rate_gen; /* Baud Rate Generator [15:0] */ 31194846f3SMichal Simek u32 reserved2[4]; 32194846f3SMichal Simek u32 channel_sts; /* Channel Status [11:0] */ 33194846f3SMichal Simek u32 tx_rx_fifo; /* FIFO [15:0] or [7:0] */ 34194846f3SMichal Simek u32 baud_rate_divider; /* Baud Rate Divider [7:0] */ 35194846f3SMichal Simek }; 36194846f3SMichal Simek 37194846f3SMichal Simek static struct uart_zynq *uart_zynq_ports[2] = { 38bf834950SMichal Simek [0] = (struct uart_zynq *)ZYNQ_SERIAL_BASEADDR0, 39bf834950SMichal Simek [1] = (struct uart_zynq *)ZYNQ_SERIAL_BASEADDR1, 40194846f3SMichal Simek }; 41194846f3SMichal Simek 42bf834950SMichal Simek #if !defined(CONFIG_ZYNQ_SERIAL_BAUDRATE0) 43bf834950SMichal Simek # define CONFIG_ZYNQ_SERIAL_BAUDRATE0 CONFIG_BAUDRATE 44bf834950SMichal Simek #endif 45bf834950SMichal Simek #if !defined(CONFIG_ZYNQ_SERIAL_BAUDRATE1) 46bf834950SMichal Simek # define CONFIG_ZYNQ_SERIAL_BAUDRATE1 CONFIG_BAUDRATE 47bf834950SMichal Simek #endif 48bf834950SMichal Simek 49194846f3SMichal Simek struct uart_zynq_params { 50194846f3SMichal Simek u32 baudrate; 51194846f3SMichal Simek }; 52194846f3SMichal Simek 53194846f3SMichal Simek static struct uart_zynq_params uart_zynq_ports_param[2] = { 54194846f3SMichal Simek [0].baudrate = CONFIG_ZYNQ_SERIAL_BAUDRATE0, 55194846f3SMichal Simek [1].baudrate = CONFIG_ZYNQ_SERIAL_BAUDRATE1, 56194846f3SMichal Simek }; 57194846f3SMichal Simek 58194846f3SMichal Simek /* Set up the baud rate in gd struct */ 59194846f3SMichal Simek static void uart_zynq_serial_setbrg(const int port) 60194846f3SMichal Simek { 61194846f3SMichal Simek /* Calculation results. */ 62194846f3SMichal Simek unsigned int calc_bauderror, bdiv, bgen; 63194846f3SMichal Simek unsigned long calc_baud = 0; 64194846f3SMichal Simek unsigned long baud = uart_zynq_ports_param[port].baudrate; 65*19605e2eSSoren Brinkmann unsigned long clock = get_uart_clk(port); 66194846f3SMichal Simek struct uart_zynq *regs = uart_zynq_ports[port]; 67194846f3SMichal Simek 68194846f3SMichal Simek /* master clock 69194846f3SMichal Simek * Baud rate = ------------------ 70194846f3SMichal Simek * bgen * (bdiv + 1) 71194846f3SMichal Simek * 72194846f3SMichal Simek * Find acceptable values for baud generation. 73194846f3SMichal Simek */ 74194846f3SMichal Simek for (bdiv = 4; bdiv < 255; bdiv++) { 75194846f3SMichal Simek bgen = clock / (baud * (bdiv + 1)); 76194846f3SMichal Simek if (bgen < 2 || bgen > 65535) 77194846f3SMichal Simek continue; 78194846f3SMichal Simek 79194846f3SMichal Simek calc_baud = clock / (bgen * (bdiv + 1)); 80194846f3SMichal Simek 81194846f3SMichal Simek /* 82194846f3SMichal Simek * Use first calculated baudrate with 83194846f3SMichal Simek * an acceptable (<3%) error 84194846f3SMichal Simek */ 85194846f3SMichal Simek if (baud > calc_baud) 86194846f3SMichal Simek calc_bauderror = baud - calc_baud; 87194846f3SMichal Simek else 88194846f3SMichal Simek calc_bauderror = calc_baud - baud; 89194846f3SMichal Simek if (((calc_bauderror * 100) / baud) < 3) 90194846f3SMichal Simek break; 91194846f3SMichal Simek } 92194846f3SMichal Simek 93194846f3SMichal Simek writel(bdiv, ®s->baud_rate_divider); 94194846f3SMichal Simek writel(bgen, ®s->baud_rate_gen); 95194846f3SMichal Simek } 96194846f3SMichal Simek 97194846f3SMichal Simek /* Initialize the UART, with...some settings. */ 98194846f3SMichal Simek static int uart_zynq_serial_init(const int port) 99194846f3SMichal Simek { 100194846f3SMichal Simek struct uart_zynq *regs = uart_zynq_ports[port]; 101194846f3SMichal Simek 102194846f3SMichal Simek if (!regs) 103194846f3SMichal Simek return -1; 104194846f3SMichal Simek 105194846f3SMichal Simek /* RX/TX enabled & reset */ 106194846f3SMichal Simek writel(ZYNQ_UART_CR_TX_EN | ZYNQ_UART_CR_RX_EN | ZYNQ_UART_CR_TXRST | \ 107194846f3SMichal Simek ZYNQ_UART_CR_RXRST, ®s->control); 108194846f3SMichal Simek writel(ZYNQ_UART_MR_PARITY_NONE, ®s->mode); /* 8 bit, no parity */ 109194846f3SMichal Simek uart_zynq_serial_setbrg(port); 110194846f3SMichal Simek 111194846f3SMichal Simek return 0; 112194846f3SMichal Simek } 113194846f3SMichal Simek 114194846f3SMichal Simek static void uart_zynq_serial_putc(const char c, const int port) 115194846f3SMichal Simek { 116194846f3SMichal Simek struct uart_zynq *regs = uart_zynq_ports[port]; 117194846f3SMichal Simek 118194846f3SMichal Simek while ((readl(®s->channel_sts) & ZYNQ_UART_SR_TXFULL) != 0) 119194846f3SMichal Simek WATCHDOG_RESET(); 120194846f3SMichal Simek 121194846f3SMichal Simek if (c == '\n') { 122194846f3SMichal Simek writel('\r', ®s->tx_rx_fifo); 123194846f3SMichal Simek while ((readl(®s->channel_sts) & ZYNQ_UART_SR_TXFULL) != 0) 124194846f3SMichal Simek WATCHDOG_RESET(); 125194846f3SMichal Simek } 126194846f3SMichal Simek writel(c, ®s->tx_rx_fifo); 127194846f3SMichal Simek } 128194846f3SMichal Simek 129194846f3SMichal Simek static void uart_zynq_serial_puts(const char *s, const int port) 130194846f3SMichal Simek { 131194846f3SMichal Simek while (*s) 132194846f3SMichal Simek uart_zynq_serial_putc(*s++, port); 133194846f3SMichal Simek } 134194846f3SMichal Simek 135194846f3SMichal Simek static int uart_zynq_serial_tstc(const int port) 136194846f3SMichal Simek { 137194846f3SMichal Simek struct uart_zynq *regs = uart_zynq_ports[port]; 138194846f3SMichal Simek 139194846f3SMichal Simek return (readl(®s->channel_sts) & ZYNQ_UART_SR_RXEMPTY) == 0; 140194846f3SMichal Simek } 141194846f3SMichal Simek 142194846f3SMichal Simek static int uart_zynq_serial_getc(const int port) 143194846f3SMichal Simek { 144194846f3SMichal Simek struct uart_zynq *regs = uart_zynq_ports[port]; 145194846f3SMichal Simek 146194846f3SMichal Simek while (!uart_zynq_serial_tstc(port)) 147194846f3SMichal Simek WATCHDOG_RESET(); 148194846f3SMichal Simek return readl(®s->tx_rx_fifo); 149194846f3SMichal Simek } 150194846f3SMichal Simek 151194846f3SMichal Simek /* Multi serial device functions */ 152194846f3SMichal Simek #define DECLARE_PSSERIAL_FUNCTIONS(port) \ 153194846f3SMichal Simek int uart_zynq##port##_init(void) \ 154194846f3SMichal Simek { return uart_zynq_serial_init(port); } \ 155194846f3SMichal Simek void uart_zynq##port##_setbrg(void) \ 156194846f3SMichal Simek { return uart_zynq_serial_setbrg(port); } \ 157194846f3SMichal Simek int uart_zynq##port##_getc(void) \ 158194846f3SMichal Simek { return uart_zynq_serial_getc(port); } \ 159194846f3SMichal Simek int uart_zynq##port##_tstc(void) \ 160194846f3SMichal Simek { return uart_zynq_serial_tstc(port); } \ 161194846f3SMichal Simek void uart_zynq##port##_putc(const char c) \ 162194846f3SMichal Simek { uart_zynq_serial_putc(c, port); } \ 163194846f3SMichal Simek void uart_zynq##port##_puts(const char *s) \ 164194846f3SMichal Simek { uart_zynq_serial_puts(s, port); } 165194846f3SMichal Simek 166194846f3SMichal Simek /* Serial device descriptor */ 167194846f3SMichal Simek #define INIT_PSSERIAL_STRUCTURE(port, __name) { \ 168194846f3SMichal Simek .name = __name, \ 16989143fb3SMarek Vasut .start = uart_zynq##port##_init, \ 17089143fb3SMarek Vasut .stop = NULL, \ 171194846f3SMichal Simek .setbrg = uart_zynq##port##_setbrg, \ 172194846f3SMichal Simek .getc = uart_zynq##port##_getc, \ 173194846f3SMichal Simek .tstc = uart_zynq##port##_tstc, \ 174194846f3SMichal Simek .putc = uart_zynq##port##_putc, \ 175194846f3SMichal Simek .puts = uart_zynq##port##_puts, \ 176194846f3SMichal Simek } 177194846f3SMichal Simek 178194846f3SMichal Simek DECLARE_PSSERIAL_FUNCTIONS(0); 179194846f3SMichal Simek struct serial_device uart_zynq_serial0_device = 180194846f3SMichal Simek INIT_PSSERIAL_STRUCTURE(0, "ttyPS0"); 181194846f3SMichal Simek DECLARE_PSSERIAL_FUNCTIONS(1); 182194846f3SMichal Simek struct serial_device uart_zynq_serial1_device = 183194846f3SMichal Simek INIT_PSSERIAL_STRUCTURE(1, "ttyPS1"); 184194846f3SMichal Simek 185194846f3SMichal Simek __weak struct serial_device *default_serial_console(void) 186194846f3SMichal Simek { 187bf834950SMichal Simek #if defined(CONFIG_ZYNQ_SERIAL_UART0) 188194846f3SMichal Simek if (uart_zynq_ports[0]) 189194846f3SMichal Simek return &uart_zynq_serial0_device; 190bf834950SMichal Simek #endif 191bf834950SMichal Simek #if defined(CONFIG_ZYNQ_SERIAL_UART1) 192194846f3SMichal Simek if (uart_zynq_ports[1]) 193194846f3SMichal Simek return &uart_zynq_serial1_device; 194bf834950SMichal Simek #endif 195194846f3SMichal Simek return NULL; 196194846f3SMichal Simek } 19751d8102fSTom Rini 19851d8102fSTom Rini void zynq_serial_initalize(void) 19951d8102fSTom Rini { 20051d8102fSTom Rini serial_register(&uart_zynq_serial0_device); 20151d8102fSTom Rini serial_register(&uart_zynq_serial1_device); 20251d8102fSTom Rini } 203