xref: /rk3399_rockchip-uboot/drivers/serial/serial_mxc.c (revision 71d64c0e4fa5910c15eca175a8f3b0e1c1d6711c)
147d19da4SIlya Yanok /*
247d19da4SIlya Yanok  * (c) 2007 Sascha Hauer <s.hauer@pengutronix.de>
347d19da4SIlya Yanok  *
447d19da4SIlya Yanok  * This program is free software; you can redistribute it and/or modify
547d19da4SIlya Yanok  * it under the terms of the GNU General Public License as published by
647d19da4SIlya Yanok  * the Free Software Foundation; either version 2 of the License, or
747d19da4SIlya Yanok  * (at your option) any later version.
847d19da4SIlya Yanok  *
947d19da4SIlya Yanok  * This program is distributed in the hope that it will be useful,
1047d19da4SIlya Yanok  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1147d19da4SIlya Yanok  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1247d19da4SIlya Yanok  * GNU General Public License for more details.
1347d19da4SIlya Yanok  *
1447d19da4SIlya Yanok  * You should have received a copy of the GNU General Public License
1547d19da4SIlya Yanok  * along with this program; if not, write to the Free Software
1647d19da4SIlya Yanok  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
1747d19da4SIlya Yanok  *
1847d19da4SIlya Yanok  */
1947d19da4SIlya Yanok 
2047d19da4SIlya Yanok #include <common.h>
2147d19da4SIlya Yanok #ifdef CONFIG_MX31
2247d19da4SIlya Yanok #include <asm/arch/mx31.h>
2347d19da4SIlya Yanok #else
2447d19da4SIlya Yanok #include <asm/arch/imx-regs.h>
2547d19da4SIlya Yanok #include <asm/arch/clock.h>
2647d19da4SIlya Yanok #endif
2747d19da4SIlya Yanok 
2847d19da4SIlya Yanok #define __REG(x)     (*((volatile u32 *)(x)))
2947d19da4SIlya Yanok 
3047d19da4SIlya Yanok #ifdef CONFIG_SYS_MX31_UART1
3147d19da4SIlya Yanok #define UART_PHYS 0x43f90000
3247d19da4SIlya Yanok #elif defined(CONFIG_SYS_MX31_UART2)
3347d19da4SIlya Yanok #define UART_PHYS 0x43f94000
3447d19da4SIlya Yanok #elif defined(CONFIG_SYS_MX31_UART3)
3547d19da4SIlya Yanok #define UART_PHYS 0x5000c000
3647d19da4SIlya Yanok #elif defined(CONFIG_SYS_MX31_UART4)
3747d19da4SIlya Yanok #define UART_PHYS 0x43fb0000
3847d19da4SIlya Yanok #elif defined(CONFIG_SYS_MX31_UART5)
3947d19da4SIlya Yanok #define UART_PHYS 0x43fb4000
4047d19da4SIlya Yanok #elif defined(CONFIG_SYS_MX27_UART1)
4147d19da4SIlya Yanok #define UART_PHYS 0x1000a000
4247d19da4SIlya Yanok #elif defined(CONFIG_SYS_MX27_UART2)
4347d19da4SIlya Yanok #define UART_PHYS 0x1000b000
4447d19da4SIlya Yanok #elif defined(CONFIG_SYS_MX27_UART3)
4547d19da4SIlya Yanok #define UART_PHYS 0x1000c000
4647d19da4SIlya Yanok #elif defined(CONFIG_SYS_MX27_UART4)
4747d19da4SIlya Yanok #define UART_PHYS 0x1000d000
4847d19da4SIlya Yanok #elif defined(CONFIG_SYS_MX27_UART5)
4947d19da4SIlya Yanok #define UART_PHYS 0x1001b000
5047d19da4SIlya Yanok #elif defined(CONFIG_SYS_MX27_UART6)
5147d19da4SIlya Yanok #define UART_PHYS 0x1001c000
52*71d64c0eSStefano Babic #elif defined(CONFIG_SYS_MX51_UART1)
53*71d64c0eSStefano Babic #define UART_PHYS UART1_BASE_ADDR
54*71d64c0eSStefano Babic #elif defined(CONFIG_SYS_MX51_UART2)
55*71d64c0eSStefano Babic #define UART_PHYS UART2_BASE_ADDR
56*71d64c0eSStefano Babic #elif defined(CONFIG_SYS_MX51_UART3)
57*71d64c0eSStefano Babic #define UART_PHYS UART3_BASE_ADDR
5847d19da4SIlya Yanok #else
59*71d64c0eSStefano Babic #error "define CONFIG_SYS_MXxx_UARTx to use the MXC UART driver"
60*71d64c0eSStefano Babic #endif
61*71d64c0eSStefano Babic 
62*71d64c0eSStefano Babic #ifdef CONFIG_SERIAL_MULTI
63*71d64c0eSStefano Babic #warning "MXC driver does not support MULTI serials."
6447d19da4SIlya Yanok #endif
6547d19da4SIlya Yanok 
6647d19da4SIlya Yanok /* Register definitions */
6747d19da4SIlya Yanok #define URXD  0x0  /* Receiver Register */
6847d19da4SIlya Yanok #define UTXD  0x40 /* Transmitter Register */
6947d19da4SIlya Yanok #define UCR1  0x80 /* Control Register 1 */
7047d19da4SIlya Yanok #define UCR2  0x84 /* Control Register 2 */
7147d19da4SIlya Yanok #define UCR3  0x88 /* Control Register 3 */
7247d19da4SIlya Yanok #define UCR4  0x8c /* Control Register 4 */
7347d19da4SIlya Yanok #define UFCR  0x90 /* FIFO Control Register */
7447d19da4SIlya Yanok #define USR1  0x94 /* Status Register 1 */
7547d19da4SIlya Yanok #define USR2  0x98 /* Status Register 2 */
7647d19da4SIlya Yanok #define UESC  0x9c /* Escape Character Register */
7747d19da4SIlya Yanok #define UTIM  0xa0 /* Escape Timer Register */
7847d19da4SIlya Yanok #define UBIR  0xa4 /* BRM Incremental Register */
7947d19da4SIlya Yanok #define UBMR  0xa8 /* BRM Modulator Register */
8047d19da4SIlya Yanok #define UBRC  0xac /* Baud Rate Count Register */
8147d19da4SIlya Yanok #define UTS   0xb4 /* UART Test Register (mx31) */
8247d19da4SIlya Yanok 
8347d19da4SIlya Yanok /* UART Control Register Bit Fields.*/
8447d19da4SIlya Yanok #define  URXD_CHARRDY    (1<<15)
8547d19da4SIlya Yanok #define  URXD_ERR        (1<<14)
8647d19da4SIlya Yanok #define  URXD_OVRRUN     (1<<13)
8747d19da4SIlya Yanok #define  URXD_FRMERR     (1<<12)
8847d19da4SIlya Yanok #define  URXD_BRK        (1<<11)
8947d19da4SIlya Yanok #define  URXD_PRERR      (1<<10)
9047d19da4SIlya Yanok #define  URXD_RX_DATA    (0xFF)
9147d19da4SIlya Yanok #define  UCR1_ADEN       (1<<15) /* Auto dectect interrupt */
9247d19da4SIlya Yanok #define  UCR1_ADBR       (1<<14) /* Auto detect baud rate */
9347d19da4SIlya Yanok #define  UCR1_TRDYEN     (1<<13) /* Transmitter ready interrupt enable */
9447d19da4SIlya Yanok #define  UCR1_IDEN       (1<<12) /* Idle condition interrupt */
9547d19da4SIlya Yanok #define  UCR1_RRDYEN     (1<<9)	 /* Recv ready interrupt enable */
9647d19da4SIlya Yanok #define  UCR1_RDMAEN     (1<<8)	 /* Recv ready DMA enable */
9747d19da4SIlya Yanok #define  UCR1_IREN       (1<<7)	 /* Infrared interface enable */
9847d19da4SIlya Yanok #define  UCR1_TXMPTYEN   (1<<6)	 /* Transimitter empty interrupt enable */
9947d19da4SIlya Yanok #define  UCR1_RTSDEN     (1<<5)	 /* RTS delta interrupt enable */
10047d19da4SIlya Yanok #define  UCR1_SNDBRK     (1<<4)	 /* Send break */
10147d19da4SIlya Yanok #define  UCR1_TDMAEN     (1<<3)	 /* Transmitter ready DMA enable */
10247d19da4SIlya Yanok #define  UCR1_UARTCLKEN  (1<<2)	 /* UART clock enabled */
10347d19da4SIlya Yanok #define  UCR1_DOZE       (1<<1)	 /* Doze */
10447d19da4SIlya Yanok #define  UCR1_UARTEN     (1<<0)	 /* UART enabled */
10547d19da4SIlya Yanok #define  UCR2_ESCI	 (1<<15) /* Escape seq interrupt enable */
10647d19da4SIlya Yanok #define  UCR2_IRTS	 (1<<14) /* Ignore RTS pin */
10747d19da4SIlya Yanok #define  UCR2_CTSC	 (1<<13) /* CTS pin control */
10847d19da4SIlya Yanok #define  UCR2_CTS        (1<<12) /* Clear to send */
10947d19da4SIlya Yanok #define  UCR2_ESCEN      (1<<11) /* Escape enable */
11047d19da4SIlya Yanok #define  UCR2_PREN       (1<<8)  /* Parity enable */
11147d19da4SIlya Yanok #define  UCR2_PROE       (1<<7)  /* Parity odd/even */
11247d19da4SIlya Yanok #define  UCR2_STPB       (1<<6)	 /* Stop */
11347d19da4SIlya Yanok #define  UCR2_WS         (1<<5)	 /* Word size */
11447d19da4SIlya Yanok #define  UCR2_RTSEN      (1<<4)	 /* Request to send interrupt enable */
11547d19da4SIlya Yanok #define  UCR2_TXEN       (1<<2)	 /* Transmitter enabled */
11647d19da4SIlya Yanok #define  UCR2_RXEN       (1<<1)	 /* Receiver enabled */
11747d19da4SIlya Yanok #define  UCR2_SRST	 (1<<0)	 /* SW reset */
11847d19da4SIlya Yanok #define  UCR3_DTREN	 (1<<13) /* DTR interrupt enable */
11947d19da4SIlya Yanok #define  UCR3_PARERREN   (1<<12) /* Parity enable */
12047d19da4SIlya Yanok #define  UCR3_FRAERREN   (1<<11) /* Frame error interrupt enable */
12147d19da4SIlya Yanok #define  UCR3_DSR        (1<<10) /* Data set ready */
12247d19da4SIlya Yanok #define  UCR3_DCD        (1<<9)  /* Data carrier detect */
12347d19da4SIlya Yanok #define  UCR3_RI         (1<<8)  /* Ring indicator */
12447d19da4SIlya Yanok #define  UCR3_TIMEOUTEN  (1<<7)  /* Timeout interrupt enable */
12547d19da4SIlya Yanok #define  UCR3_RXDSEN	 (1<<6)  /* Receive status interrupt enable */
12647d19da4SIlya Yanok #define  UCR3_AIRINTEN   (1<<5)  /* Async IR wake interrupt enable */
12747d19da4SIlya Yanok #define  UCR3_AWAKEN	 (1<<4)  /* Async wake interrupt enable */
12847d19da4SIlya Yanok #define  UCR3_REF25	 (1<<3)  /* Ref freq 25 MHz */
12947d19da4SIlya Yanok #define  UCR3_REF30	 (1<<2)  /* Ref Freq 30 MHz */
13047d19da4SIlya Yanok #define  UCR3_INVT	 (1<<1)  /* Inverted Infrared transmission */
13147d19da4SIlya Yanok #define  UCR3_BPEN	 (1<<0)  /* Preset registers enable */
13247d19da4SIlya Yanok #define  UCR4_CTSTL_32   (32<<10) /* CTS trigger level (32 chars) */
13347d19da4SIlya Yanok #define  UCR4_INVR	 (1<<9)  /* Inverted infrared reception */
13447d19da4SIlya Yanok #define  UCR4_ENIRI	 (1<<8)  /* Serial infrared interrupt enable */
13547d19da4SIlya Yanok #define  UCR4_WKEN	 (1<<7)  /* Wake interrupt enable */
13647d19da4SIlya Yanok #define  UCR4_REF16	 (1<<6)  /* Ref freq 16 MHz */
13747d19da4SIlya Yanok #define  UCR4_IRSC	 (1<<5)  /* IR special case */
13847d19da4SIlya Yanok #define  UCR4_TCEN	 (1<<3)  /* Transmit complete interrupt enable */
13947d19da4SIlya Yanok #define  UCR4_BKEN	 (1<<2)  /* Break condition interrupt enable */
14047d19da4SIlya Yanok #define  UCR4_OREN	 (1<<1)  /* Receiver overrun interrupt enable */
14147d19da4SIlya Yanok #define  UCR4_DREN	 (1<<0)  /* Recv data ready interrupt enable */
14247d19da4SIlya Yanok #define  UFCR_RXTL_SHF   0       /* Receiver trigger level shift */
14347d19da4SIlya Yanok #define  UFCR_RFDIV      (7<<7)  /* Reference freq divider mask */
14447d19da4SIlya Yanok #define  UFCR_TXTL_SHF   10      /* Transmitter trigger level shift */
14547d19da4SIlya Yanok #define  USR1_PARITYERR  (1<<15) /* Parity error interrupt flag */
14647d19da4SIlya Yanok #define  USR1_RTSS	 (1<<14) /* RTS pin status */
14747d19da4SIlya Yanok #define  USR1_TRDY	 (1<<13) /* Transmitter ready interrupt/dma flag */
14847d19da4SIlya Yanok #define  USR1_RTSD	 (1<<12) /* RTS delta */
14947d19da4SIlya Yanok #define  USR1_ESCF	 (1<<11) /* Escape seq interrupt flag */
15047d19da4SIlya Yanok #define  USR1_FRAMERR    (1<<10) /* Frame error interrupt flag */
15147d19da4SIlya Yanok #define  USR1_RRDY       (1<<9)	 /* Receiver ready interrupt/dma flag */
15247d19da4SIlya Yanok #define  USR1_TIMEOUT    (1<<7)	 /* Receive timeout interrupt status */
15347d19da4SIlya Yanok #define  USR1_RXDS	 (1<<6)	 /* Receiver idle interrupt flag */
15447d19da4SIlya Yanok #define  USR1_AIRINT	 (1<<5)	 /* Async IR wake interrupt flag */
15547d19da4SIlya Yanok #define  USR1_AWAKE	 (1<<4)	 /* Aysnc wake interrupt flag */
15647d19da4SIlya Yanok #define  USR2_ADET	 (1<<15) /* Auto baud rate detect complete */
15747d19da4SIlya Yanok #define  USR2_TXFE	 (1<<14) /* Transmit buffer FIFO empty */
15847d19da4SIlya Yanok #define  USR2_DTRF	 (1<<13) /* DTR edge interrupt flag */
15947d19da4SIlya Yanok #define  USR2_IDLE	 (1<<12) /* Idle condition */
16047d19da4SIlya Yanok #define  USR2_IRINT	 (1<<8)	 /* Serial infrared interrupt flag */
16147d19da4SIlya Yanok #define  USR2_WAKE	 (1<<7)	 /* Wake */
16247d19da4SIlya Yanok #define  USR2_RTSF	 (1<<4)	 /* RTS edge interrupt flag */
16347d19da4SIlya Yanok #define  USR2_TXDC	 (1<<3)	 /* Transmitter complete */
16447d19da4SIlya Yanok #define  USR2_BRCD	 (1<<2)	 /* Break condition */
16547d19da4SIlya Yanok #define  USR2_ORE        (1<<1)	 /* Overrun error */
16647d19da4SIlya Yanok #define  USR2_RDR        (1<<0)	 /* Recv data ready */
16747d19da4SIlya Yanok #define  UTS_FRCPERR	 (1<<13) /* Force parity error */
16847d19da4SIlya Yanok #define  UTS_LOOP        (1<<12) /* Loop tx and rx */
16947d19da4SIlya Yanok #define  UTS_TXEMPTY	 (1<<6)	 /* TxFIFO empty */
17047d19da4SIlya Yanok #define  UTS_RXEMPTY	 (1<<5)	 /* RxFIFO empty */
17147d19da4SIlya Yanok #define  UTS_TXFULL	 (1<<4)	 /* TxFIFO full */
17247d19da4SIlya Yanok #define  UTS_RXFULL	 (1<<3)	 /* RxFIFO full */
17347d19da4SIlya Yanok #define  UTS_SOFTRST	 (1<<0)	 /* Software reset */
17447d19da4SIlya Yanok 
17547d19da4SIlya Yanok DECLARE_GLOBAL_DATA_PTR;
17647d19da4SIlya Yanok 
17747d19da4SIlya Yanok void serial_setbrg (void)
17847d19da4SIlya Yanok {
179*71d64c0eSStefano Babic 	u32 clk = imx_get_uartclk();
18047d19da4SIlya Yanok 
18147d19da4SIlya Yanok 	if (!gd->baudrate)
18247d19da4SIlya Yanok 		gd->baudrate = CONFIG_BAUDRATE;
18347d19da4SIlya Yanok 
18447d19da4SIlya Yanok 	__REG(UART_PHYS + UFCR) = 4 << 7; /* divide input clock by 2 */
18547d19da4SIlya Yanok 	__REG(UART_PHYS + UBIR) = 0xf;
18647d19da4SIlya Yanok 	__REG(UART_PHYS + UBMR) = clk / (2 * gd->baudrate);
18747d19da4SIlya Yanok 
18847d19da4SIlya Yanok }
18947d19da4SIlya Yanok 
19047d19da4SIlya Yanok int serial_getc (void)
19147d19da4SIlya Yanok {
19247d19da4SIlya Yanok 	while (__REG(UART_PHYS + UTS) & UTS_RXEMPTY);
19347d19da4SIlya Yanok 	return (__REG(UART_PHYS + URXD) & URXD_RX_DATA); /* mask out status from upper word */
19447d19da4SIlya Yanok }
19547d19da4SIlya Yanok 
19647d19da4SIlya Yanok void serial_putc (const char c)
19747d19da4SIlya Yanok {
19847d19da4SIlya Yanok 	__REG(UART_PHYS + UTXD) = c;
19947d19da4SIlya Yanok 
20047d19da4SIlya Yanok 	/* wait for transmitter to be ready */
20147d19da4SIlya Yanok 	while(!(__REG(UART_PHYS + UTS) & UTS_TXEMPTY));
20247d19da4SIlya Yanok 
20347d19da4SIlya Yanok 	/* If \n, also do \r */
20447d19da4SIlya Yanok 	if (c == '\n')
20547d19da4SIlya Yanok 		serial_putc ('\r');
20647d19da4SIlya Yanok }
20747d19da4SIlya Yanok 
20847d19da4SIlya Yanok /*
20947d19da4SIlya Yanok  * Test whether a character is in the RX buffer
21047d19da4SIlya Yanok  */
21147d19da4SIlya Yanok int serial_tstc (void)
21247d19da4SIlya Yanok {
21347d19da4SIlya Yanok 	/* If receive fifo is empty, return false */
21447d19da4SIlya Yanok 	if (__REG(UART_PHYS + UTS) & UTS_RXEMPTY)
21547d19da4SIlya Yanok 		return 0;
21647d19da4SIlya Yanok 	return 1;
21747d19da4SIlya Yanok }
21847d19da4SIlya Yanok 
21947d19da4SIlya Yanok void
22047d19da4SIlya Yanok serial_puts (const char *s)
22147d19da4SIlya Yanok {
22247d19da4SIlya Yanok 	while (*s) {
22347d19da4SIlya Yanok 		serial_putc (*s++);
22447d19da4SIlya Yanok 	}
22547d19da4SIlya Yanok }
22647d19da4SIlya Yanok 
22747d19da4SIlya Yanok /*
22847d19da4SIlya Yanok  * Initialise the serial port with the given baudrate. The settings
22947d19da4SIlya Yanok  * are always 8 data bits, no parity, 1 stop bit, no start bits.
23047d19da4SIlya Yanok  *
23147d19da4SIlya Yanok  */
23247d19da4SIlya Yanok int serial_init (void)
23347d19da4SIlya Yanok {
23447d19da4SIlya Yanok 	__REG(UART_PHYS + UCR1) = 0x0;
23547d19da4SIlya Yanok 	__REG(UART_PHYS + UCR2) = 0x0;
23647d19da4SIlya Yanok 
23747d19da4SIlya Yanok 	while (!(__REG(UART_PHYS + UCR2) & UCR2_SRST));
23847d19da4SIlya Yanok 
23947d19da4SIlya Yanok 	__REG(UART_PHYS + UCR3) = 0x0704;
24047d19da4SIlya Yanok 	__REG(UART_PHYS + UCR4) = 0x8000;
24147d19da4SIlya Yanok 	__REG(UART_PHYS + UESC) = 0x002b;
24247d19da4SIlya Yanok 	__REG(UART_PHYS + UTIM) = 0x0;
24347d19da4SIlya Yanok 
24447d19da4SIlya Yanok 	__REG(UART_PHYS + UTS) = 0x0;
24547d19da4SIlya Yanok 
24647d19da4SIlya Yanok 	serial_setbrg();
24747d19da4SIlya Yanok 
24847d19da4SIlya Yanok 	__REG(UART_PHYS + UCR2) = UCR2_WS | UCR2_IRTS | UCR2_RXEN | UCR2_TXEN | UCR2_SRST;
24947d19da4SIlya Yanok 
25047d19da4SIlya Yanok 	__REG(UART_PHYS + UCR1) = UCR1_UARTEN;
25147d19da4SIlya Yanok 
25247d19da4SIlya Yanok 	return 0;
25347d19da4SIlya Yanok }
254