147d19da4SIlya Yanok /* 247d19da4SIlya Yanok * (c) 2007 Sascha Hauer <s.hauer@pengutronix.de> 347d19da4SIlya Yanok * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 547d19da4SIlya Yanok */ 647d19da4SIlya Yanok 747d19da4SIlya Yanok #include <common.h> 8a8ba569cSSimon Glass #include <dm.h> 9a8ba569cSSimon Glass #include <errno.h> 104ec3d2a7SStefano Babic #include <watchdog.h> 1147d19da4SIlya Yanok #include <asm/arch/imx-regs.h> 1247d19da4SIlya Yanok #include <asm/arch/clock.h> 1386256b79SMasahiro Yamada #include <dm/platform_data/serial_mxc.h> 14a943472cSMarek Vasut #include <serial.h> 15a943472cSMarek Vasut #include <linux/compiler.h> 1647d19da4SIlya Yanok 1747d19da4SIlya Yanok /* UART Control Register Bit Fields.*/ 1847d19da4SIlya Yanok #define URXD_CHARRDY (1<<15) 1947d19da4SIlya Yanok #define URXD_ERR (1<<14) 2047d19da4SIlya Yanok #define URXD_OVRRUN (1<<13) 2147d19da4SIlya Yanok #define URXD_FRMERR (1<<12) 2247d19da4SIlya Yanok #define URXD_BRK (1<<11) 2347d19da4SIlya Yanok #define URXD_PRERR (1<<10) 2447d19da4SIlya Yanok #define URXD_RX_DATA (0xFF) 2547d19da4SIlya Yanok #define UCR1_ADEN (1<<15) /* Auto dectect interrupt */ 2647d19da4SIlya Yanok #define UCR1_ADBR (1<<14) /* Auto detect baud rate */ 2747d19da4SIlya Yanok #define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */ 2847d19da4SIlya Yanok #define UCR1_IDEN (1<<12) /* Idle condition interrupt */ 2947d19da4SIlya Yanok #define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */ 3047d19da4SIlya Yanok #define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */ 3147d19da4SIlya Yanok #define UCR1_IREN (1<<7) /* Infrared interface enable */ 3247d19da4SIlya Yanok #define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */ 3347d19da4SIlya Yanok #define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */ 3447d19da4SIlya Yanok #define UCR1_SNDBRK (1<<4) /* Send break */ 3547d19da4SIlya Yanok #define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */ 3647d19da4SIlya Yanok #define UCR1_UARTCLKEN (1<<2) /* UART clock enabled */ 3747d19da4SIlya Yanok #define UCR1_DOZE (1<<1) /* Doze */ 3847d19da4SIlya Yanok #define UCR1_UARTEN (1<<0) /* UART enabled */ 3947d19da4SIlya Yanok #define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */ 4047d19da4SIlya Yanok #define UCR2_IRTS (1<<14) /* Ignore RTS pin */ 4147d19da4SIlya Yanok #define UCR2_CTSC (1<<13) /* CTS pin control */ 4247d19da4SIlya Yanok #define UCR2_CTS (1<<12) /* Clear to send */ 4347d19da4SIlya Yanok #define UCR2_ESCEN (1<<11) /* Escape enable */ 4447d19da4SIlya Yanok #define UCR2_PREN (1<<8) /* Parity enable */ 4547d19da4SIlya Yanok #define UCR2_PROE (1<<7) /* Parity odd/even */ 4647d19da4SIlya Yanok #define UCR2_STPB (1<<6) /* Stop */ 4747d19da4SIlya Yanok #define UCR2_WS (1<<5) /* Word size */ 4847d19da4SIlya Yanok #define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */ 4947d19da4SIlya Yanok #define UCR2_TXEN (1<<2) /* Transmitter enabled */ 5047d19da4SIlya Yanok #define UCR2_RXEN (1<<1) /* Receiver enabled */ 5147d19da4SIlya Yanok #define UCR2_SRST (1<<0) /* SW reset */ 5247d19da4SIlya Yanok #define UCR3_DTREN (1<<13) /* DTR interrupt enable */ 5347d19da4SIlya Yanok #define UCR3_PARERREN (1<<12) /* Parity enable */ 5447d19da4SIlya Yanok #define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */ 5547d19da4SIlya Yanok #define UCR3_DSR (1<<10) /* Data set ready */ 5647d19da4SIlya Yanok #define UCR3_DCD (1<<9) /* Data carrier detect */ 5747d19da4SIlya Yanok #define UCR3_RI (1<<8) /* Ring indicator */ 583a564825SEric Nelson #define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */ 5947d19da4SIlya Yanok #define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */ 6047d19da4SIlya Yanok #define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */ 6147d19da4SIlya Yanok #define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */ 6247d19da4SIlya Yanok #define UCR3_REF25 (1<<3) /* Ref freq 25 MHz */ 6347d19da4SIlya Yanok #define UCR3_REF30 (1<<2) /* Ref Freq 30 MHz */ 6447d19da4SIlya Yanok #define UCR3_INVT (1<<1) /* Inverted Infrared transmission */ 6547d19da4SIlya Yanok #define UCR3_BPEN (1<<0) /* Preset registers enable */ 6647d19da4SIlya Yanok #define UCR4_CTSTL_32 (32<<10) /* CTS trigger level (32 chars) */ 6747d19da4SIlya Yanok #define UCR4_INVR (1<<9) /* Inverted infrared reception */ 6847d19da4SIlya Yanok #define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */ 6947d19da4SIlya Yanok #define UCR4_WKEN (1<<7) /* Wake interrupt enable */ 7047d19da4SIlya Yanok #define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */ 7147d19da4SIlya Yanok #define UCR4_IRSC (1<<5) /* IR special case */ 7247d19da4SIlya Yanok #define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */ 7347d19da4SIlya Yanok #define UCR4_BKEN (1<<2) /* Break condition interrupt enable */ 7447d19da4SIlya Yanok #define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */ 7547d19da4SIlya Yanok #define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */ 7647d19da4SIlya Yanok #define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */ 7747d19da4SIlya Yanok #define UFCR_RFDIV (7<<7) /* Reference freq divider mask */ 78434afa80SMaximilian Schwerin #define UFCR_RFDIV_SHF 7 /* Reference freq divider shift */ 7983fd908fSStefan Agner #define UFCR_DCEDTE (1<<6) /* DTE mode select */ 8047d19da4SIlya Yanok #define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */ 8147d19da4SIlya Yanok #define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */ 8247d19da4SIlya Yanok #define USR1_RTSS (1<<14) /* RTS pin status */ 8347d19da4SIlya Yanok #define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */ 8447d19da4SIlya Yanok #define USR1_RTSD (1<<12) /* RTS delta */ 8547d19da4SIlya Yanok #define USR1_ESCF (1<<11) /* Escape seq interrupt flag */ 8647d19da4SIlya Yanok #define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */ 8747d19da4SIlya Yanok #define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */ 8847d19da4SIlya Yanok #define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */ 8947d19da4SIlya Yanok #define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */ 9047d19da4SIlya Yanok #define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */ 9147d19da4SIlya Yanok #define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */ 9247d19da4SIlya Yanok #define USR2_ADET (1<<15) /* Auto baud rate detect complete */ 9347d19da4SIlya Yanok #define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */ 9447d19da4SIlya Yanok #define USR2_DTRF (1<<13) /* DTR edge interrupt flag */ 9547d19da4SIlya Yanok #define USR2_IDLE (1<<12) /* Idle condition */ 9647d19da4SIlya Yanok #define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */ 9747d19da4SIlya Yanok #define USR2_WAKE (1<<7) /* Wake */ 9847d19da4SIlya Yanok #define USR2_RTSF (1<<4) /* RTS edge interrupt flag */ 9947d19da4SIlya Yanok #define USR2_TXDC (1<<3) /* Transmitter complete */ 10047d19da4SIlya Yanok #define USR2_BRCD (1<<2) /* Break condition */ 10147d19da4SIlya Yanok #define USR2_ORE (1<<1) /* Overrun error */ 10247d19da4SIlya Yanok #define USR2_RDR (1<<0) /* Recv data ready */ 10347d19da4SIlya Yanok #define UTS_FRCPERR (1<<13) /* Force parity error */ 10447d19da4SIlya Yanok #define UTS_LOOP (1<<12) /* Loop tx and rx */ 10547d19da4SIlya Yanok #define UTS_TXEMPTY (1<<6) /* TxFIFO empty */ 10647d19da4SIlya Yanok #define UTS_RXEMPTY (1<<5) /* RxFIFO empty */ 10747d19da4SIlya Yanok #define UTS_TXFULL (1<<4) /* TxFIFO full */ 10847d19da4SIlya Yanok #define UTS_RXFULL (1<<3) /* RxFIFO full */ 10947d19da4SIlya Yanok #define UTS_SOFTRST (1<<0) /* Software reset */ 11047d19da4SIlya Yanok 111a99546abSStefan Agner DECLARE_GLOBAL_DATA_PTR; 112a99546abSStefan Agner 113a8ba569cSSimon Glass #ifndef CONFIG_DM_SERIAL 114a8ba569cSSimon Glass 115a8ba569cSSimon Glass #ifndef CONFIG_MXC_UART_BASE 116a8ba569cSSimon Glass #error "define CONFIG_MXC_UART_BASE to use the MXC UART driver" 117a8ba569cSSimon Glass #endif 118a8ba569cSSimon Glass 119a8ba569cSSimon Glass #define UART_PHYS CONFIG_MXC_UART_BASE 120a8ba569cSSimon Glass 121a8ba569cSSimon Glass #define __REG(x) (*((volatile u32 *)(x))) 122a8ba569cSSimon Glass 123a8ba569cSSimon Glass /* Register definitions */ 124a8ba569cSSimon Glass #define URXD 0x0 /* Receiver Register */ 125a8ba569cSSimon Glass #define UTXD 0x40 /* Transmitter Register */ 126a8ba569cSSimon Glass #define UCR1 0x80 /* Control Register 1 */ 127a8ba569cSSimon Glass #define UCR2 0x84 /* Control Register 2 */ 128a8ba569cSSimon Glass #define UCR3 0x88 /* Control Register 3 */ 129a8ba569cSSimon Glass #define UCR4 0x8c /* Control Register 4 */ 130a8ba569cSSimon Glass #define UFCR 0x90 /* FIFO Control Register */ 131a8ba569cSSimon Glass #define USR1 0x94 /* Status Register 1 */ 132a8ba569cSSimon Glass #define USR2 0x98 /* Status Register 2 */ 133a8ba569cSSimon Glass #define UESC 0x9c /* Escape Character Register */ 134a8ba569cSSimon Glass #define UTIM 0xa0 /* Escape Timer Register */ 135a8ba569cSSimon Glass #define UBIR 0xa4 /* BRM Incremental Register */ 136a8ba569cSSimon Glass #define UBMR 0xa8 /* BRM Modulator Register */ 137a8ba569cSSimon Glass #define UBRC 0xac /* Baud Rate Count Register */ 138a8ba569cSSimon Glass #define UTS 0xb4 /* UART Test Register (mx31) */ 139a8ba569cSSimon Glass 140434afa80SMaximilian Schwerin #define TXTL 2 /* reset default */ 141434afa80SMaximilian Schwerin #define RXTL 1 /* reset default */ 142434afa80SMaximilian Schwerin #define RFDIV 4 /* divide input clock by 2 */ 143434afa80SMaximilian Schwerin 144a943472cSMarek Vasut static void mxc_serial_setbrg(void) 14547d19da4SIlya Yanok { 14671d64c0eSStefano Babic u32 clk = imx_get_uartclk(); 14747d19da4SIlya Yanok 14847d19da4SIlya Yanok if (!gd->baudrate) 14947d19da4SIlya Yanok gd->baudrate = CONFIG_BAUDRATE; 15047d19da4SIlya Yanok 151434afa80SMaximilian Schwerin __REG(UART_PHYS + UFCR) = (RFDIV << UFCR_RFDIV_SHF) 152434afa80SMaximilian Schwerin | (TXTL << UFCR_TXTL_SHF) 153434afa80SMaximilian Schwerin | (RXTL << UFCR_RXTL_SHF); 15447d19da4SIlya Yanok __REG(UART_PHYS + UBIR) = 0xf; 15547d19da4SIlya Yanok __REG(UART_PHYS + UBMR) = clk / (2 * gd->baudrate); 15647d19da4SIlya Yanok 15747d19da4SIlya Yanok } 15847d19da4SIlya Yanok 159a943472cSMarek Vasut static int mxc_serial_getc(void) 16047d19da4SIlya Yanok { 1614ec3d2a7SStefano Babic while (__REG(UART_PHYS + UTS) & UTS_RXEMPTY) 1624ec3d2a7SStefano Babic WATCHDOG_RESET(); 16347d19da4SIlya Yanok return (__REG(UART_PHYS + URXD) & URXD_RX_DATA); /* mask out status from upper word */ 16447d19da4SIlya Yanok } 16547d19da4SIlya Yanok 166a943472cSMarek Vasut static void mxc_serial_putc(const char c) 16747d19da4SIlya Yanok { 168055457efSAlison Wang /* If \n, also do \r */ 169055457efSAlison Wang if (c == '\n') 170055457efSAlison Wang serial_putc('\r'); 171055457efSAlison Wang 17247d19da4SIlya Yanok __REG(UART_PHYS + UTXD) = c; 17347d19da4SIlya Yanok 17447d19da4SIlya Yanok /* wait for transmitter to be ready */ 1754ec3d2a7SStefano Babic while (!(__REG(UART_PHYS + UTS) & UTS_TXEMPTY)) 1764ec3d2a7SStefano Babic WATCHDOG_RESET(); 17747d19da4SIlya Yanok } 17847d19da4SIlya Yanok 17947d19da4SIlya Yanok /* 18047d19da4SIlya Yanok * Test whether a character is in the RX buffer 18147d19da4SIlya Yanok */ 182a943472cSMarek Vasut static int mxc_serial_tstc(void) 18347d19da4SIlya Yanok { 18447d19da4SIlya Yanok /* If receive fifo is empty, return false */ 18547d19da4SIlya Yanok if (__REG(UART_PHYS + UTS) & UTS_RXEMPTY) 18647d19da4SIlya Yanok return 0; 18747d19da4SIlya Yanok return 1; 18847d19da4SIlya Yanok } 18947d19da4SIlya Yanok 19047d19da4SIlya Yanok /* 19147d19da4SIlya Yanok * Initialise the serial port with the given baudrate. The settings 19247d19da4SIlya Yanok * are always 8 data bits, no parity, 1 stop bit, no start bits. 19347d19da4SIlya Yanok * 19447d19da4SIlya Yanok */ 195a943472cSMarek Vasut static int mxc_serial_init(void) 19647d19da4SIlya Yanok { 19747d19da4SIlya Yanok __REG(UART_PHYS + UCR1) = 0x0; 19847d19da4SIlya Yanok __REG(UART_PHYS + UCR2) = 0x0; 19947d19da4SIlya Yanok 20047d19da4SIlya Yanok while (!(__REG(UART_PHYS + UCR2) & UCR2_SRST)); 20147d19da4SIlya Yanok 2023a564825SEric Nelson __REG(UART_PHYS + UCR3) = 0x0704 | UCR3_ADNIMP; 20347d19da4SIlya Yanok __REG(UART_PHYS + UCR4) = 0x8000; 20447d19da4SIlya Yanok __REG(UART_PHYS + UESC) = 0x002b; 20547d19da4SIlya Yanok __REG(UART_PHYS + UTIM) = 0x0; 20647d19da4SIlya Yanok 20747d19da4SIlya Yanok __REG(UART_PHYS + UTS) = 0x0; 20847d19da4SIlya Yanok 20947d19da4SIlya Yanok serial_setbrg(); 21047d19da4SIlya Yanok 21147d19da4SIlya Yanok __REG(UART_PHYS + UCR2) = UCR2_WS | UCR2_IRTS | UCR2_RXEN | UCR2_TXEN | UCR2_SRST; 21247d19da4SIlya Yanok 21347d19da4SIlya Yanok __REG(UART_PHYS + UCR1) = UCR1_UARTEN; 21447d19da4SIlya Yanok 21547d19da4SIlya Yanok return 0; 21647d19da4SIlya Yanok } 217a943472cSMarek Vasut 218a943472cSMarek Vasut static struct serial_device mxc_serial_drv = { 219a943472cSMarek Vasut .name = "mxc_serial", 220a943472cSMarek Vasut .start = mxc_serial_init, 221a943472cSMarek Vasut .stop = NULL, 222a943472cSMarek Vasut .setbrg = mxc_serial_setbrg, 223a943472cSMarek Vasut .putc = mxc_serial_putc, 224ec3fd689SMarek Vasut .puts = default_serial_puts, 225a943472cSMarek Vasut .getc = mxc_serial_getc, 226a943472cSMarek Vasut .tstc = mxc_serial_tstc, 227a943472cSMarek Vasut }; 228a943472cSMarek Vasut 229a943472cSMarek Vasut void mxc_serial_initialize(void) 230a943472cSMarek Vasut { 231a943472cSMarek Vasut serial_register(&mxc_serial_drv); 232a943472cSMarek Vasut } 233a943472cSMarek Vasut 234a943472cSMarek Vasut __weak struct serial_device *default_serial_console(void) 235a943472cSMarek Vasut { 236a943472cSMarek Vasut return &mxc_serial_drv; 237a943472cSMarek Vasut } 238a8ba569cSSimon Glass #endif 239a8ba569cSSimon Glass 240a8ba569cSSimon Glass #ifdef CONFIG_DM_SERIAL 241a8ba569cSSimon Glass 242a8ba569cSSimon Glass struct mxc_uart { 243a8ba569cSSimon Glass u32 rxd; 244a8ba569cSSimon Glass u32 spare0[15]; 245a8ba569cSSimon Glass 246a8ba569cSSimon Glass u32 txd; 247a8ba569cSSimon Glass u32 spare1[15]; 248a8ba569cSSimon Glass 249a8ba569cSSimon Glass u32 cr1; 250a8ba569cSSimon Glass u32 cr2; 251a8ba569cSSimon Glass u32 cr3; 252a8ba569cSSimon Glass u32 cr4; 253a8ba569cSSimon Glass 254a8ba569cSSimon Glass u32 fcr; 255a8ba569cSSimon Glass u32 sr1; 256a8ba569cSSimon Glass u32 sr2; 257a8ba569cSSimon Glass u32 esc; 258a8ba569cSSimon Glass 259a8ba569cSSimon Glass u32 tim; 260a8ba569cSSimon Glass u32 bir; 261a8ba569cSSimon Glass u32 bmr; 262a8ba569cSSimon Glass u32 brc; 263a8ba569cSSimon Glass 264a8ba569cSSimon Glass u32 onems; 265a8ba569cSSimon Glass u32 ts; 266a8ba569cSSimon Glass }; 267a8ba569cSSimon Glass 268a8ba569cSSimon Glass int mxc_serial_setbrg(struct udevice *dev, int baudrate) 269a8ba569cSSimon Glass { 270a8ba569cSSimon Glass struct mxc_serial_platdata *plat = dev->platdata; 271a8ba569cSSimon Glass struct mxc_uart *const uart = plat->reg; 272a8ba569cSSimon Glass u32 clk = imx_get_uartclk(); 27383fd908fSStefan Agner u32 tmp; 274a8ba569cSSimon Glass 27583fd908fSStefan Agner tmp = 4 << UFCR_RFDIV_SHF; 27683fd908fSStefan Agner if (plat->use_dte) 27783fd908fSStefan Agner tmp |= UFCR_DCEDTE; 27883fd908fSStefan Agner writel(tmp, &uart->fcr); 27983fd908fSStefan Agner 280a8ba569cSSimon Glass writel(0xf, &uart->bir); 281a8ba569cSSimon Glass writel(clk / (2 * baudrate), &uart->bmr); 282a8ba569cSSimon Glass 283a8ba569cSSimon Glass writel(UCR2_WS | UCR2_IRTS | UCR2_RXEN | UCR2_TXEN | UCR2_SRST, 284a8ba569cSSimon Glass &uart->cr2); 285a8ba569cSSimon Glass writel(UCR1_UARTEN, &uart->cr1); 286a8ba569cSSimon Glass 287a8ba569cSSimon Glass return 0; 288a8ba569cSSimon Glass } 289a8ba569cSSimon Glass 290a8ba569cSSimon Glass static int mxc_serial_probe(struct udevice *dev) 291a8ba569cSSimon Glass { 292a8ba569cSSimon Glass struct mxc_serial_platdata *plat = dev->platdata; 293a8ba569cSSimon Glass struct mxc_uart *const uart = plat->reg; 294a8ba569cSSimon Glass 295a8ba569cSSimon Glass writel(0, &uart->cr1); 296a8ba569cSSimon Glass writel(0, &uart->cr2); 297a8ba569cSSimon Glass while (!(readl(&uart->cr2) & UCR2_SRST)); 298a8ba569cSSimon Glass writel(0x704 | UCR3_ADNIMP, &uart->cr3); 299a8ba569cSSimon Glass writel(0x8000, &uart->cr4); 300a8ba569cSSimon Glass writel(0x2b, &uart->esc); 301a8ba569cSSimon Glass writel(0, &uart->tim); 302a8ba569cSSimon Glass writel(0, &uart->ts); 303a8ba569cSSimon Glass 304a8ba569cSSimon Glass return 0; 305a8ba569cSSimon Glass } 306a8ba569cSSimon Glass 307a8ba569cSSimon Glass static int mxc_serial_getc(struct udevice *dev) 308a8ba569cSSimon Glass { 309a8ba569cSSimon Glass struct mxc_serial_platdata *plat = dev->platdata; 310a8ba569cSSimon Glass struct mxc_uart *const uart = plat->reg; 311a8ba569cSSimon Glass 312a8ba569cSSimon Glass if (readl(&uart->ts) & UTS_RXEMPTY) 313a8ba569cSSimon Glass return -EAGAIN; 314a8ba569cSSimon Glass 315a8ba569cSSimon Glass return readl(&uart->rxd) & URXD_RX_DATA; 316a8ba569cSSimon Glass } 317a8ba569cSSimon Glass 318a8ba569cSSimon Glass static int mxc_serial_putc(struct udevice *dev, const char ch) 319a8ba569cSSimon Glass { 320a8ba569cSSimon Glass struct mxc_serial_platdata *plat = dev->platdata; 321a8ba569cSSimon Glass struct mxc_uart *const uart = plat->reg; 322a8ba569cSSimon Glass 323a8ba569cSSimon Glass if (!(readl(&uart->ts) & UTS_TXEMPTY)) 324a8ba569cSSimon Glass return -EAGAIN; 325a8ba569cSSimon Glass 326a8ba569cSSimon Glass writel(ch, &uart->txd); 327a8ba569cSSimon Glass 328a8ba569cSSimon Glass return 0; 329a8ba569cSSimon Glass } 330a8ba569cSSimon Glass 331a8ba569cSSimon Glass static int mxc_serial_pending(struct udevice *dev, bool input) 332a8ba569cSSimon Glass { 333a8ba569cSSimon Glass struct mxc_serial_platdata *plat = dev->platdata; 334a8ba569cSSimon Glass struct mxc_uart *const uart = plat->reg; 335a8ba569cSSimon Glass uint32_t sr2 = readl(&uart->sr2); 336a8ba569cSSimon Glass 337a8ba569cSSimon Glass if (input) 338a8ba569cSSimon Glass return sr2 & USR2_RDR ? 1 : 0; 339a8ba569cSSimon Glass else 340a8ba569cSSimon Glass return sr2 & USR2_TXDC ? 0 : 1; 341a8ba569cSSimon Glass } 342a8ba569cSSimon Glass 343a8ba569cSSimon Glass static const struct dm_serial_ops mxc_serial_ops = { 344a8ba569cSSimon Glass .putc = mxc_serial_putc, 345a8ba569cSSimon Glass .pending = mxc_serial_pending, 346a8ba569cSSimon Glass .getc = mxc_serial_getc, 347a8ba569cSSimon Glass .setbrg = mxc_serial_setbrg, 348a8ba569cSSimon Glass }; 349a8ba569cSSimon Glass 350a99546abSStefan Agner #if CONFIG_IS_ENABLED(OF_CONTROL) 351a99546abSStefan Agner static int mxc_serial_ofdata_to_platdata(struct udevice *dev) 352a99546abSStefan Agner { 353a99546abSStefan Agner struct mxc_serial_platdata *plat = dev->platdata; 354a99546abSStefan Agner fdt_addr_t addr; 355a99546abSStefan Agner 356a99546abSStefan Agner addr = dev_get_addr(dev); 357a99546abSStefan Agner if (addr == FDT_ADDR_T_NONE) 358a99546abSStefan Agner return -EINVAL; 359a99546abSStefan Agner 360a99546abSStefan Agner plat->reg = (struct mxc_uart *)addr; 361a99546abSStefan Agner 362e160f7d4SSimon Glass plat->use_dte = fdtdec_get_bool(gd->fdt_blob, dev_of_offset(dev), 363a99546abSStefan Agner "fsl,dte-mode"); 364a99546abSStefan Agner return 0; 365a99546abSStefan Agner } 366a99546abSStefan Agner 367a99546abSStefan Agner static const struct udevice_id mxc_serial_ids[] = { 368*3a5d6363SSébastien Szymanski { .compatible = "fsl,imx6ul-uart" }, 369a99546abSStefan Agner { .compatible = "fsl,imx7d-uart" }, 370a99546abSStefan Agner { } 371a99546abSStefan Agner }; 372a99546abSStefan Agner #endif 373a99546abSStefan Agner 374a8ba569cSSimon Glass U_BOOT_DRIVER(serial_mxc) = { 375a8ba569cSSimon Glass .name = "serial_mxc", 376a8ba569cSSimon Glass .id = UCLASS_SERIAL, 377a99546abSStefan Agner #if CONFIG_IS_ENABLED(OF_CONTROL) 378a99546abSStefan Agner .of_match = mxc_serial_ids, 379a99546abSStefan Agner .ofdata_to_platdata = mxc_serial_ofdata_to_platdata, 380a99546abSStefan Agner .platdata_auto_alloc_size = sizeof(struct mxc_serial_platdata), 381a99546abSStefan Agner #endif 382a8ba569cSSimon Glass .probe = mxc_serial_probe, 383a8ba569cSSimon Glass .ops = &mxc_serial_ops, 384a8ba569cSSimon Glass .flags = DM_FLAG_PRE_RELOC, 385a8ba569cSSimon Glass }; 386a8ba569cSSimon Glass #endif 387