195c6bc7dSMatthias Fuchs /* 295c6bc7dSMatthias Fuchs * (C) Copyright 2007 395c6bc7dSMatthias Fuchs * Matthias Fuchs, esd gmbh, matthias.fuchs@esd-electronics.com. 495c6bc7dSMatthias Fuchs * 595c6bc7dSMatthias Fuchs * See file CREDITS for list of people who contributed to this 695c6bc7dSMatthias Fuchs * project. 795c6bc7dSMatthias Fuchs * 895c6bc7dSMatthias Fuchs * This program is free software; you can redistribute it and/or 995c6bc7dSMatthias Fuchs * modify it under the terms of the GNU General Public License as 1095c6bc7dSMatthias Fuchs * published by the Free Software Foundation; either version 2 of 1195c6bc7dSMatthias Fuchs * the License, or (at your option) any later version. 1295c6bc7dSMatthias Fuchs * 1395c6bc7dSMatthias Fuchs * This program is distributed in the hope that it will be useful, 1495c6bc7dSMatthias Fuchs * but WITHOUT ANY WARRANTY; without even the implied warranty of 1595c6bc7dSMatthias Fuchs * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1695c6bc7dSMatthias Fuchs * GNU General Public License for more details. 1795c6bc7dSMatthias Fuchs * 1895c6bc7dSMatthias Fuchs * You should have received a copy of the GNU General Public License 1995c6bc7dSMatthias Fuchs * along with this program; if not, write to the Free Software 2095c6bc7dSMatthias Fuchs * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 2195c6bc7dSMatthias Fuchs * MA 02111-1307 USA 2295c6bc7dSMatthias Fuchs */ 2395c6bc7dSMatthias Fuchs 2495c6bc7dSMatthias Fuchs /* 2595c6bc7dSMatthias Fuchs * Epson RX8025 RTC driver. 2695c6bc7dSMatthias Fuchs */ 2795c6bc7dSMatthias Fuchs 2895c6bc7dSMatthias Fuchs #include <common.h> 2995c6bc7dSMatthias Fuchs #include <command.h> 3095c6bc7dSMatthias Fuchs #include <rtc.h> 3195c6bc7dSMatthias Fuchs #include <i2c.h> 3295c6bc7dSMatthias Fuchs 3395c6bc7dSMatthias Fuchs #if defined(CONFIG_RTC_RX8025) && defined(CONFIG_CMD_DATE) 3495c6bc7dSMatthias Fuchs 3595c6bc7dSMatthias Fuchs /*---------------------------------------------------------------------*/ 3695c6bc7dSMatthias Fuchs #undef DEBUG_RTC 3795c6bc7dSMatthias Fuchs 3895c6bc7dSMatthias Fuchs #ifdef DEBUG_RTC 3995c6bc7dSMatthias Fuchs #define DEBUGR(fmt,args...) printf(fmt ,##args) 4095c6bc7dSMatthias Fuchs #else 4195c6bc7dSMatthias Fuchs #define DEBUGR(fmt,args...) 4295c6bc7dSMatthias Fuchs #endif 4395c6bc7dSMatthias Fuchs /*---------------------------------------------------------------------*/ 4495c6bc7dSMatthias Fuchs 4595c6bc7dSMatthias Fuchs #ifndef CFG_I2C_RTC_ADDR 4695c6bc7dSMatthias Fuchs # define CFG_I2C_RTC_ADDR 0x32 4795c6bc7dSMatthias Fuchs #endif 4895c6bc7dSMatthias Fuchs 4995c6bc7dSMatthias Fuchs /* 5095c6bc7dSMatthias Fuchs * RTC register addresses 5195c6bc7dSMatthias Fuchs */ 5295c6bc7dSMatthias Fuchs #define RTC_SEC_REG_ADDR 0x00 5395c6bc7dSMatthias Fuchs #define RTC_MIN_REG_ADDR 0x01 5495c6bc7dSMatthias Fuchs #define RTC_HR_REG_ADDR 0x02 5595c6bc7dSMatthias Fuchs #define RTC_DAY_REG_ADDR 0x03 5695c6bc7dSMatthias Fuchs #define RTC_DATE_REG_ADDR 0x04 5795c6bc7dSMatthias Fuchs #define RTC_MON_REG_ADDR 0x05 5895c6bc7dSMatthias Fuchs #define RTC_YR_REG_ADDR 0x06 5995c6bc7dSMatthias Fuchs 6095c6bc7dSMatthias Fuchs #define RTC_CTL1_REG_ADDR 0x0e 6195c6bc7dSMatthias Fuchs #define RTC_CTL2_REG_ADDR 0x0f 6295c6bc7dSMatthias Fuchs 6395c6bc7dSMatthias Fuchs /* 6495c6bc7dSMatthias Fuchs * Control register 1 bits 6595c6bc7dSMatthias Fuchs */ 6695c6bc7dSMatthias Fuchs #define RTC_CTL1_BIT_2412 0x20 6795c6bc7dSMatthias Fuchs 6895c6bc7dSMatthias Fuchs /* 6995c6bc7dSMatthias Fuchs * Control register 2 bits 7095c6bc7dSMatthias Fuchs */ 7195c6bc7dSMatthias Fuchs #define RTC_CTL2_BIT_PON 0x10 7295c6bc7dSMatthias Fuchs #define RTC_CTL2_BIT_VDET 0x40 7395c6bc7dSMatthias Fuchs #define RTC_CTL2_BIT_XST 0x20 7495c6bc7dSMatthias Fuchs #define RTC_CTL2_BIT_VDSL 0x80 7595c6bc7dSMatthias Fuchs 7695c6bc7dSMatthias Fuchs /* 7795c6bc7dSMatthias Fuchs * Note: the RX8025 I2C RTC requires register 7895c6bc7dSMatthias Fuchs * reads and write to consist of a single bus 7995c6bc7dSMatthias Fuchs * cycle. It is not allowed to write the register 8095c6bc7dSMatthias Fuchs * address in a first cycle that is terminated by 8195c6bc7dSMatthias Fuchs * a STOP condition. The chips needs a 'restart' 8295c6bc7dSMatthias Fuchs * sequence (start sequence without a prior stop). 8395c6bc7dSMatthias Fuchs * This driver has been written for a 4xx board. 8495c6bc7dSMatthias Fuchs * U-Boot's 4xx i2c driver is currently not capable 8595c6bc7dSMatthias Fuchs * to generate such cycles to some work arounds 8695c6bc7dSMatthias Fuchs * are used. 8795c6bc7dSMatthias Fuchs */ 8895c6bc7dSMatthias Fuchs 8995c6bc7dSMatthias Fuchs /* static uchar rtc_read (uchar reg); */ 9095c6bc7dSMatthias Fuchs #define rtc_read(reg) buf[((reg) + 1) & 0xf] 9195c6bc7dSMatthias Fuchs 9295c6bc7dSMatthias Fuchs static void rtc_write (uchar reg, uchar val); 9395c6bc7dSMatthias Fuchs static uchar bin2bcd (unsigned int n); 9495c6bc7dSMatthias Fuchs static unsigned bcd2bin (uchar c); 9595c6bc7dSMatthias Fuchs 9695c6bc7dSMatthias Fuchs /* 9795c6bc7dSMatthias Fuchs * Get the current time from the RTC 9895c6bc7dSMatthias Fuchs */ 99*b73a19e1SYuri Tikhonov int rtc_get (struct rtc_time *tmp) 10095c6bc7dSMatthias Fuchs { 101*b73a19e1SYuri Tikhonov int rel = 0; 10295c6bc7dSMatthias Fuchs uchar sec, min, hour, mday, wday, mon, year, ctl2; 10395c6bc7dSMatthias Fuchs uchar buf[16]; 10495c6bc7dSMatthias Fuchs 10595c6bc7dSMatthias Fuchs if (i2c_read(CFG_I2C_RTC_ADDR, 0, 0, buf, 16)) 10695c6bc7dSMatthias Fuchs printf("Error reading from RTC\n"); 10795c6bc7dSMatthias Fuchs 10895c6bc7dSMatthias Fuchs sec = rtc_read(RTC_SEC_REG_ADDR); 10995c6bc7dSMatthias Fuchs min = rtc_read(RTC_MIN_REG_ADDR); 11095c6bc7dSMatthias Fuchs hour = rtc_read(RTC_HR_REG_ADDR); 11195c6bc7dSMatthias Fuchs wday = rtc_read(RTC_DAY_REG_ADDR); 11295c6bc7dSMatthias Fuchs mday = rtc_read(RTC_DATE_REG_ADDR); 11395c6bc7dSMatthias Fuchs mon = rtc_read(RTC_MON_REG_ADDR); 11495c6bc7dSMatthias Fuchs year = rtc_read(RTC_YR_REG_ADDR); 11595c6bc7dSMatthias Fuchs 11695c6bc7dSMatthias Fuchs DEBUGR ("Get RTC year: %02x mon: %02x mday: %02x wday: %02x " 11795c6bc7dSMatthias Fuchs "hr: %02x min: %02x sec: %02x\n", 11895c6bc7dSMatthias Fuchs year, mon, mday, wday, hour, min, sec); 11995c6bc7dSMatthias Fuchs 12095c6bc7dSMatthias Fuchs /* dump status */ 12195c6bc7dSMatthias Fuchs ctl2 = rtc_read(RTC_CTL2_REG_ADDR); 122*b73a19e1SYuri Tikhonov if (ctl2 & RTC_CTL2_BIT_PON) { 12395c6bc7dSMatthias Fuchs printf("RTC: power-on detected\n"); 124*b73a19e1SYuri Tikhonov rel = -1; 125*b73a19e1SYuri Tikhonov } 12695c6bc7dSMatthias Fuchs 127*b73a19e1SYuri Tikhonov if (ctl2 & RTC_CTL2_BIT_VDET) { 12895c6bc7dSMatthias Fuchs printf("RTC: voltage drop detected\n"); 129*b73a19e1SYuri Tikhonov rel = -1; 130*b73a19e1SYuri Tikhonov } 13195c6bc7dSMatthias Fuchs 132*b73a19e1SYuri Tikhonov if (!(ctl2 & RTC_CTL2_BIT_XST)) { 13395c6bc7dSMatthias Fuchs printf("RTC: oscillator stop detected\n"); 134*b73a19e1SYuri Tikhonov rel = -1; 135*b73a19e1SYuri Tikhonov } 13695c6bc7dSMatthias Fuchs 13795c6bc7dSMatthias Fuchs tmp->tm_sec = bcd2bin (sec & 0x7F); 13895c6bc7dSMatthias Fuchs tmp->tm_min = bcd2bin (min & 0x7F); 13995c6bc7dSMatthias Fuchs tmp->tm_hour = bcd2bin (hour & 0x3F); 14095c6bc7dSMatthias Fuchs tmp->tm_mday = bcd2bin (mday & 0x3F); 14195c6bc7dSMatthias Fuchs tmp->tm_mon = bcd2bin (mon & 0x1F); 14295c6bc7dSMatthias Fuchs tmp->tm_year = bcd2bin (year) + ( bcd2bin (year) >= 70 ? 1900 : 2000); 14395c6bc7dSMatthias Fuchs tmp->tm_wday = bcd2bin (wday & 0x07); 14495c6bc7dSMatthias Fuchs tmp->tm_yday = 0; 14595c6bc7dSMatthias Fuchs tmp->tm_isdst= 0; 14695c6bc7dSMatthias Fuchs 14795c6bc7dSMatthias Fuchs DEBUGR ("Get DATE: %4d-%02d-%02d (wday=%d) TIME: %2d:%02d:%02d\n", 14895c6bc7dSMatthias Fuchs tmp->tm_year, tmp->tm_mon, tmp->tm_mday, tmp->tm_wday, 14995c6bc7dSMatthias Fuchs tmp->tm_hour, tmp->tm_min, tmp->tm_sec); 150*b73a19e1SYuri Tikhonov 151*b73a19e1SYuri Tikhonov return rel; 15295c6bc7dSMatthias Fuchs } 15395c6bc7dSMatthias Fuchs 15495c6bc7dSMatthias Fuchs /* 15595c6bc7dSMatthias Fuchs * Set the RTC 15695c6bc7dSMatthias Fuchs */ 15795c6bc7dSMatthias Fuchs void rtc_set (struct rtc_time *tmp) 15895c6bc7dSMatthias Fuchs { 15995c6bc7dSMatthias Fuchs DEBUGR ("Set DATE: %4d-%02d-%02d (wday=%d) TIME: %2d:%02d:%02d\n", 16095c6bc7dSMatthias Fuchs tmp->tm_year, tmp->tm_mon, tmp->tm_mday, tmp->tm_wday, 16195c6bc7dSMatthias Fuchs tmp->tm_hour, tmp->tm_min, tmp->tm_sec); 16295c6bc7dSMatthias Fuchs 16395c6bc7dSMatthias Fuchs if (tmp->tm_year < 1970 || tmp->tm_year > 2069) 16495c6bc7dSMatthias Fuchs printf("WARNING: year should be between 1970 and 2069!\n"); 16595c6bc7dSMatthias Fuchs 16695c6bc7dSMatthias Fuchs rtc_write (RTC_YR_REG_ADDR, bin2bcd (tmp->tm_year % 100)); 16795c6bc7dSMatthias Fuchs rtc_write (RTC_MON_REG_ADDR, bin2bcd (tmp->tm_mon)); 16895c6bc7dSMatthias Fuchs rtc_write (RTC_DAY_REG_ADDR, bin2bcd (tmp->tm_wday)); 16995c6bc7dSMatthias Fuchs rtc_write (RTC_DATE_REG_ADDR, bin2bcd (tmp->tm_mday)); 17095c6bc7dSMatthias Fuchs rtc_write (RTC_HR_REG_ADDR, bin2bcd (tmp->tm_hour)); 17195c6bc7dSMatthias Fuchs rtc_write (RTC_MIN_REG_ADDR, bin2bcd (tmp->tm_min)); 17295c6bc7dSMatthias Fuchs rtc_write (RTC_SEC_REG_ADDR, bin2bcd (tmp->tm_sec)); 17395c6bc7dSMatthias Fuchs 17495c6bc7dSMatthias Fuchs rtc_write (RTC_CTL1_REG_ADDR, RTC_CTL1_BIT_2412); 17595c6bc7dSMatthias Fuchs } 17695c6bc7dSMatthias Fuchs 17795c6bc7dSMatthias Fuchs /* 17895c6bc7dSMatthias Fuchs * Reset the RTC. We setting the date back to 1970-01-01. 17995c6bc7dSMatthias Fuchs */ 18095c6bc7dSMatthias Fuchs void rtc_reset (void) 18195c6bc7dSMatthias Fuchs { 18295c6bc7dSMatthias Fuchs struct rtc_time tmp; 18395c6bc7dSMatthias Fuchs uchar buf[16]; 18495c6bc7dSMatthias Fuchs uchar ctl2; 18595c6bc7dSMatthias Fuchs 18695c6bc7dSMatthias Fuchs if (i2c_read(CFG_I2C_RTC_ADDR, 0, 0, buf, 16)) 18795c6bc7dSMatthias Fuchs printf("Error reading from RTC\n"); 18895c6bc7dSMatthias Fuchs 18995c6bc7dSMatthias Fuchs ctl2 = rtc_read(RTC_CTL2_REG_ADDR); 19095c6bc7dSMatthias Fuchs ctl2 &= ~(RTC_CTL2_BIT_PON | RTC_CTL2_BIT_VDET); 19195c6bc7dSMatthias Fuchs ctl2 |= RTC_CTL2_BIT_XST | RTC_CTL2_BIT_VDSL; 19295c6bc7dSMatthias Fuchs rtc_write (RTC_CTL2_REG_ADDR, ctl2); 19395c6bc7dSMatthias Fuchs 19495c6bc7dSMatthias Fuchs tmp.tm_year = 1970; 19595c6bc7dSMatthias Fuchs tmp.tm_mon = 1; 19695c6bc7dSMatthias Fuchs tmp.tm_mday= 1; 19795c6bc7dSMatthias Fuchs tmp.tm_hour = 0; 19895c6bc7dSMatthias Fuchs tmp.tm_min = 0; 19995c6bc7dSMatthias Fuchs tmp.tm_sec = 0; 20095c6bc7dSMatthias Fuchs 20195c6bc7dSMatthias Fuchs rtc_set(&tmp); 20295c6bc7dSMatthias Fuchs 20395c6bc7dSMatthias Fuchs printf ( "RTC: %4d-%02d-%02d %2d:%02d:%02d UTC\n", 20495c6bc7dSMatthias Fuchs tmp.tm_year, tmp.tm_mon, tmp.tm_mday, 20595c6bc7dSMatthias Fuchs tmp.tm_hour, tmp.tm_min, tmp.tm_sec); 20695c6bc7dSMatthias Fuchs 20795c6bc7dSMatthias Fuchs return; 20895c6bc7dSMatthias Fuchs } 20995c6bc7dSMatthias Fuchs 21095c6bc7dSMatthias Fuchs /* 21195c6bc7dSMatthias Fuchs * Helper functions 21295c6bc7dSMatthias Fuchs */ 21395c6bc7dSMatthias Fuchs static void rtc_write (uchar reg, uchar val) 21495c6bc7dSMatthias Fuchs { 21595c6bc7dSMatthias Fuchs uchar buf[2]; 21695c6bc7dSMatthias Fuchs buf[0] = reg << 4; 21795c6bc7dSMatthias Fuchs buf[1] = val; 21895c6bc7dSMatthias Fuchs if (i2c_write(CFG_I2C_RTC_ADDR, 0, 0, buf, 2) != 0) 21995c6bc7dSMatthias Fuchs printf("Error writing to RTC\n"); 22095c6bc7dSMatthias Fuchs 22195c6bc7dSMatthias Fuchs } 22295c6bc7dSMatthias Fuchs 22395c6bc7dSMatthias Fuchs static unsigned bcd2bin (uchar n) 22495c6bc7dSMatthias Fuchs { 22595c6bc7dSMatthias Fuchs return ((((n >> 4) & 0x0F) * 10) + (n & 0x0F)); 22695c6bc7dSMatthias Fuchs } 22795c6bc7dSMatthias Fuchs 22895c6bc7dSMatthias Fuchs static unsigned char bin2bcd (unsigned int n) 22995c6bc7dSMatthias Fuchs { 23095c6bc7dSMatthias Fuchs return (((n / 10) << 4) | (n % 10)); 23195c6bc7dSMatthias Fuchs } 23295c6bc7dSMatthias Fuchs 2331b769881SJean-Christophe PLAGNIOL-VILLARD #endif /* CONFIG_RTC_RX8025 && CONFIG_CMD_DATE */ 234